

# Intel<sup>®</sup> B460 and H410 Chipset Family Platform Controller Hub (PCH)

Specification Update
November 2020

**Revision 002** 

Document Number: 621886-002



You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein.

No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.

Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Performance varies depending on system configuration. No computer system can be absolutely secure. Check with your system manufacturer or retailer or learn more at intel.com.

Intel technologies may require enabled hardware, specific software, or services activation. Check with your system manufacturer or retailer.

The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Intel disclaims all express and implied warranties, including without limitation, the implied warranties of merchantability, fitness for a particular purpose, and non-infringement, as well as any warranty arising from course of performance, course of dealing, or usage in trade.

All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest Intel product specifications and roadmaps.

Copies of documents which have an order number and are referenced in this document may be obtained by calling 1-800-548-4725 or visit www.intel.com/design/literature.htm.

Intel and the Intel logo are trademarks of Intel Corporation in the U.S. and/or other countries.

\*Other names and brands may be claimed as the property of others.

© Copyright 2020 Intel Corporation. All rights reserved.



## Contents

| Preface                     | 5 |
|-----------------------------|---|
| Summary Tables of Changes   | 6 |
| Errata Summary Table        | 7 |
| Errata                      | 8 |
| Specification Change        |   |
| Specification Clarification |   |



| <b>Revision Number</b> | Description                                                                                                                                                  | Release Date  |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 001                    | Initial Release                                                                                                                                              | April 2020    |
| 002                    | <ul> <li>Added the following Specification Clarification:         <ul> <li>DatasheetSX_EXIT_HOLDOFF# Not Functional with eSPI Enabled</li> </ul> </li> </ul> | November 2020 |



### Preface

This document is an update to the specifications contained in the Affected Documents table below. This document is a compilation of device and documentation errata, specification changes and Specification clarifications. It is intended for hardware system manufacturers and software developers of applications, operating systems, or tools.

Information types defined in nomenclature are consolidated into the specification update and are no longer published in other documents.

This document may also contain information that was not previously published.

#### **Affected Documents**

| Title                                                                          | Document<br>Number             |
|--------------------------------------------------------------------------------|--------------------------------|
| Intel <sup>®</sup> 400 Series Chipset Family Platform Controller Hub Datasheet | 621884 (Vol1)<br>621885 (Vol2) |

#### Nomenclature

**Errata** are design defects or errors. Errata may cause the behavior of the PCH to deviate from published specifications. Hardware and software designed to be used with any given stepping must assume that all errata documented for that stepping are present in all devices.

**Specification Changes** are modifications to the current published specifications. These changes will be incorporated in any new release of the specification.



### **Summary Tables of Changes**

The following tables indicate the errata, specification changes, specification clarifications, or documentation changes which apply to the product. Intel may fix some of the errata in a future stepping of the component and account for the other outstanding issues through documentation or specification changes as noted. These tables use the following notations:

### **Codes Used in Summary Tables**

#### **Status**

| Doc:      | Document change or update will be implemented.                                                   |
|-----------|--------------------------------------------------------------------------------------------------|
| Plan Fix: | This erratum may be fixed in a future stepping of the product.                                   |
| Fixed:    | This erratum has been previously fixed in ${\sf Intel}^{\sf R}$ hardware, firmware, or software. |
| No Fix:   | There are no plans to fix this erratum.                                                          |



### **Errata Summary Table**

| Erratum ID | Stepping  | Errata                                                                   |
|------------|-----------|--------------------------------------------------------------------------|
|            | <b>A0</b> | Lindta                                                                   |
| 1          | No Fix    | USB DbC or Device Mode Port When Resuming from S3, S4, S5, or G3 State   |
| 2          | No Fix    | PCIe* Root Port CLKREQ# Asserted Low to Clock Active Timing              |
| 3          | No Fix    | xHCI USB 2.0 ISOCH Device Missed Service Interval                        |
| 4          | No Fix    | xHCI Short Packet Event Using Non-Event Data TRB                         |
| 5          | No Fix    | eSPI SBLCL Register Bit Not Cleared by PLTRST#                           |
| 6          | No Fix    | xHCI Host Controller Reset May Cause a System Hang                       |
| 7          | No Fix    | SATA Enclosure Management LED Messaging                                  |
| 8          | No Fix    | Intel <sup>®</sup> Serial I/O Controller DMA LLP 4 GB Boundary Alignment |

### **Specification Change**

|        | Stepping  | Specification Change |                                                                       |
|--------|-----------|----------------------|-----------------------------------------------------------------------|
| Number | <b>A0</b> |                      |                                                                       |
|        |           |                      | No specification changes in this revision of the Specification Update |

### **Specification Clarification**

| Number | Specification Clarification                       |
|--------|---------------------------------------------------|
| 1      | SX_EXIT_HOLDOFF# Not Functional with eSPI Enabled |



### Errata

| 1.           | USB DbC or Device Mode Port When Resuming from S3, S4, S5, or G3<br>State                                                                                                                                                |  |  |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Problem:     | If a PCH USB Type-C* port is configured in Device Mode (or in DbC mode) and connected to an external USB 3.2 host controller, it may cause the USB port to go into a non-functional state in the following scenarios:    |  |  |
|              | 1. The PCH resumes from S3, S4, or S5 state, the port may remain in U2.                                                                                                                                                  |  |  |
|              | <ol> <li>The port is connected to a USB 3.2 Gen 1x1 host controller when resuming from<br/>S3, S4, S5 or G3, the port may enter into Compliance Mode or an inactive state if<br/>Compliance mode is disabled.</li> </ol> |  |  |
|              | <ol> <li>The port is connected to a USB 3.2 Gen 2x1 host controller when resuming from<br/>S3, S4, S5 or G3, the port may enter an inactive state.</li> </ol>                                                            |  |  |
| Implication: | PCH USB Type-C port configured in Device Mode (or in DbC mode) may fail to enumerate or become unavailable.                                                                                                              |  |  |
| Workaround:  | None identified.                                                                                                                                                                                                         |  |  |
| Status:      | For the steppings affected, refer to the Summary Tables of Changes.                                                                                                                                                      |  |  |
| 2.           | PCIe* Root Port CLKREQ# Asserted Low to Clock Active Timing                                                                                                                                                              |  |  |
| Problem:     | During L1 exit, the PCH PCIe* Root Ports may exceed the CLKREQ# asserted low to clock active maximum specification due to PCH PCIe clock un-gate path delays.                                                            |  |  |
| Implication: | PCIe end point device L1 exit instabilities may be observed.                                                                                                                                                             |  |  |
| Note:        | PCIe end point devices that message LTR latency greater than or equal to 1 $\mu s$ are not affected by this.                                                                                                             |  |  |
| Workaround:  | None identified.                                                                                                                                                                                                         |  |  |
|              | <ul> <li>Platforms not supporting S0ix with PCIe end point devices that do not support LTR<br/>may disable the associated PCH SRCCLKREQ# signal to keep the PCIe clock active<br/>during L1.</li> </ul>                  |  |  |
|              | • Platforms supporting S0ix with PCIe end point devices that have LTR latencies less than 1 $\mu s$ may disable the associated PCH SRCCLKREQ# signal to keep the PCIe clock active during L1.                            |  |  |
| Status:      | For the steppings affected, refer to the Summary Tables of Changes.                                                                                                                                                      |  |  |
| 3.           | xHCI USB 2.0 ISOCH Device Missed Service Interval                                                                                                                                                                        |  |  |
| Problem:     | When the xHCI controller is stressed with concurrent traffic across multiple USB ports, the xHCI controller may fail to service USB 2.0 Isochronous IN endpoints within the required service interval.                   |  |  |
| Implication: | USB 2.0 isochronous devices connected to the xHCI controller may experience dropped packets.                                                                                                                             |  |  |
| Note:        | This issue has only been observed in a synthetic environment.                                                                                                                                                            |  |  |
| Worksround   | Nene identified                                                                                                                                                                                                          |  |  |

Workaround: None identified.

Errata



Status: For the steppings affected, refer to the Summary Tables of Changes.

#### 4. xHCI Short Packet Event Using Non-Event Data TRB

- Problem: The xHCI may generate an unexpected short packet event for the last transfer's Transfer Request Block (TRB) when using Non-Event Data TRB with multiples TRBs.
- Implication: Transfer may fail due to the packet size error.
- *Note:* This issue has only been observed in an synthetic environment. No known implication has been identified with commercial software.
- Workaround: None identified.

Intel recommends software to use Data Event TRBs for short packet completion.

Status: For the steppings affected, refer to the Summary Tables of Changes.

#### 5. eSPI SBLCL Register Bit Not Cleared by PLTRST#

- Problem: The IOSF-SB eSPI Link Configuration Lock (SBLCL) bit (offset 4000h, bit 27 in eSPI PCR space) is reset by RSMRST# assertion instead of PLTRST# assertion.
- Implication: If the SBLCL bit is set to 1, software will not be able to access the eSPI device Capabilities and Configuration register in the reserved address range (0h 7FFh) until RSMRST# asserts.
- Workaround: None identified.

If software needs to access the eSPI device reserved range 0h - 7FFh while SBLCL bit is set to 1, a RSMRST# assertion should be performed.

Status: For the steppings affected, refer to the Summary Tables of Changes.

#### 6. xHCI Host Controller Reset May Cause a System Hang

Problem: The xHCI host controller may fail to response if either of the two actions are performed:

- Accessing xHCI configuration space within 1 ms of setting the xHCI HCRST (Host Controller Reset) bit of the USB Command Register (xHC IBAR, offset 80h,Bit[1]), or
- 2. Setting the HCRST bit two times within 120 ms.
- Implication: The system may hang.

Workaround: None identified.

- *Note:* Software must not make any accesses to the xHCI Host Controller registers for 1 ms after setting the HCRST bit 1 of the USB Command Register (xHCI BAR + 80h) and must add a 120 ms delay in between consecutive xHCI host controller resets.
- Status: For the steppings affected, refer to the Summary Tables of Changes.

#### 7. SATA Enclosure Management LED Messaging

- Problem: When sending a SATA enclosure LED message and all SATA ports are either idle or disabled, the PCH may not transmit the LED message due to an internal clock gating issue.
- Implication: The LED status for SATA enclosure may be incorrect.
- Workaround: None Identified.
- *Note:* Enclosure Management SW can poll the Enclosure Management (EM\_CTL) Offset 20h bit 8 register for a 0 value immediately before writing LED messages.
- Status: For the steppings affected, refer to the Summary Tables of Changes.



#### 8. Intel<sup>®</sup> Serial I/O Controller DMA LLP 4 GB Boundary Alignment

- Problem: If software assigns a 4 GB-aligned address to the Linked List Pointer (LLP\_LOn = 0h) for Intel<sup>®</sup> Serial I/O Controller DMA engine, then the DMA engine interprets this as an empty link list and will not perform DMA transfers.
- Implication: An Intel Serial IO controller (i.e., I2C, GSPI, or UART) may stop operating which may cause the system to hang.
- Workaround: Driver software should not assign LLP to a 4 GB-aligned address.
- *Note:* This issue has been addressed in the Intel Serial IO drivers in the following versions or later: For Microsoft\* Windows\* 10, I2C device driver rev 30.100.1724.2, SPI device driver rev 30.100.1725.1, and UART device driver rev 30.100.1725.1.
- Status: For the steppings affected, refer to the Summary Tables of Changes.



### **Specification Change**

There are no Specification Changes in this revision of the Specification Update.



### **Specification Clarification**

#### 1. SX\_EXIT\_HOLDOFF# Not Functional with eSPI Enabled

Added the following note to the Intel<sup>®</sup> B460 and H410 Chipset Family Platform Controller Hub (PCH) Datasheet Volume 1 of 2 (621884) in the Power Management chapter Signal Description section:

When eSPI is enabled, SX\_EXIT\_HOLDOFF# functionality is not available, and assertion of the signal will not impact Sx exit flows.