

# **11<sup>th</sup> Generation Intel<sup>®</sup> Core**<sup>™</sup> **Processor**

**Datasheet Volume 2b of 2** 

Supporting 11<sup>th</sup> Generation Intel<sup>®</sup> Core<sup>™</sup> Processor families for H Platform, formerly known as Tiger Lake

**Revision 003** 

September 2021

Document Number: 643524

You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein.

No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.

Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Performance varies depending on system configuration. No computer system can be absolutely secure. Check with your system manufacturer or retailer or learn more at intel.com.

Intel technologies may require enabled hardware, specific software, or services activation. Check with your system manufacturer or retailer.

The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Intel disclaims all express and implied warranties, including without limitation, the implied warranties of merchantability, fitness for a particular purpose, and non-infringement, as well as any warranty arising from course of performance, course of dealing, or usage in trade.

All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest Intel product specifications and roadmaps.

Copies of documents which have an order number and are referenced in this document may be obtained by calling 1-800-548-4725 or visit www.intel.com/design/literature.htm.

Intel and the Intel logo are trademarks of Intel Corporation in the U.S. and/or other countries.

\*Other names and brands may be claimed as the property of others.

© 2019-2021 Intel Corporation. All rights reserved.



#### Contents

| 1      | Intro                                                                                                 | uction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                |
|--------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>2 | Intro<br>Proce<br>2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6<br>2.7<br>2.8<br>2.9<br>2.10<br>2.11<br>2.12 | uction<br>sor Configuration Register Definitions and Address Ranges<br>Register Terminology<br>PCI Devices and Functions<br>System Address Map<br>DOS Legacy Address Range<br>Lower Main Memory Address Range (1 MB – TOLUD)<br>PCI Memory Address Range (TOLUD – 4 GB)<br>Upper Main Memory Address Space (4 GB to TOUUD)<br>PCI Express* Configuration Address Space<br>Graphics Memory Address Ranges<br>System Management Mode (SMM)<br>SMM and VGA Access Through GTT TLB.<br>Intel <sup>®</sup> Management Engine (Intel <sup>®</sup> ME) Stolen Memory Accesses.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 34<br>35<br>35<br>36<br>38<br>40<br>42<br>45<br>49<br>51<br>51<br>51<br>52<br>52<br>52                                                                                                                                                                                         |
|        | 2.13<br>2.14<br>2.15<br>2.16<br>2.17                                                                  | I/O Address Space<br>Direct Media Interface (DMI) Interface Decode Rules<br>PCI Express* Interface Decode Rules<br>Legacy VGA and I/O Range Decode Rules<br>I/O Mapped Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 53<br>54<br>58<br>58<br>58<br>62                                                                                                                                                                                                                                               |
| 3      | Host<br>3.1                                                                                           | Aridge and DRAM Controller (D0:F0)Host Bridge/DRAM Registers (D0:F0)3.1.1Summary of Registers3.1.2Vendor ID (VID_0_0_0_PCI) — Offset 0h3.1.3Device ID (DID_0_0_0_PCI) — Offset 2h3.1.4PCI Command (PCICMD_0_0_0_PCI) — Offset 4h3.1.5PCI Status (PCISTS_0_0_0_PCI) — Offset 6h3.1.6Revision Identification (RID_0_0_0_PCI) — Offset 8h3.1.7Class Code Programming Interface (CC_PI_0_0_0_PCI) — Offset3.1.8Basic Class Code (CC_BCC_0_0_0_PCI) — Offset Ah3.1.9Header Type (HDR_0_0_0_PCI) — Offset Eh3.1.10Subsystem Vendor Identification (SVID_0_0_0_PCI) — Offset 2Ah3.1.11Subsystem Identification (SID_0_0_0_PCI) — Offset 34h3.1.2Capabilities Pointer (CAPPTR_0_0_0_PCI) — Offset 70,3.1.11Subsystem Identification (SID_0_0_0_PCI) — Offset 34h3.1.12Capabilities Pointer (CAPPTR_0_0_0_PCI) — Offset 50h3.1.13PCI Express Egress Port Base Address (PXPEPBAR_0_0_0_PCI)3.1.14MCHBAR Base Address Register (MCHBAR_0_0_0_PCI) — Offset3.1.15Graphics Control (GGC_0_0_0_PCI) — Offset 50h3.1.16Device Enable (DEVEN_0_0_0_PCI) — Offset 50h3.1.17Protected Range (DPR_0_0_0_PCI) — Offset 50h3.1.18DMA Protected Range (DPR_0_0_0_PCI) — Offset 50h3.1.20DMIBAR Base Address Register (PCIEXBAR_0_0_0_PCI) — Offset 81h3.1.21Programmable Attribute Map 0 ( | 63<br>63<br>64<br>65<br>65<br>65<br>67<br>68<br>et 9h<br>69<br>Ch<br>70<br>70<br>71<br>- Offset 40h<br>71<br>- Offset 40h<br>71<br>- Offset 40h<br>71<br>71<br>70<br>71<br>71<br>58h<br>76<br>77<br>73<br>74<br>80<br>80<br>81<br>81<br>82<br>83<br>84<br>85<br>86<br>87<br>88 |

|     | 3.1.29            | Top of Memory (TOM_0_0_0_PCI) — Offset A0h91                                                                |
|-----|-------------------|-------------------------------------------------------------------------------------------------------------|
|     | 3.1.30            | Top of Upper Usable DRAM (TOUUD_0_0_0_PCI) — Offset A8h92                                                   |
|     | 3.1.31            | Base Data of Stolen Memory (BDSM_0_0_0_PCI) — Offset B0h93                                                  |
|     | 3.1.32            | Base of GTT Stolen Memory (BGSM_0_0_0_PCI) — Offset B4h93                                                   |
|     | 3.1.33            | TSEG Memory Base (TSEGMB 0 0 0 PCI) – Offset B8h                                                            |
|     | 3.1.34            | Top of Low Usable DRAM (TOLUD $\overline{0}$ $\overline{0}$ $\overline{0}$ $\overline{0}$ PCI) – Offset BCh |
|     | 3.1.35            | Error Status (ERRSTS 0 0 $PCI$ ) – $Offset C8h$                                                             |
|     | 3.1.36            | Error Command (ERRCMD 0 0 0 PCI) – Offset CAh                                                               |
|     | 3.1.37            | SMI DMI Special Cycle (SMICMD 0 0 0 PCI) – Offset CCh                                                       |
|     | 3.1.38            | SMI DMI Special Cycle (SCICMD 0 0 0 PCI) – Offset CEh                                                       |
|     | 3.1.39            | Scratchnad Data (SKPD 0 0 0 PCI) – Offset DCh                                                               |
|     | 3.1.40            | Capabilities A (CAPIDO A 0 0 0 PCI) — Offset F4h                                                            |
|     | 3.1.41            | Capabilities B (CAPIDO B 0 0 0 PCI) — Offset F8h                                                            |
|     | 3 1 42            | Capabilities C (CAPIDO C 0 0 0 PCI) — Offset ECh 108                                                        |
|     | 3 1 43            | Capabilities E (CAPIDO E 0 0 0 PCI) — Offset E0h 109                                                        |
| 32  | Process           | cor Memory Controller (MCHBAR) Registers                                                                    |
| 5.2 | 3 2 1             | Summary of Peristers 111                                                                                    |
|     | 222               | IA Exclusion IMP Base Address (IMPIAEYCRASE MCHRAD CRO INCRESS) _ Off_                                      |
|     | 5.2.2             | rat 6440h 113                                                                                               |
|     | 2 7 2             | IA Evolucion IMP Limit Addross (IMPIAEVCLIMIT MCHRAD CRO INCRESS)                                           |
|     | 5.2.5             | IA EXClusion IMA LIMIC Address (IMALACCLIMIT_MCHDAA_CDO_INGRESS) = Offcot 6Δ48h 113                         |
|     | 3 2 1             | GT Exclusion IMP Base Address (IMPGTEY/BASE MCHBAP (BO INGPESS) -                                           |
|     | J.2. <del>4</del> | Offset $6\Delta 50h$ 114                                                                                    |
|     | 325               | GT Exclusion IMR Limit Address (IMRGTEXCLIMIT MCHBAR CBO INGRESS) -                                         |
|     | 5.2.5             | Offset 6458h                                                                                                |
|     | 326               | Inter-Channel Decode Parameters (MAD_INTER_CHANNEL_0_0_0_MCHBAR) —                                          |
|     | 51210             | Offset D800h                                                                                                |
|     | 3.2.7             | Intra-Channel O Decode Parameters (MAD_INTRA_CHO_0_0_0_MCHBAR) — Off-                                       |
|     | 51217             | set D804h                                                                                                   |
|     | 3.2.8             | Intra-Channel 1 Decode Parameters (MAD_INTRA_CH1_0_0_0_MCHBAR) — Off-                                       |
|     |                   | set D808h                                                                                                   |
|     | 3.2.9             | Channel 0 DIMM Characteristics (MAD DIMM CH0 0 0 0 MCHBAR) — Offset                                         |
|     |                   | D80Ch                                                                                                       |
|     | 3.2.10            | Channel 1 DIMM Characteristics (MAD DIMM CH1 0 0 0 MCHBAR) — Offset                                         |
|     |                   | D810h                                                                                                       |
|     | 3.2.11            | Channel Hash (CHANNEL_HASH_0_0_0_MCHBAR) — Offset D824h120                                                  |
|     | 3.2.12            | Channel Enhanced Hash (CHANNEL_EHASH_0_0_0_MCHBAR) — Offset D828h                                           |
|     |                   | 121                                                                                                         |
|     | 3.2.13            | Memory Request Counters Configuration (PWM_PROGRAMMABLE_REQCOUNT                                            |
|     |                   | CONFIG_0_0_0_MCHBAR) — Offset D83Ch                                                                         |
|     | 3.2.14            | Memory Request Global Counter (PWM_TOTAL_REQCOUNT_0_0_0_MCHBAR) —                                           |
|     |                   | Offset D840h                                                                                                |
|     | 3.2.15            | Memory Request Counter 0 (PWM_PROGRAMMABLE_REQCOUNT_0_0_0_MCH-                                              |
|     |                   | BAR[0]) — Offset D848h124                                                                                   |
|     | 3.2.16            | RdCAS Counter (PWM_RDCAS_COUNT_0_0_0_MCHBAR) — Offset D858h 124                                             |
|     | 3.2.17            | Self Refresh Mode Control (PM_SREF_CONFIG_0_0_0_MCHBAR) — Offset D860h                                      |
|     |                   | 125                                                                                                         |
|     | 3.2.18            | Address Compare for ECC Error Inject (ECC_INJ_ADDR_COMPARE_0_0_MCH-                                         |
|     |                   | BAR) — Offset D888h125                                                                                      |
|     | 3.2.19            | Remap Base (REMAPBASE_0_0_0_MCHBAR) — Offset D890h125                                                       |
|     | 3.2.20            | Remap Limit (REMAPLIMIT_0_0_0_MCHBAR) – Offset D898h126                                                     |
|     | 3.2.21            | WrCAS Counter (PWM_WRCAS_COUNT_0_0_0_MCHBAR) - Offset D8A0h 127                                             |
|     | 3.2.22            | Command Counter (PWM_COMMAND_COUNT_0_0_MCHBAR) — Offset D8A8h                                               |
|     |                   | 127                                                                                                         |
|     | 3.2.23            | Address Mask for ECC Error Inject (ECC_INJ_ADDR_MASK_0_0_MCHBAR) —                                          |
|     |                   | Offset D958h128                                                                                             |



| 3.2.24 | PRE Command Timing (TC_PRE_0_0_MCHBAR) — Offset E000h                          |
|--------|--------------------------------------------------------------------------------|
| 3.2.25 | ACI command Timing (TC_ACI_U_U_MCHBAR) — Offset E008n                          |
| 3.2.26 | RD to RD Timings (TC_RDRD_0_0_0_MCHBAR) – Offset E00Ch 130                     |
| 3.2.27 | RD to WR Timings (TC_RDWR_0_0_0_MCHBAR) — Offset E010h                         |
| 3.2.28 | WR to RD Timings (TC_WRRD_0_0_MCHBAR) — Offset E014h 132                       |
| 3.2.29 | WR to WR Timings (TC_WRWR_0_0_0_MCHBAR) – Offset E018h 133                     |
| 3.2.30 | Roundtrip Latency (SC_ROUNDTRIP_LATENCY_0_0_0_MCHBAR) — Offset E020h 134       |
| 3.2.31 | ECC Debug Control (ECC DEBUG 0 0 0 MCHBAR) – Offset E038h                      |
| 3.2.32 | ECC Error Log 0 (ECCERRLOG0 0 0 MCHBAR) – Offset E048h                         |
| 3.2.33 | FCC Fror Log 0 (FCCFRRI OG1 0 0 0 MCHBAR) — Offset F04Ch                       |
| 3.2.34 | Power Down Timing (TC PWBDN 0.0.0 MCHBAR) — Offset F050h 137                   |
| 3 2 35 | ODT Command Timing (TC ODT $0.0$ MCHBAR) — Offset E070h 139                    |
| 3 2 36 | ODT Matrix (SC ODT MATRIX 0.0.0 MCHBAR) — Official E080b 130                   |
| 2.2.30 | Scholular Configuration (SC CS CEC 0.0.0 MCHAR) Offset E089h 140               |
| 2.2.27 | Scheduler Configuration (SC_GS_CFG_0_0_0_MCHDAR) - Offset L0001 140            |
| 3.2.38 | E0B8h                                                                          |
| 3.2.39 | MR4 Rank Temperature (MR4_RANK_TEMPERATURE_0_0_0_MCHBAR) — Offset E424h        |
| 3.2.40 | DDR4 Temperature (DDR4_MPR_RANK_TEMPERATURE_0_0_0_MCHBAR) — Off-<br>set E428h  |
| 3.2.41 | Refresh Parameters (TC_RFP_0_0_0_MCHBAR) — Offset E438h                        |
| 3.2.42 | Refresh Timing Parameters (TC_RETP_0_0_0_MCHBAR) — Offset F43Ch 146            |
| 3.2.43 | Self-Refresh Timing Parameters (TC_SRFTP_0_0_0_MCHBAR) — Offset F440h          |
| 2 2 44 | 147<br>Pofrech Stagger Control (MC REERESH STACCER 0.0.0 MCHRAR) Offect        |
| 5.2.44 | E444h                                                                          |
| 3.2.45 | ZQCAL Control (TC_ZQCAL_0_0_MCHBAR) — Offset E448h 148                         |
| 3.2.46 | Memory Controller Initial State (MC_INIT_STATE_0_0_0_MCHBAR) — Offset<br>E454h |
| 3.2.47 | DIMM Idle Energy (PM_DIMM_IDLE_ENERGY_0_0_0_MCHBAR) — Offset E460h .<br>149    |
| 3.2.48 | DIMM Power-Down Energy (PM_DIMM_PD_ENERGY_0_0_0_MCHBAR) — Offset<br>F464h      |
| 3.2.49 | DIMM ACT Energy (PM_DIMM_ACT_ENERGY_0_0_0_MCHBAR) — Offset E468h 151           |
| 3.2.50 | DIMM RD Energy (PM DIMM RD ENERGY 0 0 0 MCHBAR) — Offset E46Ch151              |
| 3.2.51 | DIMM WR Energy (PM DIMM WR ENERGY 0 0 0 MCHBAR) — Offset F470h                 |
| 0.2.02 | 152                                                                            |
| 3.2.52 | WR Delay (SC, WR, DELAY, 0, 0, 0, MCHBAR) — Offset F478h                       |
| 3 2 53 | Per Bank Refresh (SC PBR 0.0.0 MCHBAR) — Offset F488h $153$                    |
| 3 2 54 | Miscellaneous Timing Constraints (TC   PDDR4 MISC $0.0.0$ MCHBAR) — Offset     |
| 512154 | F494h                                                                          |
| 3.2.55 | Self-Refresh Exit Timing Parameters (TC_SREXITTP_0_0_0_MCHBAR) — Offset        |
|        | E4C0h                                                                          |
| 3.2.56 | Built in Self Test (WDB_MBIST_0_0_0_MCHBAR[0]) — Offset E4E8h 155              |
| 3.2.57 | RDB Built in Self Test (RDB_MBIST_0_0_0_MCHBAR) — Offset E4F8h 156             |
| 3.2.58 | ECC Inject Count (ECC_INJECT_COUNT_0_0_0_MCHBAR) — Offset E4FCh 156            |
| 3.2.59 | Miscellaneous Control Register (MCMNTS_SPARE_0_0_0_MCHBAR) — Offset<br>E5FCh   |
| 3.2.60 | RDDATA Path Control (MCMNTS_RDDATA_CTL_0_0_0_MCHBAR) — Offset E600h            |
| Power  | Management (MCHBAR) Registers 150                                              |
| 221    | Summary of Registers 150                                                       |
| 3.2.1  | BIOS POST Code (BIOS POST CODE 0 0 0 MCHRAD DCII) - Officet 52746              |
| 5.5.2  | 161                                                                            |

3.3

| 3.3.3  | Cycle Sum of All Active Cores (PKG_IA_C0_ANY_SUM_0_0_0_MCHBAR_PCU) –                          |
|--------|-----------------------------------------------------------------------------------------------|
| 3 3 1  | Cycle Sum of Any Active Core (PKG IA CO ANY 0.0.0 MCHBAP PCII) - Offset                       |
| 5.5.4  | 5830h                                                                                         |
| 3.3.5  | Cycle Sum of Active Graphics (PKG_GT_C0_ANY_0_0_MCHBAR_PCU) — Offset 5838h                    |
| 3.3.6  | Cycle Sum of Overlapping Active GT and Core (PKG_GT_AND_IA_OVER-                              |
| 3.3.7  | Cycle Sum of Any Active GT Slice (PKG_GT_C0_ANY_SLICE_0_0_0_MCHBAR_P-                         |
| 3.3.8  | Cycle Sum of All Active GT Slice (PKG_GT_C0_SLICES_SUM_0_0_0_MCHBAR_P-<br>CU) — Offset 5850b  |
| 3.3.9  | Cycle Sum of Any GT Media Engine (PKG_GT_C0_ANY_MEDIA_0_0_MCH-<br>BAR_PCU) — Offset 5858h     |
| 3.3.10 | Ratio Sum of Any Active Core (PKG_IA_C0_ANY_RATIO_0_0_0_MCHBAR_PCU) —<br>Offset 5860h         |
| 3.3.11 | Ratio Sum of Active GT (PKG_GT_C0_ANY_RATIO_0_0_MCHBAR_PCU) - Off-<br>set 5868h               |
| 3.3.12 | Ratio Sum of Active GT Slice (PKG_GT_C0_ANY_SLICE_RATIO_0_0_0_MCH-<br>BAR_PCU) — Offset 5870h |
| 3.3.13 | DDR Power Limit (DDR RAPI LIMIT 0.0.0 MCHBAR PCU) — Offset 58F0h 166                          |
| 3 3 14 | Package RAPI Performance Status (PACKAGE RAPI PERE STATUS 0.0.0 MCH-                          |
| 5.5.14 | BAR_PCU) — Offset 58F0h                                                                       |
| 3.3.15 | IA Performance Limit Reasons (IA_PERF_LIMIT_REASONS_0_0_0_MCHBAR_P-<br>CU) — Offset 58FCh     |
| 3.3.16 | GT Performance Limit Reasons (GT_PERF_LIMIT_REASONS_0_0_0_MCHBAR_P-CU) — Offset 5900h         |
| 3.3.17 | System Agent Performance Status (SA_PERF_STATUS_0_0_0_MCHBAR_PCU) — Offset 5918h172           |
| 3.3.18 | Primary Plane Turbo Policy (PRIP_TURBO_PLCY_0_0_0_MCHBAR_PCU) — Offset 5920h                  |
| 3.3.19 | Secondary Plane Turbo Policy (SECP_TURBO_PLCY_0_0_0_MCHBAR_PCU) — Offset 5924h                |
| 3.3.20 | Primary Plane Energy Status (PRIP_NRG_STTS_0_0_0_MCHBAR_PCU) — Offset 5928h                   |
| 3.3.21 | Secondary Plane Energy Status (SECP_NRG_STTS_0_0_0_MCHBAR_PCU) — Offset 592Ch                 |
| 3.3.22 | Package Power SKU Unit (PACKAGE_POWER_SKU_UNIT_0_0_0_MCHBAR_PCU)<br>— Offset 5938h            |
| 3.3.23 | Package Energy Status (PACKAGE_ENERGY_STATUS_0_0_0_MCHBAR_PCU) — Offset 593Ch                 |
| 3.3.24 | GT Performance Status (GT_PERF_STATUS_0_0_0_MCHBAR_PCU) — Offset 5948h                        |
| 3.3.25 | Power Plane 0 Efficient Cycles (PP0_EFFICIENT_CYCLES_0_0_0_MCHBAR_PCU)<br>— Offset 5968h      |
| 3.3.26 | Power Plane 0 Thread Activity (PP0_THREAD_ACTIVITY_0_0_0_MCHBAR_PCU) — Offset 596Ch           |
| 3.3.27 | Primary Plane 0 Temperature (PP0_TEMPERATURE_0_0_0_MCHBAR_PCU) — Off-<br>set 597Ch            |
| 3.3.28 | RP-State Limits (RP STATE LIMITS 0 0 0 MCHBAR PCU) - Offset 5994h.178                         |
| 3.3.29 | RP-State Capability (RP_STATE_CAP_0_0_0_MCHBAR_PCU) — Offset 5998h 179                        |
| 3.3.30 | Temperature Target (TEMPERATURE_TARGET_0_0_MCHBAR_PCU) – Offset                               |
| 3.3.31 | Package Power Limit (PACKAGE_RAPL_LIMIT_0_0_0_MCHBAR_PCU) — Offset                            |
| 3.3.32 | Thermal Status GT (THERM_STATUS_GT_0_0_0_MCHBAR_PCU) — Offset 59C0h 182                       |



|     | 3.3.33   | Thermal Interrupt GT (THERM_INTERRUPT_GT_0_0_MCHBAR_PCU) — Offset                  |
|-----|----------|------------------------------------------------------------------------------------|
|     | 3.3.34   | Device Idle Duration Override (DEVICE_IDLE_DURATION_OVERRIDE_0_0_0_M-              |
|     | 2 2 2 5  | Packago GT CO Ello SUM (PKG GT CO Ello SUM) — Offsot 5050b 185                     |
|     | 2.2.22   | Package CT C0 Los Solid (FKG_GT_C0_Los_Solid) — Offset 591 off                     |
|     | 2.2.20   | Fackage GT CO Media Sulli (FKG_GT_CO_MEDIA_SOM) — Oliset SFOIL 100                 |
|     | 5.5.57   | FIVE FFFC EMI CONTROL_U_U_MCHDAR_PCU) - ONSEL                                      |
|     | 3.3.38   | FIVR FFFC RFI Control (FFFC_RFI_CONTROL_0_0_MCHBAR_PCU) — Offset                   |
|     | 3.3.39   | FIVR FFFC RFI Control 2 (FFFC_RFI_CONTROL2_0_0_MCHBAR_PCU) — Offset                |
|     | 2 2 10   | PIOS 2 Lovel Memory Configuration (PIOS 21M CONEIC) Officet EA20h 197              |
|     | 2.3.40   | Scratchand Degister (SSKDD, 0, 0, 0, MCHRAD, DCII) Offset 5A201 187                |
|     | 2.2.41   | SCIALCIPAU REVISIEI (SSRPD_U_U_U_IICHDAR_PCU) — Oliset SD1011                      |
|     | 3.3.42   | BIOS MAIIDOX DATA (BIOS_MAILBOX_DATA_U_U_U_MCHBAR_PCU) — Offset                    |
|     | 3.3.43   | BIOS Mailbox Interface (BIOS_MAILBOX_INTERFACE_0_0_0_MCHBAR_PCU) –<br>Offset 5DA4h |
|     | 3.3.44   | BIOS Reset Complete (BIOS_RESET_CPL_0_0_0_MCHBAR_PCU) — Offset 5DA8h<br>190        |
|     | 3.3.45   | Memory Controller BIOS Request (MC_BIOS_REQ_0_0_0_MCHBAR_PCU) — Offset 5E00h       |
|     | 3.3.46   | Memory Controller BIOS Data (MC_BIOS_DATA_0_0_0_MCHBAR_PCU) — Offset 5E04h         |
|     | 3.3.47   | System Agent Power Management Control (SAPMCTL_0_0_0_MCHBAR_PCU) — Offset 5F00h    |
|     | 3.3.48   | Configurable TDP Nominal (CONFIG_TDP_NOMINAL_0_0_MCHBAR_PCU) — Offset 5F3Ch        |
|     | 3.3.49   | Configurable TDP Level 1 (CONFIG_TDP_LEVEL1_0_0_0_MCHBAR_PCU) — Offset 5F40h       |
|     | 3.3.50   | Configurable TDP Level 1 (CONFIG_TDP_LEVEL2_0_0_0_MCHBAR_PCU) — Offset 5F48h       |
|     | 3.3.51   | Configurable TDP Control (CONFIG_TDP_CONTROL_0_0_0_MCHBAR_PCU) — Offset 5F50h      |
|     | 3.3.52   | Turbo Activation Ratio (TURBO_ACTIVATION_RATIO_0_0_0_MCHBAR_PCU) — Offset 5F54h    |
|     | 3.3.53   | Overclocking Status (OC STATUS 0 0 0 MCHBAR PCU) – Offset 5F58h 197                |
|     | 3.3.54   | Base Clock (BCLK) Frequency (BCLK_FREQ_0_0_0_MCHBAR) — Offset 5F60h                |
| 3.4 | Host Co  | ontroller (MCHBAR) Registers                                                       |
|     | 3.4.1    | Summary of Registers                                                               |
|     | 3.4.2    | GFX-VT Base Address Register (GFXVTBAR_0_0_0_MCHBAR_NCU) — Offset 5400h            |
|     | 3.4.3    | EDRAMBAR Base Address Register (EDRAMBAR_0_0_0_MCHBAR_NCU) — Offset 5408h          |
|     | 3.4.4    | VT-d VC0 Base Address Register (VTDPVC0BAR_0_0_0_MCHBAR_NCU) — Offset 5410h        |
|     | 3.4.5    | Interrupt Redirection Control (INTRDIRCTL_0_0_0_MCHBAR_NCU) — Offset 5418h         |
|     | 3.4.6    | Type-C Sub-system Device Enable (TCSS_DEVEN_0_0_0_MCHBAR_IMPH) — Off-<br>set 7090h |
|     | 3.4.7    | Capabilities D (CAPID0 D 0 0 0 MCHBAR) – Offset 7094h 204                          |
|     | 3.4.8    | REGBAR Base Address (REGBAR 0 0 0 MCHBAR IMPH) – Offset 7110h 205                  |
| 3.5 | Direct N | Media Interface BAR (DMIBAR) Registers                                             |
|     | 3.5.1    | Summary of Registers                                                               |
|     | 3.5.2    | Device Identifiers (ID) — Offset 0h                                                |
|     | 3.5.3    | Device Command (CMD) — Offset 4h 210                                               |
|     |          |                                                                                    |

| 3.5.5       Revision ID (RID_CC) — Offset Bh.       212         3.5.6       Header Type (HTYPE) — Offset Eh.       213         3.5.7       Secondary Status (SSTS) — Offset 1Eh.       213         3.5.8       Subsystem Vendor IDs (SVD) — Offset 3Ah.       214         3.5.9       Capabilities (IDCAP) — Offset 3Ah.       215         3.5.10       Bridge Control (BCTRL) — Offset 3Eh.       216         3.5.11       Device Capabilities (IDCAP) — Offset 4Ah.       217         3.5.12       Device Control (DCTL) — Offset 4Ah.       218         3.5.14       Link Capabilities (IDCAP) — Offset 4Ah.       221         3.5.15       Link Control (LCTL) — Offset 5Ch.       221         3.5.16       Ink Status (ISTS) — Offset 52h.       223         3.5.17       Root Control (RCTL) — Offset 5Ch.       224         3.5.18       Root Status (RSTS) — Offset 6Ah.       225         3.5.20       Device Control 2 (DCTL2) — Offset 6Ah.       229         3.5.21       Device Control 2 (DCTL2) — Offset 7Dh.       231         3.5.22       Link Control 2 (LCTL2) — Offset 7Ah.       234         3.5.23       Solt Capabilities 2 (LCAP2) — Offset 7Ah.       234         3.5.24       Link Status 2 (SLST2) — Offset 7Ah.       234         3.5.25 </th <th>3.5.4</th> <th>Primary Status (PSTS) — Offset 6h</th>                                                                         | 3.5.4  | Primary Status (PSTS) — Offset 6h                                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------------------------|
| 3.5.6       Header Type (HTVPE) — Offset Eh       213         3.5.7       Secondary Status (SSTS) — Offset 1Eh       213         3.5.8       Subsystem Vendor IDs (SVD) — Offset 2Ch       214         3.5.9       Gapabilities List Pointer (CAPP) — Offset 34h       215         3.5.10       Bridge Control (BCTRL) — Offset 44h       217         3.5.11       Device Capabilities (DCAP) — Offset 44h       217         3.5.12       Device Control (OCTL) — Offset 44h       218         3.5.14       Link Control (ICTL) — Offset 50h       221         3.5.15       Link Control (ICTL) — Offset 50h       221         3.5.16       Control (RCTL) — Offset 50h       223         3.5.17       Root Control (RCTL) — Offset 50h       225         3.5.19       Device Control 2 (DCTL) — Offset 64h       225         3.5.20       Device Control 2 (DCTL2) — Offset 64h       229         3.5.21       Device Status 2 (DSTS2) — Offset 72h       231         3.5.22       Link Capabilities 2 (LCAP2) — Offset 72h       231         3.5.23       Device Status 2 (DSTS2) — Offset 72h       231         3.5.24       Link Status 2 (LSTS2) — Offset 72h       231         3.5.25       Slot Capabilities 2 (SLCAP2) — Offset 78h       234         3.5.29 <td>3.5.5</td> <td>Revision ID (RID CC) – Offset 8h</td>                                                                                | 3.5.5  | Revision ID (RID CC) – Offset 8h                                 |
| 3.5.7       Secondarý Status (SSTS) - Offset 1Eh       213         3.5.8       Subsystem Vendor IDs (SVD) - Offset 2Ah       214         3.5.9       Capabilities List Pointer (CAPP) - Offset 3Ah       215         3.5.10       Bridge Control (BCTRL) - Offset 3Eh       216         3.5.11       Device Capabilities (DCAP) - Offset 4Ah       217         3.5.12       Device Control (DCTL) - Offset 4Ah       217         3.5.13       Device Status (DSTS) - Offset 5Ch       219         3.5.14       Link Capabilities (LCAP) - Offset 5Ch       223         3.5.15       Link Control (RCTL) - Offset 5Ch       224         3.5.18       Root Control (RCTL) - Offset 6Ch       225         3.5.20       Device Control 2 (DCTL2) - Offset 6Ah       225         3.5.21       Device Control 2 (DCTL2) - Offset 6Ah       229         3.5.22       Link Capabilities 2 (LCAP2) - Offset 7Ah       233         3.5.23       Link Capabilities 2 (SLCAP2) - Offset 7Ah       234         3.5.24       Link Status (STS2) - Offset 7Ah       234         3.5.25       Slot Control 2 (SLCTL2) - Offset 7Ah       234         3.5.24       Link Status 2 (SLCTL2) - Offset 7Ah       234         3.5.29       Message Signaled Interrupt Message Address (MA) - Offset 84h       235                                                                                                                  | 3.5.6  | Header Type (HTYPE) — Offset Eh                                  |
| 3.5.8       Subsystem Vendor DS (SVD) — Offset 2Ch       214         3.5.9       Capabilities List Pointer (CAPP) — Offset 34h       215         3.5.10       Bridge Control (BCTRL) — Offset 48h       217         3.5.11       Device Capabilities (DCAP) — Offset 44h       217         3.5.12       Device Cantrol (DCTL) — Offset 44h       218         3.5.14       Link Cortol (UCTL) — Offset 50h       221         3.5.15       Link Control (UCTL) — Offset 50h       221         3.5.16       Kontrol (UCTL) — Offset 50h       223         3.5.17       Root Control (RCTL) — Offset 5Ch       224         3.5.18       Root Control (RCTL) — Offset 5Ch       224         3.5.20       Device Control 2 (DCTL2) — Offset 6Ah       225         3.5.20       Device Control 2 (DCTL2) — Offset 6Ah       229         3.5.22       Link Control 2 (LCTL2) — Offset 7Ah       231         3.5.25       Stot Control 2 (SLCTL2) — Offset 7Ah       234         3.5.26       Stot Control 2 (SLCTL2) — Offset 7Ah       234         3.5.27       Stot Control 2 (SLCTL2) — Offset 7Ah       234         3.5.28       Stot Control 2 (SLCTL2) — Offset 7Ah       234         3.5.29       Nessage Signaled Interrupt Message Address (MD) — Offset 8Ah       236                                                                                                                                      | 3.5.7  | Secondary Status (SSTS) — Offset 1Eh                             |
| 3.5.9       Capabilities List Pointer (CAPP) — Offset 34h.       215         3.5.10       Bridge Control (BCTRL) — Offset 32h       217         3.5.11       Device Capabilities (DCAP) — Offset 44h.       217         3.5.12       Device Status (DSTS) — Offset 44h.       218         3.5.14       Link Capabilities (LCAP) — Offset 44h.       218         3.5.14       Link Control (LCTL) — Offset 50h.       221         3.5.15       Link Katus (ISTS) — Offset 52h.       223         3.5.17       Root Control (RCTL) — Offset 60h.       224         3.5.18       Root Status (RSTS) — Offset 60h.       225         3.5.20       Device Capabilities 2 (DCAP2) — Offset 64h.       225         3.5.21       Device Control 2 (DCTL2) — Offset 6Ah.       229         3.5.22       Link Capabilities 2 (SLCAP2) — Offset 7ah.       233         3.5.24       Link Status 2 (SLSTS2) — Offset 7ah.       234         3.5.25       Slot Capabilities 2 (SLCAP2) — Offset 7ah.       234         3.5.25       Slot Capabilities 2 (SLCAP2) — Offset 7ah.       234         3.5.25       Slot Capability PMCAP2 Message MAC       235         3.5.20       Device Capability (PMCAP) — Offset 7ah.       234         3.5.27       Slot Status 2 (SLSTS2) — Offset 7ah.       234                                                                                                                     | 3.5.8  | Subsystem Vendor IDs (SVD) – Offset 2Ch                          |
| 3.5.10       Bridge Control (BCTRL) — Offset 3Eh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3.5.9  | Capabilities List Pointer (CAPP) — Offset 34h                    |
| 3.5.11       Device Capabilities (DCAP) — Offset 44h.       217         3.5.12       Device Control (DCTL) — Offset 44h.       218         3.5.13       Device Status (DSTS) — Offset 44h.       219         3.5.14       Link Capabilities (LCAP) — Offset 4Ch.       219         3.5.15       Link Control (LCTL) — Offset 52h.       223         3.5.17       Root Control (RCTL) — Offset 52h.       223         3.5.17       Root Control (RCTL) — Offset 52h.       223         3.5.19       Device Capabilities 2 (DCAP2) — Offset 64h.       225         3.5.20       Device Control 2 (DCTL2) — Offset 6Ah.       229         3.5.21       Device Status 2 (DSTS2) — Offset 6Ah.       229         3.5.22       Link Control 2 (DCTL2) — Offset 7Ah.       233         3.5.24       Link Status 2 (LSTS2) — Offset 7Ah.       234         3.5.25       Slot Control 2 (SLCL2) — Offset 7Ah.       234         3.5.26       Slot Control 2 (SLCL2) — Offset 7Ah.       234         3.5.27       Slot Status 2 (SLSTS2) — Offset 7Ah.       234         3.5.28       Message Signaled Interrupt Message Mdress (MA) — Offset 8Ah.       236         3.5.30       Message Signaled Interrupt Message Address (MA) — Offset 8Ah.       236         3.5.31       Message Signaled Interrupt Message Ad                                                                                                   | 3.5.10 | Bridge Control (BCTRL) — Offset 3Fh                              |
| 35.12       Device Control (DCTL) – Offset 48h       217         35.13       Device Status (DSTS) – Offset 4Ah       218         35.14       Link Capabilities (LCAP) – Offset 50h       221         35.15       Link Control (LCTL) – Offset 50h       221         35.16       Link Status (LSTS) – Offset 50h       224         35.17       Root Control (RCTL) – Offset 50h       224         35.18       Root Status (RSTS) – Offset 60h       225         35.19       Device Capabilities 2 (DCAP2) – Offset 68h       227         35.21       Device Control 2 (DCTL2) – Offset 68h       229         35.22       Link Capabilities 2 (LCAP2) – Offset 74h       231         35.25       Slot Capabilities 2 (LCAP2) – Offset 74h       234         35.26       Slot Capabilities 2 (SLCAP2) – Offset 74h       234         35.27       Slot Status 2 (SLSTS2) – Offset 74h       234         35.28       Message Signaled Interrupt Message (MC) – Offset 80h       234         35.29       Message Signaled Interrupt Message Data (MD) – Offset 80h       236         35.31       Message Signaled Interrupt Message Address (MA) – Offset 84h       236         35.33       Subsystem Vendor Dapability (WCAP) – Offset 40h       237         35.34       Power Management Capability (PMCAP) –                                                                                                    | 3 5 11 | Device Canabilities (DCAP) — Offset 44h 217                      |
| 3.5.13       Device Status (DSTS) — Offset 4Ah       218         3.5.14       Link Cappabilities (LCAP) — Offset 4Ch       219         3.5.15       Link Control (LCTL) — Offset 52h       221         3.5.17       Root Control (RCTL) — Offset 52h       223         3.5.17       Root Control (RCTL) — Offset 52h       224         3.5.17       Root Control (RCTL) — Offset 56h       225         5.19       Device Capabilities 2 (DCAP2) — Offset 68h       227         3.5.20       Device Control 2 (DCTL2) — Offset 68h       229         3.5.21       Device Status 2 (DSTS2) — Offset 70h       231         3.5.25       Slot Capabilities 2 (LCAP2) — Offset 74h       233         3.5.25       Slot Capabilities 2 (SLCTA2) — Offset 78h       234         3.5.26       Slot Control 2 (SLCTL2) — Offset 78h       234         3.5.27       Slot Status 2 (SLSTS2) — Offset 78h       234         3.5.28       Message Signaled Interrupt Message Maches (MA) — Offset 84h       236         3.5.31       Message Signaled Interrupt Message Address (MA) — Offset 84h       236         3.5.32       Subsystem Vendor Capability (WCAP) — Offset 40h       237         3.5.34       Power Management Capability (PMCAP) — Offset 40h       237         3.5.35       PCI Power Management Ca                                                                                                   | 3.5.12 | Device Control (DCTL) — Offset 48h                               |
| 3.5.14       Link Capabilities (LCAP) — Offset 4Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 3.5.13 | Device Status (DSTS) — Offset 4Ah                                |
| 3.5.15       Link Control (LCTL) – Offset 50h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3.5.14 | Link Capabilities (LCAP) — Offset 4Ch                            |
| 3.5.16       Link Status (LSTS) – Offset 52h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3.5.15 | Link Control (I CTI ) — Offset 50h                               |
| 3.5.17       Root Control (RCTL) — Offset 5Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3.5.16 | Link Status (LSTS) — Offset 52h                                  |
| 3.5.18       Root Status (RSTS) — Offset 60h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3.5.17 | Root Control (RCTL) — Offset 5Ch                                 |
| 35.19       Device Capabilities 2 (DCAP2) — Offset 64h       225         3.5.20       Device Control 2 (DCTL2) — Offset 68h       227         3.5.21       Device Status 2 (DSTS2) — Offset 6Ah       229         3.5.22       Link Capabilities 2 (LCAP2) — Offset 70h       231         3.5.24       Link Status 2 (LSTS2) — Offset 72h       233         3.5.25       Slot Capabilities 2 (SLCAP2) — Offset 74h       234         3.5.26       Slot Capabilities 2 (SLCTL2) — Offset 78h       234         3.5.27       Slot Status 2 (SLSTS2) — Offset 7Ah       234         3.5.28       Kink Status 2 (SLSTS2) — Offset 7Ah       234         3.5.29       Message Signaled Interrupt Identifiers (MID) — Offset 80h       236         3.5.30       Message Signaled Interrupt Message Address (MA) — Offset 84h       236         3.5.31       Message Signaled Interrupt Message Data (MD) — Offset 88h       236         3.5.33       Subsystem Vendor Capability (SVCAP) — Offset 90h       236         3.5.33       Subsystem Vendor IDS (SVID) — Offset 94h       237         3.5.34       Power Management Capability (PMCAP) — Offset A0h       237         3.5.35       PCI Power Management Capability (PMCAP) — Offset A0h       238         3.5.37       Advanced Error Status (UES) — Offset 100h       244                                                                               | 3.5.18 | Root Status (RSTS) — Offset 60h                                  |
| 3.5.20       Device Control 2 (DCTL2) - Offset 68h       227         3.5.21       Device Status 2 (DSTS2) - Offset 6Ah       229         3.5.22       Link Capabilities 2 (LCAP2) - Offset 6Ch       229         3.5.23       Link Control 2 (LCTL2) - Offset 72h       231         3.5.24       Link Status 2 (LSTS2) - Offset 72h       233         3.5.25       Slot Capabilities 2 (SLCAP2) - Offset 78h       234         3.5.26       Slot Control 2 (SLCTL2) - Offset 78h       234         3.5.27       Slot Status 2 (SLSTS2) - Offset 78h       234         3.5.28       Message Signaled Interrupt Identifiers (MID) - Offset 80h       234         3.5.29       Message Signaled Interrupt Message (MC) - Offset 82h       235         3.5.30       Message Signaled Interrupt Message Data (MD) - Offset 88h       236         3.5.31       Message Signaled Interrupt Message Data (MD) - Offset 88h       236         3.5.32       Subsystem Vendor IDs (SVID) - Offset 94h       237         3.5.33       Power Management Capability (VCAP) - Offset 40h       237         3.5.34       Power Management Control (PMCS) - Offset 104h       240         3.5.33       Uncorrectable Error Status (UES) - Offset 108h       242         3.5.40       Uncorrectable Error Status (UES) - Offset 108h       244                                                                                 | 3.5.19 | Device Canabilities 2 (DCAP2) — Offset 64h                       |
| 3.5.21       Device Status 2 (DSTS2) — Offset 6Ah       229         3.5.22       Link Control 2 (LCTL2) — Offset 6Ch       229         3.5.23       Link Control 2 (LCTL2) — Offset 72h       231         3.5.24       Link Status 2 (LSTS2) — Offset 72h       233         3.5.25       Slot Capabilities 2 (SLCAP2) — Offset 72h       234         3.5.26       Slot Control 2 (SLCTL2) — Offset 7Ah       234         3.5.27       Slot Status 2 (SLSTS2) — Offset 7Ah       234         3.5.28       Message Signaled Interrupt Identifiers (MID) — Offset 80h       234         3.5.29       Message Signaled Interrupt Message Address (MA) — Offset 84h       236         3.5.30       Message Signaled Interrupt Message Data (MD) — Offset 88h       236         3.5.31       Message Signaled Interrupt Message Data (MD) — Offset 88h       236         3.5.33       Subsystem Vendor Capability (SVCAP) — Offset 90h       236         3.5.34       Power Management Capabilities (PMC) — Offset A2h       238         3.5.35       PCI Power Management Capabilities (PMC) — Offset A4h       239         3.5.34       Power Management Capability (MCAP) — Offset 100h       240         3.5.33       Uncorrectable Error Status (UES) — Offset 100h       240         3.5.34       Uncorrectable Error Status (UES) — Offset 100h                                                             | 3.5.20 | Device Control 2 (DCTL2) — Offset 68h $227$                      |
| 3.5.22       Link Capabilities 2 (LCAP2) — Offset 6Ch       229         3.5.23       Link Control 2 (LCTL2) — Offset 70h       231         3.5.24       Link Status 2 (LSTS2) — Offset 72h       233         3.5.25       Slot Capabilities 2 (SLCAP2) — Offset 78h       234         3.5.25       Slot Control 2 (SLCTL2) — Offset 78h       234         3.5.26       Slot Control 2 (SLCTL2) — Offset 7Ah       234         3.5.27       Slot Status 2 (SLSTS2) — Offset 7Ah       234         3.5.28       Message Signaled Interrupt Message (MC) — Offset 80h       234         3.5.29       Message Signaled Interrupt Message Address (MA) — Offset 84h       236         3.5.31       Message Signaled Interrupt Message Data (MD) — Offset 84h       236         3.5.32       Subsystem Vendor Capability (SVCAP) — Offset 90h       236         3.5.33       Subsystem Vendor IDS (SVID) — Offset 94h       237         3.5.34       Power Management Capability (PMCAP) — Offset A0h       237         3.5.35       PCI Power Management Capability (PMCAP) — Offset A0h       239         3.5.33       Nucorrectable Error Status (UES) — Offset 104h       240         3.5.34       Ducorrectable Error Status (UES) — Offset 104h       240         3.5.34       Oucrectable Error Status (UES) — Offset 104h       242                                                                        | 3.5.21 | Device Status 2 (DSTS2) — Offset 6Ah                             |
| 3.5.23       Link Control 2 (LCT.2) — Offset 70h       231         3.5.24       Link Status 2 (LSTS2) — Offset 72h       233         3.5.25       Slot Capabilities 2 (SLCAP2) — Offset 78h       234         3.5.25       Slot Control 2 (SLCTL2) — Offset 78h       234         3.5.26       Biot Status 2 (SLSTS2) — Offset 78h       234         3.5.27       Slot Status 2 (SLSTS2) — Offset 78h       234         3.5.28       Message Signaled Interrupt Message (MC) — Offset 80h       234         3.5.29       Message Signaled Interrupt Message Data (MD) — Offset 84h       236         3.5.30       Message Signaled Interrupt Message Data (MD) — Offset 84h       236         3.5.31       Message Signaled Interrupt Message Data (MD) — Offset 84h       236         3.5.33       Subsystem Vendor Capability (SVCAP) — Offset 94h       237         3.5.34       Power Management Capability (PMCAP) — Offset A0h       237         3.5.35       PCI Power Management Control (PMCS) — Offset A4h       239         3.5.37       Advanced Error Extended (AECH) — Offset 100h       240         3.5.38       Uncorrectable Error Status (UES) — Offset 104h       242         3.5.41       Correctable Error Mask (UEM) — Offset 106h       243         3.5.41       Correctable Error Mask (CES) — Offset 110h       244<                                                                | 3.5.22 | Link Canabilities 2 (LCAP2) — Offset 6Ch                         |
| 3.5.24       Link Status 2 (LSTS2) — Offset 72h       233         3.5.25       Slot Capabilities 2 (SLCAP2) — Offset 74h       234         3.5.26       Slot Control 2 (SLCTL2) — Offset 78h       234         3.5.27       Slot Status 2 (SLSTS2) — Offset 78h       234         3.5.28       Message Signaled Interrupt Identifiers (MID) — Offset 80h       234         3.5.29       Message Signaled Interrupt Message Address (MA) — Offset 84h       236         3.5.30       Message Signaled Interrupt Message Address (MA) — Offset 88h       236         3.5.31       Message Signaled Interrupt Message Address (MA) — Offset 88h       236         3.5.32       Subsystem Vendor Capability (SVCAP) — Offset 90h       236         3.5.33       Subsystem Vendor TDs (SVID) — Offset 94h       237         3.5.34       Power Management Capabilities (PMC) — Offset A0h       237         3.5.35       PCI Power Management Capabilities (PMC) — Offset A0h       237         3.5.33       Uncorrectable Error Status (UES) — Offset 104h       240         3.5.34       Advanced Error Status (UES) — Offset 104h       242         3.5.40       Uncorrectable Error Severity (UEV) — Offset 106h       243         3.5.41       Correctable Error Mask (UEM) — Offset 110h       244         3.5.42       Correctable Error Mask (CES)                                                        | 3.5.23 | Link Control 2 ( $ CT 2$ ) — Offset 70h                          |
| 3.5.25       Slot Capabilities 2 (SLCAP2) — Offset 74h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 3.5.24 | Link Status 2 (LSTS2) — Offset 72h                               |
| 3.5.26       Slot Control 2 (SLCTL2) — Offset 78h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3.5.25 | Slot Capabilities 2 (SI CAP2) — Offset 74h                       |
| 3.5.27       Slot Status 2 (SLSTS2) — Offset 7Ah                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3 5 26 | Slot Control 2 (SI CTI 2) — Offset 78h $234$                     |
| 3.5.28Message Signaled Interrupt Identifiers (MID) — Offset 80h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 3.5.27 | Slot Status 2 (SLSTS2) — Offset 7Ah                              |
| 3.5.29Message Signaled Interrupt Message (MC) — Offset 82h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3.5.28 | Message Signaled Interrupt Identifiers (MID) — Offset 80h        |
| 3.5.30Message Signaled Interrupt Message Address (MA) — Offset 84h2363.5.31Message Signaled Interrupt Message Data (MD) — Offset 88h2363.5.32Subsystem Vendor Capability (SVCAP) — Offset 90h2363.5.33Subsystem Vendor IDs (SVID) — Offset 94h2373.5.34Power Management Capability (PMCAP) — Offset A0h2373.5.35PCI Power Management Capabilities (PMC) — Offset A4h2393.5.36PCI Power Management Control (PMCS) — Offset 100h2403.5.37Advanced Error Extended (AECH) — Offset 100h2403.5.38Uncorrectable Error Status (UES) — Offset 108h2423.5.40Uncorrectable Error Severity (UEV) — Offset 108h2423.5.41Correctable Error Status (CES) — Offset 110h2443.5.42Correctable Error Capabilities And Control (AECC) — Offset 118h2463.5.43Advanced Error Capabilities And Control (AECC) — Offset 118h2463.5.44Header Log (HL_DW1) — Offset 120h2473.5.45Header Log (HL_DW2) — Offset 120h2473.5.46Header Log (HL_DW3) — Offset 120h2473.5.47Header Log (HL_DW3) — Offset 120h2483.5.49Root Error Command (REC) — Offset 130h2493.5.50Error Source Identification (ESID) — Offset 134h2503.5.51PTM Extended Capability Header (PTMECH) — Offset 280h2503.5.54Port VC Control (PVCC) — Offset 288h2513.5.55Port VC Capability Register 1 (PVCCR1) — Offset 280h2513.5.56Virtual                                                                                                                                | 3.5.29 | Message Signaled Interrupt Message (MC) — Offset 82h             |
| 3.5.31       Message Signaled Interrupt Message Data (MD) — Offset 88h       236         3.5.32       Subsystem Vendor Capability (SVCAP) — Offset 90h       236         3.5.33       Subsystem Vendor IDs (SVID) — Offset 94h       237         3.5.34       Power Management Capability (PMCAP) — Offset A0h       237         3.5.35       PCI Power Management Capability (PMCAP) — Offset A4h       238         3.5.36       PCI Power Management Control (PMCS) — Offset A4h       239         3.5.37       Advanced Error Extended (AECH) — Offset 100h       240         3.5.38       Uncorrectable Error Status (UES) — Offset 104h       240         3.5.39       Uncorrectable Error Severity (UEV) — Offset 10Ch       243         3.5.41       Correctable Error Severity (UEV) — Offset 110h       244         3.5.42       Correctable Error Status (CES) — Offset 110h       244         3.5.43       Advanced Error Capabilities And Control (AECC) — Offset 118h       246         3.5.44       Header Log (HL_DW1) — Offset 120h       247         3.5.45       Header Log (HL_DW2) — Offset 120h       247         3.5.47       Header Log (HL_DW3) — Offset 128h       248         3.5.48       Root Error Status (RES) — Offset 130h       249         3.5.50       Error Source Identification (ESID) — Offset 134h                                                                   | 3 5 30 | Message Signaled Interrupt Message Address (MA) — Offset 84h 236 |
| 3.5.32Subsystem Vendor Capability (SVCAP) — Offset 90h2363.5.33Subsystem Vendor IDs (SVID) — Offset 94h2373.5.34Power Management Capability (PMCAP) — Offset A0h2373.5.35PCI Power Management Capabilities (PMC) — Offset A2h2383.5.36PCI Power Management Control (PMCS) — Offset A4h2393.5.37Advanced Error Extended (AECH) — Offset 100h2403.5.39Uncorrectable Error Status (UES) — Offset 104h2403.5.39Uncorrectable Error Status (UES) — Offset 104h2403.5.40Uncorrectable Error Severity (UEV) — Offset 106h2433.5.41Correctable Error Status (CES) — Offset 110h2443.5.42Correctable Error Agabilities And Control (AECC) — Offset 118h2463.5.43Advanced Error Capabilities And Control (AECC) — Offset 118h2463.5.44Header Log (HL_DW1) — Offset 120h2473.5.45Header Log (HL_DW2) — Offset 120h2473.5.46Header Log (HL_DW3) — Offset 128h2483.5.47Header Log (HL_DW4) — Offset 128h2483.5.48Root Error Status (RES) — Offset 130h2493.5.50Error Source Identification (ESID) — Offset 134h2503.5.51PTM Extended Capability Header (PTMECH) — Offset 150h2503.5.52Port VC Capability Register 1 (PVCCR1) — Offset 284h2503.5.55Port VC Capability 2 (PVCC2) — Offset 288h2513.5.55Port VC Control (PVCC) — Offset 282h2533.5.55Port VC Status (PVCS) — Offset 282h <td>3.5.31</td> <td>Message Signaled Interrupt Message Data (MD) — Offset 88h</td>                                                 | 3.5.31 | Message Signaled Interrupt Message Data (MD) — Offset 88h        |
| 3.5.33Subsystem Vendor IDs (SVID) - Offset 94h2373.5.34Power Management Capability (PMCAP) - Offset A0h2373.5.35PCI Power Management Capabilities (PMC) - Offset A4h2393.5.36PCI Power Management Control (PMCS) - Offset A4h2393.5.37Advanced Error Extended (AECH) - Offset 100h2403.5.38Uncorrectable Error Status (UES) - Offset 104h2403.5.39Uncorrectable Error Mask (UEM) - Offset 108h2423.5.40Uncorrectable Error Severity (UEV) - Offset 10Ch2433.5.41Correctable Error Status (CES) - Offset 110h2443.5.42Correctable Error Satus (CES) - Offset 114h2453.5.43Advanced Error Capabilities And Control (AECC) - Offset 118h2463.5.44Header Log (HL_DW1) - Offset 120h2473.5.45Header Log (HL_DW2) - Offset 120h2473.5.46Header Log (HL_DW3) - Offset 120h2473.5.47Header Log (HL_DW4) - Offset 128h2483.5.48Root Error Status (RES) - Offset 130h2493.5.50Error Source Identification (ESID) - Offset 134h2503.5.51PTM Extended Capability Header (PTMECH) - Offset 150h2503.5.52Port VC Capability Register 1 (PVCCR1) - Offset 284h2513.5.54Port VC Control (PVCC) - Offset 288h2513.5.55Port VC Control (PVCC) - Offset 282h2533.5.56Virtual Channel 0 Resource Capability (V0VCRC) - Offset 294h2543.5.57Virtual Channel 0 Resource Control (V0CTL) - Offset 29                                                                                                                                | 3.5.32 | Subsystem Vendor Capability (SVCAP) — Offset 90h                 |
| 3.5.34Power Management Capability (PMCAP) - Offset A0h.2373.5.35PCI Power Management Capabilities (PMC) - Offset A2h.2383.5.36PCI Power Management Control (PMCS) - Offset A4h2393.5.37Advanced Error Extended (AECH) - Offset 100h.2403.5.38Uncorrectable Error Status (UES) - Offset 104h2403.5.39Uncorrectable Error Mask (UEM) - Offset 104h2423.5.40Uncorrectable Error Severity (UEV) - Offset 106h2433.5.41Correctable Error Status (CES) - Offset 110h2443.5.42Correctable Error Mask (CEM) - Offset 114h2453.5.43Advanced Error Capabilities And Control (AECC) - Offset 118h2463.5.44Header Log (HL_DW1) - Offset 120h2473.5.45Header Log (HL_DW2) - Offset 120h2473.5.46Header Log (HL_DW3) - Offset 120h2473.5.47Header Log (HL_DW4) - Offset 128h2483.5.48Root Error Command (REC) - Offset 130h2493.5.50Error Source Identification (ESID) - Offset 134h2503.5.51PTM Extended Capability Header (PTMECH) - Offset 150h2503.5.52Port VC Capability Register 1 (PVCCR1) - Offset 284h2513.5.54Port VC Control (PVCC) - Offset 286h2523.5.55Port VC Cottal (PVCC) - Offset 286h2533.5.56Virtual Channel 0 Resource Capability (V0VCRC) - Offset 294h2543.5.57Virtual Channel 0 Resource Control (VOCTL) - Offset 294h2543.5.58Virtual Channel 0 Resource Status (V                                                                                                                                | 3.5.33 | Subsystem Vendor IDs (SVID) — Offset 94h                         |
| 3.5.35       PCI Power Management Capabilities (PMC) — Offset A2h.       238         3.5.36       PCI Power Management Control (PMCS) — Offset A4h       239         3.5.37       Advanced Error Extended (AECH) — Offset 100h.       240         3.5.38       Uncorrectable Error Status (UES) — Offset 104h       240         3.5.39       Uncorrectable Error Severity (UEV) — Offset 104h       242         3.5.40       Uncorrectable Error Severity (UEV) — Offset 106h       243         3.5.41       Correctable Error Status (CES) — Offset 110h       244         3.5.42       Correctable Error Capabilities And Control (AECC) — Offset 118h       246         3.5.44       Header Log (HL_DW1) — Offset 120h       247         3.5.45       Header Log (HL_DW2) — Offset 120h       247         3.5.46       Header Log (HL_DW3) — Offset 124h       247         3.5.47       Header Log (HL_DW3) — Offset 128h       248         3.5.48       Root Error Status (RES) — Offset 130h       249         3.5.51       PTM Extended Capability Header (PTMECH) — Offset 150h       250         3.5.52       Port VC Capability Register 1 (PVCCR1) — Offset 150h       250         3.5.53       Port VC Control (PVCC) — Offset 286h       251         3.5.54       Port VC Control (PVCC) — Offset 286h       252                                                                                 | 3.5.34 | Power Management Capability (PMCAP) — Offset A0h                 |
| 3.5.36PCI Power Management Control (PMCS) — Offset A4h2393.5.37Advanced Error Extended (AECH) — Offset 100h2403.5.38Uncorrectable Error Status (UES) — Offset 104h2403.5.39Uncorrectable Error Mask (UEM) — Offset 108h2423.5.40Uncorrectable Error Severity (UEV) — Offset 10Ch2433.5.41Correctable Error Status (CES) — Offset 110h2443.5.42Correctable Error Mask (CEM) — Offset 114h2453.5.43Advanced Error Capabilities And Control (AECC) — Offset 118h2463.5.44Header Log (HL_DW1) — Offset 120h2473.5.45Header Log (HL_DW2) — Offset 120h2473.5.47Header Log (HL_DW3) — Offset 124h2473.5.48Root Error Command (REC) — Offset 130h2493.5.49Root Error Status (RES) — Offset 130h2493.5.50Error Source Identification (ESID) — Offset 134h2503.5.51PTM Extended Capability Header (PTMECH) — Offset 150h2503.5.52Port VC Capability Register 1 (PVCCR1) — Offset 284h2503.5.54Port VC Control (PVCC) — Offset 28Ch2523.5.55Port VC Status (PVCS) — Offset 28Ch2523.5.56Virtual Channel 0 Resource Capability (V0VCRC) — Offset 290h2533.5.58Virtual Channel 0 Resource Capability (V0STS) — Offset 29Ah254                                                                                                                                                                                                                                                                                            | 3.5.35 | PCI Power Management Canabilities (PMC) — Offset A2h             |
| 3.5.37Advanced Error Extended (AECH) — Offset 100h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 3.5.36 | PCI Power Management Control (PMCS) — Offset A4h                 |
| 3.5.38       Uncorrectable Error Status (UES) – Offset 104h       240         3.5.39       Uncorrectable Error Mask (UEM) – Offset 108h       242         3.5.40       Uncorrectable Error Severity (UEV) – Offset 10Ch       243         3.5.41       Correctable Error Status (CES) – Offset 110h       244         3.5.42       Correctable Error Mask (CEM) – Offset 114h       245         3.5.43       Advanced Error Capabilities And Control (AECC) – Offset 118h       246         3.5.44       Header Log (HL_DW1) – Offset 11Ch       246         3.5.45       Header Log (HL_DW2) – Offset 120h       247         3.5.46       Header Log (HL_DW3) – Offset 124h       247         3.5.47       Header Log (HL_DW4) – Offset 128h       248         3.5.48       Root Error Command (REC) – Offset 130h       249         3.5.50       Error Source Identification (ESID) – Offset 134h       250         3.5.51       PTM Extended Capability Header (PTMECH) – Offset 150h       250         3.5.52       Port VC Capability Register 1 (PVCCR1) – Offset 288h       251         3.5.54       Port VC Control (PVCC) – Offset 288h       251         3.5.55       Port VC Control (PVCC) – Offset 288h       253         3.5.56       Virtual Channel 0 Resource Control (VOCRC) – Offset 290h       253 <tr< td=""><td>3.5.37</td><td>Advanced Frror Extended (AFCH) — Offset 100h</td></tr<> | 3.5.37 | Advanced Frror Extended (AFCH) — Offset 100h                     |
| 3.5.39       Uncorrectable Error Mask (UEM) — Offset 108h       242         3.5.40       Uncorrectable Error Severity (UEV) — Offset 10Ch       243         3.5.41       Correctable Error Status (CES) — Offset 110h       244         3.5.42       Correctable Error Capabilities And Control (AECC) — Offset 118h       245         3.5.43       Advanced Error Capabilities And Control (AECC) — Offset 118h       246         3.5.44       Header Log (HL_DW1) — Offset 120h       247         3.5.45       Header Log (HL_DW2) — Offset 120h       247         3.5.46       Header Log (HL_DW3) — Offset 128h       248         3.5.47       Header Log (HL_DW4) — Offset 128h       248         3.5.48       Root Error Command (REC) — Offset 130h       249         3.5.50       Error Source Identification (ESID) — Offset 134h       250         3.5.51       PTM Extended Capability Header (PTMECH) — Offset 150h       250         3.5.52       Port VC Capability Register 1 (PVCCR1) — Offset 284h       250         3.5.53       Port VC Control (PVCC) — Offset 288h       251         3.5.54       Port VC Control (PVCC) — Offset 282h       252         3.5.55       Port VC Control (PVCC) — Offset 282h       253         3.5.56       Virtual Channel 0 Resource Capability (V0VCRC) — Offset 294h       254                                                                        | 3.5.38 | Uncorrectable Error Status (UES) — Offset 104h                   |
| 3.5.40Uncorrectable Error Severity (UEV) - Offset 10Ch2433.5.41Correctable Error Status (CES) - Offset 110h2443.5.42Correctable Error Mask (CEM) - Offset 114h2453.5.43Advanced Error Capabilities And Control (AECC) - Offset 118h2463.5.44Header Log (HL_DW1) - Offset 11Ch2463.5.45Header Log (HL_DW2) - Offset 120h2473.5.46Header Log (HL_DW3) - Offset 124h2473.5.47Header Log (HL_DW3) - Offset 128h2483.5.48Root Error Command (REC) - Offset 12Ch2483.5.49Root Error Status (RES) - Offset 130h2493.5.50Error Source Identification (ESID) - Offset 134h2503.5.51PTM Extended Capability Header (PTMECH) - Offset 150h2503.5.52Port VC Capability Register 1 (PVCCR1) - Offset 284h2503.5.53Port VC Control (PVCC) - Offset 28Ch2523.5.54Port VC Control (PVCC) - Offset 28Ch2533.5.55Port VC Status (PVCS) - Offset 28Eh2533.5.56Virtual Channel 0 Resource Capability (V0VCRC) - Offset 294h2543.5.58Virtual Channel 0 Resource Control (V0CTL) - Offset 294h2543.5.58Virtual Channel 0 Resource Status (V0STS) - Offset 29Ah256                                                                                                                                                                                                                                                                                                                                                                  | 3.5.39 | Uncorrectable Error Mask (UEM) — Offset 108h                     |
| 3.5.41Correctable Error Status (CES) — Offset 110h2443.5.42Correctable Error Mask (CEM) — Offset 114h2453.5.43Advanced Error Capabilities And Control (AECC) — Offset 118h2463.5.44Header Log (HL_DW1) — Offset 11Ch2463.5.45Header Log (HL_DW2) — Offset 120h2473.5.46Header Log (HL_DW3) — Offset 124h2473.5.47Header Log (HL_DW4) — Offset 128h2483.5.48Root Error Command (REC) — Offset 12Ch2483.5.49Root Error Status (RES) — Offset 130h2493.5.50Error Source Identification (ESID) — Offset 134h2503.5.51PTM Extended Capability Header (PTMECH) — Offset 150h2503.5.52Port VC Capability Register 1 (PVCCR1) — Offset 284h2503.5.54Port VC Control (PVCC) — Offset 288h2513.5.55Port VC Control (PVCC) — Offset 28Ch2523.5.56Virtual Channel 0 Resource Capability (V0VCRC) — Offset 290h2533.5.57Virtual Channel 0 Resource Control (V0CTL) — Offset 294h2543.5.58Virtual Channel 0 Resource Status (V0STS) — Offset 29Ah256                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 3.5.40 | Uncorrectable Error Severity (UEV) — Offset 10Ch                 |
| 3.5.42       Correctable Error Mask (CEM) — Offset 114h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3.5.41 | Correctable Error Status (CES) — Offset 110h                     |
| 3.5.43       Advanced Error Capabilities And Control (AECC) — Offset 118h.       246         3.5.44       Header Log (HL_DW1) — Offset 11Ch.       246         3.5.45       Header Log (HL_DW2) — Offset 120h.       247         3.5.46       Header Log (HL_DW3) — Offset 124h.       247         3.5.47       Header Log (HL_DW4) — Offset 128h.       248         3.5.48       Root Error Command (REC) — Offset 12Ch.       248         3.5.49       Root Error Status (RES) — Offset 130h.       249         3.5.50       Error Source Identification (ESID) — Offset 134h.       250         3.5.51       PTM Extended Capability Header (PTMECH) — Offset 150h.       250         3.5.52       Port VC Capability Register 1 (PVCCR1) — Offset 284h.       250         3.5.53       Port VC Control (PVCC) — Offset 288h.       251         3.5.54       Port VC Control (PVCC) — Offset 288h.       252         3.5.55       Port VC Status (PVCS) — Offset 28Eh.       253         3.5.56       Virtual Channel 0 Resource Capability (V0VCRC) — Offset 290h.       253         3.5.57       Virtual Channel 0 Resource Control (V0CTL) — Offset 29Ah.       254         3.5.58       Virtual Channel 0 Resource Status (V0STS) — Offset 29Ah.       256                                                                                                                                            | 3.5.42 | Correctable Error Mask (CEM) — Offset 114h                       |
| 3.5.44       Header Log (HL_DW1) — Offset 11Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3.5.43 | Advanced Error Capabilities And Control (AECC) — Offset 118h     |
| 3.5.45       Header Log (HL_DW2) — Offset 120h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3.5.44 | Header Log (HL DW1) — Offset 11Ch                                |
| 3.5.46       Header Log (HL_DW3) — Offset 124h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3.5.45 | Header Log (HL DW2) — Offset 120h $247$                          |
| 3.5.47       Header Log (HL_DW4) — Offset 128h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3.5.46 | Header Log (HL_DW3) — Offset 124h                                |
| 3.5.48Root Error Command (REC) — Offset 12Ch2483.5.49Root Error Status (RES) — Offset 130h2493.5.50Error Source Identification (ESID) — Offset 134h2503.5.51PTM Extended Capability Header (PTMECH) — Offset 150h2503.5.52Port VC Capability Register 1 (PVCCR1) — Offset 284h2503.5.53Port VC Capability 2 (PVCC2) — Offset 288h2513.5.54Port VC Control (PVCC) — Offset 28Ch2523.5.55Port VC Status (PVCS) — Offset 28Eh2533.5.56Virtual Channel 0 Resource Capability (V0VCRC) — Offset 290h2533.5.57Virtual Channel 0 Resource Control (V0CTL) — Offset 294h2543.5.58Virtual Channel 0 Resource Status (V0STS) — Offset 29Ah256                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3.5.47 | Header Log (HL_DW4) — Offset 128h                                |
| 3.5.49Root Error Status (RES) — Offset 130h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3.5.48 | Root Error Command (REC) — Offset 12Ch                           |
| 3.5.50Error Source Identification (ESID) - Offset 134h2503.5.51PTM Extended Capability Header (PTMECH) - Offset 150h2503.5.52Port VC Capability Register 1 (PVCCR1) - Offset 284h2503.5.53Port VC Capability 2 (PVCC2) - Offset 288h2513.5.54Port VC Control (PVCC) - Offset 28Ch2523.5.55Port VC Status (PVCS) - Offset 28Eh2533.5.56Virtual Channel 0 Resource Capability (V0VCRC) - Offset 290h2533.5.57Virtual Channel 0 Resource Control (V0CTL) - Offset 294h2543.5.58Virtual Channel 0 Resource Status (V0STS) - Offset 29Ah256                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 3.5.49 | Root Error Status (RES) — Offset 130h                            |
| 3.5.51PTM Extended Capability Header (PTMECH) — Offset 150h2503.5.52Port VC Capability Register 1 (PVCCR1) — Offset 284h2503.5.53Port VC Capability 2 (PVCC2) — Offset 288h2513.5.54Port VC Control (PVCC) — Offset 28Ch2523.5.55Port VC Status (PVCS) — Offset 28Eh2533.5.56Virtual Channel 0 Resource Capability (V0VCRC) — Offset 290h2533.5.57Virtual Channel 0 Resource Control (V0CTL) — Offset 294h2543.5.58Virtual Channel 0 Resource Status (V0STS) — Offset 29Ah256                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3.5.50 | Fror Source Identification (FSID) — Offset 134h                  |
| 3.5.52Port VC Capability Register 1 (PVCCR1) - Offset 284h2503.5.53Port VC Capability 2 (PVCC2) - Offset 288h2513.5.54Port VC Control (PVCC) - Offset 28Ch2523.5.55Port VC Status (PVCS) - Offset 28Eh2533.5.56Virtual Channel 0 Resource Capability (V0VCRC) - Offset 290h2533.5.57Virtual Channel 0 Resource Control (V0CTL) - Offset 294h2543.5.58Virtual Channel 0 Resource Status (V0STS) - Offset 29Ah256                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 3.5.51 | PTM Extended Capability Header (PTMECH) — Offset 150h            |
| 3.5.53Port VC Capability 2 (PVCC2) — Offset 288h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3.5.52 | Port VC Canability Register 1 (PVCCR1) — Offset 284h             |
| 3.5.54Port VC Control (PVCC) — Offset 28Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3.5.53 | Port VC Capability 2 (PVCC2) — Offset 288h 251                   |
| <ul> <li>3.5.55 Port VC Status (PVCS) — Offset 28Eh</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3.5 54 | Port VC Control (PVCC) — Offset 28Ch                             |
| <ul> <li>3.5.56 Virtual Channel 0 Resource Capability (V0VCRC) — Offset 290h</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 3.5 55 | Port VC Status (PVCS) — Offset 28Fh                              |
| 3.5.57 Virtual Channel 0 Resource Control (V0CTL) — Offset 294h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 3.5.56 | Virtual Channel () Resource Canability (VOVCRC) — Offset 290h    |
| 3.5.58 Virtual Channel 0 Resource Status (VOSTS) — Offset 29Ah                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3.5.57 | Virtual Channel () Resource Control (V() - Offset 294h 254       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 3.5.58 | Virtual Channel 0 Resource Status (V0STS) — Offset 29Ah256       |



| 3.5.59<br>3.5.60 | Virtual Channel 1 Resource Capability (V1VCRC) — Offset 29Ch 257<br>Virtual Channel 1 Resource Control (V1CTL) — Offset 2A0h 257 |
|------------------|----------------------------------------------------------------------------------------------------------------------------------|
| 3.5.61<br>3.5.62 | Virtual Channel 1 Resource Status (V1STS) — Offset 2A6h                                                                          |
| 0.0.01           | 258                                                                                                                              |
| 3.5.63           | Link Control 3 (LCTL3) — Offset A34h                                                                                             |
| 3.5.64           | Lane Error Status (LES) — Offset A38h                                                                                            |
| 3.5.65           | Lane 0 And Lane 1 Equalization Control (L01EC) — Offset A3Ch 261                                                                 |
| 3.5.66           | Lane 2 And Lane 3 Equalization Control (L23EC) — Offset A40h 263                                                                 |
| 3.5.67           | Lane 4 And Lane 5 Equalization Control (L45EC) — Offset A44h 264                                                                 |
| 3.5.68           | Lane 6 And Lane / Equalization Control (L6/EC) — Offset A48h                                                                     |
| 3.5.69           | Lane 8 And Lane 9 Equalization Control (L89EC) — Offset A4Ch 266                                                                 |
| 3.5.70           | Lane 10 And Lane 11 Equalization Control (L1011EC) — Offset A50h 268                                                             |
| 3.5./1           | Lane 12 And Lane 13 Equalization Control (L1213EC) — Offset A54h                                                                 |
| 3.5.72           | Lane 14 And Lane 15 Equalization Control (L1415EC) — Offset A58h                                                                 |
| 3.5.73           | Data Link Feature Extended Capability Header (DLFECH) — Offset A90h 271                                                          |
| 3.5.74           | Data Link Feature Capabilities Register (DLFCAP) — Offset A94h 2/2                                                               |
| 3.5.75           | Data Link Feature Status Register (DLFSTS) – Offset A98h                                                                         |
| 3.5.76           | Physical Layer 16.0 GT/s Extended Capability Header (PL16GECH) — Offset A9Ch 273                                                 |
| 3.5.77           | Physical Layer 16.0 GT/s Capability Register (PL16CAP) — Offset AA0h 274                                                         |
| 3.5.78           | Physical Layer 16.0 GT/s Control Register (PL16CTL) – Offset AA4h                                                                |
| 3.5.79           | Physical Laver 16.0 GT/s Status Register (PL16S) – Offset AA8h 274                                                               |
| 3.5.80           | Physical Layer 16.0 GT/s Local Data Parity Mismatch Status Register (PL16LD-<br>PMS) — Offset AACh 275                           |
| 3.5.81           | Physical Layer 16.0 GT/s First Retimer Data Parity Mismatch Status Register                                                      |
| 3.5.82           | Physical Layer 16.0 GT/s Second Retimer Data Parity Mismatch Status Register<br>(PL 16SR DPMS) — Offset AB4h                     |
| 3 5 83           | Physical Laver 16 0 GT/s Extra Status Register (PL16ES) — Offset AB8h 276                                                        |
| 3.5.84           | Physical Layer 16.0 GT/s Lane 01 Equalization Control Register (PL16L01EC) –                                                     |
| 3 5 85           | Physical Laver 16 0 GT/s Lane 23 Equalization Control Degister (DI 161 23EC) -                                                   |
| 5.5.05           | Offset ABEh                                                                                                                      |
| 3.5.86           | Physical Layer 16.0 GT/s Lane 45 Equalization Control Register (PL16L45EC) – Offset AC0h                                         |
| 3.5.87           | Physical Layer 16.0 GT/s Lane 67 Equalization Control Register (PL16L67EC) – Offset AC2h                                         |
| 3.5.88           | Physical Layer 16.0 GT/s Lane 89 Equalization Control Register (PL16L89EC) – Offset AC4h                                         |
| 3.5.89           | Physical Layer 16.0 GT/s Lane 1011 Equalization Control Register (PL16L1011EC)<br>— Offset AC6h 280                              |
| 3.5.90           | Physical Layer 16.0 GT/s Lane 1213 Equalization Control Register (PL16L1213EC)                                                   |
| 3.5.91           | Physical Layer 16.0 GT/s Lane 1415 Equalization Control Register (PL16L1415EC)<br>— Offset ACAb 282                              |
| 3.5.92           | Device ID Override (DIDOVR) — Offset D00h                                                                                        |
| 3.5.93           | Physical Layer 16.0 GT/s Margining Extended Capability Header (PL16MECH) —                                                       |
| 2 5 04           | Offset EDCh                                                                                                                      |
| 3.5.94           | Offset EE0h     284                                                                                                              |
| 3.5.95           | Physical Layer 16.0 GT/s Lane0 Margin Control and Status Register (PL16L0MCS)<br>— Offset EE4h                                   |
| 3.5.96           | Physical Layer 16.0 GT/s Lane1 Margin Control and Status Register (PL16L1MCS)<br>— Offset EE8h                                   |
| 3.5.97           | Physical Layer 16.0 GT/s Lane2 Margin Control and Status Register (PL16L2MCS)                                                    |

|     |         | - Offset EECh                                                                                                           |
|-----|---------|-------------------------------------------------------------------------------------------------------------------------|
|     | 3.5.98  | Physical Layer 16.0 GT/s Lane3 Margin Control and Status Register (PL16L3MCS)<br>— Offset EF0h                          |
|     | 3.5.99  | Physical Layer 16.0 GT/s Lane4 Margin Control and Status Register (PL16L4MCS)<br>— Offset EF4h                          |
|     | 3.5.100 | )Physical Layer 16.0 GT/s Lane5 Margin Control and Status Register (PL16L5MCS)<br>— Offset EF8h                         |
|     | 3.5.101 | LPhysical Layer 16.0 GT/s Lane6 Margin Control and Status Register (PL16L6MCS)<br>— Offset EFCh                         |
|     | 3.5.102 | 2 Physical Layer 16.0 GT/s Lane7 Margin Control and Status Register (PL16L7MCS)<br>— Offset F00h                        |
|     | 3.5.103 | Physical Layer 16.0 GT/s Lane8 Margin Control and Status Register (PL16L8MCS)<br>— Offset F04h                          |
|     | 3.5.104 | Physical Layer 16.0 GT/s Lane9 Margin Control and Status Register (PL16L9MCS)<br>— Offset F08h                          |
|     | 3.5.105 | 5Physical Layer 16.0 GT/s Lane10 Margin Control and Status Register<br>(PL16L10MCS) — Offset F0Ch287                    |
|     | 3.5.106 | 5Physical Layer 16.0 GT/s Lane11 Margin Control and Status Register<br>(PL16L11MCS) — Offset F10h287                    |
|     | 3.5.107 | <ul><li>7Physical Layer 16.0 GT/s Lane12 Margin Control and Status Register<br/>(PL16L12MCS) — Offset F14h287</li></ul> |
|     | 3.5.108 | 3Physical Layer 16.0 GT/s Lane13 Margin Control and Status Register<br>(PL16L13MCS) — Offset F18h287                    |
|     | 3.5.109 | Physical Layer 16.0 GT/s Lane14 Margin Control and Status Register<br>(PL16L14MCS) — Offset F1Ch288                     |
|     | 3.5.110 | )Physical Layer 16.0 GT/s Lane15 Margin Control and Status Register<br>(PL16L15MCS) — Offset F20h288                    |
| 3.6 | REGBA   | R Registers                                                                                                             |
|     | 3.6.1   | Summary of Registers                                                                                                    |
|     | 3.6.2   | IOM PCH Request FIFO Last Entry (IOM_PCH_REQ_FIFO_LAST_ENTRY) — Offset 0h                                               |
|     | 3.6.3   | IOM PCH Task FIFO Last Entry (IOM_PCH_REQ_FIFO_EXT_ENTRY) — Offset 4h. 291                                              |
|     | 3.6.4   | IOM Firmware IMR Status (IOM_CSME_IMR_IOM_STATUS) — Offset Ch291                                                        |
|     | 3.6.5   | PHY Image Status in IMR (IOM_CSME_IMR_PHY_STATUS) — Offset 10h 292                                                      |
|     | 3.6.6   | Thunderbolt Firmware Status in IMR (IOM_CSME_IMR_TBT_STATUS) — Offset 14h                                               |
|     | 3.6.7   | IOM TypeC Configuration Strap 1 (IOM_TYPEC_CONFIGURATION_1) — Offset 3Ch                                                |
|     | 3.6.8   | TypeC Configuration 1 (IOM_TYPEC_SW_CONFIGURATION_1) — Offset 40h.294                                                   |
|     | 3.6.9   | TypeC Configuration 3 (IOM_TYPEC_SW_CONFIGURATION_3) — Offset 48h.295                                                   |
|     | 3.6.10  | TypeC Subsystem Status 1 (IOM_TYPEC_STATUS_1) — Offset 50h296                                                           |
|     | 3.6.11  | IOM TCSS Device Enable (IOM_TCSS_DEVEN) — Offset 58h297                                                                 |
|     | 3.6.12  | IOM TCSS Port Map (IOM_TCSS_PORT_MAP) — Offset 5Ch298                                                                   |
|     | 3.6.13  | TypeC Configuration 4 (IOM_TYPEC_SW_CONFIGURATION_4) — Offset 98h.299                                                   |
|     | 3.6.14  | IOM DisplayPort Resource Management 0 (IOM_DP_RESOURCE_MNG[0]) — Off-<br>set ACh                                        |
|     | 3.6.15  | Port Status 0 (IOM_PORT_STATUS[0]) — Offset 570h                                                                        |
|     | 3.6.16  | Port Status 1 (IOM_PORT_STATUS[1]) — Offset 574h                                                                        |
|     | 3.6.17  | Port Status 2 (IOM_PORT_STATUS[2]) — Offset 578h                                                                        |
|     | 3.6.18  | Port Status 3 (IOM_PORT_STATUS[3]) — Offset 57Ch                                                                        |
|     | 3.6.19  | IOM USB Port Reset Message DWORD 0 (IOM_USB_PORT_RESET_MSG_DW0[0])<br>– Offset 590h                                     |
|     | 3.6.20  | IOM USB Port Reset Message DWORD 1 (IOM_USB_PORT_RESET_MSG_DW1[0])<br>— Offset 5A0h                                     |
|     | 3.6.21  | IOM Error Hardware Event 0 (IOM_ERROR_HW_EVENT_0) — Offset 708h 310                                                     |



| 3.6.22            | IOM PM Configuration (IOM_PM_CONFIG) — Offset 7A0h                               |
|-------------------|----------------------------------------------------------------------------------|
| 3.6.23            | IOM PM Status (IOM_PM_STATUS) — Offset 7ACh                                      |
| 3.6.24            | IOM USB Port Reset Events (IOM_USB_PORT_RESET_EVENTS) — Offset 82Ch              |
|                   | 313                                                                              |
| 3.6.25            | IOM USB Port Reset Events Enable (IOM_USB_PORT_RESET_EVENTS_ENABLE) -            |
|                   | Offset 830h 313                                                                  |
| 3.6.26            | IOM DisplayPort Input Port Status 0 (IOM_DPIN_PORT_STATUS[0]) — Offset           |
|                   | B48h                                                                             |
| 3.6.27            | IOM DisplayPort HW Resource Semaphore 0 (IOM_DP_HW_RESOURCE_SEMA-                |
|                   | PHORE[0]) - Offset 1038h 315                                                     |
| 3.6.28            | DisplayPort Input Graphics Source Policy Management (DPIN_GFX_SRC_POLI-          |
|                   | CY_MGMT) - Offset 1044h 315                                                      |
| 3.6.29            | IOM Thunderbolt Status 0 (IOM_TBT_STATUS_0) — Offset 1050h 316                   |
| 3.6.30            | IOM Thunderbolt Status 1 (IOM_TBT_STATUS_1) — Offset 1054h 317                   |
| 3.6.31            | IOM AUX Orientation Bias Control 0 (IOM_AUX_ORI_BIAS_CTRL_PUP[0]) — Off-         |
|                   | set 1070h                                                                        |
| 3.6.32            | IOM AUX Orientation Bias Control 0 (IOM_AUX_ORI_BIAS_CTRL_PDN[0]) - Off-         |
|                   | set 1088h                                                                        |
| 3.6.33            | PCIe PM Configuration 0 (PCIE_PM_CONFIG[0]) — Offset 1528h                       |
| 3.6.34            | FIA PM Configuration 0 (FIA PM CONFIG[0]) – Offset 1554h                         |
| 3.6.35            | Thunderbolt PM Configuration 0 (TBT PM CONFIG[0]) — Offset 1564h 318             |
| 3.6.36            | DisplayPort Input Status 1 (IOM DPIN STATUS 1) – Offset 15ACh                    |
| 3.6.37            | IOM Error Firmware Events 0 (IOM ERROR FW EVENTS 0) – Offset 15B0h 319           |
| 3.6.38            | IOM Firmware Current Task (IOM FW CURRENT TASK) — Offset 1588h                   |
| 3 6 39            | IOM Firmware Info (IOM FW INFO) — Offset 15BCh 321                               |
| 3 6 40            | IOM Firmware Info Engineering (IOM FW INFO ENGR) — Offset 15C0h 322              |
| 3 6 41            | vDCL PM Configuration (USB_VDCL_PM_CONFIG) — Offset 1640h 322                    |
| 3 6 12            | vHCL PM Configuration (USB_VHCL_PM_CONFIG) — Offset 1648h 322                    |
| 3 6 43            | DisplayPort Input Mailbox Command (DPIN_MAILBOX_CMD) — Offset 2808b 322          |
| 2 6 14            | DisplayPort Input Mailbox Commanu (DPIN_MAILBOX_CMD) — Offset 20001 522          |
| 2.0.44<br>2.6.4E  | DisplayPort Input Malibox Data (DPIN_MAILBOX_DATA) — Offset 200Ch 525            |
| 5.0.45<br>DCI Eur | DisplayPort Input PM Configuration (DPIN_PM_CONFIG) — Offset 20201 324           |
|                   | Current of Desistant                                                             |
| 3.7.1             | Summary of Registers                                                             |
| 3.7.2             | Egress Port Virtual Channel Capabilities (EPVCECH_U_U_U_PXPEPBAR) — Offset       |
| 2 7 2             | UII                                                                              |
| 3.7.3             | Egress Port Virtual Channel Capability Register 1 (EPPVCCAP1_0_0_PXPEPBAR)       |
| 274               | - Ulisel 411                                                                     |
| 3.7.4             | Egress Port Virtual Channel Capability Register 2 (EPPVCCAP2_0_0_0_PXPEPBAR)     |
| <u>э 7 г</u>      | - Ulisel oli                                                                     |
| 3.7.5             | Egress Port Virtual Channel Control (EPPVCCTL_0_0_PAPEPDAR) — Oliset Ch.         |
| 276               | 527<br>Earnes Part Virtual Channel & Pessures Canability (EDV/COPCAR & 0 0 DVDER |
| 3.7.0             | Egress Port Virtual Channel U Resource Capability (EPVCURCAP_U_U_U_PAPEP-        |
| 2 7 7             | DAR) — Ulisel 1011                                                               |
| 3././             | Offest 14 Channel 0 Resource Control (EPVC0RC1L_0_0_PXPEPBAR)                    |
| 2 7 0             | - Ulisel 1411                                                                    |
| 3.7.8             | Egress Port Virtual Channel U Resource Status (EPVCURSTS_U_U_PXPEPBAR)           |
| 2 7 0             | - UTISET IAN                                                                     |
| 3.7.9             | Egress Port Virtual Channel 1 Resource Capability (EPVC1RCAP_0_0_0_PXPEP-        |
|                   | BAR) – Offset ICh                                                                |
| 3.7.10            | Egress Port Virtual Channel 1 Resource Control (EPVC1RC1L_0_0_0_PXPEPBAR)        |
|                   | — Offset 20h                                                                     |
| 3./.11            | Egress Port Virtual Channel 1 Resource Status (EPVC1RSTS_0_0_0_PXPEPBAR)         |
|                   | - Uttset 26n                                                                     |
| 3.7.12            | Egress Port Capability Declaration (EPRCLDECH_0_0_0_PXPEPBAR) — Offset 40h       |
|                   | 332                                                                              |
| 3.7.13            | Egress Port Element Declaration Capability (EPESD_0_0_0_PXPEPBAR) — Offset       |

3.7

3.8

|                                                                                                           | 44h                                                                                                                                                                                                        |
|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3.7.14                                                                                                    | Egress Port Link Element Declaration 1 (EPLE1D_0_0_0_PXPEPBAR) — Offset 50h 334                                                                                                                            |
| 3.7.15                                                                                                    | Egress Port Link Another Root Complex Declaration 1 (EPLE1A_0_0_PXPEP-<br>BAR) — Offset 58h                                                                                                                |
| 3.7.16                                                                                                    | Egress Port Second Link Declaration 1 (EPULE1A_0_0_0_PXPEPBAR) — Offset 5Ch                                                                                                                                |
| 3.7.17                                                                                                    | Egress Port Link Element Declaration 2 (EPLE2D_0_0_0_PXPEPBAR) — Offset 60h 335                                                                                                                            |
| 3.7.18                                                                                                    | Egress Port Link Another Root Complex Declaration 2 (EPLE2A_0_0_0_PXPEP-<br>BAR) — Offset 68h                                                                                                              |
| 3.7.19                                                                                                    | Egress Port Second Link Declaration 2 (EPULE2A_0_0_0_PXPEPBAR) — Offset 6Ch                                                                                                                                |
| 3.7.20                                                                                                    | Egress Port Link Element Declaration 3 (EPLE3D_0_0_0_PXPEPBAR) — Offset 70h 337                                                                                                                            |
| 3.7.21                                                                                                    | Egress Port Link Another Root Complex Declaration 3 (EPLE3A_0_0_PXPEP-<br>BAR) — Offset 78h                                                                                                                |
| 3.7.22                                                                                                    | Egress Port Second Link Declaration 3 (EPULE3A_0_0_0_PXPEPBAR) — Offset 7Ch                                                                                                                                |
| 3.7.23                                                                                                    | Egress Port Link Element Declaration 4 (EPLE4D_0_0_0_PXPEPBAR) — Offset 80h 339                                                                                                                            |
| 3.7.24                                                                                                    | Egress Port Link Another Root Complex Declaration 4 (EPLE4A_0_0_PXPEP-<br>BAR) — Offset 88h                                                                                                                |
| 3.7.25                                                                                                    | Egress Port Second Link Declaration 4 (EPULE4A_0_0_0_PXPEPBAR) — Offset 8Ch                                                                                                                                |
| 3.7.26                                                                                                    | Egress Port Link Element Declaration 5 (EPLE5D_0_0_0_PXPEPBAR) — Offset 90h 341                                                                                                                            |
| 3.7.27                                                                                                    | Egress Port Link Another Root Complex Declaration 5 (EPLE5A_0_0_PXPEP-<br>BAR) — Offset 98h                                                                                                                |
| 3.7.28                                                                                                    | Egress Port Second Link Declaration 5 (EPULE5A_0_0_0_PXPEPBAR) — Offset<br>9Ch                                                                                                                             |
| VTDPV                                                                                                     | COBAR Registers                                                                                                                                                                                            |
| 3.8.1                                                                                                     | Summary of Registers                                                                                                                                                                                       |
| 3.8.2                                                                                                     | Version Register (VER_REG_0_0_VTDBAR) — Offset 0h345                                                                                                                                                       |
| 3.8.3                                                                                                     | Capability Register (CAP_REG_0_0_VTDBAR) — Offset 8h                                                                                                                                                       |
| 3.8.4                                                                                                     | Extended Capability Register (ECAP_REG_0_0_VTDBAR) — Offset 10h 349                                                                                                                                        |
| 3.8.5                                                                                                     | Global Command Register (GCMD_REG_0_0_0_VTDBAR) — Offset 18h 351                                                                                                                                           |
| 3.8.6                                                                                                     | Global Status Register (GSTS_REG_0_0_0_VTDBAR) — Offset 1Ch                                                                                                                                                |
| 3.8.7                                                                                                     |                                                                                                                                                                                                            |
| 200                                                                                                       | Root Table Address Register (RTADDR_REG_0_0_0_VTDBAR) — Offset 20h . 356                                                                                                                                   |
| 2.0.0                                                                                                     | Root Table Address Register (RTADDR_REG_0_0_VTDBAR) — Offset 20h. 356<br>Context Command Register (CCMD_REG_0_0_VTDBAR) — Offset 28h357                                                                    |
| 3.8.9                                                                                                     | Root Table Address Register (RTADDR_REG_0_0_VTDBAR) — Offset 20h . 356<br>Context Command Register (CCMD_REG_0_0_VTDBAR) — Offset 28h357<br>Fault Status Register (FSTS_REG_0_0_0_VTDBAR) — Offset 34h     |
| 3.8.9<br>3.8.10                                                                                           | Root Table Address Register (RTADDR_REG_0_0_VTDBAR) — Offset 20h . 356<br>Context Command Register (CCMD_REG_0_0_VTDBAR) — Offset 28h357<br>Fault Status Register (FSTS_REG_0_0_0_VTDBAR) — Offset 34h     |
| 3.8.9<br>3.8.10<br>3.8.11                                                                                 | Root Table Address Register (RTADDR_REG_0_0_VTDBAR) — Offset 20h . 356<br>Context Command Register (CCMD_REG_0_0_VTDBAR) — Offset 28h357<br>Fault Status Register (FSTS_REG_0_0_0_VTDBAR) — Offset 34h     |
| 3.8.9<br>3.8.10<br>3.8.11<br>3.8.12                                                                       | Root Table Address Register (RTADDR_REG_0_0_0_VTDBAR) — Offset 20h . 356<br>Context Command Register (CCMD_REG_0_0_0_VTDBAR) — Offset 28h357<br>Fault Status Register (FSTS_REG_0_0_0_VTDBAR) — Offset 34h |
| 3.8.8<br>3.8.9<br>3.8.10<br>3.8.11<br>3.8.12<br>3.8.13                                                    | Root Table Address Register (RTADDR_REG_0_0_0_VTDBAR) — Offset 20h . 356<br>Context Command Register (CCMD_REG_0_0_0_VTDBAR) — Offset 28h357<br>Fault Status Register (FSTS_REG_0_0_0_VTDBAR) — Offset 34h |
| 3.8.0<br>3.8.9<br>3.8.10<br>3.8.11<br>3.8.12<br>3.8.13<br>3.8.14                                          | Root Table Address Register (RTADDR_REG_0_0_0_VTDBAR) — Offset 20h . 356<br>Context Command Register (CCMD_REG_0_0_0_VTDBAR) — Offset 28h357<br>Fault Status Register (FSTS_REG_0_0_0_VTDBAR) — Offset 34h |
| 3.8.9<br>3.8.10<br>3.8.11<br>3.8.12<br>3.8.13<br>3.8.14<br>3.8.15                                         | Root Table Address Register (RTADDR_REG_0_0_0_VTDBAR) — Offset 20h . 356<br>Context Command Register (CCMD_REG_0_0_0_VTDBAR) — Offset 28h357<br>Fault Status Register (FSTS_REG_0_0_0_VTDBAR) — Offset 34h |
| 3.8.9<br>3.8.10<br>3.8.11<br>3.8.12<br>3.8.13<br>3.8.14<br>3.8.15<br>3.8.16                               | Root Table Address Register (RTADDR_REG_0_0_0_VTDBAR) — Offset 20h . 356<br>Context Command Register (CCMD_REG_0_0_0_VTDBAR) — Offset 28h357<br>Fault Status Register (FSTS_REG_0_0_0_VTDBAR) — Offset 34h |
| 3.8.9<br>3.8.10<br>3.8.11<br>3.8.12<br>3.8.13<br>3.8.14<br>3.8.15<br>3.8.16<br>3.8.17                     | Root Table Address Register (RTADDR_REG_0_0_0_VTDBAR) — Offset 20h . 356<br>Context Command Register (CCMD_REG_0_0_0_VTDBAR) — Offset 28h357<br>Fault Status Register (FSTS_REG_0_0_0_VTDBAR) — Offset 34h |
| 3.8.9<br>3.8.10<br>3.8.11<br>3.8.12<br>3.8.13<br>3.8.14<br>3.8.15<br>3.8.16<br>3.8.17<br>3.8.18           | Root Table Address Register (RTADDR_REG_0_0_0_VTDBAR) — Offset 20h . 356<br>Context Command Register (CCMD_REG_0_0_0_VTDBAR) — Offset 28h357<br>Fault Status Register (FSTS_REG_0_0_0_VTDBAR) — Offset 34h |
| 3.8.9<br>3.8.10<br>3.8.11<br>3.8.12<br>3.8.13<br>3.8.14<br>3.8.15<br>3.8.16<br>3.8.17<br>3.8.18<br>3.8.19 | Root Table Address Register (RTADDR_REG_0_0_VTDBAR) — Offset 20h . 356<br>Context Command Register (CCMD_REG_0_0_VTDBAR) — Offset 28h357<br>Fault Status Register (FSTS_REG_0_0_0_VTDBAR) — Offset 34h     |



|   |                     | 3.8.20<br>3.8.21<br>3.8.22                                                                                                                                                                                        | Invalidation Queue Head Register (IQH_REG_0_0_0_VTDBAR) — Offset 80h 368<br>Invalidation Queue Tail Register (IQT_REG_0_0_0_VTDBAR) — Offset 88h 369<br>Invalidation Queue Address Register (IQA_REG_0_0_0_VTDBAR) — Offset 90h 369 |
|---|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   |                     | 3.8.23                                                                                                                                                                                                            | Invalidation Completion Status Register (ICS_REG_0_0_VTDBAR) — Offset<br>9Ch                                                                                                                                                        |
|   |                     | 3.8.24                                                                                                                                                                                                            | Invalidation Event Control Register (IECTL_REG_0_0_0_VTDBAR) — Offset A0h .<br>370                                                                                                                                                  |
|   |                     | 3.8.25                                                                                                                                                                                                            | Invalidation Event Data Register (IEDATA_REG_0_0_0_VTDBAR) — Offset A4h 371                                                                                                                                                         |
|   |                     | 3.8.26                                                                                                                                                                                                            | Invalidation Event Address Register (IEADDR_REG_0_0_VTDBAR) — Offset<br>A8h                                                                                                                                                         |
|   |                     | 3.8.27                                                                                                                                                                                                            | Invalidation Event Upper Address Register (IEUADDR_REG_0_0_0_VTDBAR) —<br>Offset ACh                                                                                                                                                |
|   |                     | 3.8.28                                                                                                                                                                                                            | Interrupt Remapping Table Address Register (IRTA_REG_0_0_0_VTDBAR) — Offset B8h                                                                                                                                                     |
|   |                     | 3.8.29<br>3.8.30                                                                                                                                                                                                  | Page Request Status Register (PRESTS_REG_0_0_0_VTDBAR) — Offset DCh 373<br>Page Request Event Control Register (PRECTL_REG_0_0_0_VTDBAR) — Offset                                                                                   |
|   |                     | 3.8.31                                                                                                                                                                                                            | Page Request Event Data Register (PREDATA_REG_0_0_VTDBAR) — Offset                                                                                                                                                                  |
|   |                     | 3.8.32                                                                                                                                                                                                            | Page Request Event Address Register (PREADDR_REG_0_0_0_VTDBAR) — Offset<br>E8h                                                                                                                                                      |
|   |                     | 3.8.33                                                                                                                                                                                                            | Page Request Event Upper Address Register (PREUADDR_REG_0_0_0_VTDBAR)<br>— Offset ECh                                                                                                                                               |
|   |                     | 3.8.34                                                                                                                                                                                                            | Fault Recording Register Low [0] (FRCDL_REG_0_0_0_VTDBAR) — Offset 400h . 376                                                                                                                                                       |
|   |                     | 3.8.35                                                                                                                                                                                                            | Fault Recording Register High [0] (FRCDH_REG_0_0_0_VTDBAR) — Offset 408h 377                                                                                                                                                        |
|   |                     | 2020                                                                                                                                                                                                              |                                                                                                                                                                                                                                     |
|   |                     | 3.8.36                                                                                                                                                                                                            | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h 378<br>IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR) — Offset 508h 379                                                                                        |
| 4 | Proce               | 3.8.36<br>3.8.37<br>essor Gi                                                                                                                                                                                      | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h 378<br>IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR) — Offset 508h 379<br>raphics (D2:F0)                                                                     |
| 4 | <b>Proce</b><br>4.1 | 3.8.36<br>3.8.37<br>essor Gi<br>Process                                                                                                                                                                           | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h 378<br>IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR) — Offset 508h 379<br>raphics (D2:F0)                                                                     |
| 4 | <b>Proce</b><br>4.1 | 3.8.36<br>3.8.37<br>essor Gi<br>Process<br>4.1.1                                                                                                                                                                  | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h 378         IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR) — Offset 508h 379         raphics (D2:F0)                                                           |
| 4 | <b>Proce</b><br>4.1 | 3.8.36<br>3.8.37<br>essor Gi<br>Process<br>4.1.1<br>4.1.2                                                                                                                                                         | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h 378         IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR) — Offset 508h 379         raphics (D2:F0)                                                           |
| 4 | <b>Proce</b><br>4.1 | 3.8.36<br>3.8.37<br>essor Gi<br>Process<br>4.1.1<br>4.1.2<br>4.1.3                                                                                                                                                | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h 378         IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR) — Offset 508h 379         raphics (D2:F0)                                                           |
| 4 | <b>Proce</b><br>4.1 | 3.8.36<br>3.8.37<br>essor Gi<br>Process<br>4.1.1<br>4.1.2<br>4.1.3<br>4.1.4                                                                                                                                       | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h 378         IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR) — Offset 508h 379         raphics (D2:F0)                                                           |
| 4 | <b>Proce</b><br>4.1 | 3.8.36<br>3.8.37<br>Process<br>4.1.1<br>4.1.2<br>4.1.3<br>4.1.4<br>4.1.5                                                                                                                                          | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h 378         IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR) — Offset 508h 379         raphics (D2:F0)                                                           |
| 4 | <b>Proce</b> 4.1    | 3.8.36<br>3.8.37<br>essor Gi<br>Process<br>4.1.1<br>4.1.2<br>4.1.3<br>4.1.4<br>4.1.5<br>4.1.6                                                                                                                     | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h                                                                                                                                                                    |
| 4 | <b>Proce</b><br>4.1 | 3.8.36<br>3.8.37<br>Process<br>4.1.1<br>4.1.2<br>4.1.3<br>4.1.4<br>4.1.5<br>4.1.6<br>4.1.7                                                                                                                        | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h 378IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR) — Offset 508h 379raphics (D2:F0)                                                                             |
| 4 | <b>Proce</b> 4.1    | 3.8.36<br>3.8.37<br>Process<br>4.1.1<br>4.1.2<br>4.1.3<br>4.1.4<br>4.1.5<br>4.1.6<br>4.1.7<br>4.1.8                                                                                                               | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h 378IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR) — Offset 508h 379raphics (D2:F0)                                                                             |
| 4 | <b>Proce</b> 4.1    | 3.8.36<br>3.8.37<br><b>essor Gi</b><br>Process<br>4.1.1<br>4.1.2<br>4.1.3<br>4.1.4<br>4.1.5<br>4.1.6<br>4.1.7<br>4.1.8<br>4.1.9                                                                                   | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h 378IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR) — Offset 508h 379raphics (D2:F0)                                                                             |
| 4 | <b>Proce</b> 4.1    | 3.8.36<br>3.8.37<br>Process<br>4.1.1<br>4.1.2<br>4.1.3<br>4.1.4<br>4.1.5<br>4.1.6<br>4.1.7<br>4.1.8<br>4.1.9<br>4.1.10                                                                                            | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h 378IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR) — Offset 508h 379raphics (D2:F0)                                                                             |
| 4 | <b>Proce</b> 4.1    | 3.8.36<br>3.8.37<br>Process<br>4.1.1<br>4.1.2<br>4.1.3<br>4.1.4<br>4.1.5<br>4.1.6<br>4.1.7<br>4.1.8<br>4.1.9<br>4.1.10<br>4.1.11                                                                                  | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h 378IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR) — Offset 508h 379raphics (D2:F0)                                                                             |
| 4 | <b>Proce</b> 4.1    | 3.8.36<br>3.8.37<br>Process<br>4.1.1<br>4.1.2<br>4.1.3<br>4.1.4<br>4.1.5<br>4.1.6<br>4.1.7<br>4.1.8<br>4.1.9<br>4.1.10<br>4.1.11<br>4.1.12                                                                        | Invalidate Address Register (IVA_REG_0_0_VTDBAR) — Offset 500h                                                                                                                                                                      |
| 4 | <b>Proce</b> 4.1    | 3.8.36<br>3.8.37<br>Process<br>4.1.1<br>4.1.2<br>4.1.3<br>4.1.4<br>4.1.5<br>4.1.6<br>4.1.7<br>4.1.8<br>4.1.9<br>4.1.10<br>4.1.11<br>4.1.12<br>4.1.13<br>4.1.13                                                    | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h                                                                                                                                                                    |
| 4 | <b>Proce</b> 4.1    | 3.8.36<br>3.8.37<br>Process<br>4.1.1<br>4.1.2<br>4.1.3<br>4.1.4<br>4.1.5<br>4.1.6<br>4.1.7<br>4.1.8<br>4.1.10<br>4.1.11<br>4.1.12<br>4.1.13<br>4.1.14<br>4.1.14                                                   | Invalidate Address Register (IVA_REG_0_0_VTDBAR) - Offset 500h                                                                                                                                                                      |
| 4 | <b>Proce</b> 4.1    | 3.8.36<br>3.8.37<br>Process<br>4.1.1<br>4.1.2<br>4.1.3<br>4.1.4<br>4.1.5<br>4.1.6<br>4.1.7<br>4.1.8<br>4.1.10<br>4.1.11<br>4.1.12<br>4.1.13<br>4.1.14<br>4.1.15                                                   | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h                                                                                                                                                                    |
| 4 | Proce               | 3.8.36<br>3.8.37<br>Process<br>4.1.1<br>4.1.2<br>4.1.3<br>4.1.4<br>4.1.5<br>4.1.6<br>4.1.7<br>4.1.8<br>4.1.10<br>4.1.11<br>4.1.12<br>4.1.13<br>4.1.14<br>4.1.15<br>4.1.14<br>4.1.15<br>4.1.16<br>4.1.16           | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h                                                                                                                                                                    |
| 4 | Proce               | 3.8.36<br>3.8.37<br>Process<br>4.1.1<br>4.1.2<br>4.1.3<br>4.1.4<br>4.1.5<br>4.1.6<br>4.1.7<br>4.1.8<br>4.1.10<br>4.1.11<br>4.1.12<br>4.1.13<br>4.1.14<br>4.1.15<br>4.1.16<br>4.1.17<br>4.1.17<br>4.1.17           | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h                                                                                                                                                                    |
| 4 | <b>Proce</b> 4.1    | 3.8.36<br>3.8.37<br>Process<br>4.1.1<br>4.1.2<br>4.1.3<br>4.1.4<br>4.1.5<br>4.1.6<br>4.1.7<br>4.1.8<br>4.1.10<br>4.1.11<br>4.1.12<br>4.1.13<br>4.1.14<br>4.1.15<br>4.1.16<br>4.1.17<br>4.1.18<br>4.1.17<br>4.1.18 | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h                                                                                                                                                                    |

| 4.1.21  | Interrupt Pin (INTRPIN_0_2_0_PCI) — Offset 3Dh                                                                                                           |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4.1.22  | Minimum Grant (MINGNT 0 2 0 PCI) – Offset 3Eh                                                                                                            |
| 4.1.23  | Maximum Latency (MAXLAT 0 2 0 PCI) — Offset 3Fh                                                                                                          |
| 4.1.24  | Capability Identifier (CAPIDO 0 2 0 PCI) — Offset 40h                                                                                                    |
| 4.1.25  | Capabilities Control (CAPCTRLO 0 2 0 PCI) – Offset 42h                                                                                                   |
| 4.1.26  | Capabilities A (CAPIDO A 0 2 0 PCI) – Offset 44h                                                                                                         |
| 4.1.27  | Capabilities B (CAPIDO B 0 2 0 PCI) — Offset 48h                                                                                                         |
| 4 1 28  | PCI Mirror of GMCH Graphics Control (MGGC0_0_2_0_PCI) — Offset 50h 399                                                                                   |
| 4 1 29  | Mirror of Device Enable (DEV/EN0_0_2_0_PCI) — Offset 54h 401                                                                                             |
| 4 1 30  | Device 2 Control (DEV/2CTL $0.2, 0.$ PCL) — Offset 58h 402                                                                                               |
| 4 1 31  | Multi Size Aperture Control (MSAC $0.2$ 0 PCI) — Offset 60h 402                                                                                          |
| 4 1 32  | Push Aperture (PLISHAP 0.2.0 PCI) — Offset 68h $403$                                                                                                     |
| 1 1 33  | VTd Status (VTD STATUS 0.2.0 PCI) — Offset 6Ch 403                                                                                                       |
| 1 1 2/  | PCI Express Capability Header (PCIECAPHDP, 0, 2, 0, PCI) — Offset 70h 404                                                                                |
| 4.1.34  | PCI Express Capability (PCIECAP 0.2.0 PCI) — Offset 72b 404                                                                                              |
| 4.1.33  | Device Capabilities (DEVICECAP 0.2.0 DCI) — Offset 74h                                                                                                   |
| 4.1.30  | DEVICE Capabilities (DEVICECAP_0_2_0_PCI) — Offset 7411                                                                                                  |
| 4.1.3/  | PCI Express Device Control (DEVICECTE_0_2_0_PCI) — Offset 781                                                                                            |
| 4.1.38  | PCI Express Capability Structure (DEVICESIS_U_2_U_PCI) – Uffset /An 40/                                                                                  |
| 4.1.39  | Message Signaled Interrupts Capability ID (MSI_CAPID_0_2_0_PCI) — Offset                                                                                 |
| 1 1 10  | ACI                                                                                                                                                      |
| 4.1.40  | $Message Control (MC_0_2_0_PCI) = Offset AE1 \dots 409$                                                                                                  |
| 4.1.41  | $\begin{array}{c} \text{Message Address (MA_U_2_U_PCI) - Offset Bon \dots 409} \\ \text{Message Data (MD_U_2_U_PCI) - Offset Boh \dots 410} \end{array}$ |
| 4.1.42  | Message Data (MD_U_2_U_PCI) — Offset B4n                                                                                                                 |
| 4.1.43  | MSI Mask Bits (MSI_MASK_U_2_U_PCI) — Offset B8n                                                                                                          |
| 4.1.44  | MSI Pending Bits (MSI_PEND_0_2_0_PCI) — Offset BCn411                                                                                                    |
| 4.1.45  | Mirror of Base Data of Stolen Memory (BDSM0_0_2_0_PCI) – Offset C0h411                                                                                   |
| 4.1.46  | Mirror of Base Data of Stolen Memory (BDSM1_0_2_0_PCI) – Offset C4h412                                                                                   |
| 4.1.47  | Graphics VTD Base Address LSB (GFXVTDBAR_LSB_0_2_0_PCI) — Offset C8h                                                                                     |
| 4 1 40  | 412                                                                                                                                                      |
| 4.1.48  | 413                                                                                                                                                      |
| 4.1.49  | Power Management Capabilities ID (PMCAPID 0 2 0 PCI) - Offset D0h 414                                                                                    |
| 4.1.50  | Power Management Capabilities (PMCAP 0 2 0 PCI) – Offset D2h                                                                                             |
| 4.1.51  | Power Management Control and Status (PMCS 0 2 0 PCI) – Offset D4h 415                                                                                    |
| 4.1.52  | Software SMI (SWSMI 0 2 0 PCI) — Offset F0h                                                                                                              |
| 4.1.53  | Graphics System Event (GSE 0 2 0 PCI) – Offset F4h 416                                                                                                   |
| 4.1.54  | Software SCI (SWSCI 0 2 0 PCI) $-$ Offset F8h 417                                                                                                        |
| 4.1.55  | Device 2 Mirror of Protected Audio Video Path Control (PAVPCO 0 2 0 PCI) —                                                                               |
|         | Offset F0h                                                                                                                                               |
| 4.1.56  | Device 2 Mirror of Protected Audio Video Path Control (PAVPC1 0 2 0 PCI) —                                                                               |
|         | Offset F4h                                                                                                                                               |
| 4.1.57  | Stepping Revision ID (SRID_0_2_0_PCI) — Offset F8h                                                                                                       |
| 4.1.58  | ASL Storage (ASLS 0 2 0 PCI) – Offset FCh                                                                                                                |
| 4.1.59  | PASID Extended Capability Header (PASID_EXTCAP_0_2_0_PCI) — Offset 100h                                                                                  |
|         | 420                                                                                                                                                      |
| 4.1.60  | PASID Capability (PASID_CAP_0_2_0_PCI) — Offset 104h                                                                                                     |
| 4.1.61  | PASID Control (PASID_CTRL_0_2_0_PCI) — Offset 106h                                                                                                       |
| 4.1.62  | ATS Extended Capability Header (ATS_EXTCAP_0_2_0_PCI) — Offset 200h422                                                                                   |
| 4.1.63  | ATS Capability (ATS_CAP_0_2_0_PCI) — Offset 204h                                                                                                         |
| 4.1.64  | ATS Control (ATS_CTRL_0_2_0_PCI) — Offset 206h423                                                                                                        |
| 4.1.65  | Page Request Extended Capability Header (PR_EXTCAP_0_2_0_PCI) — Offset                                                                                   |
| 4 1 66  | Page Request Control (PR_CTRL_0_2_0_PCI) — Offset 304b 424                                                                                               |
| 4 1 67  | $- age Request Control (TR_CTR_0_2_0_FCI) = Onset JUTH \dots A24$                                                                                        |
| 4 1 5 7 | Page Request Status (PR_STATUS 0.2.0 PCI) - Offcot 306h 425                                                                                              |
| 4.1.07  | Page Request Status (PR_STATUS_0_2_0_PCI) — Offset 306h                                                                                                  |



|     | 4.1.69<br>4.1.70                                                                                                                                     | Outstanding Page Request Allocation (OPRA_0_2_0_PCI) — Offset 30Ch 427<br>SRIOV Extended Capability Header (SRIOV_ECAPHDR_0_2_0_PCI) — Offset 320h<br>427                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | 4.1.71<br>4.1.72<br>4.1.73<br>4.1.74<br>4.1.75<br>4.1.76<br>4.1.77<br>4.1.78                                                                         | SRIOV Capabilities (SRIOV_CAP_0_2_0_PCI) — Offset 324h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|     | 4.1.79<br>4.1.80<br>4.1.81<br>4.1.82<br>4.1.83<br>4.1.83                                                                                             | System Page Sizes (SYSTEM_PAGE_SIZES_0_2_0_PCI) — Offset 340h 432<br>VF BAR0 Lower DWORD (VF_BAR0_LDW_0_2_0_PCI) — Offset 344h 433<br>VF BAR0 Upper DWORD (VF_BAR0_UDW_0_2_0_PCI) — Offset 348h 434<br>VF BAR1 LDW (VF_BAR1_LDW_0_2_0_PCI) — Offset 34Ch 434<br>VF BAR1 UDW (VF_BAR1_UDW_0_2_0_PCI) — Offset 35Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 4.2 | Graphic<br>4.2.1<br>4.2.2<br>4.2.3<br>4.2.4<br>4.2.5<br>4.2.6<br>4.2.7<br>4.2.8<br>4.2.9<br>4.2.10<br>4.2.11<br>4.2.12<br>4.2.13<br>4.2.14<br>4.2.15 | cs VT BAR (GFXVTBAR) Registers436Summary of Registers436Version Register (VER_REG_0_0_0_VTDBAR) — Offset 0h438Capability Register (CAP_REG_0_0_0_VTDBAR) — Offset 8h439Extended Capability Register (ECAP_REG_0_0_0_VTDBAR) — Offset 10h442Global Command Register (GCMD_REG_0_0_0_VTDBAR) — Offset 18h445Global Status Register (GSTS_REG_0_0_0_VTDBAR) — Offset 12h448Root Table Address Register (RTADDR_REG_0_0_0_VTDBAR) — Offset 20h450Context Command Register (CCMD_REG_0_0_0_VTDBAR) — Offset 28h451Fault Status Register (FSTS_REG_0_0_0_VTDBAR) — Offset 34h452Fault Event Control Register (FECTL_REG_0_0_0_VTDBAR) — Offset 38h454Fault Event Data Register (FEDATA_REG_0_0_0_VTDBAR) — Offset 32h455Fault Event Upper Address Register (FEADDR_REG_0_0_0_VTDBAR) — Offset 30h456Advanced Fault Log Register (AFLOG_REG_0_0_0_VTDBAR) — Offset 58h457Protected Memory Enable Register (PMEN_REG_0_0_0_VTDBAR) — Offset 64h456 |
|     | 4.2.16<br>4.2.17                                                                                                                                     | Protected Low Memory Base Register (PLMBASE_REG_0_0_0_VTDBAR) — Offset<br>68h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     | 4.2.18                                                                                                                                               | 6Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|     | 4.2.19                                                                                                                                               | set 70n                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|     | 4.2.20                                                                                                                                               | Invalidation Queue Head Register (IQH_REG_0_0_0_VTDBAR) — Offset 80h 462                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     | 4.2.21                                                                                                                                               | Invalidation Queue Tail Register (IQT_REG_0_0_0_VTDBAR) — Offset 88h 463                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     | 4.2.22                                                                                                                                               | Invalidation Queue Address Register (IQA_REG_0_0_0_VTDBAR) — Offset 90h 463                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     | 4.2.23                                                                                                                                               | Invalidation Completion Status Register (ICS_REG_0_0_VTDBAR) — Offset<br>9Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     | 4.2.24                                                                                                                                               | Invalidation Event Control Register (IECTL_REG_0_0_0_VTDBAR) — Offset A0h . 464                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|     | 4.2.25                                                                                                                                               | Invalidation Event Data Register (IEDATA_REG_0_0_0_VTDBAR) — Offset A4h 465                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     | 4.2.26                                                                                                                                               | Invalidation Event Address Register (IEADDR_REG_0_0_0_VTDBAR) — Offset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

|        | A8h                                                                                                |
|--------|----------------------------------------------------------------------------------------------------|
| 4.2.27 | Invalidation Event Upper Address Register (IEUADDR_REG_0_0_VTDBAR) — Offset ACh                    |
| 4.2.28 | Interrupt Remapping Table Address Register (IRTA_REG_0_0_0_VTDBAR) — Offset B8h                    |
| 4.2.29 | Page Request Queue Head Register (PQH_REG_0_0_0_VTDBAR) — Offset C0h 467                           |
| 4.2.30 | Page Request Queue Tail Register (PQT_REG_0_0_0_VTDBAR) — Offset C8h 468                           |
| 4.2.31 | Page Request Queue Address Register (PQA_REG_0_0_0_VTDBAR) — Offset D0h 469                        |
| 4.2.32 | Page Request Status Register (PRS_REG_0_0_0_VTDBAR) — Offset DCh469                                |
| 4.2.33 | Page Request Event Control Register (PECTL_REG_0_0_0_VTDBAR) — Offset E0h 470                      |
| 4.2.34 | Page Request Event Data Register (PEDATA_REG_0_0_0_VTDBAR) — Offset E4h 471                        |
| 4.2.35 | Page Request Event Address Register (PEADDR_REG_0_0_0_VTDBAR) — Offset E8h471                      |
| 4.2.36 | Page Request Event Upper Address Register (PEUADDR_REG_0_0_0_VTDBAR) — Offset ECh                  |
| 4.2.37 | MTRR Capability Register (MTRRCAP_0_0_0_VTDBAR) — Offset 100h472                                   |
| 4.2.38 | MTRR Default Type Register (MTRRDEFAULT_0_0_0_VTDBAR) — Offset 108h<br>473                         |
| 4.2.39 | Fixed-Range MTRR Format 64K-00000 (MTRR_FIX64K_00000_REG_0_0_VTD-<br>BAR) — Offset 120h            |
| 4.2.40 | Fixed-Range MTRR Format 16K-80000 (MTRR_FIX16K_80000_REG_0_0_VTD-<br>BAR) — Offset 128h            |
| 4.2.41 | Fixed-Range MTRR Format 16K-A0000 (MTRR_FIX16K_A0000_REG_0_0_VTD-<br>BAR) — Offset 130h            |
| 4.2.42 | Fixed-Range MTRR Format 4K-C0000 (MTRR_FIX4K_C0000_REG_0_0_VTD-<br>BAR) — Offset 138h              |
| 4.2.43 | Fixed-Range MTRR Format 4K-C8000 (MTRR_FIX4K_C8000_REG_0_0_VTD-<br>BAR) — Offset 140h              |
| 4.2.44 | Fixed-Range MTRR Format 4K-D0000 (MTRR_FIX4K_D0000_REG_0_0_VTD-<br>BAR) — Offset 148h475           |
| 4.2.45 | Fixed-Range MTRR Format 4K-D8000 (MTRR_FIX4K_D8000_REG_0_0_VTD-<br>BAR) — Offset 150h              |
| 4.2.46 | Fixed-Range MTRR Format 4K-E0000 (MTRR_FIX4K_E0000_REG_0_0_VTD-<br>BAR) — Offset 158h              |
| 4.2.47 | Fixed-Range MTRR Format 4K-E8000 (MTRR_FIX4K_E8000_REG_0_0_VTD-<br>BAR) — Offset 160h              |
| 4.2.48 | Fixed-Range MTRR Format 4K-F0000 (MTRR_FIX4K_F0000_REG_0_0_VTD-<br>BAR) — Offset 168h              |
| 4.2.49 | Fixed-Range MTRR Format 4K-F8000 (MTRR_FIX4K_F8000_REG_0_0_VTD-<br>BAR) — Offset 170h              |
| 4.2.50 | Variable-Range MTRR Format Physical Base 0 (MTRR_PHYS-<br>BASE0_REG_0_0_0_VTDBAR) — Offset 180h    |
| 4.2.51 | Variable-Range MTRR Format Physical Mask 0 (MTRR_PHYS-<br>MASK0_REG_0_0_0_VTDBAR) — Offset 188h    |
| 4.2.52 | Variable-Range MTRR Format Physical Base 1 (MTRR_PHYS-<br>BASE1_REG_0_0_0_VTDBAR) — Offset 190h    |
| 4.2.53 | Variable-Range MTRR Format Physical Mask 1 (MTRR_PHYS-<br>MASK1_REG_0_0_0_VTDBAR) — Offset 198h478 |
| 4.2.54 | Variable-Range MTRR Format Physical Base 2 (MTRR_PHYS-<br>BASE2_REG_0_0_0_VTDBAR) — Offset 1A0h    |
| 4.2.55 | Variable-Range MTRR Format Physical Mask 2 (MTRR_PHYS-<br>MASK2_REG_0_0_0_VTDBAR) — Offset 1A8h479 |
| 4.2.56 | Variable-Range MTRR Format Physical Base 3 (MTRR_PHYS-                                             |

|            |                  | BASE3_REG_0_0_0_VTDBAR) — Offset 1B0h 479                                                                                                    |
|------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|            | 4.2.57           | Variable-Range MTRR Format Physical Mask 3 (MTRR_PHYS-<br>MASK3_REG_0_0_0_VTDBAR) — Offset 1B8h                                              |
|            | 4.2.58           | Variable-Range MTRR Format Physical Base 4 (MTRR_PHYS-<br>BASE4_REG_0_0_0_VTDBAR) — Offset 1C0h                                              |
|            | 4.2.59           | Variable-Range MTRR Format Physical Mask 4 (MTRR_PHYS-<br>MASK4_REG_0_0_0_VTDBAR) — Offset 1C8h                                              |
|            | 4.2.60           | Variable-Range MTRR Format Physical Base 5 (MTRR_PHYS-<br>BASE5_REG_0_0_0_VTDBAR) — Offset 1D0h                                              |
|            | 4.2.61           | Variable-Range MTRR Format Physical Mask 5 (MTRR_PHYS-<br>MASK5_REG_0_0_0_VTDBAR) — Offset 1D8h                                              |
|            | 4.2.62           | Variable-Range MTRR Format Physical Base 6 (MTRR_PHYS-<br>BASE6_REG_0_0_0_VTDBAR) — Offset 1E0h                                              |
|            | 4.2.63           | Variable-Range MTRR Format Physical Mask 6 (MTRR_PHYS-<br>MASK6_REG_0_0_0_VTDBAR) — Offset 1E8h                                              |
|            | 4.2.64           | Variable-Range MTRR Format Physical Base 7 (MTRR_PHYS-<br>BASE7_REG_0_0_0_VTDBAR) — Offset 1F0h                                              |
|            | 4.2.65           | Variable-Range MTRR Format Physical Mask 7 (MTRR_PHYS-<br>MASK7_REG_0_0_0_VTDBAR) — Offset 1F8h                                              |
|            | 4.2.66           | Variable-Range MTRR Format Physical Base 8 (MTRR_PHYS-<br>BASE8_REG_0_0_0_VTDBAR) — Offset 200h                                              |
|            | 4.2.67           | Variable-Range MTRR Format Physical Mask 8 (MTRR_PHYS-<br>MASK8_REG_0_0_0_VTDBAR) — Offset 208h                                              |
|            | 4.2.68           | Variable-Range MTRR Format Physical Base 9 (MTRR_PHYS-<br>BASE9_REG_0_0_0_VTDBAR) — Offset 210h                                              |
|            | 4.2.69           | Variable-Range MTRR Format Physical Mask 9 (MTRR_PHYS-<br>MASK9_REG_0_0_0_VTDBAR) — Offset 218h                                              |
|            | 4.2.70           | Fault Recording Register Low [0] (FRCDL_REG_0_0_VTDBAR) — Offset 400h . 487                                                                  |
|            | 4.2.71           | Fault Recording Register High [0] (FRCDH_REG_0_0_0_VTDBAR) — Offset 408h 487                                                                 |
|            | 4.2.72<br>4.2.73 | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h 489<br>IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR) — Offset 508h 490 |
| Gaus       | s Newto          | on Alaorithm Reaisters (D8:F0)                                                                                                               |
| 5.1        | Summa            | ary of Registers                                                                                                                             |
| 5.2        | Vendor           | & Device ID (IDENTIFICATION) — Offset 0h                                                                                                     |
| 5.3        | Device           | Control (DCTRL) — Offset 4h                                                                                                                  |
| 5.4        | Device           | Status (DSTS) — Offset 6h 495                                                                                                                |
| 5.5        | Revisio          | n ID & Class Codes (RID_DLCO) — Offset 8h 497                                                                                                |
| 5.6        | Cache I          | Line Size (CLS) — Offset Ch                                                                                                                  |
| 5./        | Header           | Type (HTYPE) — Offset En                                                                                                                     |
| 5.8<br>E 0 |                  | Self Test (BIST) — Offset Fn                                                                                                                 |
| 5.9        |                  | ISE AUDRESS LOW (GNADAL) — Offset 1011                                                                                                       |
| 5 11       |                  | stem Vendor Identifiers (SSVI) — Offset 2Ch 500                                                                                              |
| 5.12       | Sub Sy           | stem Identifiers (SSI) — Offset 2Fh                                                                                                          |
| 5.13       | Capabil          | ities Pointers (CAPP) — Offset 34h                                                                                                           |
| 5.14       | Interru          | pt Line (INTL) — Offset 3Ch 502                                                                                                              |
| 5.15       | Interru          | pt Pin Register (INTP) — Offset 3Dh 502                                                                                                      |
| 5.16       | Min Gra          | nt And Min Latency Register (MINGNTLAT) — Offset 3Eh                                                                                         |
| 5.17       | Overrid          | e Configuration Control (OVRCFGCTL) — Offset 40h 503                                                                                         |
| 5.18       | Messag           | e Signaled Interrupt Capability ID (MSICAPID) — Offset 90h 504                                                                               |
| 5.19       | Messag           | e Signaled Interrupt Message Control (MC) — Offset 92h 505                                                                                   |
| 5.20       | Messag           | e Signaled Interrupt Message Address (MA) — Offset 94h                                                                                       |
| 5 71       | Messad           | e Signaled Interrupt Message Data (MD) — Offset 98h                                                                                          |

|   | 5.22<br>5.23<br>5.24<br>5.25<br>5.26<br>5.27<br>5.28<br>5.29<br>5.30<br>5.31<br>5.32<br>5.33<br>5.34<br>5.35 | D0i3 Capability ID (D0I3CAPID) — Offset A0h50D0i3 Capability (D0I3CAP) — Offset A2h50D0i3 Vendor Extended Capability Register (D0I3VSEC) — Offset A4h50D0i3 SW LTR Pointer Register (D0I3SWLTRPTR) — Offset A8h50D0i3 DevIdle Pointer Register (D0I3DEVIDLEPTR) — Offset ACh50D0i3 DevIdle Power On Latency (D0I3DEVIDLEPOL) — Offset B0h50D0i3 Power Control Enables Register (PCE) — Offset B2h51Power Management Capability ID (PMCAPID) — Offset DCh51Power Management Capability (PMCAP) — Offset E0h51FLR Capability ID (FLRCAPID) — Offset F0h51FLR Capability Length And Version (FLRMISC) — Offset F2h51FLR Status Register (FLRCTL) — Offset F5h51 | 06<br>07<br>07<br>08<br>08<br>09<br>10<br>10<br>11<br>12<br>13<br>13<br>14<br>14 |
|---|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| 6 | Imag                                                                                                         | ge Processing Unit Registers (D5:F0)51                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 5                                                                                |
|   | 6.1                                                                                                          | Summary of Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 15                                                                               |
|   | 6.2                                                                                                          | Vendor ID and Device ID (VID_DID) — Offset 0h51                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 15                                                                               |
|   | 6.3                                                                                                          | Command and Status (PCICMD_PCISTS) — Offset 4h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 16                                                                               |
|   | 6.4                                                                                                          | Revision ID and Class Code (RID_CC) — Offset 8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 17                                                                               |
|   | 6.5                                                                                                          | Cache Line Size, Master Latency Timer, Header Type and BIST (CLS_MLT_HT_BIST) —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 10                                                                               |
|   | 66                                                                                                           | ISPMMADD ISB (ISPMMADD IOW) - Official 10h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 10                                                                               |
|   | 6.7                                                                                                          | ISPMMADR ESD (ISPMMADR_LOW) = Onset 101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 19                                                                               |
|   | 6.8                                                                                                          | Subsystem Vendor ID and Subsystem ID (SVID SID) — Offset 2Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 20                                                                               |
|   | 6.9                                                                                                          | Capabilities Pointer (CAPPOINT) — Offset 34h52                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 20                                                                               |
|   | 6.10                                                                                                         | Interrupt Properties (INTR) — Offset 3Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 20                                                                               |
|   | 6.11                                                                                                         | PCIe Capabilities (PCIECAPHDR_PCIECAP) — Offset 70h52                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 21                                                                               |
|   | 6.12                                                                                                         | Device Capabilities (DEVICECAP) — Offset 74h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 22                                                                               |
|   | 6.13                                                                                                         | Device Capabilities and Control (DEVICECTL_DEVICESTS) — Offset 78h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 23                                                                               |
|   | 0.14<br>6 15                                                                                                 | MSI Capabilities and MSI Control (MSI_CAPID) — Offset ACI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 23<br>24                                                                         |
|   | 6 16                                                                                                         | MSI Address High (MSI_ADDRESS_E0) — Offset Boh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 25                                                                               |
|   | 6.17                                                                                                         | MSI Data (MSI_DATA) — Offset B8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 25                                                                               |
|   | 6.18                                                                                                         | Power Management Capabilities (PMCAP) — Offset D0h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 26                                                                               |
|   | 6.19                                                                                                         | Power Management Control and Status (PMCS) — Offset D4h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 26                                                                               |
|   | 6.20                                                                                                         | IPUVTDBAR Base Address Register (IPUVTDBAR_LOW) — Offset F0h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 27                                                                               |
|   | 6.21                                                                                                         | IPUVTDBAR Base Address Register (IPUVTDBAR_HIGH) — Offset F4h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 28                                                                               |
| 7 | Dyna                                                                                                         | mic Tuning Technology Registers (D4:F0)52                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 29                                                                               |
|   | 7.1                                                                                                          | Summary of Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 29                                                                               |
|   | 7.2                                                                                                          | Vendor ID (VID_0_4_0_PCI) — Offset 0h52                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 29                                                                               |
|   | 7.3                                                                                                          | Device ID (DID_0_4_0_PCI) — Offset 2h53                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 30                                                                               |
|   | 7.4                                                                                                          | PCI Command (PCICMD_0_4_0_PCI) — Offset 4h53                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 30                                                                               |
|   | 7.5                                                                                                          | PCI Status (PCISTS_0_4_0_PCI) — Offset 6h53                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 31                                                                               |
|   | 7.6                                                                                                          | Revision ID (RID_0_4_0_PCI) — Offset 8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 33                                                                               |
|   | 7.7                                                                                                          | Class Code (CC_U_4_U_PCI) — Offset 9n                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 53<br>54                                                                         |
|   | 7.0<br>7.0                                                                                                   | Cache Line Size Register (CLS $0.4$ $0.0$ PCI) — Offset Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 24                                                                               |
|   | 7.10                                                                                                         | Master Latency Timer (MLT 0 4 0 PCI) — Offset Dh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 35                                                                               |
|   | 7.11                                                                                                         | Header Type (HDR 0 4 0 PCI) — Offset Eh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 35                                                                               |
|   | 7.12                                                                                                         | Built In Self Test (BIST_0_4_0_PCI) — Offset Fh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 35                                                                               |
|   | 7.13                                                                                                         | Thermal Controller Base Address (TMBAR_0_4_0_PCI) — Offset 10h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 36                                                                               |
|   | 7.14                                                                                                         | Subsystem Vendor ID (SVID_0_4_0_PCI) — Offset 2Ch53                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 37                                                                               |
|   | 7.15                                                                                                         | Subsystem ID (SID_0_4_0_PCI) — Offset 2Eh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 37                                                                               |
|   | 7.16                                                                                                         | Capability Pointer (CAPPOINT_0_4_0_PCI) — Offset 34h53                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 38                                                                               |

|   | 7.17<br>7.18<br>7.19<br>7.20<br>7.21<br>7.22<br>7.23 | Interrupt Line Register (INTRLINE_0_4_0_PCI) — Offset 3Ch<br>Interrupt Pin Register (INTRPIN_0_4_0_PCI) — Offset 3Dh<br>Minimum Guaranteed (MINGNT_0_4_0_PCI) — Offset 3Eh<br>Maximum Latency (MAXLAT_0_4_0_PCI) — Offset 3Fh<br>Device Enable (DEVEN_0_4_0_PCI) — Offset 54h<br>Capabilities A (CAPID0_A_0_4_0_PCI) — Offset E4h<br>Capabilities B (CAPID0_B_0_4_0_PCI) — Offset E8h | 538<br>539<br>539<br>540<br>540<br>542<br>542 |
|---|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| 8 | PCT F                                                | xpress* Controller Registers (D1:F0-2, D6:F0)                                                                                                                                                                                                                                                                                                                                         | 548                                           |
| 0 | 8.1                                                  | Summary of Registers                                                                                                                                                                                                                                                                                                                                                                  | 548                                           |
|   | 8.2                                                  | Device Identifiers (ID) — Offset 0h                                                                                                                                                                                                                                                                                                                                                   | 552                                           |
|   | 8.3                                                  | Device Command (CMD) — Offset 4h                                                                                                                                                                                                                                                                                                                                                      | 552                                           |
|   | 8.4                                                  | Primary Status (PSTS) – Offset 6h                                                                                                                                                                                                                                                                                                                                                     | 553                                           |
|   | 8.5                                                  | Revision ID (RID_CC) — Offset 8h                                                                                                                                                                                                                                                                                                                                                      | 554                                           |
|   | 8.6                                                  | Cache Line Size (CLS) — Offset Ch                                                                                                                                                                                                                                                                                                                                                     | 555                                           |
|   | 8.7                                                  | Primary Latency Timer (PLT) — Offset Dh                                                                                                                                                                                                                                                                                                                                               | 555                                           |
|   | 8.8                                                  | Header Type (HTYPE) — Offset Eh                                                                                                                                                                                                                                                                                                                                                       | 556                                           |
|   | 8.9                                                  | Bus Numbers (BNUM_SLI) — Offset 18h                                                                                                                                                                                                                                                                                                                                                   | 556                                           |
|   | 8.10                                                 | I/O Base And LIMIt (IOBL) — Offset ICh                                                                                                                                                                                                                                                                                                                                                | 55/                                           |
|   | 0.11                                                 | Memory Base And Limit (MPL) Offset 20h                                                                                                                                                                                                                                                                                                                                                | 220                                           |
|   | 0.1Z<br>8 13                                         | Prefetchable Memory Base And Limit (PMBL) — Offset 24h                                                                                                                                                                                                                                                                                                                                | 550                                           |
|   | 8 14                                                 | Prefetchable Memory Base Unner 32 Bits (PMBLI32) — Offset 28h                                                                                                                                                                                                                                                                                                                         | 560                                           |
|   | 8.15                                                 | Prefetchable Memory Limit Upper 32 Bits (PMLU32) — Offset 2Ch                                                                                                                                                                                                                                                                                                                         | 560                                           |
|   | 8.16                                                 | Capabilities List Pointer (CAPP) — Offset 34h                                                                                                                                                                                                                                                                                                                                         | 560                                           |
|   | 8.17                                                 | Interrupt Information (INTR) — Offset 3Ch                                                                                                                                                                                                                                                                                                                                             | 561                                           |
|   | 8.18                                                 | Bridge Control (BCTRL) – Offset 3Eh                                                                                                                                                                                                                                                                                                                                                   | 562                                           |
|   | 8.19                                                 | Capabilities List (CLIST) — Offset 40h                                                                                                                                                                                                                                                                                                                                                | 563                                           |
|   | 8.20                                                 | PCI Express Capabilities (XCAP) — Offset 42h                                                                                                                                                                                                                                                                                                                                          | 564                                           |
|   | 8.21                                                 | Device Capabilities (DCAP) — Offset 44h                                                                                                                                                                                                                                                                                                                                               | 565                                           |
|   | 8.22                                                 | Device Control (DCTL) – Offset 48h                                                                                                                                                                                                                                                                                                                                                    | 566                                           |
|   | 8.23                                                 | Device Status (DSTS) — Offset 4Ah                                                                                                                                                                                                                                                                                                                                                     | 567                                           |
|   | 8.24                                                 | Link Capabilities (LCAP) — Offset 4Ch                                                                                                                                                                                                                                                                                                                                                 | 568                                           |
|   | 8.25                                                 | LINK CONTROL (LCTL) — Offset 500                                                                                                                                                                                                                                                                                                                                                      | 5/0                                           |
|   | 8.20<br>8.27                                         | LINK Status (LSTS) — UNSEL 520                                                                                                                                                                                                                                                                                                                                                        | 572                                           |
|   | 8.28                                                 | Slot Control (SLCTI) — Offset 58h                                                                                                                                                                                                                                                                                                                                                     | 574                                           |
|   | 8 29                                                 | Slot Status (SLSTS) — Offset 5Ah                                                                                                                                                                                                                                                                                                                                                      | 575                                           |
|   | 8.30                                                 | Root Control (RCTL) — Offset 5Ch                                                                                                                                                                                                                                                                                                                                                      | 576                                           |
|   | 8.31                                                 | Root Status (RSTS) — Offset 60h                                                                                                                                                                                                                                                                                                                                                       | 577                                           |
|   | 8.32                                                 | Device Capabilities 2 (DCAP2) — Offset 64h                                                                                                                                                                                                                                                                                                                                            | 578                                           |
|   | 8.33                                                 | Device Control 2 (DCTL2) – Offset 68h                                                                                                                                                                                                                                                                                                                                                 | 579                                           |
|   | 8.34                                                 | Device Status 2 (DSTS2) – Offset 6Ah                                                                                                                                                                                                                                                                                                                                                  | 582                                           |
|   | 8.35                                                 | Link Capabilities 2 (LCAP2) — Offset 6Ch                                                                                                                                                                                                                                                                                                                                              | 582                                           |
|   | 8.36                                                 | Link Control 2 (LCTL2) — Offset 70h                                                                                                                                                                                                                                                                                                                                                   | 583                                           |
|   | 8.37                                                 | Link Status 2 (LSTS2) — Offset 72h                                                                                                                                                                                                                                                                                                                                                    | 586                                           |
|   | 8.38                                                 | Slot Capabilities 2 (SLCAP2) — Offset 74h                                                                                                                                                                                                                                                                                                                                             | 587                                           |
|   | 8.39                                                 | Slot Control 2 (SLCTL2) – Offset 78h                                                                                                                                                                                                                                                                                                                                                  | 587                                           |
|   | 8.40                                                 | Slot Status 2 (SLSTS2) — Offset 7Ah                                                                                                                                                                                                                                                                                                                                                   | 587                                           |
|   | 8.41                                                 | message Signaled Interrupt Identifiers (MID) — Offset 80h                                                                                                                                                                                                                                                                                                                             | 58/                                           |
|   | 0.42                                                 | Message Signaled Interrupt Message (MC) — UTISET 820                                                                                                                                                                                                                                                                                                                                  |                                               |
|   | 0.43<br>Q 11                                         | Message Signaled Interrupt Message Data (MD) — Offect 99b                                                                                                                                                                                                                                                                                                                             | 200                                           |
|   | 0.44<br>8 4 5                                        | Subsystem Vendor Capability (SVCAP) - Offset OOb                                                                                                                                                                                                                                                                                                                                      | 202                                           |
|   | 0.4J<br>8.46                                         | Subsystem Vendor IDs (SVID) - Offset 9/h                                                                                                                                                                                                                                                                                                                                              | 509                                           |
|   | 0.40                                                 | $\operatorname{Subsystem vehicler} \operatorname{TDS} (\operatorname{Svid}) = \operatorname{Onset} \operatorname{St} \operatorname{II} \ldots $                                                                                                                | 290                                           |

| 8.47  | Power Management Capability (PMCAP) — Offset A0h                        | . 590 |
|-------|-------------------------------------------------------------------------|-------|
| 8.48  | PCI Power Management Capabilities (PMC) — Offset A2h                    | . 591 |
| 8.49  | PCI Power Management Control (PMCS) – Offset A4h                        | . 592 |
| 8.50  | Advanced Error Extended (AECH) – Offset 100h                            | . 593 |
| 8.51  | Uncorrectable Error Status (UES) — Offset 104h                          | . 594 |
| 8.52  | Uncorrectable Error Mask (UEM) – Offset 108h                            | . 595 |
| 8.53  | Uncorrectable Error Severity (UEV) — Offset 10Ch                        | . 596 |
| 8.54  | Correctable Error Status (CES) — Offset 110h                            | . 597 |
| 8.55  | Correctable Error Mask (CEM) – Offset 114h                              | . 598 |
| 8.56  | Advanced Error Capabilities And Control (AECC) — Offset 118h            | . 599 |
| 8.57  | Header Log (HL DW1) – Offset 11Ch.                                      | . 600 |
| 8.58  | Header Log (HL DW2) – Offset 120h                                       | .601  |
| 8.59  | Header Log (HL DW3) – Offset 124h                                       | . 601 |
| 8.60  | Header Log (HL DW4) – Offset 128h                                       | . 601 |
| 8.61  | Root Error Command (REC) — Offset 12Ch                                  | .602  |
| 8.62  | Root Error Status (RES) – Offset 130h                                   | . 602 |
| 8.63  | Error Source Identification (ESID) — Offset 134h                        | . 603 |
| 8.64  | PTM Extended Capability Header (PTMECH) — Offset 150h                   | . 604 |
| 8.65  | PTM Capability Register (PTMCAPR) — Offset 154h                         | . 604 |
| 8.66  | PTM Control Register (PTMCTLR) — Offset 158h                            | . 605 |
| 8.67  | L1 Sub-States Extended Capability Header (L1SECH) — Offset 200h         | .606  |
| 8.68  | L1 Sub-States Capabilities (L1SCAP) — Offset 204h                       | .607  |
| 8.69  | L1 Sub-States Control 1 (L1SCTL1) — Offset 208h                         | .609  |
| 8.70  | L1 Sub-States Control 2 (L1SCTL2) — Offset 20Ch                         | .610  |
| 8.71  | ACS Extended Capability Header (ACSECH) — Offset 220h                   | .611  |
| 8.72  | ACS Capability Register (ACSCAPR) — Offset 224h                         | .611  |
| 8.73  | ACS Control Register (ACSCTLR) — Offset 226h                            | .612  |
| 8.74  | Port VC Capability Register 1 (PVCCR1) — Offset 284h                    | .613  |
| 8.75  | DPC Extended Capability Header (DPCECH) — Offset A00h                   | .614  |
| 8.76  | DPC Capability Register (DPCCAPR) — Offset A04h                         | .615  |
| 8.77  | DPC Control Register (DPCCTLR) — Offset A06h                            | .616  |
| 8.78  | DPC Status Register (DPCSR) — Offset A08h                               | .617  |
| 8.79  | DPC Error Source ID Register (DPCESIDR) — Offset A0Ah                   | .618  |
| 8.80  | RP PIO Status Register (RPPIOSR) — Offset A0Ch                          | .619  |
| 8.81  | RP PIO Mask Register (RPPIOMR) — Offset A10h                            | .620  |
| 8.82  | RP PIO Severity Register (RPPIOVR) — Offset A14h                        | .621  |
| 8.83  | RP PIO SysError Register (RPPIOSER) — Offset A18h                       | . 622 |
| 8.84  | RP PIO Exception Register (RPPIOER) — Offset A1Ch                       | . 623 |
| 8.85  | RP PIO Header Log DW1 Register (RPPIOHLR_DW1) — Offset A20h             | . 623 |
| 8.86  | RP PIO Header Log DW2 Register (RPPIOHLR DW2) — Offset A24h             | . 624 |
| 8.87  | RP PIO Header Log DW3 Register (RPPIOHLR DW3) — Offset A28h             | 624   |
| 8.88  | RP PIO Header Log DW4 Register (RPPIOHLR DW4) — Offset A2Ch             | . 625 |
| 8.89  | Secondary PCI Express Extended Capability Header (SPEECH) — Offset A30h | . 625 |
| 8.90  | Link Control 3 (LCTL3) — Offset A34h                                    | .626  |
| 8.91  | Lane Error Status (LES) — Offset A38h                                   | .627  |
| 8.92  | Lane 0 And Lane 1 Equalization Control (L01EC) — Offset A3Ch            | 628   |
| 8.93  | Lane 2 And Lane 3 Equalization Control (L23EC) — Offset A40h            | 630   |
| 8.94  | Lane 4 And Lane 5 Equalization Control (L45EC) — Offset A44h            | .631  |
| 8.95  | Lane 6 And Lane 7 Equalization Control (L67EC) — Offset A48h            | .632  |
| 8.96  | Lane 8 And Lane 9 Equalization Control (L89EC) — Offset A4Ch            | .634  |
| 8,97  | Lane 10 And Lane 11 Equalization Control (L1011EC) — Offset A50h        | 635   |
| 8.98  | Lane 12 And Lane 13 Equalization Control (L1213EC) — Offset A54h        | .636  |
| 8.99  | Lane 14 And Lane 15 Equalization Control (L1415EC) — Offset A58h        | 638   |
| 8.100 | Data Link Feature Extended Capability Header (DLFECH) — Offset A90h     | 639   |
| 8.101 | Data Link Feature Capabilities Register (DLFCAP) — Offset A94h          | .640  |

| 8.102 | Data Link Feature Status Register (DLFSTS) — Offset A98h                                                    |
|-------|-------------------------------------------------------------------------------------------------------------|
| 8.103 | Physical Layer 16.0 GT/s Extended Capability Header (PL16GECH) — Offset A9Ch 641                            |
| 8.104 | Physical Layer 16.0 GT/s Capability Register (PL16CAP) — Offset AA0h                                        |
| 8.105 | Physical Layer 16.0 GT/s Control Register (PL16CTL) — Offset AA4h                                           |
| 8.106 | Physical Layer 16.0 GT/s Status Register (PL16S) – Offset AA8h                                              |
| 8.107 | Physical Layer 16.0 GT/s Local Data Parity Mismatch Status Register (PL16LDPMS) — Off-<br>set AACh          |
| 8.108 | Physical Layer 16.0 GT/s First Retimer Data Parity Mismatch Status Register (PL16FRD-<br>PMS) — Offset AB0h |
| 8.109 | Physical Layer 16.0 GT/s Second Retimer Data Parity Mismatch Status Register<br>(PL16SRDPMS) — Offset AB4h  |
| 8.110 | Physical Layer 16.0 GT/s Extra Status Register (PL16ES) — Offset AB8h                                       |
| 8.111 | Physical Layer 16.0 GT/s Lane 01 Equalization Control Register (PL16L01EC) — Offset<br>ABCh                 |
| 8.112 | Physical Layer 16.0 GT/s Lane 23 Equalization Control Register (PL16L23EC) — Offset<br>ABEh                 |
| 8.113 | Physical Layer 16.0 GT/s Lane 45 Equalization Control Register (PL16L45EC) — Offset<br>AC0h                 |
| 8.114 | Physical Layer 16.0 GT/s Lane 67 Equalization Control Register (PL16L67EC) — Offset<br>AC2h                 |
| 8.115 | Physical Layer 16.0 GT/s Lane 89 Equalization Control Register (PL16L89EC) — Offset<br>AC4h                 |
| 8.116 | Physical Layer 16.0 GT/s Lane 1011 Equalization Control Register (PL16L1011EC) — Off-<br>set AC6h           |
| 8.117 | Physical Layer 16.0 GT/s Lane 1213 Equalization Control Register (PL16L1213EC) — Off-<br>set AC8h           |
| 8.118 | Physical Layer 16.0 GT/s Lane 1415 Equalization Control Register (PL16L1415EC) — Off-<br>set ACAh           |
| 8.119 | Physical Layer 16.0 GT/s Margining Extended Capability Header (PL16MECH) — Offset<br>EDCh                   |
| 8.120 | Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status (PL16MPCPS) — Off-<br>set EE0h         |
| 8.121 | Physical Layer 16.0 GT/s Lane0 Margin Control and Status Register (PL16L0MCS) — Offset<br>EE4h              |
| 8.122 | Physical Layer 16.0 GT/s Lane1 Margin Control and Status Register (PL16L1MCS) — Offset<br>EE8h              |
| 8.123 | Physical Layer 16.0 GT/s Lane2 Margin Control and Status Register (PL16L2MCS) — Offset<br>EECh              |
| 8.124 | Physical Layer 16.0 GT/s Lane3 Margin Control and Status Register (PL16L3MCS) — Offset<br>EF0h655           |
| 8.125 | Physical Layer 16.0 GT/s Lane4 Margin Control and Status Register (PL16L4MCS) — Offset<br>EF4h655           |
| 8.126 | Physical Layer 16.0 GT/s Lane5 Margin Control and Status Register (PL16L5MCS) — Offset<br>EF8h655           |
| 8.127 | Physical Layer 16.0 GT/s Lane6 Margin Control and Status Register (PL16L6MCS) — Offset<br>EFCh              |
| 8.128 | Physical Layer 16.0 GT/s Lane7 Margin Control and Status Register (PL16L7MCS) — Offset<br>F00h              |
| 8.129 | Physical Layer 16.0 GT/s Lane8 Margin Control and Status Register (PL16L8MCS) — Offset<br>F04h656           |
| 8.130 | Physical Layer 16.0 GT/s Lane9 Margin Control and Status Register (PL16L9MCS) — Offset<br>F08h              |
| 8.131 | Physical Layer 16.0 GT/s Lane10 Margin Control and Status Register (PL16L10MCS) —<br>Offset F0Ch            |
| 8.132 | Physical Layer 16.0 GT/s Lane11 Margin Control and Status Register (PL16L11MCS) —<br>Offset F10h            |
| 8.133 | Physical Layer 16.0 GT/s Lane12 Margin Control and Status Register (PL16L12MCS) —                           |

|    |       | Offset F14h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | 8.134 | Physical Layer 16.0 GT/s Lane13 Margin Control and Status Register (PL16L13MCS) — Offset F18h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|    | 8.135 | Physical Layer 16.0 GT/s Lane14 Margin Control and Status Register (PL16L14MCS) – Offset F1Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|    | 8.136 | Physical Layer 16.0 GT/s Lane15 Margin Control and Status Register (PL16L15MCS) —<br>Offset F20h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 9  | Crash | Log & Telemetry Registers (D10:F0)658                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|    | 9.1   | Summary of Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|    | 9.2   | Device ID And Vendor ID (VENDOR_ID_DEVICE_ID) — Offset 0h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|    | 9.3   | Command and Status (COMMAND_STATUS) — Offset 4h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|    | 9.4   | Revision ID (REVISION_ID) — Offset 8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|    | 9.5   | Cache Line Size (CACHE_LINE_SIZE) — Offset Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|    | 9.6   | PM Base Address (PM_BAR) — Offset 10h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|    | 9.7   | Subsystem Vendor ID (SUBSYSTEM_VENDOR_ID) — Offset 2Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|    | 9.8   | Lapadilities Pointer (CAPABILITIES_POINTER) — Offset 34n                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|    | 9.9   | $\frac{1}{2} \frac{1}{2} \frac{1}$ |
|    | 9.10  | Device Canabilities (DEV_CAP) — Offset 74h 666                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|    | 9.12  | PCIE Device Control and Status (DEV_CTI_STS) — Offset 78h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|    | 9.13  | Power Management Capabilities (PM CAPID) — Offset D0h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|    | 9.14  | Power Management Control Status (PM_CONTROL_STATUS) — Offset D4h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|    | 9.15  | Telemetry Capability Header (TELEM_CAPABILITY_HEADER) — Offset 100h669                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|    | 9.16  | Telemetry VSEC 0 (TELEM_VSEC_0) - Offset 104h670                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|    | 9.17  | Telemetry VSEC 1 (TELEM_VSEC_1) – Offset 108h670                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|    | 9.18  | Telemetry VSEC 2 (TELEM_VSEC_2) — Offset 10Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|    | 9.19  | Watcher Capability Header (WATCHER_CAPABILITY_HEADER) — Offset 110n                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|    | 9.20  | Watcher VSEC 0 (WATCHER_VSEC_0) $=$ Offset 114h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|    | 9.22  | Watcher VSEC 2 (WATCHER VSEC 2) – Offset 11Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|    | 9.23  | Crashlog Capability Header (CRASHLOG CAPABILITY HEADER) – Offset 120h 673                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|    | 9.24  | Crashlog VSEC 0 (CRASHLOG_VSEC_0) – Offset 124h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|    | 9.25  | Crashlog VSEC 1 (CRASHLOG_VSEC_1) - Offset 128h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|    | 9.26  | Crashlog VSEC 2 (CRASHLOG_VSEC_2) — Offset 12Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 10 | Volun | ne Management Device (D14:F0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|    | 10.1  | Volume Management Device (D14:FU)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|    |       | 10.1.1 Summary of Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|    |       | $10.1.2$ Vehicle ID (VID_0_14_0_rCI) = Offset 01073<br>10.1.3 Device ID (DID_0_14_0_PCI) = Offset 2h 676                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|    |       | 10.1.4 PCI Command (PCICMD 0 14 0 PCI) – Offset 4h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|    |       | 10.1.5 PCI Status (PCISTS_0_14_0_PCI) — Offset 6h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|    |       | 10.1.6 Revision ID (RID_0_14_0_PCI) – Offset 8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|    |       | 10.1.7 Class Code Register Interface (CCRIF_0_14_0_PCI) — Offset 9h679                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|    |       | 10.1.8 Class Code Register Classes (CCRC_0_14_0_PCI) — Offset Ah                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|    |       | 10.1.9 Cache Line Size (CLSR_0_14_0_PCI) — Offset Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|    |       | 10.1.10Header Type (HDR_0_14_0_PCI) — Offset Eh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|    |       | 10.1.11VMD Configuration base Address (CFGBAR_0_14_0_PCI) — Offset 101081                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|    |       | 10.1.12 VMD Memory Base Address Range 2 (MEMBAR1_0_14_0_PCI) — Offset 101 082                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|    |       | 10.1.14 Subsystem Vendor ID (SVID 0 14 0 PCI) – Offset 2Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|    |       | 10.1.15Subsystem ID (SSID 0 14 0 PCI) — Offset 2Eh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|    |       | 10.1.16Capability Pointer (CAPPTR_0_14_0_PCI) — Offset 34h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|    |       | 10.1.17Interrupt Line Register (INTL_0_14_0_PCI) — Offset 3Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|    |       | 10.1.18Interrupt Pin Register (INTPIN_0_14_0_PCI) — Offset 3Dh685                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

|    | 10.2 | Volume<br>10.2.1<br>10.2.2 | Management Device MEMBAR2 Registers                                                                            |
|----|------|----------------------------|----------------------------------------------------------------------------------------------------------------|
|    |      | 10.2.3                     | MSI-X Message Data Register 0 (MSIXDATA_0_14_0_MEMBAR2[0]) — Offset 8h                                         |
|    |      | 10.2.4                     | MSI-X Vector Control Register 0 (MSIXVCTL_0_14_0_MEMBAR2[0]) — Offset Ch                                       |
|    |      | 10.2.5                     | MSI-X Pending Bit Array (MSIXPBA_0_14_0_MEMBAR2) — Offset 1000h 687                                            |
| 11 | Type | C Subs                     | vstem (TCSS)                                                                                                   |
|    | 11.1 | Thunde                     | erbolt DMA Device Registers (D13:F2-3)                                                                         |
|    |      | 11.1.2                     | Vendor ID and Device ID (DMA_CFG_FIRST16DWORD_DW0_INST) — Offset 0h.<br>691                                    |
|    |      | 11.1.3                     | PCIE Config Space Header 1: Command and Status (DMA_CFG<br>FIRST16DWORD_DW1_INST) — Offset 4h                  |
|    |      | 11.1.4                     | PCIE Config Space Header 2: Revision ID and Class Code (DMA_CFG<br>FIRST16DWORD_DW2_INST) — Offset 8h          |
|    |      | 11.1.5                     | PCIE Config Space Header 3: MISC (DMA_CFG_FIRST16DWORD_DW3_INST) — Offset Ch                                   |
|    |      | 11.1.6                     | PCIE Config Space Header 4: BAR0 (DMA_CFG_FIRST16DWORD_DW4_INST) — Offset 10h                                  |
|    |      | 11.1.7                     | PCIE Config Space Header 5: BAR1 (DMA_CFG_FIRST16DWORD_DW5_INST) — Offset 14h                                  |
|    |      | 11.1.8                     | PCIE Config Space Header 6: BAR2 (DMA_CFG_FIRST16DWORD_DW6_INST) — Offset 18h                                  |
|    |      | 11.1.9                     | PCIE Config Space Header 7: BAR3 (DMA_CFG_FIRST16DWORD_DW7_INST) — Offset 1Ch                                  |
|    |      | 11.1.10                    | PCIE Config Space Header 10: Cardbus CIS Pointer (DMA_CFG<br>FIRST16DWORD_DW10_INST) — Offset 28h              |
|    |      | 11.1.11                    | I PCIE Config Space Header 11: Subsystem IDs (DMA_CFGFIRST16DWORD_DW11_INST) — Offset 2Ch                      |
|    |      | 11.1.12                    | PCIE Config Space Header 12: Expansion ROM Base Address (DMA_CFG<br>FIRST16DWORD_DW12_INST) — Offset 30h       |
|    |      | 11.1.13                    | 3 PCIE Config Space Header 13: PCIE Capabilities Pointer (DMA_CFG<br>FIRST16DWORD_DW13_INST) — Offset 34h698   |
|    |      | 11.1.14                    | <pre>#PCIE Config Space Header 15: Interrupt Config (DMA_CFG<br/>FIRST16DWORD_DW15_INST) — Offset 3Ch698</pre> |
|    |      | 11.1.15                    | 5 Power Management Capability Configuration (DMA_CFG_PM_CAP_0) — Offset<br>80h                                 |
|    |      | 11.1.16                    | 5PM Capability 1 Control and Status (DMA_CFG_PM_CAP_1) — Offset 84h 700                                        |
|    |      | 11.1.1/                    | /MSI Capability 0: MSI Capability Config (DMA_CFG_MSIREG_DW0_INST) - Off-                                      |
|    |      | 11.1.18                    | MSI Capability 1: Message Address Low (DMA_CFG_MSIREG_DW1_INST) — Off-<br>set 8Ch                              |
|    |      | 11.1.19                    | MSI Capability 2: Message Address High (DMA_CFG_MSIREG_DW2_INST) — Off-<br>set 90h                             |
|    |      | 11.1.20                    | MSI Capability 3: Message Data (DMA_CFG_MSIREG_DW3_INST) — Offset 94h .<br>702                                 |
|    |      | 11.1.21                    | LMSI Capability 4: Interrupt Mask (DMA_CFG_MSIREG_DW4_INST) — Offset 98h 702                                   |
|    |      | 11.1.22                    | 2 MSI Capability 5: Interrupt Pending (DMA_CFG_MSIREG_DW5_INST) — Offset         9Ch         703               |
|    |      | 11.1.23                    | MSIX Capability 0: MSIX Capability Config (DMA_CFG_MSIXREG_DW0_INST) – Offset A0h                              |
|    |      | 11.1.24                    | MSIX Capability 1: Table Offset and Table BIR (DMA_CFG_MSIXREG_DW1_INST)                                       |

|      | — Offset A4h                                                                     |
|------|----------------------------------------------------------------------------------|
|      | 11.1.25MSIX Capability 2: PBA Offset and PBA BIR (DMA_CFG_MSIXREG_DW2_INST) -    |
|      | Offset A8h                                                                       |
|      | 11.1.26VS CAP 10 (DMA_CFG_VS_CAP_10) — Offset CCh705                             |
|      | 11.1.27VS CAP 11 (DMA_CFG_VS_CAP_11) — Offset D0h705                             |
|      | 11.1.28VS CAP 12 Thunderbolt Access Through PCIE Command Register (DMA_CFG_VS    |
|      | CAP_12) — Offset D4h706                                                          |
|      | 11.1.29VS CAP 13 Thunderbolt Access Through PCIE Write Data Register (DMA_CF-    |
|      | G_VS_CAP_13) — Offset D8h                                                        |
|      | 11.1.30VS CAP 14 Thunderbolt Access Through PCIERead Data Register (DMA_CFG_VS   |
|      | CAP_14) — Offset DCh                                                             |
|      | 11.1.31VS CAP 17 (DMA_CFG_VS_CAP_17) — Offset E8h707                             |
|      | 11.1.32VS CAP 18 (DMA_CFG_VS_CAP_18) — Offset ECh708                             |
|      | 11.1.33VS CAP 19 (DMA_CFG_VS_CAP_19) — Offset F0h                                |
|      | 11.1.34VS CAP 20: BIOS Data LOW (DMA CFG VS CAP 20) - Offset F4h709              |
|      | 11.1.35VS CAP 21: BIOS Data HIGH (DMA_CFG_VS_CAP_21) — Offset F8h                |
|      | 11.1.36VS CAP 22: YFL Vendor Configuration Bits (DMA_CFG_VS_CAP_22) — Offset FCh |
|      | 710                                                                              |
| 11.2 | USB Host Controller (xHCI) Registers (D13:F0)711                                 |
|      | 11.2.1 Summary of Registers 711                                                  |
|      | 11.2.2 Vendor ID (VID) — Offset 0h                                               |
|      | 11.2.3 Device ID (DID) $-$ Offset 2h 712                                         |
|      | 11.2.4 Command Reg (CMD) – Offset 4h 713                                         |
|      | 11.2.5 Device Status (STS) $-$ Offset 6h 713                                     |
|      | 11.2.5  Device status (SIS) = Offset 8h $715$                                    |
|      | 11.2.7 Programming Interface (PI) — Offset 9h 715                                |
|      | 11.2.8 Sub Class Code (SCC) — Offset $\Delta h$ 715                              |
|      | 11.2.0 Sub Class Code (SCC) $=$ Offset Rh 716                                    |
|      | 11.2.9 Dase class code (DCC) $=$ Offset Dh                                       |
|      | 11.2.11 Header Type (HT) Offect Eb                                               |
|      | 11.2.12Memory Page Address (MPAD) Offset 10h 717                                 |
|      | 11.2.12 Memory Dase Address (MDAR) — Offset 1011                                 |
|      | 11.2.14USB Subsystem ID (SSID) — Offset 2CH                                      |
|      | 11.2.1405D Subsystem ID (SSID) — Onset ZEIL                                      |
|      | 11.2.15 Capabilities Pointer (CAP_PTR) — Offset 34n                              |
|      | 11.2.16Interrupt Line (ILINE) — Offset 3Ch                                       |
|      | 11.2.1/Interrupt Pin (IPIN) = Offset 3Dn                                         |
|      | 11.2.18 XHC System Bus Configuration 2 (XHCC2) – Offset 44h                      |
|      | 11.2.19Audio Time Synchronization (AUDSYNC) — Offset 58h                         |
|      | 11.2.20 Serial Bus Release Number (SBRN) — Offset 60h                            |
|      | 11.2.21 Frame Length Adjustment (FLADJ) — Offset 61h                             |
|      | 11.2.22 Best Effort Service Latency (BESL) – Offset 62h                          |
|      | 11.2.23PCI Power Management Capability ID (PM_CID) — Offset 70h724               |
|      | 11.2.24Next Item Pointer 1 (PM_NEXT) — Offset 71h725                             |
|      | 11.2.25Power Management Capabilities (PM_CAP) — Offset 72h                       |
|      | 11.2.26 Power Management Control/Status (PM_CS) — Offset 74h726                  |
|      | 11.2.27 Message Signaled Interrupt CID (MSI_CID) — Offset 80h727                 |
|      | 11.2.28Next Item Pointer (MSI_NEXT) — Offset 81h                                 |
|      | 11.2.29 Message Signaled Interrupt Message Control (MSI_MCTL) — Offset 82h728    |
|      | 11.2.30 Message Signaled Interrupt Message Address (MSI_MAD) — Offset 84h729     |
|      | 11.2.31 Message Signaled Interrupt Upper Address (MSI_MUAD) — Offset 88h730      |
|      | 11.2.32 Message Signaled Interrupt Message Data (MSI MD) – Offset 8Ch            |
|      | 11.2.33 High Speed Configuration 2 (HSCFG2) — Offset A4h731                      |
| 11.3 | USB Host Controller MBAR Registers (D13:F0)                                      |
|      | 11.3.1 Summary of Registers                                                      |
|      | 11.3.2 Capability Registers Length (CAPI FNGTH) — Offset Oh 739                  |
|      |                                                                                  |



| 11.3.3 Host Controller Interface Version Number (HCIVERSION) — Offset 2h                |
|-----------------------------------------------------------------------------------------|
| 11.3.10 Device Context Base Address Array Pointer Low (DCBAAP_LO) — Offset Bdb 747      |
| 11.3.18 Configure Reg (CONFIG) — Offset B8h 748                                         |
| 11 3 19 Port Status AndControl USB2 (PORTSC1) — Offset 480h 749                         |
| 11.3.20 Port Power Management Status Aand Control USB2 (PORTPMSC1) — Offset 484h<br>750 |
| 11.3.21 Port X Hardware LPM Control Register (PORTHLPMC1) — Offset 48Ch751              |
| 11.3.22 Port Status And Control USB3 (PORTSC2) — Offset 490h                            |
| 11.3.23 Port Power Management Status And Control USB3 (PORTPMSC2) — Offset 494h.<br>753 |
| 11.3.24 USB3 Port Link Info (PORTLI2) — Offset 498h                                     |
| 11.3.25 Port Status And Control USB3 (PORTSC3) — Offset 4A0h754                         |
| 11.3.26 Port Power Management Status And Control USB3 (PORTPMSC3) — Offset 4A4h.<br>754 |
| 11.3.27 USB3 Port Link Info (PORTLI3) — Offset 4A8h                                     |
| 11.3.28 Port Status And Control USB3 (PORTSC4) — Offset 4Bun                            |
| 11.3.29 Port Power Management Status And Control USB3 (PORTPMSC4) — Offset 484n.<br>755 |
| 11.3.3UUSB3 Port LINK INFO (PURILI4) — UTTSET 4B8n                                      |
| 11.3.31 Port Status And Control USB3 (PORTSC5) — Offset 4C0n                            |
| 11.3.33 USB3 Port Link Info (PORTLI5) — Offset 4C8h                                     |
| 11.3.34 Microframe Index (RTMFINDEX) — Offset 2000h                                     |
| 11.3.35Interrupter Management (IMANO) — Offset 2020h                                    |
| 11.3.36 Interrupter Moderation (IMOD0) – Offset 2024h                                   |
| 11.3.37 Event Ring Segment Table Size (ERSTSZ0) — Offset 2028h                          |
| 11.3.38 Event Ring Segment Table Base Address Low (ERSTBA_LO0) — Offset 2030h<br>758    |
| 11.3.39 Event Ring Segment Table Base Address High (ERSTBA_HI0) — Offset 2034h<br>758   |
| 11.3.40 Event Ring Dequeue Pointer Low (ERDP_LO0) — Offset 2038h                        |
| 11.3.41 Event Ring Dequeue Pointer High (ERDP_HI0) — Offset 203Ch                       |
| 11.3.42 Interrupter Management (IMAN1) — Offset 2040h                                   |
| 11.3.43 Interrupter Moderation (IMOD1) — Offset 2044h                                   |
| 11.3.44 Event Ring Segment Table Size (ERSTSZ1) — Offset 2048h                          |
| 11.3.45 Event Ring Segment Table Base Address Low (ERSTBA_LO1) — Offset 2050h<br>760    |
| 11.3.46 Event Ring Segment Table Base Address High (ERSTBA_HI1) — Offset 2054h<br>760   |
| 11.3.47 Event Ring Dequeue Pointer Low (ERDP_LO1) — Offset 2058h                        |
| 11.3.48 Event Ring Dequeue Pointer High (ERDP_HI1) — Offset 205Ch                       |

| 11.3.49Interrupter Management (IMAN2) — Offset 2060h                                  |
|---------------------------------------------------------------------------------------|
| 11.3.53Event Ring Segment Table Base Address High (ERSTBA_HI2) — Offset 2074h<br>762  |
| 11.3.54Event Ring Dequeue Pointer Low (ERDP_LO2) — Offset 2078h762                    |
| 11.3.55Event Ring Dequeue Pointer High (ERDP_HI2) — Offset 207Ch762                   |
| 11.3.56Interrupter Management (IMAN3) — Offset 2080h762                               |
| 11.3.57Interrupter Moderation (IMOD3) — Offset 2084h762                               |
| 11.3.58Event Ring Segment Table Size (ERSTSZ3) — Offset 2088h762                      |
| 11.3.59Event Ring Segment Table Base Address Low (ERSTBA_LO3) — Offset 2090h<br>762   |
| 11.3.60Event Ring Segment Table Base Address High (ERSTBA_HI3) — Offset 2094h<br>763  |
| 11.3.61Event Ring Dequeue Pointer Low (ERDP_LO3) — Offset 2098h763                    |
| 11.3.62Event Ring Dequeue Pointer High (ERDP_HI3) — Offset 209Ch                      |
| 11.3.63Interrupter Management (IMAN4) — Offset 20A0h                                  |
| 11.3.64 Interrupter Moderation (IMOD4) — Offset 20A4h                                 |
| 11.3.65 Event Ring Segment Table Size (ERSTSZ4) — Offset 20A8n                        |
| 764<br>11.2 Comparent Table Base Address Low (ERSTBA_LO4) — Offset 20B01<br>764       |
| 11.3.6/EVent Ring Segment Table Base Address High (ERSTBA_H14) — Offset 2084n<br>764  |
| 11.3.68 Event Ring Dequeue Pointer Low (ERDP_LO4) — Offset 2088n                      |
| 11.3.69 Event Ring Dequeue Pointer High (ERDP_Hi4) — Offset 20BCh                     |
| 11.2.71 Interrupter Management (IMAND) — Offset 20C0h                                 |
| 11.2.72Event Ding Segment Table Size (EDSTS7E) Offset 2009b 764                       |
| 11.3.73Event Ring Segment Table Base Address Low (ERSTBA_LO5) — Offset 20D0h<br>765   |
| 11.3.74Event Ring Segment Table Base Address High (ERSTBA_HI5) — Offset 20D4h<br>765  |
| 11.3.75Event Ring Dequeue Pointer Low (ERDP LO5) — Offset 20D8h                       |
| 11.3.76Event Ring Dequeue Pointer High (ERDP HI5) - Offset 20DCh                      |
| 11.3.77Interrupter Management (IMAN6) — Offset 20E0h                                  |
| 11.3.78Interrupter Moderation (IMOD6) — Offset 20E4h765                               |
| 11.3.79Event Ring Segment Table Size (ERSTSZ6) — Offset 20E8h766                      |
| 11.3.80Event Ring Segment Table Base Address Low (ERSTBA_LO6) — Offset 20F0h<br>766   |
| 11.3.81Event Ring Segment Table Base Address High (ERSTBA_HI6) — Offset 20F4h<br>766  |
| 11.3.82Event Ring Dequeue Pointer Low (ERDP_LO6) — Offset 20F8h766                    |
| 11.3.83Event Ring Dequeue Pointer High (ERDP_HI6) — Offset 20FCh766                   |
| 11.3.84Interrupter Management (IMAN7) — Offset 2100h766                               |
| 11.3.85Interrupter Moderation (IMOD7) — Offset 2104h766                               |
| 11.3.86 Event Ring Segment Table Size (ERSTSZ7) – Offset 2108h                        |
| 11.3.8/Event Ring Segment Table Base Address Low (ERSTBA_LO7) — Offset 2110h<br>767   |
| 11.3.88 Event Ring Segment Table Base Address High (ERSTBA_HI7) — Offset 2114h<br>767 |
| 11.3.89Event Ring Dequeue Pointer Low (ERDP_LO7) — Offset 2118h                       |
| 11.3.90 Event King Dequeue Pointer High (ERDP_HI7) — Offset 211Ch                     |
| 11.3.91D00r Bell (DBU) — UTISET 3000h                                                 |
| 11.3.92 DOUL DEIL (DD1) — OILSEL 200411                                               |

| 11.3.93Door Bell (DB2) — Offset 3008h7                          | 768        |
|-----------------------------------------------------------------|------------|
| 11.3.94 Door Bell (DB3) — Offset 300Ch                          | 768        |
| 11.3.95Door Bell (DB4) — Offset 3010h                           | 768        |
| 11.3.96 Door Bell (DB5) — Offset 3014h                          | 768        |
| 11.3.97Door Bell (DB6) — Offset 3018h                           | 769        |
| 11.3.98Door Bell (DB7) — Offset 301Ch 7                         | 769        |
| 11.3.99 Door Bell (DB8) — Offset 3020h                          | 769        |
| 11.3.100Door Ball (DB9) — Offset 3024b                          | 760        |
| 11.3.1000000  Bell (DBJ) = 0.0000000000000000000000000000000000 | 769        |
| 11.3.101000r Bell (DB10) - Offset 302Ch 7                       | 769        |
| 11.3.102D00r Bell (DB12) - Offset 302Ch                         | 760        |
| 11.3.103D000  Bell (DB12) = 00000000000000000000000000000000000 | 770        |
| 11.3.1040000 Bell (DB13) — Offset 3038h 7                       | 770        |
| 11.3.105D001  Dell(DB15) = Offset 303Ch 7                       | 770        |
| 11.3.1000001 Bell (DB15) — Offset 303Ch                         | 770        |
| 11.3.107D001  Dell(DB17) = Offset 3040h                         | 770        |
| 11.3.100Door Boll (DB17) = Offset 3044fin                       | 770        |
| 11.3.109Door Boll (DB10) — Offset 3046h                         | 770        |
| 11.3.110Door Boll (DB19) — Offset 304Ch                         | 770        |
| 11.3.112Door Poll (DP21) Offset 2054h                           | 770        |
| 11.3.112Door Poll (DD21) — Offset 305411                        | //1<br>771 |
| 11.3.114Deer Poll (DP22) — Offset 30501                         | //1<br>771 |
| 11.3.114D001 Dell (DD23) — Offset 305CH                         | //1<br>771 |
| 11.3.115D00F Bell (DB24) — Offset 3060fi                        | //1<br>771 |
| 11.3.110D00F Bell (DB25) — Offset 3064fl                        | //1<br>771 |
| 11.3.11/D00F Bell (DB20) — Offset 30681                         | //1<br>771 |
| 11.3.118D00r Bell (DB27) — Offset 300Ch                         | 771        |
| 11.3.119D00r Bell (DB28) — Offset 3070h                         | //Z        |
| 11.3.120D00r Bell (DB29) — Offset 3074n                         | //Z        |
| 11.3.121D00F Bell (DB30) — Oliset 30781                         | 772        |
| 11.3.122D00r Bell (DB31) — Offset 307Ch                         | 772        |
| 11.3.123D00r Bell (DB32) — Offset 3080n                         | 772        |
| 11.3.124D00r Bell (DB33) — Offset 3084n                         | 772        |
| 11.3.125Door Bell (DB34) — Offset 3088h                         | //2        |
| 11.3.126Door Bell (DB35) — Offset 308Ch                         | //2        |
| 11.3.12/Door Bell (DB36) — Offset 3090h                         | //3        |
| 11.3.128Door Bell (DB37) — Offset 3094h                         | //3        |
| 11.3.129Door Bell (DB38) — Offset 3098h                         | //3        |
| 11.3.130Door Bell (DB39) — Offset 309Ch                         | //3        |
| 11.3.131Door Bell (DB40) — Offset 30A0h                         | //3        |
| 11.3.132Door Bell (DB41) — Offset 30A4h                         | 773        |
| 11.3.133Door Bell (DB42) — Offset 30A8h                         | //3        |
| 11.3.134Door Bell (DB43) — Offset 30ACh                         | 774        |
| 11.3.135Door Bell (DB44) — Offset 30B0h                         | 774        |
| 11.3.136Door Bell (DB45) — Offset 30B4h                         | 774        |
| 11.3.137Door Bell (DB46) — Offset 30B8h 7                       | 774        |
| 11.3.138Door Bell (DB47) — Offset 30BCh                         | 774        |
| 11.3.139Door Bell (DB48) — Offset 30C0h 7                       | 774        |
| 11.3.140Door Bell (DB49) — Offset 30C4h 7                       | 774        |
| 11.3.141Door Bell (DB50) — Offset 30C8h                         | 774        |
| 11.3.142Door Bell (DB51) — Offset 30CCh 7                       | 775        |
| 11.3.143Door Bell (DB52) — Offset 30D0h 7                       | 775        |
| 11.3.144Door Bell (DB53) — Offset 30D4h 7                       | 775        |
| 11.3.145Door Bell (DB54) — Offset 30D8h 7                       | 775        |
| 11.3.146Door Bell (DB55) — Offset 30DCh 7                       | 775        |
| 11.3.147Door Bell (DB56) — Offset 30E0h 7                       | 775        |

| 11.3.148Door Bell (DB57) — Offset 30E4h                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11.3.149Door Bell (DB58) — Offset 30E8h                                                                                                                                                                                                                                                                                                                                                                 |
| 11.3.150Door Bell (DB59) — Offset 30ECh                                                                                                                                                                                                                                                                                                                                                                 |
| 11.3.151Door Bell (DB60) — Offset 30F0h                                                                                                                                                                                                                                                                                                                                                                 |
| 11.3.152Door Bell (DB61) — Offset 30F4n                                                                                                                                                                                                                                                                                                                                                                 |
| 11.3.153D00r Bell (DB62) — Offset 30F8n                                                                                                                                                                                                                                                                                                                                                                 |
| 11.3.154D00F Bell (DB03) — Oliset 30FCli                                                                                                                                                                                                                                                                                                                                                                |
| 11.3.155D00F Bell (DB04) — Oliset 31001                                                                                                                                                                                                                                                                                                                                                                 |
| 11.3.150AECP USD2 Support (AECP_SUPP_USD2_1) — Offset 8000411                                                                                                                                                                                                                                                                                                                                           |
| 11.3.15/XECP SUPP USDS_3 (XECP_SUPP_USD2_3) — Oliset 600Cli                                                                                                                                                                                                                                                                                                                                             |
| 11.3.150XECP SUPP USB2_4 rull Speed (XECP_SUPP_USB2_4) — Offset 001017/7                                                                                                                                                                                                                                                                                                                                |
| 11.3.160YECP SUPP USB2_5 Low Speed (XECP_SUPP_05D2_5) — Offset 801411778                                                                                                                                                                                                                                                                                                                                |
| 11.3.161XECP SUPP USB3_0 (XECP_SUPP_USB3_0) - Offset 8020b 778                                                                                                                                                                                                                                                                                                                                          |
| 11 3 162XECP USB3 1 Support (XECP SUPP USB3 1) — Offset 8024h 779                                                                                                                                                                                                                                                                                                                                       |
| 11 3 163XECP USB3 2 Support (XECP SUPP USB3 2) — Offset 8028h 779                                                                                                                                                                                                                                                                                                                                       |
| 11 3 164XECP SUPP USB3 3 (XECP SUPP USB3 3) — Offset 802Ch 780                                                                                                                                                                                                                                                                                                                                          |
| 11 3 165XECP SUPP USB3 4 (XECP SUPP USB3 4) — Offset 8030h 780                                                                                                                                                                                                                                                                                                                                          |
| 11.3.166XECP SUPP USB3 5 (XECP SUPP USB3 5) — Offset 8034h                                                                                                                                                                                                                                                                                                                                              |
| 11.3.167XECP SUPP USB3_6 (XECP_SUPP_USB3_6) — Offset 8038h                                                                                                                                                                                                                                                                                                                                              |
| 11.3.168XECP SUPP USB3 7 (XECP SUPP USB3 7) — Offset 803Ch                                                                                                                                                                                                                                                                                                                                              |
| 11.3.169XECP SUPP USB3 8 (XECP SUPP USB3 8) — Offset 8040h                                                                                                                                                                                                                                                                                                                                              |
| 11.3.170XECP SUPP USB3 9 (XECP SUPP USB3 9) — Offset 8044h                                                                                                                                                                                                                                                                                                                                              |
| 11.3.171XECP SUPP USB3 10 (XECP SUPP USB3 10) - Offset 8048h                                                                                                                                                                                                                                                                                                                                            |
| 11.3.172XECP SUPP USB3 11 (XECP SUPP USB3 11) - Offset 804Ch                                                                                                                                                                                                                                                                                                                                            |
| 11.3.173Host Control Scheduler (HOST CTRL SCH REG) – Offset 8094h782                                                                                                                                                                                                                                                                                                                                    |
| 11.3.174Power Management Control (PMCTRL REG) – Offset 80A4h                                                                                                                                                                                                                                                                                                                                            |
| 11.3.175Host Controller Misc Reg (HOST_CTRL_MISC_REG) — Offset 80B0h                                                                                                                                                                                                                                                                                                                                    |
| 11.3.176Host Controller Misc Reg2 (HOST_CTRL_MISC_REG2) — Offset 80B4h788                                                                                                                                                                                                                                                                                                                               |
| 11.3.177Super Speed Port Enable (SSPE_REG) — Offset 80B8h                                                                                                                                                                                                                                                                                                                                               |
| 11.3.178AUX Power Management Control (AUX_CTRL_REG1) — Offset 80E0h791                                                                                                                                                                                                                                                                                                                                  |
| 11.3.179SuperSpeed Port Link Control (HOST_CTRL_PORT_LINK_REG) — Offset 80ECh.<br>793                                                                                                                                                                                                                                                                                                                   |
| 11.3.180USB2 Port Link Control 1 (USB2_LINK_MGR_CTRL_REG1) — Offset 80F0h795                                                                                                                                                                                                                                                                                                                            |
| 11.3.181USB2 Port Link Control 2 (USB2_LINK_MGR_CTRL_REG2) — Offset 80F4h797                                                                                                                                                                                                                                                                                                                            |
| 11.3.182USB2 Port Link Control 3 (USB2_LINK_MGR_CTRL_REG3) — Offset 80F8h798                                                                                                                                                                                                                                                                                                                            |
| 11.3.183USB2 Port Link Control 4 (USB2_LINK_MGR_CTRL_REG4) — Offset 80FCh798                                                                                                                                                                                                                                                                                                                            |
| 11.3.184Power Scheduler Control-0 (PWR_SCHED_CTRL0) — Offset 8140h                                                                                                                                                                                                                                                                                                                                      |
| 11.3.185Power Scheduler Control-1 (PWR_SCHED_CTRL2) — Offset 8144h 800                                                                                                                                                                                                                                                                                                                                  |
| 11.3.186AUX Power Management Control (AUX_CTRL_REG2) — Offset 8154h802                                                                                                                                                                                                                                                                                                                                  |
| 11.3.187USB2 PHY Power Management Control (USB2 PHY PMC) — Offset 8164h804                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                         |
| 11.3.188XHCI Aux Clock Control Register (XHCI_AUX_CCR) — Offset 816Ch805                                                                                                                                                                                                                                                                                                                                |
| 11.3.188XHCI Aux Clock Control Register (XHCI_AUX_CCR) — Offset 816Ch                                                                                                                                                                                                                                                                                                                                   |
| <ul> <li>11.3.188XHCI Aux Clock Control Register (XHCI_AUX_CCR) — Offset 816Ch</li></ul>                                                                                                                                                                                                                                                                                                                |
| <ul> <li>11.3.188XHCI Aux Clock Control Register (XHCI_AUX_CCR) — Offset 816Ch805</li> <li>11.3.189XHC Latency Tolerance Parameters LTV Control (XLTP_LTV1) — Offset 8174h 807</li> <li>11.3.190XHC Latency Tolerance Parameters LTV Control 2 (XLTP_LTV2) — Offset 8178h 808</li> <li>11.3.191XHC Latency Tolerance Parameters High Idle Time Control (XLTP_HITC) — Offset 817Ch</li></ul>             |
| <ul> <li>11.3.188XHCI Aux Clock Control Register (XHCI_AUX_CCR) — Offset 816Ch805</li> <li>11.3.189XHC Latency Tolerance Parameters LTV Control (XLTP_LTV1) — Offset 8174h 807</li> <li>11.3.190XHC Latency Tolerance Parameters LTV Control 2 (XLTP_LTV2) — Offset 8178h 808</li> <li>11.3.191XHC Latency Tolerance Parameters High Idle Time Control (XLTP_HITC) — Offset 817Ch</li></ul>             |
| <ul> <li>11.3.188XHCI Aux Clock Control Register (XHCI_AUX_CCR) — Offset 816Ch805</li> <li>11.3.189XHC Latency Tolerance Parameters LTV Control (XLTP_LTV1) — Offset 8174h 807</li> <li>11.3.190XHC Latency Tolerance Parameters LTV Control 2 (XLTP_LTV2) — Offset 8178h 808</li> <li>11.3.191XHC Latency Tolerance Parameters High Idle Time Control (XLTP_HITC) — Offset 817Ch</li></ul>             |
| <ul> <li>11.3.188XHCI Aux Clock Control Register (XHCI_AUX_CCR) — Offset 816Ch805</li> <li>11.3.189XHC Latency Tolerance Parameters LTV Control (XLTP_LTV1) — Offset 8174h 807</li> <li>11.3.190XHC Latency Tolerance Parameters LTV Control 2 (XLTP_LTV2) — Offset 8178h 808</li> <li>11.3.191XHC Latency Tolerance Parameters High Idle Time Control (XLTP_HITC) — Offset 817Ch</li></ul>             |
| <ul> <li>11.3.188XHCI Aux Clock Control Register (XHCI_AUX_CCR) — Offset 816Ch805</li> <li>11.3.189XHC Latency Tolerance Parameters LTV Control (XLTP_LTV1) — Offset 8174h<br/>807</li> <li>11.3.190XHC Latency Tolerance Parameters LTV Control 2 (XLTP_LTV2) — Offset 8178h<br/>808</li> <li>11.3.191XHC Latency Tolerance Parameters High Idle Time Control (XLTP_HITC) — Offset<br/>817Ch</li></ul> |
| <ul> <li>11.3.188XHCI Aux Clock Control Register (XHCI_AUX_CCR) — Offset 816Ch</li></ul>                                                                                                                                                                                                                                                                                                                |



| 11.3.1970SB Legacy Support Control Status (USBLEGCILSTS) — Offset 8470n 815<br>11.3.198Port Disable Override Capability Register (PDO_CAPABILITY) — Offset 84F4h<br>816                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11.3.199Command Reg (CMD_MMIO) — Offset 8604h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 11.3.200Device Status (STS MMIO) — Offset 8606h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 11.3.201Revision ID (RÌD_MMIO) – Offset 8608h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 11.3.202Programming Interface (PI_MMIO) — Offset 8609h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 11.3.203Sub Class Code (SCC_MMIO) — Offset 860Ah 819                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 11.3.204Base Class Code (BCC_MMIO) — Offset 860Bh 820                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 11.3.205Master Latency Timer (MLT_MMIO) — Offset 860Dh 820                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 11.3.206Header Type (HT_MMIO) — Offset 860Eh 821                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 11.3.207Memory Base Address (MBAR_MMIO) — Offset 8610h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 11.3.208USB Subsystem Vendor ID (SSVID_MMIO) — Offset 862Ch 822                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 11.3.209USB Subsystem ID (SSID_MMIO) – Offset 862Eh 822                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 11.3.210Capabilities Pointer (CAP_PTR_MMIO) — Offset 8634h 822                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 11.3.211Interrupt Line (ILINE_MMIO) — Offset 863Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 11.3.212Interrupt Pin (IPIN_MMIO) — Offset 863Dh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 11.3.213Serial Bus Release Number (SBRN_MMIO) — Offset 86600                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 11.3.214Frame Length Augustment (FLADJ_MMIO) — Offset 8662h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 11.3.215Dest Elloit Service Latericy (DESL_MMID) — Oliset 600211                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 11.3.210FCI Fower Management Capability ID (FM_CID_MMIO) — Offset 80701 820                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 11.3.217Next Item Pointer 1 (PM_NEXT_NMO) — Offset 00711                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 11.3.219Power Management Control/Status (PM_CS_MMIO) — Offset 8674h 828                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 11.3.220Message Signaled Interrupt CID (MSI_CID_MMIO) — Offset 8680h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 11.3.221Next Item Pointer (MSI_NEXT_MMIO) — Offset 8681h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 11.3.222Message Signaled Interrupt Message Control (MSI_MCTL_MMIO) — Offset 8682h<br>830                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 11.3.223Message Signaled Interrupt Message Address (MSI_MAD_MMIO) — Offset 8684h<br>831                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| <ul> <li>11.3.223Message Signaled Interrupt Message Address (MSI_MAD_MMIO) — Offset 8684h<br/>831</li> <li>11.3.224Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO) — Offset 8688h<br/>831</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| <ul> <li>11.3.223Message Signaled Interrupt Message Address (MSI_MAD_MMIO) — Offset 8684h<br/>831</li> <li>11.3.224Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO) — Offset 8688h<br/>831</li> <li>11.3.225Message Signaled Interrupt Message Data (MSI_MD_MMIO) — Offset 868Ch<br/>832</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| <ul> <li>11.3.223Message Signaled Interrupt Message Address (MSI_MAD_MMIO) - Offset 8684h<br/>831</li> <li>11.3.224Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO) - Offset 8688h<br/>831</li> <li>11.3.225Message Signaled Interrupt Message Data (MSI_MD_MMIO) - Offset 868Ch<br/>832</li> <li>11.3.226High Speed Configuration 2 (HSCFG2_MMIO) - Offset 86A4h</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| <ul> <li>11.3.223Message Signaled Interrupt Message Address (MSI_MAD_MMIO) — Offset 8684h<br/>831</li> <li>11.3.224Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO) — Offset 8688h<br/>831</li> <li>11.3.225Message Signaled Interrupt Message Data (MSI_MD_MMIO) — Offset 868Ch<br/>832</li> <li>11.3.226High Speed Configuration 2 (HSCFG2_MMIO) — Offset 86A4h</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| <ul> <li>11.3.223Message Signaled Interrupt Message Address (MSI_MAD_MMIO) — Offset 8684h<br/>831</li> <li>11.3.224Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO) — Offset 8688h<br/>831</li> <li>11.3.225Message Signaled Interrupt Message Data (MSI_MD_MMIO) — Offset 868Ch<br/>832</li> <li>11.3.226High Speed Configuration 2 (HSCFG2_MMIO) — Offset 86A4h</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| <ul> <li>11.3.223Message Signaled Interrupt Message Address (MSI_MAD_MMIO) — Offset 8684h<br/>831</li> <li>11.3.224Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO) — Offset 8688h<br/>831</li> <li>11.3.225Message Signaled Interrupt Message Data (MSI_MD_MMIO) — Offset 868Ch<br/>832</li> <li>11.3.226High Speed Configuration 2 (HSCFG2_MMIO) — Offset 86A4h</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| <ul> <li>11.3.223Message Signaled Interrupt Message Address (MSI_MAD_MMIO) — Offset 8684h<br/>831</li> <li>11.3.224Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO) — Offset 8688h<br/>831</li> <li>11.3.225Message Signaled Interrupt Message Data (MSI_MD_MMIO) — Offset 868Ch<br/>832</li> <li>11.3.226High Speed Configuration 2 (HSCFG2_MMIO) — Offset 86A4h</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| <ul> <li>11.3.223Message Signaled Interrupt Message Address (MSI_MAD_MMIO) - Offset 8684h<br/>831</li> <li>11.3.224Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO) - Offset 8688h<br/>831</li> <li>11.3.225Message Signaled Interrupt Message Data (MSI_MD_MMIO) - Offset 868Ch<br/>832</li> <li>11.3.226High Speed Configuration 2 (HSCFG2_MMIO) - Offset 86A4h</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| <ul> <li>11.3.223Message Signaled Interrupt Message Address (MSI_MAD_MMIO) — Offset 8684h<br/>831</li> <li>11.3.224Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO) — Offset 8688h<br/>831</li> <li>11.3.225Message Signaled Interrupt Message Data (MSI_MD_MMIO) — Offset 868Ch<br/>832</li> <li>11.3.226High Speed Configuration 2 (HSCFG2_MMIO) — Offset 86A4h</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| <ul> <li>11.3.223Message Signaled Interrupt Message Address (MSI_MAD_MMIO) — Offset 8684h<br/>831</li> <li>11.3.224Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO) — Offset 8688h<br/>831</li> <li>11.3.225Message Signaled Interrupt Message Data (MSI_MD_MMIO) — Offset 868Ch<br/>832</li> <li>11.3.226High Speed Configuration 2 (HSCFG2_MMIO) — Offset 86A4h</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| <ul> <li>11.3.223Message Signaled Interrupt Message Address (MSI_MAD_MMIO) — Offset 8684h<br/>831</li> <li>11.3.224Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO) — Offset 8688h<br/>831</li> <li>11.3.225Message Signaled Interrupt Message Data (MSI_MD_MMIO) — Offset 868Ch<br/>832</li> <li>11.3.226High Speed Configuration 2 (HSCFG2_MMIO) — Offset 86A4h</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| <ul> <li>11.3.223Message Signaled Interrupt Message Address (MSI_MAD_MMIO) — Offset 8684h 831</li> <li>11.3.224Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO) — Offset 8688h 831</li> <li>11.3.225Message Signaled Interrupt Message Data (MSI_MD_MMIO) — Offset 868Ch 832</li> <li>11.3.226High Speed Configuration 2 (HSCFG2_MMIO) — Offset 86A4h 832</li> <li>11.3.227Debug Capability ID Register (DCID) — Offset 8700h</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| <ul> <li>11.3.223Message Signaled Interrupt Message Address (MSI_MAD_MMIO) — Offset 8684h<br/>831</li> <li>11.3.224Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO) — Offset 8688h<br/>831</li> <li>11.3.225Message Signaled Interrupt Message Data (MSI_MD_MMIO) — Offset 868Ch<br/>832</li> <li>11.3.226High Speed Configuration 2 (HSCFG2_MMIO) — Offset 86A4h<br/>832</li> <li>11.3.227Debug Capability ID Register (DCID) — Offset 8700h</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| <ul> <li>11.3.223Message Signaled Interrupt Message Address (MSI_MAD_MMIO) — Offset 8684h 831</li> <li>11.3.224Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO) — Offset 8688h 831</li> <li>11.3.225Message Signaled Interrupt Message Data (MSI_MD_MMIO) — Offset 868Ch 832</li> <li>11.3.226High Speed Configuration 2 (HSCFG2_MMIO) — Offset 86A4h 832</li> <li>11.3.227Debug Capability ID Register (DCID) — Offset 8700h</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| <ul> <li>11.3.223Message Signaled Interrupt Message Address (MSI_MAD_MMIO) — Offset 8684h 831</li> <li>11.3.224Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO) — Offset 8688h 831</li> <li>11.3.225Message Signaled Interrupt Message Data (MSI_MD_MMIO) — Offset 8688h 831</li> <li>11.3.225Message Signaled Interrupt Message Data (MSI_MD_MMIO) — Offset 868Ch 832</li> <li>11.3.226High Speed Configuration 2 (HSCFG2_MMIO) — Offset 86A4h 832</li> <li>11.3.227Debug Capability ID Register (DCID) — Offset 8700h 833</li> <li>11.3.228Debug Capability Doorbell Register (DCB) — Offset 8704h 834</li> <li>11.3.229Debug Capability Event Ring Segment Table Size Register (DCERSTSZ) — Offset 8708h 835</li> <li>11.3.230Debug Capability Event Ring Segment Table Base Address Register (DCERSTBA) 6835</li> <li>11.3.231Debug Capability Event Ring Dequeue Pointer Register (DCERDP) — Offset 8710h 837</li> <li>11.3.232Debug Capability Status Register (DCCTRL) — Offset 8720h 837</li> <li>11.3.233Debug Capability Port Status And Control Register (DCPORTSC) — Offset 8728h 838</li> <li>11.3.235Debug Capability Context Pointer Register (DCCP) — Offset 8730h 840</li> <li>11.3.236GLOBAL TIME SYNC CAP REG (GLOBAL_TIME_SYNC_CAP_REG) — Offset 8E10h 841</li> </ul> |
| <ul> <li>11.3.223Message Signaled Interrupt Message Address (MSI_MAD_MMIO) - Offset 8684h 831</li> <li>11.3.224Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO) - Offset 8688h 831</li> <li>11.3.225Message Signaled Interrupt Message Data (MSI_MD_MMIO) - Offset 868Ch 832</li> <li>11.3.226High Speed Configuration 2 (HSCFG2_MMIO) - Offset 86A4h 832</li> <li>11.3.227Debug Capability ID Register (DCID) - Offset 8704h 833</li> <li>11.3.228Debug Capability Doorbell Register (DCDB) - Offset 8704h 834</li> <li>11.3.229Debug Capability Event Ring Segment Table Size Register (DCERSTSZ) - Offset 8708h</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| <ul> <li>11.3.223Message Signaled Interrupt Message Address (MSI_MAD_MMIO) - Offset 8684h 831</li> <li>11.3.224Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO) - Offset 8688h 831</li> <li>11.3.225Message Signaled Interrupt Message Data (MSI_MD_MMIO) - Offset 868Ch 832</li> <li>11.3.226High Speed Configuration 2 (HSCFG2_MMIO) - Offset 86A4h 832</li> <li>11.3.227Debug Capability ID Register (DCID) - Offset 8700h</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| <ul> <li>11.3.223Message Signaled Interrupt Message Address (MSI_MAD_MMIO) - Offset 8684h<br/>831</li> <li>11.3.224Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO) - Offset 8688h<br/>831</li> <li>11.3.225Message Signaled Interrupt Message Data (MSI_MD_MMIO) - Offset 868Ch<br/>832</li> <li>11.3.226High Speed Configuration 2 (HSCFG2_MMIO) - Offset 86A4h832</li> <li>11.3.227Debug Capability ID Register (DCID) - Offset 8700h833</li> <li>11.3.228Debug Capability Doorbell Register (DCDB) - Offset 8704h834</li> <li>11.3.229Debug Capability Event Ring Segment Table Size Register (DCERSTSZ) - Offset<br/>8708h</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| <ul> <li>11.3.223Message Signaled Interrupt Message Address (MSI_MAD_MMIO) — Offset 8684h 831</li> <li>11.3.224Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO) — Offset 8688h 831</li> <li>11.3.225Message Signaled Interrupt Message Data (MSI_MD_MMIO) — Offset 868Ch 832</li> <li>11.3.226High Speed Configuration 2 (HSCFG2_MMIO) — Offset 86A4h 832</li> <li>11.3.227Debug Capability ID Register (DCID) — Offset 8704h</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

|      | 11.3.243XHCI USB2 Overcurrent Pin Mapping (U2OCM3) — Offset 90ACh844                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | 11.3.244XHCI USB2 Overcurrent Pin Mapping (U2OCM4) — Offset 90B0h844                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      | 11.3.245XHCI USB3 Overcurrent Pin Mapping (U3OCM1) — Offset 9124h844                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      | 11.3.246XHCI USB3 Overcurrent Pin Mapping (U3OCM2) — Offset 9128h845                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      | 11.3.247XHCI USB3 Overcurrent Pin Mapping (U3OCM3) — Offset 912Ch845                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      | 11.3.248XHCI USB3 Overcurrent Pin Mapping (U3OCM4) — Offset 9130h845                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 11.4 | USB Device Controller (xDCI) Configuration Registers (D13:F1)845                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      | 11.4.1 Summary of Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|      | 11.4.2 Device ID And Vendor ID Register (DEVVENDID) — Offset 0h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|      | 11.4.3 Command and Status (STATUSCOMMAND) — Offset 4h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|      | 11.4.4 Revision Id And Class Code (REVCLASSCODE) — Offset 8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|      | 11.4.5 Cache Line Latency Header And Bist (CLLATHEADERBIST) — Offset Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|      | 11.4.6 Base Address Register (BAR) — Offset 10h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|      | 11.4.7 Base Address Register High (BAR_HIGH) — Offset 14h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|      | 11.4.8 Base Address Register1 (BAR1) – Offset 18h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      | 11.4.9 Base Address Register1 High (BAR1_HIGH) — Offset 1Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|      | 11.4.10 Subsystem Vendor And Subsystem ID (SUBSYSTEMID) — Offset 2Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      | 11.4.11EXPANSION ROM Base Address (EXPANSION_ROM_BASEADDR) — Offset 30h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|      | XXX     XXXX       XXXX     XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      | 11.4.12 Capabilities Politier Register (CAPADILITIPTR) — Offset 341                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|      | 11.4.13 Interrupt Register (INTERCOPTED) — Offset Sch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|      | 11.4.14FOWEr Management Control And Status Pegister (PMECTPI STATUS) - Offset 84h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      | 853                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|      | 11.4.16 Pci Device Idle Vendor Capability Register (PCIDEVIDLE_CAP_RECORD) — Offset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|      | 11 4 17 Vendor Specific Extended Canability Register (DEVID VEND SPECIFIC REG) -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      | Offset 94h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      | 11 4 19 Coffware Ltr Undete Minis Leasting Desister (DOI2 CONTROL CW LTD M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      | 11.4.18 SOILWARE LLE UDUALE MIMIO LOCALION REGISLEE (DUIS CONTROL SW LTR M-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|      | MIO_REG) — Offset 98h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|      | 11.4.18 Software Ltr Opdate Minio Location Register (D013_CONTROL_SW_LTR_M-MIO_REG) — Offset 98h       855         11.4.19 Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) — Offset 9Ch 855       855         11.4.20 D0i3 And Power Control Enable Register (D013_MAX_POW_LAT_PG_CONFIG) — Offset A0h       856         11.4.21 Manufacturers ID (MANID) — Offset F8h       857                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 11.5 | 11.4.18 Software Ltr Opdate Minio Location Register (D013_CONTROL_SW_LTR_M-MIO_REG) — Offset 98h       855         11.4.19 Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) — Offset 9Ch 855       855         11.4.20 D0i3 And Power Control Enable Register (D013_MAX_POW_LAT_PG_CONFIG) — Offset A0h       856         11.4.21 Manufacturers ID (MANID) — Offset F8h       857         Thunderbolt PCI Express* Controller Registers (D7:F0-3)       858                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 11.5 | 11.4.18 Software Ltr Opdate Minio Location Register (D013_CONTROL_SW_LTR_M-MIO_REG) — Offset 98h       855         11.4.19 Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) — Offset 9Ch 855       855         11.4.20 D0i3 And Power Control Enable Register (D013_MAX_POW_LAT_PG_CONFIG) — Offset A0h       856         11.4.21 Manufacturers ID (MANID) — Offset F8h       857         Thunderbolt PCI Express* Controller Registers (D7:F0-3)       858         11.5.1 Summary of Registers       856                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 11.5 | 11.4.18 Software Ltr Opdate Minio Location Register (D013_CONTROL_SW_LTR_M-MIO_REG) — Offset 98h       855         11.4.19 Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) — Offset 9Ch 855       855         11.4.20 D0i3 And Power Control Enable Register (D013_MAX_POW_LAT_PG_CONFIG) — Offset A0h       856         11.4.21 Manufacturers ID (MANID) — Offset F8h       857         Thunderbolt PCI Express* Controller Registers (D7:F0-3)       858         11.5.1 Summary of Registers       858         11.5.2 Device Identifiers (ID) — Offset 0h       860                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 11.5 | 11.4.18 Software Ltr Opdate Minio Location Register (D013_CONTROL_SW_LTR_M-MIO_REG) — Offset 98h       855         11.4.19 Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) — Offset 9Ch 855       855         11.4.20 D0i3 And Power Control Enable Register (D013_MAX_POW_LAT_PG_CONFIG) — Offset A0h       856         11.4.21 Manufacturers ID (MANID) — Offset F8h       857         Thunderbolt PCI Express* Controller Registers (D7:F0-3)       858         11.5.1 Summary of Registers       858         11.5.2 Device Identifiers (ID) — Offset 0h       860         11.5.3 Device Command (CMD) — Offset 4h       861                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 11.5 | 11.4.18 Software Ltr Opdate Minio Location Register (D013_CONTROL_SW_LTR_M-MIO_REG) — Offset 98h       855         11.4.19 Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) — Offset 9Ch       855         11.4.20 D0i3 And Power Control Enable Register (D013_MAX_POW_LAT_PG_CONFIG) — Offset A0h       856         11.4.21 Manufacturers ID (MANID) — Offset F8h       857         Thunderbolt PCI Express* Controller Registers (D7:F0-3)       858         11.5.1 Summary of Registers       858         11.5.2 Device Identifiers (ID) — Offset 0h       860         11.5.3 Device Command (CMD) — Offset 6h       861         11.5.4 Primary Status (PSTS) — Offset 6h       862                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 11.5 | 11.4.18 Software Ltr Opdate Minio Location Register (D013_CONTROL_SW_LTR_M-MIO_REG) — Offset 98h       855         11.4.19 Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) — Offset 9Ch       855         11.4.20 D0i3 And Power Control Enable Register (D013_MAX_POW_LAT_PG_CONFIG) — Offset A0h       856         11.4.21 Manufacturers ID (MANID) — Offset F8h       857         Thunderbolt PCI Express* Controller Registers (D7:F0-3)       858         11.5.1 Summary of Registers       858         11.5.2 Device Identifiers (ID) — Offset 0h       860         11.5.3 Device Command (CMD) — Offset 6h       861         11.5.4 Primary Status (PSTS) — Offset 6h       862         11.5.5 Revision ID (RID_CC) — Offset 8h       863                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 11.5 | 11.4.18 Software Ltr Opdate Minio Location Register (D013_CONTROL_SW_LTR_M-MIO_REG) — Offset 98h       855         11.4.19 Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) — Offset 9Ch       855         11.4.20 D0i3 And Power Control Enable Register (D013_MAX_POW_LAT_PG_CONFIG) — Offset A0h       856         11.4.21 Manufacturers ID (MANID) — Offset F8h       857         Thunderbolt PCI Express* Controller Registers (D7:F0-3)       858         11.5.1 Summary of Registers       858         11.5.2 Device Identifiers (ID) — Offset 0h       860         11.5.3 Device Command (CMD) — Offset 6h       862         11.5.5 Revision ID (RID_CC) — Offset 8h       863         11.5.6 Cache Line Size (CLS) — Offset Ch       864                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 11.5 | 11.4.18 Software Ltr Opdate Minio Location Register (D013_CONTROL_SW_LTR_M-MIO_REG) — Offset 98h       855         11.4.19 Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) — Offset 9Ch       855         11.4.20 D0i3 And Power Control Enable Register (D013_MAX_POW_LAT_PG_CONFIG) — Offset A0h       856         11.4.21 Manufacturers ID (MANID) — Offset F8h       857         Thunderbolt PCI Express* Controller Registers (D7:F0-3)       858         11.5.1 Summary of Registers       858         11.5.2 Device Identifiers (ID) — Offset 0h       860         11.5.3 Device Command (CMD) — Offset 6h       862         11.5.4 Primary Status (PSTS) — Offset 6h       863         11.5.5 Revision ID (RID_CC) — Offset 8h       863         11.5.6 Cache Line Size (CLS) — Offset Ch       864         11.5.7 Primary Latency Timer (PLT) — Offset Dh       864                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 11.5 | 11.4.18 Software Ltr Opdate Minio Location Register (D013_CONTROL_SW_LTR_M-MIO_REG) — Offset 98h       855         11.4.19 Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) — Offset 9Ch       855         11.4.20 D0i3 And Power Control Enable Register (D013_MAX_POW_LAT_PG_CONFIG) — Offset A0h       856         11.4.21 Manufacturers ID (MANID) — Offset F8h       857         Thunderbolt PCI Express* Controller Registers (D7:F0-3)       858         11.5.1 Summary of Registers       858         11.5.2 Device Identifiers (ID) — Offset 0h       860         11.5.3 Device Command (CMD) — Offset 6h       861         11.5.4 Primary Status (PSTS) — Offset 6h       862         11.5.5 Revision ID (RID_CC) — Offset 8h       863         11.5.6 Cache Line Size (CLS) — Offset Ch       864         11.5.8 Header Type (HTYPE) — Offset Eh       864         11.5.8 Header Type (HTYPE) — Offset Eh       864                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 11.5 | 11.4.18 Software Ltr Opdate Minio Location Register (D013_CONTROL_SW_LTR_M-MIO_REG) — Offset 98h       855         11.4.19 Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) — Offset 9Ch       855         11.4.20 D0i3 And Power Control Enable Register (D013_MAX_POW_LAT_PG_CONFIG) — Offset A0h       856         11.4.21 Manufacturers ID (MANID) — Offset F8h       857         Thunderbolt PCI Express* Controller Registers (D7:F0-3)       858         11.5.1 Summary of Registers       858         11.5.2 Device Identifiers (ID) — Offset 0h       860         11.5.3 Device Command (CMD) — Offset 6h       861         11.5.4 Primary Status (PSTS) — Offset 6h       862         11.5.5 Revision ID (RID_CC) — Offset 8h       863         11.5.6 Cache Line Size (CLS) — Offset Ch       864         11.5.7 Primary Latency Timer (PLT) — Offset Dh       864         11.5.8 Header Type (HTYPE) — Offset Eh       864         11.5.9 Bus Numbers (BNUM_SLT) — Offset 18h       865                                                                                                                                                                                                                                                                                                                                                                                                                |
| 11.5 | 11.4.18 Software Ltr Opdate Minio Location Register (D013_CONTROL_SW_LTR_M-MIO_REG) — Offset 98h       855         11.4.19 Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) — Offset 9Ch 855       855         11.4.20 D0i3 And Power Control Enable Register (D013_MAX_POW_LAT_PG_CONFIG) — Offset A0h       856         11.4.21 Manufacturers ID (MANID) — Offset F8h       857         Thunderbolt PCI Express* Controller Registers (D7:F0-3)       858         11.5.1 Summary of Registers       858         11.5.2 Device Identifiers (ID) — Offset 0h       860         11.5.3 Device Command (CMD) — Offset 6h       861         11.5.4 Primary Status (PSTS) — Offset 6h       862         11.5.5 Revision ID (RID_CC) — Offset 8h       863         11.5.6 Cache Line Size (CLS) — Offset Ch       864         11.5.8 Header Type (HTYPE) — Offset Eh       864         11.5.9 Bus Numbers (BNUM_SLT) — Offset 18h       865         11.5.10I/O Base And Limit (IOBL) — Offset 1Eh       865                                                                                                                                                                                                                                                                                                                                                                                                             |
| 11.5 | 11.4.1850tware Ltr Opdate Minio Location Register (D013_CONTROL_SW_LTR_M-MIO_REG) — Offset 98h       855         11.4.19Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) — Offset 9Ch855       855         11.4.20D0i3 And Power Control Enable Register (D013_MAX_POW_LAT_PG_CONFIG) — Offset A0h       856         11.4.21 Manufacturers ID (MANID) — Offset F8h       857         Thunderbolt PCI Express* Controller Registers (D7:F0-3)       858         11.5.1 Summary of Registers       858         11.5.2 Device Identifiers (ID) — Offset 0h       860         11.5.3 Device Command (CMD) — Offset 4h       861         11.5.4 Primary Status (PSTS) — Offset 6h       862         11.5.5 Revision ID (RID_CC) — Offset 8h       863         11.5.6 Cache Line Size (CLS) — Offset Ch       864         11.5.7 Primary Latency Timer (PLT) — Offset Dh       864         11.5.8 Header Type (HTYPE) — Offset 18h       865         11.5.10I/O Base And Limit (IOBL) — Offset 12h       865         11.5.11Secondary Status (SSTS) — Offset 1Eh       865         11.5.12Memory Base And Limit (MBL) — Offset 20h       867                                                                                                                                                                                                                                                                             |
| 11.5 | 11.4.1850tware Etr Opdate Minio Education Register (D013_CONTROL_SW_ETR_M-MIO_REG) — Offset 98h       855         11.4.19Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) — Offset 9Ch855       855         11.4.20D0i3 And Power Control Enable Register (D013_MAX_POW_LAT_PG_CONFIG) — Offset A0h       856         11.4.21 Manufacturers ID (MANID) — Offset F8h.       857         Thunderbolt PCI Express* Controller Registers (D7:F0-3)       858         11.5.1 Summary of Registers       858         11.5.2 Device Identifiers (ID) — Offset 0h       860         11.5.3 Device Command (CMD) — Offset 4h       861         11.5.4 Primary Status (PSTS) — Offset 6h       862         11.5.5 Revision ID (RID_CC) — Offset 8h       863         11.5.6 Cache Line Size (CLS) — Offset Ch       864         11.5.7 Primary Latency Timer (PLT) — Offset Dh       864         11.5.8 Header Type (HTYPE) — Offset Eh       865         11.5.10I/O Base And Limit (IOBL) — Offset 18h       865         11.5.11Secondary Status (SSTS) — Offset 1Eh       866         11.5.12Memory Base And Limit (MBL) — Offset 20h       867                                                                                                                                                                                                                                                                            |
| 11.5 | 11.4.18 Software Ltr Opdate Minio Eccation Register (D013_CONTROL_SW_LTR_M-MIO_REG) — Offset 98h       855         11.4.19 Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) — Offset 9Ch       855         11.4.20 D0i3 And Power Control Enable Register (D013_MAX_POW_LAT_PG_CONFIG) — Offset A0h       856         11.4.21 Manufacturers ID (MANID) — Offset F8h       857         Thunderbolt PCI Express* Controller Registers (D7:F0-3)       858         11.5.1 Summary of Registers       858         11.5.2 Device Identifiers (ID) — Offset 0h       860         11.5.3 Device Command (CMD) — Offset 6h       861         11.5.4 Primary Status (PSTS) — Offset 6h       862         11.5.5 Revision ID (RID_CC) — Offset 6h       863         11.5.6 Cache Line Size (CLS) — Offset Ch       864         11.5.7 Primary Latency Timer (PLT) — Offset Dh       864         11.5.8 Header Type (HTYPE) — Offset 18h       865         11.5.10I/O Base And Limit (IOBL) — Offset 12h       865         11.5.11Secondary Status (SSTS) — Offset 12h       866         11.5.12Memory Base And Limit (MBL) — Offset 20h       867         11.5.13Prefetchable Memory Base And Limit (PMBL) — Offset 24h       867         11.5.14Prefetchable Memory Base Upper 32 Bits (PMBL/32) — Offset 28h       868                                                                                                     |
| 11.5 | 11.4.18 Software Lift Opdate Minio Location Register (D013_CONTROL_SW_LIR_M-MIO_REG) — Offset 98h       855         11.4.19 Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) — Offset 9Ch       855         11.4.20 D0i3 And Power Control Enable Register (D013_MAX_POW_LAT_PG_CONFIG) — Offset A0h       856         11.4.21 Manufacturers ID (MANID) — Offset F8h       857         Thunderbolt PCI Express* Controller Registers (D7:F0-3)       858         11.5.1 Summary of Registers       858         11.5.2 Device Identifiers (ID) — Offset 0h       860         11.5.3 Device Command (CMD) — Offset 6h       861         11.5.4 Primary Status (PSTS) — Offset 6h       862         11.5.5 Revision ID (RID_CC) — Offset 8h       863         11.5.6 Cache Line Size (CLS) — Offset Ch       864         11.5.7 Primary Latency Timer (PLT) — Offset 1bh       864         11.5.8 Header Type (HTYPE) — Offset 18h       865         11.5.10I/O Base And Limit (IOBL) — Offset 1Ch       865         11.5.12Memory Base And Limit (MBL) — Offset 20h       867         11.5.13Prefetchable Memory Base Upper 32 Bits (PMBU32) — Offset 28h       868         11.5.14Prefetchable Memory Base Upper 32 Bits (PMBU32) — Offset 28h       868                                                                                                                                                            |
| 11.5 | 11.4.18 Software Lif Opdate Minio Location Register (D013_CONTROL_SW_L1R_M-MIO_REG) — Offset 98h       855         11.4.19 Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) — Offset 9Ch       855         11.4.20D0i3 And Power Control Enable Register (D013_MAX_POW_LAT_PG_CONFIG) — Offset A0h       856         11.4.21 Manufacturers ID (MANID) — Offset F8h       857         Thunderbolt PCI Express* Controller Registers (D7:F0-3)       858         11.5.1 Summary of Registers       858         11.5.2 Device Identifiers (ID) — Offset 0h       860         11.5.3 Device Command (CMD) — Offset 4h       861         11.5.4 Primary Status (PSTS) — Offset 6h       862         11.5.5 Revision ID (RID_CC) — Offset Ch       864         11.5.7 Primary Latency Timer (PLT) — Offset Dh       864         11.5.8 Header Type (HTYPE) — Offset Eh       864         11.5.9 Bus Numbers (BNUM_SLT) — Offset 1Ch       865         11.5.10I/O Base And Limit (IOBL) — Offset 1Ch       865         11.5.12Memory Base And Limit (MBL) — Offset 20h       867         11.5.13Prefetchable Memory Base And Limit (PMBL) — Offset 24h       867         11.5.14Prefetchable Memory Base Upper 32 Bits (PMBU32) — Offset 28h       868         11.5.15Prefetchable Memory Limit Upper 32 Bits (PMLU32) — Offset 28h       868         11.5.16Capabilities List Pointer (CAPP) — Offset 34h       869      |
| 11.5 | 11.4.16 Software Lif Opdate Minio Location Register (D013_CONTROL_SW_LIR_MI-<br>MIO_REG) — Offset 98h       855         11.4.19 Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) — Offset 9Ch       855         11.4.20 D013 And Power Control Enable Register (D013_MAX_POW_LAT_PG_CONFIG) —<br>Offset A0h       856         11.4.21 Manufacturers ID (MANID) — Offset F8h       857         Thunderbolt PCI Express* Controller Registers (D7:F0-3)       858         11.5.1 Summary of Registers       858         11.5.2 Device Identifiers (ID) — Offset 0h       860         11.5.3 Device Command (CMD) — Offset 6h       861         11.5.4 Primary Status (PSTS) — Offset 6h       862         11.5.5 Revision ID (RID_CC) — Offset 8h       863         11.5.6 Cache Line Size (CLS) — Offset Ch       864         11.5.8 Header Type (HTYPE) — Offset Eh       864         11.5.9 Bus Numbers (BNUM_SLT) — Offset 18h       865         11.5.10I/O Base And Limit (IOBL) — Offset 1Ch       865         11.5.12Memory Base And Limit (MBL) — Offset 20h       867         11.5.13Prefetchable Memory Base And Limit (PMBL) — Offset 24h       867         15.15Prefetchable Memory Limit Upper 32 Bits (PMLU32) — Offset 28h       868         15.15Prefetchable Memory Limit Upper 32 Bits (PMLU32) — Offset 28h       868         11.5.16Capabilities List Pointer (CAPP) — Offset 34h       869    < |
| 11.5 | MIO_REG) — Offset 98h       855         11.4.19Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) — Offset 9ch       855         11.4.20D0i3 And Power Control Enable Register (D0I3_MAX_POW_LAT_PG_CONFIG) —       0ffset A0h         0ffset A0h       856         11.4.21Manufacturers ID (MANID) — Offset F8h       857         Thunderbolt PCI Express* Controller Registers (D7:F0-3)       858         11.5.1 Summary of Registers       858         11.5.2 Device Identifiers (ID) — Offset 0h       860         11.5.3 Device Command (CMD) — Offset 6h       861         11.5.4 Primary Status (PSTS) — Offset 6h       862         11.5.5 Revision ID (RID_CC) — Offset Ch       864         11.5.7 Primary Latency Timer (PLT) — Offset 18h       864         11.5.8 Header Type (HTYPE) — Offset 18h       865         11.5.10I/O Base And Limit (IOBL) — Offset 12h       866         11.5.12Memory Base And Limit (MBL) — Offset 20h       867         11.5.13Prefetchable Memory Base And Limit (PMBL) — Offset 24h       868         11.5.14Prefetchable Memory Base And Limit (PMBL) — Offset 24h       868         11.5.15Prefetchable Memory Limit Upper 32 Bits (PMLU32) — Offset 28h       868         11.5.16Capabilities List Pointer (CAPP) — Offset 3Ch       869         11.5.17Interrupt Information (INTR) — Offset 3Ch       869                                                        |

|                                                                      | 070        |
|----------------------------------------------------------------------|------------|
| 11.5.20PCI Express Capabilities (XCAP) — Offset 42h                  | 872        |
| 11.5.21 Device Capabilities (DCAP) — Offset 44h                      | 873        |
| 11.5.22 Device Control (DCTL) — Offset 48h                           | 874        |
| 11.5.23 Device Status (DSTS) — Offset 4Ah                            | 875        |
| 11.5.24 integrabilities (ICAP) — Offset 4Ch                          | 876        |
| 11.5.2 Elink Control ( $ CT $ ) — Offset Sol                         | 070<br>070 |
| 11.5.25 Link Control (LCTC) — Offset 50h                             | 070        |
| 11.5.20 LINK Status (LSTS) — Onset 521                               | 0/9        |
| 11.5.2/Slot Capabilities (SECAP) — Offset 54n                        | 881        |
| 11.5.28 Slot Control (SLCTL) — Offset 58h                            | 882        |
| 11.5.29 Slot Status (SLSTS) — Offset 5Ah                             | 883        |
| 11.5.30 Root Control (RCTL) — Offset 5Ch                             | 884        |
| 11.5.31 Root Status (RSTS) — Offset 60h                              | 884        |
| 11.5.32 Device Capabilities 2 (DCAP2) — Offset 64h                   | 885        |
| 11.5.33 Device Control 2 (DCTL2) — Offset 68h                        | 886        |
| 11 5 34 Device Status 2 (DSTS2) — Offset 6Ah                         | 888        |
| 11.5.3 SLink Canabilities 2 (LCAP2) — Offset 6Ch                     | 880        |
| 11.5.35 Link Capabilities 2 (LCAF 2) $=$ Offset Oct                  | 009        |
| 11.5.36 Link Control 2 (LCTL2) — Offset 701                          | 890        |
| 11.5.37 LINK Status 2 (LSIS2) $-$ Offset 72n                         | 892        |
| 11.5.38 Slot Capabilities 2 (SLCAP2) — Offset 74h                    | 893        |
| 11.5.39 Slot Control 2 (SLCTL2) — Offset 78h                         | 893        |
| 11.5.40 Slot Status 2 (SLSTS2) — Offset 7Ah                          | 893        |
| 11.5.41 Message Signaled Interrupt Identifiers (MID) — Offset 80h    | 893        |
| 11.5.42 Message Signaled Interrupt Message (MC) — Offset 82h         | 894        |
| 11.5.43 Message Signaled Interrupt Message Address (MA) — Offset 84h | 894        |
| 11.5.44 Message Signaled Interrupt Message Data (MD) — Offset 88h    | 895        |
| 11.5.45 Subsystem Vendor Capability (SVCAP) — Offset 90h             | 895        |
| 11.5.46 Subsystem Vendor IDs (SVID) — Offset 94h                     | 896        |
| 11.5.47 Power Management Canability (PMCAP) — Offset A0h             | 896        |
| 11.5.48PCI Power Management Capabilities (PMC) — Offset A2h          | 897        |
| 11.5 49 PCI Power Management Control (PMCS) — Offert Adh             | 808        |
| 11.5 So Advanced Error Extended (AECH) — Offset 100h                 | 800        |
| 11.5.50 Advanced ETAble Error Status (UES) Offset 104h               | 000        |
| 11.5.510 liconectable Error Status (UES) — Offset 1001               | 099        |
| 11.5.32 Uncorrectable Error Mask (UEM) — Unset 108n                  | 901        |
| 11.5.53 Uncorrectable Error Severity (UEV) — Offset 10Cn             | 902        |
| 11.5.54 Correctable Error Status (CES) — Offset 110h                 | 903        |
| 11.5.55Correctable Error Mask (CEM) — Offset 114h                    | 904        |
| 11.5.56 Advanced Error Capabilities And Control (AECC) — Offset 118h | 905        |
| 11.5.57 Header Log (HL_DW1) — Offset 11Ch                            | 906        |
| 11.5.58 Header Log (HL_DW2) — Offset 120h                            | 906        |
| 11.5.59 Header Log (HL_DW3) — Offset 124h                            | 906        |
| 11.5.60 Header Log (HL DW4) — Offset 128h                            | 907        |
| 11.5.61 Root Error Command (REC) — Offset 12Ch                       | 907        |
| 11.5.62 Root Error Status (RES) — Offset 130h                        | 908        |
| 11 5 63 Error Source Identification (ESID) — Offset 134h             | 909        |
| 11.5.64 PTM Extended Canability Header (PTMECH) — Officet 150h       | 000        |
| 11.5.6 FDTM Capability Degister (PTMCADD) Offset 154h                | 010        |
| 11.5.65 rm Capability Register (rimCArk) — Oliset 1541               | 910        |
| 11.5.00 PTM Control Register (PTMCTER) – Offset 1301                 | 911        |
| 11.5.6/ACS Extended Capability Header (ACSECH) — Offset 220n         | 911        |
| 11.5.68ACS Capability Register (ACSCAPR) — Offset 224n               | 912        |
| 11.5.69ACS Control Register (ACSCILR) – Offset 226h                  | 913        |
| 11.5./UDPC Extended Capability Header (DPCECH) — Offset A00h         | 914        |
| 11.5.71 DPC Capability Register (DPCCAPR) — Offset A04h              | 914        |
| 11.5.72 DPC Control Register (DPCCTLR) — Offset A06h                 | 915        |
| 11.5.73 DPC Status Register (DPCSR) — Offset A08h                    | 916        |
| 11.5.74 DPC Error Source ID Register (DPCESIDR) — Offset A0Ah        | 918        |

| 11.5.75RP PIO Status Register (RPPIOSR) — Offset A0Ch                            | 18                                           |
|----------------------------------------------------------------------------------|----------------------------------------------|
| 11.5.76 RP PIO Mask Register (RPPIOMR) - Offset A10h                             | 19                                           |
| 11.5.77RP PIO Severity Register (RPPIOVR) - Offset A14h9                         | 20                                           |
| 11.5.78RP PIO SysError Register (RPPIOSER) — Offset A18h9                        | 21                                           |
| 11.5.79RP PIO Exception Register (RPPIOER) — Offset A1Ch9                        | 22                                           |
| 11.5.80 RP PIO Header Log DW1 Register (RPPIOHLR_DW1) - Offset A20h9             | 22                                           |
| 11.5.81RP PIO Header Log DW2 Register (RPPIOHLR_DW2) — Offset A24h9              | 23                                           |
| 11.5.82RP PIO Header Log DW3 Register (RPPIOHLR_DW3) — Offset A28h9              | 23                                           |
| 11.5.83RP PIO Header Log DW4 Register (RPPIOHLR_DW4) — Offset A2Ch9              | 24                                           |
| 11.5.84 Secondary PCI Express Extended Capability Header (SPEECH) — Offset A30h. | •••                                          |
|                                                                                  |                                              |
|                                                                                  | ~ -                                          |
| 11.5.85Link Control 3 (LCTL3) — Offset A34h                                      | 25                                           |
| 11.5.85Link Control 3 (LCTL3) — Offset A34h                                      | 25<br>26                                     |
| 11.5.85Link Control 3 (LCTL3) — Offset A34h                                      | 25<br>26<br>27                               |
| 11.5.85Link Control 3 (LCTL3) — Offset A34h                                      | 25<br>26<br>27<br>29                         |
| 11.5.85Link Control 3 (LCTL3) — Offset A34h                                      | 25<br>26<br>27<br>29<br>30                   |
| 11.5.85Link Control 3 (LCTL3) — Offset A34h                                      | 25<br>26<br>27<br>29<br>30<br>31             |
| 11.5.85Link Control 3 (LCTL3) — Offset A34h                                      | 25<br>26<br>27<br>29<br>30<br>31<br>32       |
| <ul> <li>11.5.85Link Control 3 (LCTL3) — Offset A34h</li></ul>                   | 25<br>26<br>27<br>29<br>30<br>31<br>32<br>34 |
| <ul> <li>11.5.85Link Control 3 (LCTL3) — Offset A34h</li></ul>                   | 25<br>26<br>27<br>30<br>31<br>32<br>34<br>35 |



#### **Revision History**

| Revision<br>Number | Description                                                                                                                                                                                     | <b>Revision Date</b> |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| 001                | Initial release                                                                                                                                                                                 | May 2021             |
| 002                | <ul> <li>Updated MGGC0_0_2_0_PCI register description and fields</li> <li>Updated PAVPC_0_0_0_PCI register and fields</li> <li>Updated GGC_0_0_0_PCI register description and fields</li> </ul> | July 2021            |
| 003                | • Replaced 048000h $\rightarrow$ 038000h for bit 2 in Section 3.1.15                                                                                                                            | September 2021       |

§§

#### **1** Introduction

This is Volume 2b of the  $11^{th}$  Generation Intel<sup>®</sup> Core<sup>TM</sup> Processor Datasheet. Volume 2 provides register information for the processor.

Refer to document #<u>631121</u> for the 11<sup>th</sup> Generation Intel<sup>®</sup> Core<sup>TM</sup> Processor Datasheet Volume 1 of 2

The processor contains one or more PCI devices within a single physical component. The configuration registers for these devices are mapped as devices residing on the PCI Bus assigned for the processor socket. This document describes these configuration space registers or device-specific control and status registers only.

§§



#### 2 Processor Configuration Register Definitions and Address Ranges

This chapter describes the processor configuration register, I/O, memory address ranges . The chapter provides register terminology. PCI Devices and Functions are described.

#### 2.1 Register Terminology

Table below lists the register-related terminology and access attributes that are used in this document. Register Attribute Modifiers table provides the attribute modifiers.

#### Table 2-1. Register Attributes and Terminology

| Item  | Description                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| RO    | <b>Read Only:</b> These bits can only be read by software, writes have no effect. The value of the bits is determined by the hardware only.                                                                                                                                                                                                                                            |  |  |
| RW    | Read / Write: These bits can be read and written by software.                                                                                                                                                                                                                                                                                                                          |  |  |
| RW1C  | <b>Read / Write 1 to Clear:</b> These bits can be read and cleared by software. Writing a '1' to a bit will clear it, while writing a '0' to a bit has no effect. Hardware sets these bits.                                                                                                                                                                                            |  |  |
| RW0C  | <b>Read / Write 0 to Clear:</b> These bits can be read and cleared by software. Writing a '0' to a bit will clear it, while writing a '1' to a bit has no effect. Hardware sets these bits.                                                                                                                                                                                            |  |  |
| RW1S  | <b>Read / Write 1 to Set:</b> These bits can be read and set by software. Writing a '1' to a bit will set it, while writing a '0' to a bit has no effect. Hardware clears these bits.                                                                                                                                                                                                  |  |  |
| RsvdP | <b>Reserved and Preserved:</b> These bits are reserved for future RW implementations and their value should not be modified by software. When writing to these bits, software should preserve the value read. When SW updates a register that has RsvdP fields, it should read the register value first so that the appropriate merge between the RsvdP and updated fields will occur. |  |  |
| RsvdZ | <b>Reserved and Zero:</b> These bits are reserved for future RW1C implementations. Software should use 0 for writes.                                                                                                                                                                                                                                                                   |  |  |
| WO    | Write Only: These bits can only be written by software, reads return zero.                                                                                                                                                                                                                                                                                                             |  |  |
| RC    | <b>Read Clear:</b> These bits can only be read by software, but a read causes the bits to be cleared. Hardware sets these bits.                                                                                                                                                                                                                                                        |  |  |
| RSW1C | <b>Read Set / Write 1 to Clear:</b> These bits can be read and cleared by software. Reading a bit will set the bit to '1'. Writing a '1' to a bit will clear it, while writing a '0' to a bit has no effect.                                                                                                                                                                           |  |  |
| RCW   | Read Clear / Write: These bits can be read and written by software, but a read causes the bits to be cleared.                                                                                                                                                                                                                                                                          |  |  |

#### Table 2-2. Register Attribute Modifiers

| Attribute<br>Modifier | Applicable<br>Attribute | Description                                                                        |
|-----------------------|-------------------------|------------------------------------------------------------------------------------|
| s                     | RO (w/ -V)              | Sticky: These bits are only re-initialized to their default value by a "Power Good |
|                       | RW                      | Reset (Cold Reset).                                                                |
|                       | RW1C                    |                                                                                    |
|                       | RW1S                    |                                                                                    |

| Attribute<br>Modifier | Applicable<br>Attribute | Description                                                                                                                     |
|-----------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| -K                    | RW                      | ${\bf Key}:$ These bits control the ability to write other bits (identified with a 'Lock' modifier)                             |
| -L R                  | RW                      | Lock: Hardware can make these bits "Read Only" using a separate configuration                                                   |
|                       | WO                      | bit of other logic.                                                                                                             |
| -0                    | RW                      | <b>Once</b> : After reset, these bits can only be written by software once, after which                                         |
|                       | WO                      | they become Read Only .                                                                                                         |
| -FW                   | RO                      | <b>Firmware Write</b> : The value of these bits can be updated by processor hardware mechanisms that may be firmware dependent. |
| -V                    | RO                      | Variant: The value of these bits can be updated by hardware.                                                                    |

#### Table 2-2. Register Attribute Modifiers (Continued)

#### 2.2 PCI Devices and Functions

The processor contains multiple PCI devices. The configuration registers for these devices are mapped as devices residing on PCI Bus 0.

- Device 0: Host Bridge / DRAM Controller / LLC Controller 0 Logically this device appears as a PCI device residing on PCI bus 0. Device 0 contains the standard PCI header registers, PCI Express base address register, DRAM control (including thermal/throttling control), configuration for the DMI, and other processor specific registers.
- Device 1: Host-PCI Express\* Bridge Logically this device appears as a "virtual" PCI-to-PCI bridge residing on PCI bus 0, and is compliant with the *PCI-to-PCI Bridge Architecture Specification, Revision 1.2.* Device 1 is a multi-function device consisting of three functions (0, 1, and 2). Device 1 contains the standard PCI-to-PCI bridge registers and the standard PCI Express/PCI configuration registers.
- Device 2: Processor Graphics Logically, this device appears as a PCI device residing on PCI Bus 0. Device 2 contains the configuration registers for 3D, 2D, and display functions. In addition, Device 2 is located in two separate physical locations – Processor Graphics (GT) and Display Engine.
- Device 4: Dynamic Tuning (DTT) Logically, this device appears as a PCI device residing on PCI Bus 0. Device 4 contains the configuration registers for the DTT device.
- Device 5: Image Processing Unit (IPU) Logically, this device appears as a PCI device residing on PCI Bus 0. Device 5 contains the configuration registers for the Image Processing Unit.
- Device 6: Host-PCI Express\* Bridge Logically this device appears as a "virtual" PCI-to-PCI bridge residing on PCI bus 0, and is compliant with the PCI-to-PCI Bridge Architecture Specification, Revision 1.2. Device 6 contains the standard PCIto-PCI bridge registers and the standard PCI Express/PCI configuration registers.
- Device 7: Thunderbolt PCIe Controllers Logically this device appears as a "virtual" PCI-to-PCI bridge residing on PCI bus 0, and is compliant with the PCI-to-PCI Bridge Architecture Specification, Revision 1.2. Device 7 is a multi-function device consisting of up to four functions (0, 1, 2, 3). Device 7 contains the standard PCIto-PCI bridge registers and the standard PCI Express/PCI configuration registers.
  - Device 7 is closely associated with device 13.


- Device 8: Gauss Newton Algorithm Device (GNA) Logically, this device appears as a PCI device residing on PCI Bus 0. Device 8 contains the configuration registers for the Gauss Newton Algorithm Device.
- Device 9: Intel® Trace Hub. Logically, this device appears as a PCI device residing on PCI Bus 0. Device 9 contains the configuration registers for the Trace Hub device. Trace Hub documentation can be found at <u>https://software.intel.com/sites/</u> <u>default/files/managed/f3/47/intel-trace-hub-developers-manual-v2.pdf</u>
- Device 10: Crash Log & Telemetry Device Logically, this device appears as a PCI device residing on PCI Bus 0. Device 10 contains the configuration registers for the Crash Log Device.
- Device 13: USB-C Device Logically, this device appears as a PCI device residing on PCI Bus 0. Device 13 contains the following functions:
  - Function 0: USB-C SuperSpeed Host Controller.
  - Function 1: USB-C SuperSpeed Device Controller.
  - Functions 2, 3: ThunderBolt DMA Controllers.
- Device 14: Intel® Volume Management Device. Logically, this device appears as a PCI device residing on PCI Bus 0. Device 14 contains the configuration registers for the Volume Management Device.

| Description                          | Device | Function |
|--------------------------------------|--------|----------|
| HOST and DRAM Controller             | 0      | 0        |
| PCI Express* Controller (x16 PCIe)   | 1      | 0        |
| PCI Express* Controller (x8 PCIe)    | 1      | 1        |
| PCI Express* Controller (x4 PCIe)    | 1      | 2        |
| Processor Graphics                   | 2      | 0        |
| Dynamic Power Performance Management | 4      | 0        |
| Image Processing Unit                | 5      | 0        |
| PCI Express* Controller (x4 PCIe)    | 6      | 0        |
| Thunderbolt PCI Express* Controllers | 7      | 0-3      |
| Gauss Newton Algorithm Device        | 8      | 0        |
| Trace Hub                            | 9      | 0        |
| Crash Log & Telemetry                | 10     | 0        |
| USB Host Controller                  | 13     | 0        |
| USB Device Controller                | 13     | 1        |
| Thunderbolt DMA                      | 13     | 2, 3     |
| Volume Management Device             | 14     | 0        |

#### Table 2-3. Processor PCI Devices and Functions

From a configuration standpoint, the DMI is logically PCI bus 0. As a result, all devices internal to the processor and the PCH appear to be on PCI Bus 0.

**Note:** Some devices are not present in every model of the processor.

## 2.3 System Address Map

The processor supports 512 GB (39 bits) of addressable memory space and 64 KB+3 of addressable I/O space.

This section focuses on how the memory space is partitioned and how the separate memory regions are used. I/O address space has simpler mapping and is explained towards the end of this chapter.

DRAM capacity is limited by the number of address pins available. There is no hardware lock to prevent more memory from being inserted than is addressable.

In the following sections, it is assumed that all of the compatibility memory ranges reside on the DMI Interface. The exception to this rule is VGA ranges, which may be mapped to PCI Express\*, DMI, or to the Processor Graphics device (Processor Graphics). The processor does not remap APIC or any other memory spaces above TOLUD (Top of Low Usable DRAM). The TOLUD register is set to the appropriate value by BIOS. The remapbase/remaplimit registers remap logical accesses bound for addresses above 4GB onto physical addresses that fall within DRAM.

The Address Map includes a number of programmable ranges that are not configured using standard PCI BAR configuration:

- Device 0:
  - PXPEPBAR Memory mapped range for PCIe egress port registers. (4 KB window).
  - MCHBAR Host Memory Mapped Configuration (memory subsystem and power management registers). (128 KB window)
  - DMIBAR This window is used to access registers associated with the processor/PCH Serial Interconnect (DMI) register memory range. (4 KB window).
  - VTDPVC0BAR Memory mapped range for VT-d configuration
  - GFXVTBAR Memory mapped range for VT configuration of the processor graphics device (4KB window).
  - REGBAR Memory mapped range for System Agent registers (16MB window).
  - GGC.GMS Graphics Mode Select. Main memory that is pre-allocated to support the Processor Graphics device in VGA (non-linear) and Native (linear) modes. (0 – 512 MB options).
  - GGC.GGMS GTT Graphics Memory Size. Main memory that is pre-allocated to support the Processor Graphics Translation Table. (0 – 2 MB options).
- For all other PCI devices within the processor that expose PCI configuration space, the behavior is according to PCI specification.

The rules for the above programmable ranges are:

- 1. For security reasons, the processor positively decodes (FFE0\_0000h to FFFF\_FFFh) to DMI. This ensures the boot vector and BIOS execute off the PCH.
- ALL of these ranges should be unique and NON-OVERLAPPING. It is the BIOS or system designer's responsibility to limit memory population so that adequate PCI, PCI Express, High BIOS, PCI Express Memory Mapped space, and APIC memory space can be allocated.



- 3. In the case of overlapping ranges with memory, the memory decode will be given priority. This is an Intel<sup>®</sup> Trusted Execution Technology (Intel<sup>®</sup> TXT) requirement. It is necessary to get Intel TXT protection checks, avoiding potential attacks.
- 4. There are NO Hardware Interlocks to prevent problems in the case of overlapping memory ranges.
- 5. Accesses to overlapped ranges may produce indeterminate results.
- 6. Peer-to-peer write cycles are allowed below the Top of Low Usable memory (register TOLUD) for DMI Interface to PCI Express VGA range writes. Peer-to-peer cycles to the Processor Graphics VGA range are not supported.





## 2.4 DOS Legacy Address Range

The memory address range from 0 to 1 MB is known as Legacy Address. This area is divided into the following address regions:

- 0 640 KB DOS Area
- 640 768 KB Legacy Video Buffer Area
- 768 896 KB in 16 KB sections (total of 8 sections) Expansion Area
- 896 960 KB in 16 KB sections (total of 4 sections) Extended System BIOS Area
- 960 KB 1 MB Memory, System BIOS Area

The area between 768 KB – 1 MB is also collectively referred to as PAM (Programmable Address Memory). All accesses to the DOS and PAM ranges from any device are sent to DRAM. However, access to the legacy video buffer area is treated differently.

#### Figure 2-2. DOS Legacy Address Range

| 000F_FFFFh | System BIOS (Upper)                  |          |
|------------|--------------------------------------|----------|
| 000F_0000h | 64 KB                                |          |
| 000E_FFFFh | Extended System BIOS (Lower)         | - 960 KB |
| 000E_0000h | 64 KB (16 KB x 4)                    |          |
| 000D_FFFFh |                                      | - 040 KD |
|            | Expansion Area<br>128 KB (16 KB x 8) |          |
| 000C_0000h |                                      | 769 VB   |
| 000B_FFFFh |                                      | - 700 ND |
|            | Legacy Video Area<br>128 KB          |          |
| 000A_0000h |                                      | 640 VD   |
| 0009_FFFFh |                                      | - 640 KB |
|            |                                      |          |
|            |                                      |          |
|            |                                      |          |
|            | DOS Area                             |          |
|            |                                      |          |
|            |                                      |          |
|            |                                      |          |
| 0000_0000h |                                      |          |
|            |                                      |          |



## 2.4.1 DOS Range (0h – 9\_FFFFh)

The DOS area is 640 KB (0000\_0000h – 0009\_FFFFh) in size and is always mapped to the main memory.

## 2.4.2 Legacy Video Area (A\_0000h - B\_FFFFh)

The same address region is used for both Legacy Video Area.

- Legacy Video Area: The legacy 128 KB VGA memory range, frame buffer, at 000A\_0000h - 000B\_FFFFh, can be mapped to Processor Graphics (Device 2), to PCI Express (Device 1, 6), and/or to the DMI Interface.
- Monochrome Adapter (MDA) Range: Legacy support for monochrome display adapter

**Note:** The legacy video area is not available for SMM use.

#### 2.4.2.1 Legacy Video Area

The legacy 128 KB VGA memory range, frame buffer at 000A\_0000h – 000B\_FFFFh, can be mapped to Processor Graphics (Device 2), to PCI Express (Device 1, 6), and/or to the DMI Interface.

#### 2.4.2.2 Monochrome Adapter (MDA) Range

Legacy support requires the ability to have a second graphics controller (monochrome) in the system. The monochrome adapter may be mapped to Processor Graphics (Device 2), to PCI Express (Device 1, 6), and/or to the DMI Interface.

#### 2.4.3 Programmable Attribute Map (PAM) (C\_0000h - F\_FFFh)

PAM is a legacy BIOS ROM area in MMIO. It is overlaid with DRAM and used as a faster ROM storage area. It has a fixed base address (000C\_0000h) and fixed size of 256 KB. The 13 sections from 768 KB to 1 MB comprise what is also known as the PAM Memory Area. Each section has Read enable and Write enable attributes.

| <b>Figure</b> | 2-3. | PAM | Region | Space |
|---------------|------|-----|--------|-------|
|---------------|------|-----|--------|-------|



The PAM registers are mapped in Device 0 configuration space.

- ISA Expansion Area (C\_0000h D\_FFFFh)
- Extended System BIOS Area (E\_0000h E\_FFFh)
- System BIOS Area (F\_0000h F\_FFFh)

The processor decodes the Core request, then routes to the appropriate destination (DRAM or DMI).

Snooped accesses from devices to this region are snooped on processor Caches.

Graphics translated requests to this region are not allowed. If such a mapping error occurs, the request will be routed to C\_0000h. Writes will have the byte enables deasserted.

## 2.5 Lower Main Memory Address Range (1 MB – TOLUD)

This address range extends from 1 MB to the top of Low Usable physical memory that is permitted to be accessible by the processor (as programmed in the TOLUD register). The processor will route all addresses within this range to the DRAM unless it falls into the optional TSEG, optional ISA Hole or optional Processor Graphics stolen memory.

This address range is divided into two sub-ranges:

• 1 MB to TSEGMB



• TSEGMB to TOULUD

TSEGMB indicates the TSEG Memory Base address.

#### Figure 2-4. Main Memory Address Range



### 2.5.1 ISA Hole (15 MB – 16 MB)

The ISA Hole (starting at address F0\_0000h) is enabled in the Legacy Access Control Register in Device 0 configuration space. If no hole is created, the processor will route the request to DRAM. If a hole is created, the processor will route the request to DMI.

Graphics translated requests to the range will always route to DRAM.

### 2.5.2 1 MB to TSEGMB

Processor access to this range will be directed to memory with the exception of the ISA Hole (when enabled).



### 2.5.3 TSEG

For processor initiated transactions, the processor relies on correct programming of SMM Range Registers (SMRR) to enforce TSEG protection.

TSEG is below Processor Graphics stolen memory, which is at the Top of Low Usable physical memory (TOLUD). BIOS will calculate and program the TSEG BASE in Device 0 (TSEGMB), used to protect this region from DMA access. Calculation is:

TSEGMB = TOLUD - DSM SIZE - GSM SIZE - TSEG SIZE

SMM-mode processor accesses to TSEG always access the physical DRAM.

When the extended SMRAM space is enabled, processor accesses without SMM attribute or without write-back attribute to the TSEG range are handled as invalid accesses.

Non-processor originated accesses such as PCI Express, DMI or processor graphics to enabled SMM space are handled as invalid cycle type with reads and writes to location  $C_{0000h}$  and byte enables turned off for writes.

#### 2.5.4 **Protected Memory Range (PMR) - (Programmable)**

For robust and secure launch of the MVMM, the MVMM code and private data need to be loaded to a memory region protected from bus master accesses. Support for protected memory region is required for DMA-remapping hardware implementations on platforms supporting Intel TXT, and is optional for non-Intel TXT platforms. Since the protected memory region needs to be enabled before the MVMM is launched, hardware should support enabling of the protected memory region independently from enabling the DMA-remapping hardware.

As part of the secure launch process, the SINIT-AC module verifies the protected memory regions are properly configured and enabled. Once launched, the MVMM can setup the initial DMA-remapping structures in protected memory (to ensure they are protected while being setup) before enabling the DMA-remapping hardware units.

To optimally support platform configurations supporting varying amounts of main memory, the protected memory region is defined as two non-overlapping regions:

- **Protected Low-memory Region**: This is defined as the protected memory region below 4 GB to hold the MVMM code/private data, and the initial DMA-remapping structures that control DMA to host physical addresses below 4 GB. DMA-remapping hardware implementations on platforms supporting Intel TXT are required to support protected low-memory region 5.
- **Protected High-memory Region**: This is defined as a variable sized protected memory region above 4 GB, enough to hold the initial DMA-remapping structures for managing DMA accesses to addresses above 4 GB. DMA-remapping hardware implementations on platforms supporting Intel TXT are required to support protected high-memory region 6, if the platform supports main memory above 4 GB.

Once the protected low/high memory region registers are configured, bus master protection to these regions is enabled through the Protected Memory Enable register. For platforms with multiple DMA-remapping hardware units, each of the DMA-remapping hardware units should be configured with the same protected memory regions and enabled.



### 2.5.5 DRAM Protected Range (DPR)

This protection range only applies to DMA accesses and GMADR translations. It serves a purpose of providing a memory range that is only accessible to processor streams. The range just below TSEGMB is protected from DMA accesses.

The DPR range works independently of any other range, including the PMRC checks in Intel VT-d. It occurs post any Intel VT-d translation. Therefore, incoming cycles are checked against this range after the Intel VT-d translation and faulted if they hit this protected range, even if they passed the Intel VT-d translation.

The system will set up:

- 0 to (TSEG\_BASE DPR size 1) for DMA traffic
- TSEG\_BASE to (TSEG\_BASE DPR size) as no DMA.

After some time, software could request more space for not allowing DMA. It will get some more pages and make sure there are no DMA cycles to the new region. DPR size is changed to the new value. When it does this, there should not be any DMA cycles going to DRAM to the new region.

All upstream cycles from 0 to (TSEG\_BASE – 1 - DPR size), and not in the legacy holes (VGA), are decoded to DRAM.

### 2.5.6 Pre-allocated Memory

Voids of physical addresses that are not accessible as general system memory and reside within the system memory address range (< TOLUD) are created for SMM-mode, legacy VGA graphics compatibility, and GFX GTT stolen memory. **It is the responsibility of BIOS to properly initialize these regions**.

## 2.6 PCI Memory Address Range (TOLUD – 4 GB)

Top of Low Usable DRAM (TOLUD) – TOLUD is restricted to 4 GB memory (1MB granularity), but the System Agent may support up to a much higher capacity, which is limited by DRAM.

This address range from the top of low usable DRAM (TOLUD) to 4 GB is normally mapped to the DMI Interface.

#### **Device 0 exceptions are:**

- 1. Addresses decoded to the egress port registers (PXPEPBAR)
- 2. Addresses decoded to the memory mapped range for Host Memory Mapped Configuration Space registers (MCHBAR)
- 3. Addresses decoded to the registers associated with the PCH Serial Interconnect (DMI) register memory range. (DMIBAR)

#### For each PCI Express\* port, there are two exceptions to this rule:

- 4. Addresses decoded to the PCI Express Memory Window defined by the MBASE, MLIMIT registers are mapped to PCI Express.
- 5. Addresses decoded to the PCI Express prefetchable Memory Window defined by the PMBASE, PMLIMIT registers are mapped to PCI Express.



#### In Processor Graphics configurations, there are exceptions to this rule:

- 6. Addresses decode to the Processor Graphics translation window (GMADR)
- 7. Addresses decode to the Processor Graphics translation table or Processor Graphics registers. (GTTMMADR)

#### In an Intel VT enable configuration, there are exceptions to this rule:

- 8. Addresses decoded to the memory mapped window to Graphics Intel VT remap engine registers (GFXVTBAR)
- 9. Addresses decoded to the memory mapped window to PEG/DMI VC0 Intel VT remap engine registers (VTDPVC0BAR)
- 10. TCm accesses (to Intel ME stolen memory) from PCH do not go through Intel VT remap engines.

Some of the MMIO Bars may be mapped to this range or to the range above TOUUD.

There are sub-ranges within the PCI memory address range defined as APIC Configuration Space, MSI Interrupt Space, and High BIOS address range. The exceptions listed above for Processor Graphics and the PCI Express ports **should NOT overlap with these ranges**.





#### Figure 2-5. PCI Memory Address Range



## 2.6.1 APIC Configuration Space (FEC0\_0000h – FECF\_FFFh)

This range is reserved for APIC configuration space. The I/O APIC(s) usually reside in the PCH portion of the chipset, but may also exist as stand-alone components like PXH.

The IOAPIC spaces are used to communicate with IOAPIC interrupt controllers that may be populated in the system. Since it is difficult to relocate an interrupt controller using plug-and-play software, fixed address decode regions have been allocated for them. Processor accesses to the default IOAPIC region (FEC0\_0000h to FEC7\_FFFFh) are always forwarded to DMI.

The processor optionally supports additional I/O APICs behind the PCI Express\* "Graphics" port. When enabled using the APIC\_BASE and APIC\_LIMIT registers (mapped PCI Express\* Configuration space offset 240h and 244h), the PCI Express\* port(s) will positively decode a subset of the APIC configuration space.

Memory requests to this range would then be forwarded to the PCI Express\* port. This mode is intended for the entry Workstation/Server SKU of the PCH, and would be disabled in typical Desktop systems. When disabled, any access within the entire APIC Configuration space (FEC0\_0000h to FECF\_FFFh) is forwarded to DMI.

## 2.6.2 HSEG (FEDA\_0000h – FEDB\_FFFFh)

This decode range is not supported on this processor platform.

#### 2.6.3 MSI Interrupt Memory Space (FEE0\_0000h – FEEF\_FFFh)

Any PCI Express\* or DMI device may issue a Memory Write to 0FEEx\_xxxh. This Memory Write cycle does not go to DRAM. The system agent will forward this Memory Write along with the data to the processor as an Interrupt Message Transaction.

## 2.6.4 High BIOS Area

For security reasons, the processor will positively decode this range to DMI. This positive decode ensures any overlapping ranges will be ignored. This ensures that the boot vector and BIOS execute off the PCH.

The top 2 MB (FFE0\_0000h – FFFF\_FFFh) of the PCI Memory Address Range is reserved for System BIOS (High BIOS), extended BIOS for PCI devices, and the A20 alias of the system BIOS.

The processor begins execution from the High BIOS after reset. This region is positively decoded to DMI. The actual address space required for the BIOS is less than 2 MB. However, the minimum processor MTRR range for this region is 2 MB; thus, the full 2 MB should be considered.



## 2.7 Upper Main Memory Address Space (4 GB to TOUUD)

The maximum main memory size supported is 64 GB total DRAM memory.

A hole between TOLUD and 4 GB occurs when main memory size approaches 4 GB or larger. As a result, TOM and TOUUD registers and REMAPBASE/REMAPLIMIT registers become relevant.

The remap configuration registers exist to remap lost main memory space. The greater than 32-bit remap handling will be handled similar to other MCHs.

Upstream read and write accesses above 39-bit addressing will be treated as invalid cycles by PEG and DMI.

#### 2.7.1 Top of Memory (TOM)

The "Top of Memory" (TOM) register reflects the total amount of populated physical memory. This is NOT necessarily the highest main memory address (holes may exist in main memory address map due to addresses allocated for memory mapped IO above TOM).

The TOM was used to allocate the Intel Management Engine (Intel ME) stolen memory. The Intel ME stolen size register reflects the total amount of physical memory stolen by the Intel ME. The Intel ME stolen memory is located at the top of physical memory. The Intel ME stolen memory base is calculated by subtracting the amount of memory stolen by the Intel ME from TOM.

#### 2.7.2 Top of Upper Usable DRAM (TOUUD)

The Top of Upper Usable DRAM (TOUUD) register reflects the total amount of addressable DRAM. If remap is disabled, TOUUD will reflect TOM minus Intel ME stolen size. If remap is enabled, then it will reflect the remap limit. When there is more than 4 GB of DRAM and reclaim is enabled, the reclaim base will be the same as TOM minus Intel ME stolen memory size to the nearest 1 MB alignment.

#### 2.7.3 Top of Low Usable DRAM (TOLUD)

TOLUD register is restricted to 4 GB memory (A[31:20]), but the processor can support up to 64 GB, limited by DRAM pins. For physical memory greater than 4 GB, the TOUUD register helps identify the address range between the 4 GB boundary and the top of physical memory. This identifies memory that can be directly accessed (including remap address calculation) that is useful for memory access indication and early path indication. TOLUD can be 1 MB aligned.

#### 2.7.4 TSEG\_BASE

The "TSEG\_BASE" register reflects the total amount of low addressable DRAM, below TOLUD. BIOS will calculate memory size and program this register; thus, the system agent has knowledge of where (TOLUD) – (Gfx stolen) – (Gfx GTT stolen) – (TSEG) is located. I/O blocks use this minus DPR for upstream DRAM decode.

## 2.7.5 Memory Re-claim Background

The following are examples of Memory Mapped IO devices that are typically located below 4 GB:

- High BIOS
- TSEG
- GFX stolen
- GTT stolen
- XAPIC
- Local APIC
- MSI Interrupts
- Mbase/Mlimit
- Pmbase/PMlimit
- Memory Mapped IO space that supports only 32B addressing

The processor provides the capability to re-claim the physical memory overlapped by the Memory Mapped IO logical address space. The MCH re-maps physical memory from the Top of Low Memory (TOLUD) boundary up to the 4 GB boundary to an equivalent sized logical address range located just below the Intel ME stolen memory.

#### 2.7.6 Indirect Accesses to MCHBAR Registers

Similar to prior chipsets, MCHBAR registers can be indirectly accessed using:

- Direct MCHBAR access decode:
  - Cycle to memory from processor
  - Hits MCHBAR base, AND
  - MCHBAR is enabled, AND
  - Within MMIO space (above and below 4 GB)
- GTTMMADR (10000h 13FFFh) range -> MCHBAR decode:
  - Cycle to memory from processor, AND
  - Device 2 (Processor Graphics) is enabled, AND
  - Memory accesses for device 2 is enabled, AND
  - Targets GFX MMIO Function 0, AND
  - $-\,$  MCHBAR is enabled or cycle is a read. If MCHBAR is disabled, only read access is allowed.
- MCHTMBAR -> MCHBAR (Thermal Monitor)
  - Cycle to memory from processor, AND
  - Targets MCHTMBAR base
- IOBAR -> GTTMMADR -> MCHBAR.
  - Follows IOBAR rules. See GTTMMADR information above as well.



## 2.7.7 Memory Remapping

An incoming address (referred to as a logical address) is checked to see if it falls in the memory re-map window. The bottom of the re-map window is defined by the value in the REMAPBASE register. The top of the re-map window is defined by the value in the REMAPLIMIT register. An address that falls within this window is re-mapped to the physical memory starting at the address defined by the TOLUD register. The TOLUD register should be 1 MB aligned.

#### 2.7.8 Hardware Remap Algorithm

The following pseudo-code defines the algorithm used to calculate the DRAM address to be used for a logical address above the top of physical memory made available using re-claiming.

```
IF (ADDRESS_IN[38:20] >= REMAP_BASE[35:20]) AND
(ADDRESS_IN[38:20] <= REMAP_LIMIT[35:20]) THEN
    ADDRESS_OUT[38:20] = (ADDRESS_IN[38:20] - REMAP_BASE[35:20]) +
0000000b & TOLUD[31:20]
    ADDRESS_OUT[19:0] = ADDRESS_IN[19:0]</pre>
```

## 2.8 PCI Express\* Configuration Address Space

PCIEXBAR is located in Device 0 configuration space. The processor detects memory accesses targeting PCIEXBAR. BIOS should assign this address range such that it will not conflict with any other address ranges.

## 2.9 Graphics Memory Address Ranges

The integrated memory controller can be programmed to direct memory accesses to the Processor Graphics when addresses are within any of the ranges specified using registers in MCH Device 2 configuration space.

- The Graphics Memory Aperture Base Register (GMADR) is used to access graphics memory allocated using the graphics translation table.
- The Graphics Translation Table Base Register (GTTADR) is used to access the translation table and graphics control registers. This is part of the GTTMMADR register.

These ranges can reside above the Top-of-Low-DRAM and below High BIOS and APIC address ranges. They should reside above the top of memory (TOLUD) and below 4 GB so they do not take any physical DRAM memory space.

Alternatively, these ranges can reside above 4 GB, similar to other BARs that are larger than 32 bits in size.

GMADR is a Prefetchable range in order to apply USWC attribute (from the processor point of view) to that range. The USWC attribute is used by the processor for write combining.



## 2.9.1 IOBAR Mapped Access to Device 2 MMIO Space

Device 2, Processor Graphics, contains an IOBAR register. If Device 2 is enabled, Processor Graphics registers or the GTT table can be accessed using this IOBAR. The IOBAR is composed of an index register and a data register.

**MMIO\_Index**: MMIO\_INDEX is a 32-bit register. A 32-bit (all bytes enabled) I/O write to this port loads the offset of the MMIO register or offset into the GTT that needs to be accessed. An I/O Read returns the current value of this register. I/O read/write accesses less than 32 bits in size (all bytes enabled) will not target this register.

**MMIO\_Data**: MMIO\_DATA is a 32-bit register. A 32-bit (all bytes enabled) I/O write to this port is re-directed to the MMIO register pointed to by the MMIO-index register. An I/O read to this port is re-directed to the MMIO register pointed to by the MMIO-index register. I/O read/write accesses less than 32 bits in size (all bytes enabled) will not target this register.

The result of accesses through IOBAR can be:

- Accesses directed to the GTT table. (that is, route to DRAM)
- Accesses to Processor Graphics registers with the device.
- Accesses to Processor Graphics display registers now located within the PCH. (that is, route to DMI).
- **Note:** GTT table space writes (GTTADR) are supported through this mapping mechanism.

This mechanism to access Processor Graphics MMIO registers should NOT be used to access VGA I/O registers that are mapped through the MMIO space. VGA registers should be accessed directly through the dedicated VGA I/O ports.

#### 2.9.2 Trusted Graphics Ranges

Trusted graphics ranges are NOT supported.

## 2.10 System Management Mode (SMM)

The Core handles all SMM mode transaction routing. The processor does not allow I/O devices access to the CSEG/TSEG/HSEG ranges.

DMI Interface and PCI Express\* masters are Not allowed to access the SMM space.

#### Table 2-4. SMM Regions

| SMM Space Enabled | Transaction Address Space                    | DRAM Space (DRAM)                            |
|-------------------|----------------------------------------------|----------------------------------------------|
| TSEG (T)          | (TOLUD – STOLEN – TSEG) to<br>TOLUD – STOLEN | (TOLUD - STOLEN - TSEG) to TOLUD -<br>STOLEN |

## 2.11 SMM and VGA Access Through GTT TLB

Accesses through GTT TLB address translation SMM DRAM space are not allowed. Writes will be routed to memory address 000C\_0000h with byte enables de-asserted and reads will be routed to Memory address 000C\_0000h. If a GTT TLB translated address hits VGA space, an error is recorded.



PCI Express\* and DMI Interface originated accesses are **never** allowed to access SMM space directly or through the GTT TLB address translation. If a GTT TLB translated address hits enabled SMM DRAM space, an error is recorded.

PCI Express and DMI Interface write accesses through the GMADR range will not be snooped. Only PCI Express and DMI assesses to GMADR linear range (defined using fence registers) are supported. PCI Express and DMI Interface tileY and tileX writes to GMADR are not supported. If, when translated, the resulting physical address is to enable SMM DRAM space, the request will be remapped to address 000C\_0000h with de-asserted byte enables.

PCI Express and DMI Interface read accesses to the GMADR range are not supported. Therefore, there are no address translation concerns. PCI Express and DMI Interface reads to GMADR will be remapped to address 000C\_0000h. The read will complete with UR (unsupported request) completion status.

GTT fetches are always decoded (at fetch time) to ensure fetch is not in SMM (actually, anything above base of TSEG or 640 KB - 1 MB). Thus, the fetches will be invalid and go to address 000C\_0000h. This is not specific to PCI Express or DMI; it also applies to processor or Processor Graphics engines.

## 2.12 Intel<sup>®</sup> Management Engine (Intel<sup>®</sup> ME) Stolen Memory Accesses

There are two ways to validly access Intel ME stolen memory:

- PCH accesses mapped to VCm will be decoded to ensure only Intel ME stolen memory is targeted. These VCm accesses will route non-snooped directly to DRAM. This is the means by which the Intel ME (located within the PCH) is able to access the Intel ME stolen range.
- The display engine is allowed to access Intel ME stolen memory as part of Intel<sup>®</sup> KVM technology flows. Specifically, display-initiated HHP reads (for displaying a Intel KVM technology frame) and display initiated LP non-snoop writes (for display writing an Intel KVM technology captured frame) to Intel ME stolen memory are allowed.

## 2.13 I/O Address Space

The system agent generates either DMI Interface or PCI Express\* bus cycles for all processor I/O accesses that it does not claim. The Configuration Address Register (CONFIG\_ADDRESS) and the Configuration Data Register (CONFIG\_DATA) are used to generate PCI configuration space access.

The processor allows 64K+3 bytes to be addressed within the I/O space. The upper 3 locations can be accessed only during I/O address wrap-around.

A set of I/O accesses are consumed by the Processor Graphics device if it is enabled. The mechanisms for Processor Graphics I/O decode and the associated control is explained in following sub-sections.



The I/O accesses are forwarded normally to the DMI Interface bus unless they fall within the PCI Express I/O address range as defined by the mechanisms explained below. I/O writes are NOT posted. Memory writes to PCH or PCI Express are posted. The PCI Express devices have a register that can disable the routing of I/O cycles to the PCI Express device.

The processor responds to I/O cycles initiated on PCI Express or DMI with an UR status. Upstream I/O cycles and configuration cycles should never occur. If one does occur, the transaction will complete with an UR completion status.

I/O reads that lie within 8-byte boundaries but cross 4-byte boundaries are issued from the processor as one transaction. The reads will be split into two separate transactions. I/O writes that lie within 8-byte boundaries but cross 4-byte boundaries will be split into two transactions by the processor.

## 2.13.1 PCI Express\* I/O Address Mapping

The processor can be programmed to direct non-memory (I/O) accesses to the PCI Express bus interface when processor initiated I/O cycle addresses are within the PCI Express I/O address range. This range is controlled using the I/O Base Address (IOBASE) and I/O Limit Address (IOLIMIT) registers in Device 1 Functions 0, 1, 2 configuration space.

Address decoding for this range is based on the following concept. The top 4 bits of the respective I/O Base and I/O Limit registers correspond to address bits A[15:12] of an I/O address. For the purpose of address decoding, the device assumes that the lower 12 address bits A[11:0] of the I/O base are zero and that address bits A[11:0] of the I/O limit address are FFFh. This forces the I/O address range alignment to a 4 KB boundary and produces a size granularity of 4 KB.

The processor positively decodes I/O accesses to PCI Express I/O address space as defined by the following equation:

I/O\_Base\_Address ≤ processor I/O Cycle Address ≤ I/O\_Limit\_Address

The effective size of the range is programmed by the plug-and-play configuration software and it depends on the size of I/O space claimed by the PCI Express device.

The processor also forwards accesses to the Legacy VGA I/O ranges according to the settings in the PEG configuration registers BCTRL (VGA Enable) and PCICMD (IOAE), unless a second adapter (monochrome) is present on the DMI Interface/PCI (or ISA). The presence of a second graphics adapter is determined by the MDAP configuration bit. When MDAP is set to 1, the processor will decode legacy monochrome I/O ranges and forward them to the DMI Interface. The I/O ranges decoded for the monochrome adapter are 3B4h, 3B5h, 3B8h, 3B9h, 3BAh, and 3BFh.

The PEG I/O address range registers defined above are used for all I/O space allocation for any devices requiring such a window on PCI-Express.

The PCICMD register can disable the routing of I/O cycles to PCI Express.

### 2.14 Direct Media Interface (DMI) Interface Decode Rules

**Note:** DMI does not apply to U/Y Processors.



All "SNOOP semantic" PCI Express\* transactions are kept coherent with processor caches.

All "Snoop not required semantic" cycles reference the main DRAM address range. PCI Express non-snoop initiated cycles are not snooped.

The processor accepts accesses from the DMI Interface to the following address ranges:

- All snoop memory read and write accesses to Main DRAM including PAM region (except stolen memory ranges, TSEG, A0000h – BFFFFh space)
- Write accesses to enabled VGA range, MBASE/MLIMIT, and PMBASE/PMLIMIT will be routed as peer cycles to the PCI Express interface.
- Write accesses above the top of usable DRAM and below 4 GB (not decoding to PCI Express or GMADR space) will be treated as master aborts.
- Read accesses above the top of usable DRAM and below 4 GB (not decoding to PCI Express) will be treated as unsupported requests.
- Reads and accesses above the TOUUD will be treated as unsupported requests on VC0.

DMI Interface memory read accesses that fall between TOLUD and 4 GB are considered invalid and will master abort. These invalid read accesses will be reassigned to address 000C\_0000h and dispatch to DRAM. Reads will return unsupported request completion. Writes targeting PCI Express space will be treated as peer-to-peer cycles.

There is a known usage model for peer writes from DMI to PEG. A video capture card can be plugged into the PCH PCI bus. The video capture card can send video capture data (writes) directly into the frame buffer on an external graphics card (writes to the PEG port). As a result, peer writes from DMI to PEG should be supported.

I/O cycles and configuration cycles are not supported in the upstream direction. The result will be an unsupported request completion status.

#### 2.14.1 DMI Accesses to the Processor that Cross Device Boundaries

The processor does not support transactions that cross device boundaries. This should not occur because PCI Express transactions are not allowed to cross a 4 KB boundary.

For reads, the processor will provide separate completion status for each naturallyaligned 64-byte block or, if chaining is enabled, each 128-byte block. If the starting address of a transaction hits a valid address, the portion of a request that hits that target device (PCI Express or DRAM) will complete normally.

If the starting transaction address hits an invalid address, the entire transaction will be remapped to address 000C\_0000h and dispatched to DRAM. A single unsupported request completion will result.

#### 2.14.2 Traffic Class (TC) / Virtual Channel (VC) Mapping Details

- VC0 (enabled by default)
  - Snoop port and Non-snoop Asynchronous transactions are supported.

- Internal Graphics GMADR writes can occur. These writes will NOT be snooped regardless of the snoop not required (SNR) bit.
- Processor Graphics GMADR reads (unsupported).
- Peer writes can occur. The SNR bit is ignored.
- MSI can occur. These will route and be sent to the cores as Intlogical/ IntPhysical interrupts regardless of the SNR bit.
- VLW messages can occur. These will route and be sent to the cores as VLW messages regardless of the SNR bit.
- MCTP messages can occur. These are routed in a peer fashion.
- VC1 (Optionally enabled)
  - Supports non-snoop transactions only. (Used for isochronous traffic). The PCI Express\* Egress port (PXPEPBAR) should also be programmed appropriately.
  - The snoop not required (SNR) bit should be set. Any transaction with the SNR bit not set will be treated as an unsupported request.
  - MSI and peer transactions are treated as unsupported requests.
  - No "pacer" arbitration or TWRR arbitration will occur. Never remaps to different port. (PCH takes care of Egress port remapping). The PCH meters TCm Intel ME accesses and Intel<sup>®</sup> High Definition Audio (Intel<sup>®</sup> HD Audio) TC1 access bandwidth.
  - Processor Graphics GMADR writes and GMADR reads are not supported.
- VCm accesses
  - VCm access only map to Intel ME stolen DRAM. These transactions carry the direct physical DRAM address (no redirection or remapping of any kind will occur). This is how the PCH Intel ME accesses its dedicated DRAM stolen space.
  - DMI block will decode these transactions to ensure only Intel ME stolen memory is targeted, and abort otherwise.
  - VCm transactions will only route non-snoop.
  - VCm transactions will not go through VTd remap tables.
  - The remapbase/remaplimit registers to not apply to VCm transactions.



#### Figure 2-6. Example: DMI Upstream VC0 Memory Map



## 2.15 PCI Express\* Interface Decode Rules

**Note:** PCI Express\* (PCIe) does not apply to U/Y Processors.

All "SNOOP semantic" PCI Express\* transactions are kept coherent with processor caches. All "Snoop not required semantic" cycles should reference the direct DRAM address range. PCI Express non-snoop initiated cycles are not snooped. If a "Snoop not required semantic" cycle is outside of the address range mapped to system memory, then it will proceed as follows:

- Reads: Sent to DRAM address 000C\_0000h (non-snooped) and will return "unsuccessful completion".
- Writes: Sent to DRAM address 000C\_0000h (non-snooped) with byte enables all disabled Peer writes from PEG to DMI are not supported.

If PEG bus master enable is not set, all reads and writes are treated as unsupported requests.

## 2.15.1 TC/VC Mapping Details

- VC0 (enabled by default)
  - Snoop port and Non-snoop Asynchronous transactions are supported.
  - Processor Graphics GMADR writes can occur. Unlike FSB chipsets, these will NOT be snooped regardless of the snoop not required (SNR) bit.
  - Processor Graphics GMADR reads (unsupported).
  - Peer writes are only supported between PEG ports. PEG to DMI peer write accesses are NOT supported.
  - MSI can occur. These will route to the cores (IntLogical/IntPhysical) regardless
    of the SNR bit.
- VC1 is not supported.
- VCm is not supported.

## 2.16 Legacy VGA and I/O Range Decode Rules

The legacy 128 KB VGA memory range 000A\_0000h – 000B\_FFFFh can be mapped to Processor Graphics (Device 2), PCI Express (Device 1 Functions), and/or to the DMI interface depending on the programming of the VGA steering bits. Priority for VGA mapping is constant in that the processor always decodes internally mapped devices first. Internal to the processor, decode precedence is always given to Processor Graphics. The processor always positively decodes internally mapped devices, namely the Processor Graphics. Subsequent decoding of regions mapped to either PCI Express port or the DMI Interface depends on the Legacy VGA configurations bits (VGA Enable and MDAP).

For the remainder of this section, PCI Express can refer to either the device 1 port functions.

VGA range accesses will always be mapped as UC type memory.



Accesses to the VGA memory range are directed to Processor Graphics depend on the configuration. The configuration is specified by:

- Processor Graphics controller in Device 2 is enabled (DEVEN.D2EN bit 4)
- Processor Graphics VGA in Device 0 Function 0 is enabled through register GGC bit 1.
- Processor Graphics's memory accesses (PCICMD2 04h 05h, MAE bit 1) in Device 2 configuration space are enabled.
- VGA compatibility memory accesses (VGA Miscellaneous Output register MSR Register, bit 1) are enabled.
- Software sets the proper value for VGA Memory Map Mode register (VGA GR06 Register, bits 3:2). See the following table for translations.

#### Table 2-5. Processor Graphics Frame Buffer Accesses

| Memory Access<br>GR06(3:2) | A0000h - AFFFFh                        | B0000h - B7FFFh MDA                 | B8000h - BFFFFh                     |
|----------------------------|----------------------------------------|-------------------------------------|-------------------------------------|
| 00                         | Processor Graphics                     | Processor Graphics                  | Processor Graphics                  |
| 01                         | Processor Graphics                     | PCI Express bridge or DMI interface | PCI Express bridge or DMI interface |
| 10                         | PCI Express bridge or DMI<br>interface | Processor Graphics                  | PCI Express bridge or DMI interface |
| 11                         | PCI Express bridge or DMI interface    | PCI Express bridge or DMI interface | Processor Graphics                  |

#### **Note:** Additional qualification within Processor Graphics comprehends internal MDA support. The VGA and MDA enabling bits detailed below control segments not mapped to Processor Graphics.

VGA I/O range is defined as addresses where A[15:0] are in the ranges 03B0h to 03BBh, and 03C0h to 03DFh. VGA I/O accesses are directed to Processor Graphics depends on the following configuration:

- Processor Graphics controller in Device 2 is enabled through register DEVEN.D2EN bit 4.
- Processor Graphics VGA in Device 0 Function 0 is enabled through register GGC bit 1.
- Processor Graphics's I/O accesses (PCICMD2 04 05h, IOAE bit 0) in Device 2 are enabled.
- VGA I/O decodes for Processor Graphics uses 16 address bits (15:0) there is no aliasing. This is different when compared to a bridge device (Device 1) that used only 10 address bits (A 9:0) for VGA I/O decode.
- VGA I/O input/output address select (VGA Miscellaneous Output register MSR Register, bit 0) is used to select mapping of I/O access as defined in the following table.

#### Table 2-6. Processor Graphics VGA I/O Mapping

| I/O Access<br>MSRb0 | ЗСХ                   | 3DX                                    | 3B0h – 3BBh                            | 3BCh – 3BFh                            |
|---------------------|-----------------------|----------------------------------------|----------------------------------------|----------------------------------------|
| 0                   | Processor<br>Graphics | PCI Express bridge or<br>DMI interface | Processor Graphics                     | PCI Express bridge or DMI<br>interface |
| 1                   | Processor<br>Graphics | Processor Graphics                     | PCI Express bridge or<br>DMI interface | PCI Express bridge or DMI<br>interface |

Note:

Additional qualification within Processor Graphics comprehends internal MDA support. The VGA and MDA enabling bits detailed below control ranges not mapped to Processor Graphics.

For regions mapped outside of the Processor Graphics (or if Processor Graphics is disabled), the legacy VGA memory range A0000h – BFFFFh are mapped to the DMI Interface or PCI Express depending on the programming of the VGA Enable bit in the BCTRL configuration register in the PEG configuration space, and the MDAPxx bits in the Legacy Access Control (LAC) register in Device 0 configuration space. The same register controls mapping VGA I/O address ranges. The VGA I/O range is defined as addresses where A[9:0] are in the ranges 3B0h to 3BBh and 3C0h to 3DFh (inclusive of ISA address aliases – A[15:10] are not decoded). The function and interaction of these two bits is described below:

**VGA Enable:** Controls the routing of processor initiated transactions targeting VGA compatible I/O and memory address ranges. When this bit is set, the following processor accesses will be forwarded to the PCI Express:

- Memory accesses in the range 0A0000h to 0BFFFFh
- I/O addresses where A[9:0] are in the ranges 3B0h to 3BBh and 3C0h to 3DFh (including ISA address aliases A[15:10] are not decoded)

When this bit is set to a "1":

- Forwarding of these accesses issued by the processor is independent of the I/O address and memory address ranges defined by the previously defined base and limit registers.
- Forwarding of these accesses is also independent of the settings of the ISA Enable settings if this bit is "1".
- Accesses to I/O address range x3BCh x3BFh are forwarded to the DMI Interface.

When this bit is set to a "0":

- Accesses to I/O address range x3BCh x3BFh are treated like any other I/O accesses; the cycles are forwarded to PCI Express if the address is within IOBASE and IOLIMIT and ISA enable bit is not set. Otherwise, these accesses are forwarded to the DMI interface.
- VGA compatible memory and I/O range accesses are not forwarded to PCI Express but rather they are mapped to the DMI Interface, unless they are mapped to PCI Express using I/O and memory range registers defined above (IOBASE, IOLIMIT)

The following table shows the behavior for all combinations of MDA and VGA.

| VGA_en | MDAP | Range    | Destination   | Exceptions / Notes                             |
|--------|------|----------|---------------|------------------------------------------------|
| 0      | 0    | VGA, MDA | DMI interface |                                                |
| 0      | 1    | Illegal  |               | Undefined behavior results                     |
| 1      | 0    | VGA      | PCI Express   |                                                |
| 1      | 1    | VGA      | PCI Express   |                                                |
| 1      | 1    | MDA      | DMI interface | x3BCh – x3BEh will also go to DMI<br>interface |

#### Table 2-7. VGA and MDA IO Transaction Mapping

The same registers control mapping of VGA I/O address ranges. The VGA I/O range is defined as addresses where A[9:0] are in the ranges 3B0h to 3BBh and 3C0h to 3DFh (inclusive of ISA address aliases – A[15:10] are not decoded). The function and interaction of these two bits is described below.

**MDA Present (MDAP):** This bit works with the VGA Enable bit in the BCTRL register of Device 1 to control the routing of processor-initiated transactions targeting MDA compatible I/O and memory address ranges. This bit should not be set when the VGA Enable bit is not set. If the VGA enable bit is set, accesses to I/O address range x3BCh – x3BFh are forwarded to the DMI Interface. If the VGA enable bit is not set, accesses to I/O address range x3BCh – x3BFh are forwarded to PCI Express if the address is within IOBASE and IOLIMIT and the ISA enable bit is not set; otherwise, the accesses are forwarded to the DMI Interface. MDA resources are defined as the following:

#### Table 2-8.MDA Resources

| Range Type | Address                                                                                             |
|------------|-----------------------------------------------------------------------------------------------------|
| Memory     | 0B0000h – 0B7FFFh                                                                                   |
| I/O        | 3B4h, 3B5h, 3B8h, 3B9h, 3BAh, 3BFh (Including ISA address aliases, A[15:10] are not used in decode) |

Any I/O reference that includes the I/O locations listed above, or their aliases, will be forwarded to the DMI interface even if the reference includes I/O locations not listed above.

For I/O reads that are split into multiple DWord accesses, this decode applies to each DWord independently. For example, a read to x3B3h and x3B4h (quadword read to x3B0h with BE#=E7h) will result in a DWord read from PEG at 3B0h (BE#=Eh), and a DWord read from DMI at 3B4h (BE=7h). Since the processor will not issue I/O writes crossing the DWord boundary, this case does not exist for writes.

Summary of decode priority:

- Processor Graphics VGA, if enabled, gets:
  - 03C0h 03CFh: always
  - 03B0h 03BBh: if MSR[0]=0 (MSR is I/O register 03C2h)
  - 03D0h 03DFh: if MSR[0]=1
- **Note:** 03BCh 03BFh never decodes to Processor Graphics; 3BCh 3BEh are parallel port I/Os, and 3BFh is only used by true MDA devices.



- Else, if MDA Present (if VGA on PEG is enabled), DMI gets:
  - x3B4,5,8,9,A,F (any access with any of these bytes enabled, regardless of the other BEs)
- Else, if VGA on PEG is enabled, PEG gets:
  - x3B0h x3BBh
  - x3C0h x3CFh
  - x3D0h x3DFh
- Else, if ISA Enable=1, DMI gets:
  - upper 768 bytes of each 1K block
- Else, IOBASE/IOLIMIT apply.

## 2.17 I/O Mapped Registers

The processor contains two registers that reside in the processor I/O address space - the Configuration Address (CONFIG\_ADDRESS) Register and the Configuration Data (CONFIG\_DATA) Register. The Configuration Address Register enables/disables the configuration space and determines what portion of configuration space is visible through the Configuration Data window.

§§



## 3 Host Bridge and DRAM Controller (D0:F0)

This chapter documents the Host Bridge and DRAM Controller.

#### Table 3-1. Summary of Host Bridge and DRAM Controller (D0:F0)

| Host Bridge/DRAM Registers (D0:F0)               |  |
|--------------------------------------------------|--|
| Processor Memory Controller (MCHBAR) Registers   |  |
| Power Management (MCHBAR) Registers              |  |
| Host Controller (MCHBAR) Registers               |  |
| Direct Media Interface BAR (DMIBAR) Registers    |  |
| REGBAR Registers                                 |  |
| PCI Express Egress Port BAR (PXPEPBAR) Registers |  |
| VTDPVC0BAR Registers                             |  |

## **3.1 Host Bridge/DRAM Registers (D0:F0)**

This chapter documents the registers in Bus: 0, Device 0, Function 0.

#### **3.1.1** Summary of Registers

#### Table 3-2. Summary of Bus: 0, Device: 0, Function: 0 Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                           | Default Value         |
|--------|-----------------|-----------------------------------------------------------|-----------------------|
| 0h     | 2               | Vendor ID (VID_0_0_0_PCI)                                 | 8086h                 |
| 2h     | 2               | Device ID (DID_0_0_PCI)                                   | 9A00h                 |
| 4h     | 2               | PCI Command (PCICMD_0_0_PCI)                              | 0006h                 |
| 6h     | 2               | PCI Status (PCISTS_0_0_PCI)                               | 0090h                 |
| 8h     | 1               | Revision Identification (RID_0_0_0_PCI)                   | 00h                   |
| 9h     | 1               | Class Code Programming Interface (CC_PI_0_0_0_PCI)        | 00h                   |
| Ah     | 2               | Basic Class Code (CC_BCC_0_0_0_PCI)                       | 0600h                 |
| Eh     | 1               | Header Type (HDR_0_0_0_PCI)                               | 00h                   |
| 2Ch    | 2               | Subsystem Vendor Identification (SVID_0_0_0_PCI)          | 0000h                 |
| 2Eh    | 2               | Subsystem Identification (SID_0_0_0_PCI)                  | 0000h                 |
| 34h    | 1               | Capabilities Pointer (CAPPTR_0_0_0_PCI)                   | E0h                   |
| 40h    | 8               | PCI Express Egress Port Base Address (PXPEPBAR_0_0_0_PCI) | 00000000000000<br>00h |
| 48h    | 8               | MCHBAR Base Address Register (MCHBAR_0_0_0_PCI)           | 00000000000000<br>00h |
| 50h    | 2               | Graphics Control (GGC_0_0_0_PCI)                          | 0500h                 |
| 54h    | 4               | Device Enable (DEVEN_0_0_0_PCI)                           | 0002F49Fh             |
| 58h    | 4               | Protected Audio Video Path Control (PAVPC_0_0_0_PCI)      | 0000001h              |

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                     | Default Value         |
|--------|-----------------|-----------------------------------------------------|-----------------------|
| 5Ch    | 4               | DMA Protected Range (DPR_0_0_0_PCI)                 | 00000000h             |
| 60h    | 8               | PCIEXBAR Base Address Register (PCIEXBAR_0_0_0_PCI) | 00000000000000<br>00h |
| 68h    | 8               | DMIBAR Base Address Register (DMIBAR_0_0_0_PCI)     | 00000000000000<br>00h |
| 80h    | 1               | Programmable Attribute Map 0 (PAM0_0_0_0PCI)        | 00h                   |
| 81h    | 1               | Programmable Attribute Map 1 (PAM1_0_0_0PCI)        | 00h                   |
| 82h    | 1               | Programmable Attribute Map 2 (PAM2_0_0_PCI)         | 00h                   |
| 83h    | 1               | Programmable Attribute Map 3 (PAM3_0_0_PCI)         | 00h                   |
| 84h    | 1               | Programmable Attribute Map 4 (PAM4_0_0_0_PCI)       | 00h                   |
| 85h    | 1               | Programmable Attribute Map 5 (PAM5_0_0_PCI)         | 00h                   |
| 86h    | 1               | Programmable Attribute Map 6 (PAM6_0_0_0_PCI)       | 00h                   |
| 87h    | 1               | Legacy Access Control (LAC_0_0_0_PCI)               | 10h                   |
| A0h    | 8               | Top of Memory (TOM_0_0_0_PCI)                       | 0000007FFFF000<br>00h |
| A8h    | 8               | Top of Upper Usable DRAM (TOUUD_0_0_0_PCI)          | 0000000000000<br>00h  |
| B0h    | 4               | Base Data of Stolen Memory (BDSM_0_0_0_PCI)         | 0000000h              |
| B4h    | 4               | Base of GTT Stolen Memory (BGSM_0_0_0_PCI)          | 00100000h             |
| B8h    | 4               | TSEG Memory Base (TSEGMB_0_0_0_PCI)                 | 00000000h             |
| BCh    | 4               | Top of Low Usable DRAM (TOLUD_0_0_0_PCI)            | 00100000h             |
| C8h    | 2               | Error Status (ERRSTS_0_0_0_PCI)                     | 0000h                 |
| CAh    | 2               | Error Command (ERRCMD_0_0_0_PCI)                    | 0000h                 |
| CCh    | 2               | SMI DMI Special Cycle (SMICMD_0_0_PCI)              | 0000h                 |
| CEh    | 2               | SMI DMI Special Cycle (SCICMD_0_0_0_PCI)            | 0000h                 |
| DCh    | 4               | Scratchpad Data (SKPD_0_0_0_PCI)                    | 00000000h             |
| E4h    | 4               | Capabilities A (CAPID0_A_0_0_0_PCI)                 | 00000000h             |
| E8h    | 4               | Capabilities B (CAPID0_B_0_0_0_PCI)                 | 00000000h             |
| ECh    | 4               | Capabilities C (CAPID0_C_0_0_0_PCI)                 | 00000000h             |
| F0h    | 4               | Capabilities E (CAPID0_E_0_0_PCI)                   | 00000000h             |

## 3.1.2 Vendor ID (VID\_0\_0\_0\_PCI) - Offset 0h

This register combined with the Device Identification register uniquely identifies any PCI device.



| Туре | Size   | Offset               | Default |
|------|--------|----------------------|---------|
| PCI  | 16 bit | [B:0, D:0, F:0] + 0h | 8086h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                               |
|--------------|---------------------|------------------------------------------------------------|
| 15:0         | 8086h<br>RO         | Vendor ID (VID):<br>PCI standard identification for Intel. |

## 3.1.3 Device ID (DID\_0\_0\_0\_PCI) - Offset 2h

This register combined with the Vendor Identification register uniquely identifies any PCI device.

| Туре | Size   | Offset               | Default |
|------|--------|----------------------|---------|
| PCI  | 16 bit | [B:0, D:0, F:0] + 2h | 9A00h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                             |
|--------------|---------------------|----------------------------------------------------------|
| 15:8         | 9Ah<br>RO           | Device ID MSB (DID_MSB):<br>Upper byte of the Device ID. |
| 7:0          | 00h<br>RO           | Device ID LSB (DID_LSB):<br>Lower byte of the Device ID. |

## 3.1.4 PCI Command (PCICMD\_0\_0\_0\_PCI) - Offset 4h

Since Device #0 does not physically reside on PCI\_A many of the bits are not implemented.

| Туре | Size   | Offset               | Default |
|------|--------|----------------------|---------|
| PCI  | 16 bit | [B:0, D:0, F:0] + 4h | 0006h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:10        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 9            | 0h<br>RO            | Fast Back-To-Back (FB2B):<br>Fast Back-to-Back Enable: This bit controls whether or not the master can do fast<br>back-to-back write. Since device 0 is strictly a target this bit is not implemented and<br>is hardwired to 0. Writes to this bit position have no effect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 8            | 0h<br>RW            | <ul> <li>SERR Enable (SERRE):</li> <li>SERR Enable: This bit is a global enable bit for Device 0 SERR messaging. The CPU communicates the SERR condition by sending an SERR message over DMI to the PCH.</li> <li>1: The CPU is enabled to generate SERR messages over DMI for specific Device 0 error conditions that are individually enabled in the ERRCMD and DMIUEMSK registers. The error status is reported in the ERRSTS, PCISTS, and DMIUEST registers.</li> <li>0: The SERR message is not generated by the Host for Device 0.</li> <li>This bit only controls SERR messaging for Device 0. Other integrated devices have their own SERRE bits to control error reporting for error conditions occurring in each device. The control bits are used in a logical OR manner to enable the SERR DMI message mechanism.</li> <li>OPI N/A</li> </ul> |
| 7            | 0h<br>RO            | <b>Parity Error Enable (ADSTEP):</b><br>Address/Data Stepping Enable: Address/data stepping is not implemented in the CPU, and this bit is hardwired to 0. Writes to this bit position have no effect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6            | 0h<br>RW            | <ul> <li>Parity Error Enable (PERRE):</li> <li>OPI - N/A Parity Error Enable: Controls whether or not the Master Data Parity Error bit in the PCI Status register can bet set.</li> <li>0: Master Data Parity Error bit in PCI Status register can NOT be set.</li> <li>1: Master Data Parity Error bit in PCI Status register CAN be set.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5            | 0h<br>RO            | Video Palette Snooping (VGASNOOP):<br>VGA Palette Snoop Enable: The CPU does not implement this bit and it is hardwired to<br>a 0. Writes to this bit position have no effect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 4            | 0h<br>RO            | <b>Memory Write and Invalidate Enable (MWIE):</b><br>Memory Write and Invalidate Enable: The CPU will never issue memory write and<br>invalidate commands. This bit is therefore hardwired to 0. Writes to this bit position<br>will have no effect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 3            | 0h<br>RO            | <b>Special Cycle Enable (SCE):</b><br>Special Cycle Enable: The CPU does not implement this bit and it is hardwired to a 0.<br>Writes to this bit position have no effect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2            | 1h<br>RO            | Bus Master Enable (BME):<br>Bus Master Enable: The CPU is always enabled as a master on the backbone. This bit<br>is hardwired to a 1. Writes to this bit position have no effect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1            | 1h<br>RO            | <b>Memory Access Enable (MAE):</b><br>Memory Access Enable: The CPU always allows access to main memory, except when<br>such access would violate security principles. Such exceptions are outside the scope<br>of PCI control. This bit is not implemented and is hardwired to 1. Writes to this bit<br>position have no effect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                   |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | 0h<br>RO            | I/O Access Enable (IOAE):<br>I/O Access Enable: This bit is not implemented in the CPU and is hardwired to a 0.<br>Writes to this bit position have no effect. |

## 3.1.5 PCI Status (PCISTS\_0\_0\_0\_PCI) - Offset 6h

This status register reports the occurrence of error events on Device 0s PCI interface. Since Device 0 does not physically reside on PCI\_A many of the bits are not implemented.

| Туре | Size   | Offset               | Default |
|------|--------|----------------------|---------|
| PCI  | 16 bit | [B:0, D:0, F:0] + 6h | 0090h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                 |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15           | 0h<br>RW/1C/V       | <b>DPE:</b><br>Detected Parity Error: This bit is set when this Device receives a Poisoned TLP.                                                                                                                                                                                                                                                                              |
| 14           | 0h<br>RW/1C/V       | <b>SSE:</b><br>Signaled System Error: This bit is set to 1 when Device 0 generates an SERR message over DMI for any enabled Device 0 error condition. Device 0 error conditions are enabled in the PCICMD, ERRCMD, and DMIUEMSK registers. Device 0 error flags are read/reset from the PCISTS, ERRSTS, or DMIUEST registers. Software clears this bit by writing a 1 to it. |
| 13           | 0h<br>RW/1C/V       | <b>RMAS:</b><br>Received Master Abort Status: This bit is set when the CPU generates a DMI request that receives an Unsupported Request completion packet. Software clears this bit by writing a 1 to it.                                                                                                                                                                    |
| 12           | 0h<br>RW/1C/V       | <b>RTAS:</b><br>Received Target Abort Status: This bit is set when the CPU generates a DMI request that receives a Completer Abort completion packet. Software clears this bit by writing a 1 to it.                                                                                                                                                                         |
| 11           | 0h<br>RO            | <b>STAS:</b><br>Signaled Target Abort Status: The CPU will not generate a Target Abort DMI completion packet or Special Cycle. This bit is not implemented and is hardwired to a 0. Writes to this bit position have no effect.                                                                                                                                              |
| 10:9         | 0h<br>RO            | <b>DEVT:</b><br>DEVSEL Timing: These bits are hardwired to 00. Writes to these bit positions have no affect. Device 0 does not physically connect to PCI_A. These bits are set to 00 (fast decode) so that optimum DEVSEL timing for PCI_A is not limited by the Host.                                                                                                       |
| 8            | 0h<br>RW/1C/V       | Master Data Parity Error Detected (DPD):<br>Master Data Parity Error Detected: This bit is set when DMI received a Poisoned<br>completion from PCH.<br>This bit can only be set when the Parity Error Enable bit in the PCI Command register<br>is set.                                                                                                                      |
| 7            | 1h<br>RO            | <b>Fast Back-To-Back (FB2B):</b><br>This bit is hardwired to 1. Writes to these bit positions have no effect. Device 0 does not physically connect to PCI_A. This bit is set to 1 (indicating fast back-to-back capability) so that the optimum setting for PCI_A is not limited by the Host.                                                                                |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 5            | 0h<br>RO            | 66MHz PCI Capable (MC66):<br>Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                               |
| 4            | 1h<br>RO            | <b>Capability List (CLIST):</b><br>Capability List: This bit is hardwired to 1 to indicate to the configuration software that this device/function implements a list of new capabilities. A list of new capabilities is accessed via register CAPPTR at configuration address offset 34h. Register CAPPTR contains an offset pointing to the start address within configuration space of this device where the Capability Identification register resides. |
| 3:0          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

## **3.1.6** Revision Identification (RID\_0\_0\_0\_PCI) - Offset 8h

This register contains the revision number of Device #0.

These bits are read only and writes to this register have no effect.

| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:0, F:0] + 8h | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                     |
|--------------|---------------------|------------------------------------------------------------------|
| 7:4          | 0h<br>RO            | Revision ID MSB (RID_MSB):<br>Four upper bits of the Revision ID |
| 3:0          | 0h<br>RO            | Revision ID (RID):<br>Four lower bits of the Revision ID         |

## 3.1.7 Class Code Programming Interface (CC\_PI\_0\_0\_0\_PCI) - Offset 9h

This register (split from original CC) identifies a register-specific programming interface.



| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:0, F:0] + 9h | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                     |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 00h<br>RO           | <b>PI:</b><br>Programming Interface: This is an 8-bit value that indicates the programming interface of this device. This value does not specify a particular register set layout and provides no practical use for this device. |

## 3.1.8 Basic Class Code (CC\_BCC\_0\_0\_0\_PCI) – Offset Ah

This register (split from original CC) identifies the basic function of the device and a more specific sub-class.

| Туре | Size   | Offset               | Default |
|------|--------|----------------------|---------|
| PCI  | 16 bit | [B:0, D:0, F:0] + Ah | 0600h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| R           | R          | R         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                      |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:8         | 06h<br>RO           | <b>BCC:</b><br>Base Class Code: This is an 8-bit value that indicates the base class code for the Host<br>Bridge device. This code has the value 06h, indicating a Bridge device. |  |
| 7:0          | 00h<br>RO           | SUBCC:<br>Sub-Class Code: This is an 8-bit value that indicates the category of Bridge into<br>which the Host Bridge device falls. The code is 00h indicating a Host Bridge.      |  |

## 3.1.9 Header Type (HDR\_0\_0\_0\_PCI) – Offset Eh

This register identifies the header layout of the configuration space. No physical register exists at this location.

| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:0, F:0] + Eh | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                       |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 00h<br>RO           | <b>HDR:</b><br>PCI Header: This field always returns 0 to indicate that the Host Bridge is a single function device with standard header layout. Reads and writes to this location have no effect. |

## 3.1.10 Subsystem Vendor Identification (SVID\_0\_0\_0\_PCI) - Offset 2Ch

This value is used to identify the vendor of the subsystem.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:0, F:0] + 2Ch | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RW/L       | SUBVID:<br>Subsystem Vendor ID: This field should be programmed during boot-up to indicate<br>the vendor of the system board. After it has been written once, it becomes read only.<br>Locked by: TLDMIREGS.WO_STATUSO_0_0_0_DMIBAR.SUBVIDWOS |

## 3.1.11 Subsystem Identification (SID\_0\_0\_PCI) – Offset 2Eh

This value is used to identify a particular subsystem.



| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:0, F:0] + 2Eh | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                          |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:0         | 0000h<br>RW/L       | SUBID:<br>Subsystem ID: This field should be programmed during BIOS initialization. After it<br>has been written once, it becomes read only.<br>Locked by: TLDMIREGS.WO_STATUSO_0_0_0_DMIBAR.SUBIDWOS |  |

## **3.1.12** Capabilities Pointer (CAPPTR\_0\_0\_0\_PCI) – Offset 34h

The CAPPTR provides the offset that is the pointer to the location of the first device capability in the capability list.

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:0, F:0] + 34h | E0h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                       |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | E0h<br>RO           | <b>CAPPTR:</b><br>Capabilities Pointer: Pointer to the offset of the first capability ID register block. In this case the first capability is the product-specific Capability Identifier (CAPIDO). |

### 3.1.13 PCI Express Egress Port Base Address (PXPEPBAR\_0\_0\_0\_PCI) - Offset 40h

This is the base address for the PCI Express Egress Port MMIO Configuration space. There is no physical memory within this 4KB window that can be addressed. The 4KB reserved by this register does not alias to any PCI 2.3 compliant memory mapped space. On reset, the EGRESS port MMIO configuration space is disabled and must be enabled by writing a 1 to PXPEPBAREN [Dev 0, offset 40h, bit 0].

All the bits in this register are locked in Intel TXT mode.

| Туре | Size   | Offset                | Default             |
|------|--------|-----------------------|---------------------|
| PCI  | 64 bit | [B:0, D:0, F:0] + 40h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 38:12        | 0000000h<br>RW      | <b>PXPEPBAR:</b><br>This field corresponds to bits 38 to 12 of the base address PCI Express Egress Port<br>MMIO configuration space. BIOS will program this register resulting in a base address<br>for a 4KB block of contiguous memory address space. This register ensures that a<br>naturally aligned 4KB space is allocated within the first 512GB of addressable<br>memory space. System Software uses this base address to program the PCI Express<br>Egress Port MMIO register set. All the bits in this register are locked in Intel TXT<br>mode. |
| 11:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0            | 0h<br>RW            | <b>PXPEPBAR Enable (PXPEPBAREN):</b><br>0: PXPEPBAR is disabled and does not claim any memory<br>1: PXPEPBAR memory mapped accesses are claimed and decoded appropriately<br>This register is locked by Intel TXT.                                                                                                                                                                                                                                                                                                                                         |

### 3.1.14 MCHBAR Base Address Register (MCHBAR\_0\_0\_0\_PCI) – Offset 48h

This is the base address for the Host Memory Mapped Configuration space.

There is no physical memory within this 128KB window that can be addressed.

The 128KB reserved by this register does not alias to any PCI 2.3 compliant memory mapped space.

On reset, the Host MMIO Memory Mapped Configuration space is disabled and must be enabled by writing a 1 to MCHBAREN [Dev 0, offset48h, bit 0].

All the bits in this register are locked in Intel TXT mode.

The register space contains memory control, initialization, timing, buffer strength registers, clocking registers and power and thermal management registers.


| Туре | Size   | Offset                | Default            |
|------|--------|-----------------------|--------------------|
| PCI  | 64 bit | [B:0, D:0, F:0] + 48h | 00000000000000000h |

Register Level Access:

| BIOS Access | SMM Access OS Access |   |
|-------------|----------------------|---|
| RW          | R                    | R |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 38:17        | 000000h<br>RW       | MCHBAR:<br>This field corresponds to bits 38 to 17 of the base address Host Memory Mapped<br>configuration space. BIOS will program this register resulting in a base address for a<br>128KB block of contiguous memory address space. This register ensures that a<br>naturally aligned 128KB space is allocated within the first 512GB of addressable<br>memory space. System Software uses this base address to program the Host<br>Memory Mapped register set. All the bits in this register are locked in Intel TXT mode. |
| 16:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0            | 0h<br>RW            | MCHBAREN:<br>0: MCHBAR is disabled and does not claim any memory<br>1: MCHBAR memory mapped accesses are claimed and decoded appropriately<br>This register is locked in Intel TXT mode.                                                                                                                                                                                                                                                                                                                                       |

### 3.1.15 Graphics Control (GGC\_0\_0\_0\_PCI) – Offset 50h

All the bits in this register are Intel TXT lockable.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:0, F:0] + 50h | 0500h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8         | 05h<br>RW/L         | GMS:<br>This field is used to select the amount of Main Memory that is pre-allocated to<br>support the Internal Graphics device in VGA (non-linear) and Native (linear) modes.<br>The BIOS ensures that memory is pre-allocated only when Internal graphics is<br>enabled.<br>This register is also Intel TXT lockable.<br>Hardware does not clear or set any of these bits automatically based on IGD being<br>disabled/enabled.<br>BIOS Requirement: BIOS must not set this field to 0h if IVD (bit 1 of this register) is<br>0.<br>Locked by: GGC_0_0_PCI.GGCLCK |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6          | 0h<br>RW/L          | GGMS:<br>This field is used to select the amount of Main Memory that is pre-allocated to<br>support the Internal Graphics Translation Table. The BIOS ensures that memory is<br>pre-allocated only when Internal graphics is enabled.<br>GSM is assumed to be a contiguous physical DRAM space with DSM, and BIOS needs<br>to allocate a contiguous memory chunk. Hardware will derive the base of GSM from<br>DSM only using the GSM size programmed in the register.<br>Hardware functionality in case of programming this value to Reserved is not<br>guaranteed.<br>Locked by: GGC_0_0_PCI.GGCLCK |
| 5:3          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2            | 0h<br>RW/L          | VAMEN:<br>Enables the use of the iGFX engines for Versatile Acceleration.<br>1 - iGFX engines are in Versatile Acceleration Mode. Device 2 Class Code is 038000h.<br>0 - iGFX engines are in iGFX Mode. Device 2 Class Code is 030000h.<br>Locked by: GGC_0_0_PCIGGCLCK                                                                                                                                                                                                                                                                                                                               |
| 1            | 0h<br>RW/L          | <ul> <li>IVD:</li> <li>0: Enable. Device 2 (IGD) claims VGA memory and IO cycles</li> <li>1: Disable. Device 2 (IGD) does not claim VGA cycles (Mem and IO)</li> <li>BIOS Requirement: If a value of 1 is written, GGC[VAMEN] (ie. bit 2 in this register) should be also written to '1 so the sub-class field changes to 80.</li> <li>BIOS Requirement: BIOS must not set this bit to 0 if the GMS field (bits 7:3 of this register) pre-allocates no memory.</li> <li>Locked by: GGC_0_0_0_PCI.GGCLCK</li> </ul>                                                                                    |
| 0            | 0h<br>RW/L          | GGCLCK:<br>When set to 1b, this bit will lock all bits in this register.<br>Locked by: GGC_0_0_0_PCI.GGCLCK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

#### 3.1.16 Device Enable (DEVEN\_0\_0\_0\_PCI) - Offset 54h

Allows for enabling/disabling of PCI devices and functions that are within the CPU package. The table below the bit definitions describes the behavior of all combinations of transactions to devices controlled by this register. All the bits in this register are Intel TXT Lockable.

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:0, F:0] + 54h | 0002F49Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                             |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:18        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                 |  |
| 17           | 1h<br>RW/L          | D10EN:<br>0: Bus 0 Device 10 is disabled and not visible.<br>1: Bus 0 Device 10 is enabled and visible. This bit will be set to 0b and remain 0b if<br>Device 10 capability is disabled.<br>Locked by: CAPID0_B_0_0_0_PCI.DEV10_DISABLED |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                        |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                            |
| 15           | 1h<br>RW/L          | D8EN:         0: Bus 0 Device 8 is disabled and not visible.         1: Bus 0 Device 8 is enabled and visible.         This bit will be set to 0b and remain 0b if Device 8 capability is disabled.         Locked by: CAPID0_B_0_0_0_PCI.GMM_DIS                                                                                   |
| 14           | 1h<br>RW/L          | D14F0EN:<br>VMD Enable -<br>0: Bus 0 Device 14 Function 0 is disabled and hidden.<br>1: Bus 0 Device 14 Function 0 is enabled and visible.<br>Locked by: CAPID0_B_0_0_0_PCI.VMD_DIS                                                                                                                                                 |
| 13           | 1h<br>RW/L          | D6EN:<br>0: Bus 0 Device 6 Function 0 is disabled and not visible.<br>1: Bus 0 Device 6 Function 0 is enabled and visible.<br>This bit will be set to 0b and remain 0b if Device 6 Function 0 capability is disabled.<br>Locked by: CAPID0_A_0_0_0_PCI.PEG60D                                                                       |
| 12           | 1h<br>RW/L          | D9EN:         0: Bus 0 Device 9 is disabled and not visible.         1: Bus 0 Device 9 is enabled and visible.         This bit will be set to 0b and remain 0b if Device 9 capability is disabled.         Locked by:       CAPID0_B_0_0_0_PCI.NPK_DIS                                                                             |
| 11           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                            |
| 10           | 1h<br>RW/L          | D5EN:<br>0: Bus 0 Device 5 is disabled and not visible.<br>1: Bus 0 Device 5 is enabled and visible.<br>This bit will be set to 0b and remain 0b if Device 5 capability is disabled.<br>Locked by: CAPID0_B_0_0_0_PCI.IMGU_DIS                                                                                                      |
| 9:8          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                            |
| 7            | 1h<br>RW/L          | D4EN:<br>0: Bus 0 Device 4 is disabled and not visible.<br>1: Bus 0 Device 4 is enabled and visible.<br>This bit will be set to 0b and remain 0b if Device 4 capability is disabled.<br>Locked by: CAPID0_A_0_0_PCI.CDD                                                                                                             |
| 6            | 0h<br>RW/L          | D3F7EN:<br>NVMe - Device 3 function 7 enable<br>0: Bus 0 Device 3 function 7 is disabled and hidden<br>1: Bus 0 Device 3 function 7 is enabled and visible<br>This bit will be set to 0b and remain 0b if Device 3 capability is disabled.<br>Locked by: CAPID0_A_0_0_PCI.NVME_F7D                                                  |
| 5            | 0h<br>RW/L          | D3F0EN:<br>NVMe - Device 3 function 0 enable<br>0: Bus 0 Device 3 function 0 is disabled and hidden<br>1: Bus 0 Device 3 function 0 is enabled and visible<br>This bit will be set to 0b and remain 0b if Device 3 capability is disabled.<br>Locked with CAPID0_A_0_0_0_PCI[31].NVME_F0D<br>Locked by: CAPID0_A_0_0_0_PCI.NVME_F0D |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                           |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4            | 1h<br>RW/L          | <b>D2EN:</b><br>0: Bus 0 Device 2 is disabled and hidden<br>1: Bus 0 Device 2 is enabled and visible<br>This bit will be set to 0b and remain 0b if Device 2 capability is disabled.<br><b>Locked by:</b> CAPID0_A_0_0_0_PCI.IGD                                                       |
| 3            | 1h<br>RW/L          | <ul> <li>D1F0EN:</li> <li>0: Bus 0 Device 1 Function 0 is disabled and hidden.</li> <li>1: Bus 0 Device 1 Function 0 is enabled and visible.</li> <li>This bit will be set to 0b and remain 0b if PEG10 capability is disabled.</li> <li>Locked by: CAPID0_A_0_0_PCI.PEG10D</li> </ul> |
| 2            | 1h<br>RW/L          | D1F1EN:<br>0: Bus 0 Device 1 Function 1 is disabled and hidden.<br>1: Bus 0 Device 1 Function 1 is enabled and visible.<br>Locked by: CAPID0_A_0_0_PCI.PEG11D                                                                                                                          |
| 1            | 1h<br>RW/L          | D1F2EN:<br>0: Bus 0 Device 1 Function 2 is disabled and hidden.<br>1: Bus 0 Device 1 Function 2 is enabled and visible.<br>Locked by: CAPID0_A_0_0_PCI.PEG12D                                                                                                                          |
| 0            | 1h<br>RO            | <b>DOEN:</b><br>Bus 0 Device 0 Function 0 may not be disabled and is therefore hardwired to 1.                                                                                                                                                                                         |

#### 3.1.17 Protected Audio Video Path Control (PAVPC\_0\_0\_0\_PCI) - Offset 58h

All the bits in this register are locked by Intel TXT. When locked the R/W bits are RO.

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:0, F:0] + 58h | 0000001h |

| <b>BIOS Access</b> | SMM Access | OS Access |
|--------------------|------------|-----------|
| RW                 | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                      |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 000h<br>RW/L        | PCMBASE:<br>Sizes supported: 1M, 2M, 4M and 8M.<br>Base value programmed (from Top of Stolen Memory) itself defines the size of the<br>WOPCM.<br>Separate WOPCM size programming is redundant information and not required.<br>Default 1M size programming. 4M recommended.<br>This register is locked (becomes read-only) when PAVPE = 1b.<br>Locked by: PAVPC_0_0_0_PCI.PAVPLCK |  |
| 19:7         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                          |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 6            | 0h<br>RW/L          | ASMFEN:<br>ASMF method enabled<br>Ob Disabled (default).<br>1b Enabled.<br>This register is locked when PAVPLCK is set.<br>Locked by: PAVPC_0_0_0_PCI.PAVPLCK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 5            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 4            | 0h<br>RW/L          | OVTATTACK:<br>Override of Unsolicited Connection State Attack and Terminate.<br>0: Disable Override. Attack Terminate allowed.<br>1: Enable Override. Attack Terminate disallowed.<br>This register bit is locked when PAVPE is set.<br>Locked by: PAVPC_0_0_0_PCI.PAVPLCK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 3            | 0h<br>RW/L          | <ul> <li>HVYMODSEL:<br/>This bit is applicable only for PAVP2 operation mode or for PAVP3 mode only if the per-App memory configuration is disabled.</li> <li>0: Lite Mode (Non-Serpent mode)</li> <li>1: Serpent Mode</li> <li>For PAVP3 mode, this one type boot time programming has been replaced by per-App programming (through the Media Crypto Copy command). Note that PAVP2 or PAVP3 mode selection is done by</li> <li>programming bit 8 of the MFX_MODE - Video Mode register.</li> <li>Locked by: PAVPC_0_0_PCI.PAVPLCK</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 2            | 0h<br>RW/L          | PAVP Lock (PAVPLCK):         This bit locks all writable contents in this register when set (including itself).         Only a hardware reset can unlock the register again. This lock bit needs to be set only if PAVP is enabled (bit 1 of this register is asserted).         Locked by: PAVPC 0 0 0 PCI.PAVPLCK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 1            | 0h<br>RW/L          | PAVPE:<br>0: PAVP functionality is disabled.<br>1: PAVP functionality is enabled.<br>This register is locked when PAVPLCK is set.<br>Locked by: PAVPC_0_0_0_PCI.PAVPLCK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 0            | 1h<br>RW/L          | <ul> <li>PCME:<br/>This field enables Protected Content Memory within Graphics Stolen Memory.<br/>This memory is the same as the WOPCM area, whose size is defined by bit 5 of this<br/>register.<br/>This register is locked when PAVPLOCK is set.<br/>A value of 0 in this field indicates that Protected Content Memory is disabled, and<br/>cannot be programmed in this manner when PAVP is enabled.<br/>A value of 1 in this field indicates that Protected Content Memory is enabled, and is<br/>the only programming option available when PAVP is enabled.<br/>For non-PAVP3 Mode, even for Lite mode configuration, this bit should be<br/>programmed to 1 and HVYMODESEL = 0).<br/>This bit should always be programmed to 1 if bits 1 and 2 (PAVPE and PAVP lock bits)<br/>are both set.<br/>With per-application Memory configuration support, the range check for the WOPCM<br/>memory area should always happen when this bit is set, regardless of Lite mode,<br/>Serpent mode, PAVP2 or PAVP3 mode programming.<br/>Locked by: PAVPC_0_0_PCI.PAVPLCK</li> </ul> |  |

### 3.1.18 DMA Protected Range (DPR\_0\_0\_0\_PCI) – Offset 5Ch

DMA protected range register.

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:0, F:0] + 5Ch | 0000000h |

| BIOS Access | SMM Access OS Access |   |
|-------------|----------------------|---|
| RW          | R                    | R |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 000h<br>RW/V/L      | <b>TOPOFDPR:</b><br>Top address + 1 of DPR. This is the base of TSEG. Bits 19:0 of the BASE reported here are $0x0_{0}000$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 19:12        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 11:4         | 00h<br>RW/L         | DPRSIZE:<br>This is the size of memory, in MB, that will be protected from DMA accesses. A value<br>of 0x00 in this field means no additional memory is protected. The maximum amount<br>of memory that will be protected is 255 MB.<br>The amount of memory reported in this field will be protected from all DMA accesses,<br>including translated CPU accesses and graphics. The top of the protected range is the<br>BASE of TSEG -1.<br>Note: If TSEG is not enabled, then the top of this range becomes the base of stolen<br>graphics, or ME stolen space or TOLUD, whichever would have been the location of<br>TSEG, assuming it had been enabled.<br>The DPR range works independently of any other range, including the NoDMA.TABLE<br>protection or the PMRC checks in VTd, and is done post any VTd translation or Intel<br>TXT NoDMA lookup. Therefore incoming cycles are checked against this range after<br>the VTd translation and faulted if they hit this protected range, even if they passed<br>the VTd translation or were clean in the NoDMA lookup.<br>All the memory checks are ORed with respect to NOT being allowed to go to memory.<br>So if either PMRC, DPR, NoDMA table lookup, NoDMA.TABLE.PROTECT OR a VTd<br>translation disallows the cycle, then the cycle is not allowed to go to memory. Or in<br>other words, all the above checks must pass before a cycle is allowed to DRAM.<br>Locked by: DPR 0_0 0 PCI.LOCK |  |
| 3            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 2            | 0h<br>RW/L          | <b>EPM:</b><br>This field controls DMA accesses to the DMA Protected Range (DPR) region.<br>0: DPR is disabled<br>1: DPR is enabled. All DMA requests accessing DPR region are blocked.<br>HW reports the status of DPR enable/disable through the PRS field in this register.<br>When this bit change, one must have to wait till the status (PRS) has updated before<br>changing it again.<br><b>Locked by:</b> DPR_0_0_0_PCI.LOCK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 1            | 0h<br>RW/V/L        | PRS:<br>This field indicates the status of DPR.<br>0: DPR protection disabled<br>1: DPR protection enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 0            | 0h<br>RW/L          | <b>LOCK:</b><br>All bits which may be updated by SW in this register are locked down when this bit is set.<br><b>Locked by:</b> DPR_0_0_0_PCI.LOCK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |



#### 3.1.19 PCIEXBAR Base Address Register (PCIEXBAR\_0\_0\_0\_PCI) - Offset 60h

Defines the PCIEXBAR base address.

| Туре | Size   | Offset                | Default            |
|------|--------|-----------------------|--------------------|
| PCI  | 64 bit | [B:0, D:0, F:0] + 60h | 00000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:39        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 38:31        | 00h<br>RW           | PCIEXBAR:<br>This field corresponds to bits 38 to 32 of the base address for PCI Express enhanced<br>configuration space including bus segments. BIOS will program this register resulting<br>in a base address for a contiguous memory address space. The size of the range is<br>defined by bits [3:1] of this register. This Base address shall be assigned on a<br>boundary consistent with the number of buses (defined by the Length field in this<br>register) above TOLUD and still within the 39-bit addressable memory space. The<br>address bits decoded depend on the length of the region defined by this register. The<br>address used to access the PCI Express configuration space for a specific device can<br>be determined as follows:<br>PCI Express Base Address +Segment Number*256MB+ Bus Number * 1MB + Device<br>Number * 32KB + Function Number * 4KB<br>This address is the beginning of the 4KB space that contains both the PCI compatible |  |
|              |                     | configuration space and the PCI Express extended configuration space.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 30           | 0h<br>RW/V          | <b>ADMSK1024:</b><br>This bit is either part of the PCI Express Base Address (R/W) or part of the Address Mask (RO, read 0b), depending on the value of bits [3:1] in this register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 29           | 0h<br>RW/V          | ADMSK512:<br>This bit is either part of the PCI Express Base Address (R/W) or part of the Address<br>Mask (RO, read 0b), depending on the value of bits [3:1] in this register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 28           | 0h<br>RW/V          | <b>ADMSK256:</b><br>This bit is either part of the PCI Express Base Address (R/W) or part of the Address Mask (RO, read 0b), depending on the value of bits [3:1] in this register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 27           | 0h<br>RW/V          | <b>ADMSK128:</b><br>This bit is either part of the PCI Express Base Address (R/W) or part of the Address Mask (RO, read 0b), depending on the value of bits [3:1] in this register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 26           | 0h<br>RW/V          | <b>ADMSK64:</b><br>This bit is either part of the PCI Express Base Address (R/W) or part of the Address Mask (RO, read 0b), depending on the value of bits [3:1] in this register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 25:4         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:1          | 0h<br>RW            | LENGTH:<br>This field describes the length of this region.<br>000: 256MB (buses 0-255). Bits 38:28 are decoded in the PCI Express Base Address<br>Field.<br>001: 128MB (buses 0-127). Bits 38:27 are decoded in the PCI Express Base Address<br>Field.<br>010: 64MB (buses 0-63). Bits 38:26 are decoded in the PCI Express Base Address<br>Field.<br>011: 512MB (buses 0-512). Bits 38:29 are decoded in the PCI Express Base Address<br>Field.<br>100: 1024MB (buses 0-1024). Bits 38:30 are decoded in the PCI Express Base<br>Address Field.<br>101: 2048MB (buses 0-2048). Bits 38:31 are decoded in the PCI Express Base<br>Address Field.<br>110: 4096MB (buses 0-4096). Bits 38:32 are decoded in the PCI Express Base<br>Address Field.<br>111:Rreserved. |
| 0            | 0h<br>RW            | PCIEXBAREN:<br>PCIEX BAR Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

### 3.1.20 DMIBAR Base Address Register (DMIBAR\_0\_0\_0\_PCI) - Offset 68h

This is the base address for the Root Complex configuration space. This window of addresses contains the Root Complex Register set for the PCI Express Hierarchy associated with the Host Bridge. There is no physical memory within this 4KB window that can be addressed. The 4KB reserved by this register does not alias to any PCI 2.3 compliant memory mapped space. On reset, the Root Complex configuration space is disabled and must be enabled by writing a 1 to DMIBAREN [Dev 0, offset 68h, bit 0] All the bits in this register are locked in Intel TXT mode.

| Туре | Size   | Offset                | Default             |
|------|--------|-----------------------|---------------------|
| PCI  | 64 bit | [B:0, D:0, F:0] + 68h | 000000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:39        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 38:12        | 0000000h<br>RW      | <b>DMIBAR:</b><br>This field corresponds to bits 38 to 12 of the base address DMI configuration space.<br>BIOS will program this register resulting in a base address for a 4KB block of<br>contiguous memory address space. This register ensures that a naturally aligned 4KB<br>space is allocated within the first 512GB of addressable memory space. System<br>Software uses this base address to program the DMI register set. All the Bits in this<br>register are locked in Intel TXT mode. |  |
| 11:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                               |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | 0h<br>RW            | <b>DMIBAREN:</b><br>0: DMIBAR is disabled and does not claim any memory<br>1: DMIBAR memory mapped accesses are claimed and decoded appropriately<br>This register is locked by Intel TXT. |

#### 3.1.21 Programmable Attribute Map 0 (PAM0\_0\_0\_0\_PCI) – Offset 80h

This register controls the read, write and shadowing attributes of the BIOS range from  $F_0000h$  to  $F_FFFFh$ . The Uncore allows programmable memory attributes on 13 legacy memory segments of various sizes in the 768KB to 1MB address range. Seven Programmable Attribute Map (PAM) registers are used to support these features. Cache-ability of these areas is controlled via the MTRR register in the core.

Two bits are used to specify memory attributes for each memory segment. These bits apply to host accesses to the PAM areas. These attributes are:

RE - Read Enable. When RE=1, the host read accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when RE=0, the host read accesses are directed to DMI.

WE - Write Enable. When WE=1, the host write accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when WE=0, the host read accesses are directed to DMI.

The RE and WE attributes permit a memory segment to be Read Only, Write Only, Read/Write or Disabled. For example, if a memory segment has RE=1 and WE=0, the segment is Read Only.

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:0, F:0] + 80h | 00h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 5:4          | 0h<br>RW/L          | <b>HIENABLE:</b> This field controls the steering of read and write cycles that address the BIOS areafrom 0F_0000h to 0F_FFFFh.00: DRAM Disabled. All accesses are directed to DMI.01: Read Only. All reads are sent to DRAM, all writes are forwarded to DMI.10: Write Only. All writes are sent to DRAM, all reads are serviced by DMI.11: Normal DRAM Operation. All reads and writes are serviced by DRAM.Locked by: PAM0_0_0_PCI.LOCK |
| 3:1          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                   |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                            |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------|
| 0            | 0h<br>RW/L          | LOCK:<br>If this bit is set, all of the PAM* registers are locked (cannot be written)<br>Locked by: PAM0_0_0_0_PCI.LOCK |

#### 3.1.22 Programmable Attribute Map 1 (PAM1\_0\_0\_0\_PCI) – Offset 81h

This register controls the read, write and shadowing attributes of the BIOS range from C\_0000h to C\_7FFFh. The Uncore allows programmable memory attributes on 13 legacy memory segments of various sizes in the 768KB to 1MB address range. Seven Programmable Attribute Map (PAM) registers are used to support these features. Cache-ability of these areas is controlled via the MTRR register in the core.

Two bits are used to specify memory attributes for each memory segment. These bits apply to host accesses to the PAM areas. These attributes are:

RE - Read Enable. When RE=1, the host read accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when RE=0, the host read accesses are directed to DMI.

WE - Write Enable. When WE=1, the host write accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when WE=0, the host read accesses are directed to DMI.

The RE and WE attributes permit a memory segment to be Read Only, Write Only, Read/Write or Disabled. For example, if a memory segment has RE=1 and WE=0, the segment is Read Only.

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:0, F:0] + 81h | 00h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:6          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 5:4          | 0h<br>RW/L          | HIENABLE:This field controls the steering of read and write cycles that address the BIOS area<br>from 0C_4000h to 0C_7FFFh.00: DRAM Disabled. All accesses are directed to DMI.01: Read Only. All reads are sent to DRAM, all writes are forwarded to DMI.10: Write Only. All writes are sent to DRAM, all reads are serviced by DMI.11: Normal DRAM Operation. All reads and writes are serviced by DRAM.Locked by: PAM0_0_0_PCI.LOCK |  |
| 3:2          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                               |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                  |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------|--|
|              |                     | LOENABLE:                                                                                                     |  |
|              |                     | This field controls the steering of read and write cycles that address the BIOS area from 0C0000h to 0C3FFFh. |  |
| 1.0          | 0h                  | 00: DRAM Disabled. All reads are sent to DRAM. All writes are forwarded to DMI.                               |  |
| 1:0          | RW/L                | 01: Read Only. All reads are sent to DRAM. All writes are forwarded to DMI.                                   |  |
|              |                     | 10: Write Only. All writes are sent to DRAM. All reads are serviced by DMI.                                   |  |
|              |                     | 11: Normal DRAM Operation. All reads and writes are serviced by DRAM.                                         |  |
|              |                     | Locked by: PAM0_0_0_0_PCI.LOCK                                                                                |  |

#### 3.1.23 Programmable Attribute Map 2 (PAM2\_0\_0\_PCI) – Offset 82h

This register controls the read, write and shadowing attributes of the BIOS range from C\_8000h to C\_FFFFh. The Uncore allows programmable memory attributes on 13 legacy memory segments of various sizes in the 768KB to 1MB address range. Seven Programmable Attribute Map (PAM) registers are used to support these features. Cache-ability of these areas is controlled via the MTRR register in the core.

Two bits are used to specify memory attributes for each memory segment. These bits apply to host accesses to the PAM areas. These attributes are:

RE - Read Enable. When RE=1, the host read accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when RE=0, the host read accesses are directed to DMI.

WE - Write Enable. When WE=1, the host write accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when WE=0, the host read accesses are directed to DMI.

The RE and WE attributes permit a memory segment to be Read Only, Write Only, Read/Write or Disabled. For example, if a memory segment has RE=1 and WE=0, the segment is Read Only.

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:0, F:0] + 82h | 00h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:6          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 5:4          | Oh<br>RW/L          | HIENABLE:This field controls the steering of read and write cycles that address the BIOS area<br>from 0CC000h to 0CFFFFh.00: DRAM Disabled. All accesses are directed to DMI.01: Read Only. All reads are sent to DRAM, all writes are forwarded to DMI.10: Write Only. All writes are sent to DRAM, all reads are serviced by DMI.11: Normal DRAM Operation. All reads and writes are serviced by DRAM.Locked by: PAM0_0_0_PCI.LOCK |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 3:2          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 1:0          | 0h<br>RW/L          | LOENABLE:<br>This field controls the steering of read and write cycles that address the BIOS area<br>from 0C8000h to 0CBFFFh.<br>00: DRAM Disabled. All reads are sent to DRAM. All writes are forwarded to DMI.<br>01: Read Only. All reads are sent to DRAM. All writes are forwarded to DMI.<br>10: Write Only. All writes are sent to DRAM. All reads are serviced by DMI.<br>11: Normal DRAM Operation. All reads and writes are serviced by DRAM.<br>Locked by: PAM0_0_0_0_PCI.LOCK |  |

#### 3.1.24 Programmable Attribute Map 3 (PAM3\_0\_0\_PCI) – Offset 83h

This register controls the read, write and shadowing attributes of the BIOS range from D0000h to D7FFFh. The Uncore allows programmable memory attributes on 13 legacy memory segments of various sizes in the 768KB to 1MB address range. Seven Programmable Attribute Map (PAM) registers are used to support these features. Cache-ability of these areas is controlled via the MTRR register in the core.

Two bits are used to specify memory attributes for each memory segment. These bits apply to host accesses to the PAM areas. These attributes are:

RE - Read Enable. When RE=1, the host read accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when RE=0, the host read accesses are directed to DMI.

WE - Write Enable. When WE=1, the host write accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when WE=0, the host read accesses are directed to DMI.

The RE and WE attributes permit a memory segment to be Read Only, Write Only, Read/Write or Disabled. For example, if a memory segment has RE=1 and WE=0, the segment is Read Only.

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:0, F:0] + 83h | 00h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 7:6          | 0h<br>RO            | Reserved                     |



| Bit<br>Range | Default &<br>Access                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 5:4          | 0h<br>RW/L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | <b>HIENABLE:</b> This field controls the steering of read and write cycles that address the BIOS area<br>from 0D4000h to 0D7FFFh.00: DRAM Disabled. All accesses are directed to DMI.01: Read Only. All reads are sent to DRAM, all writes are forwarded to DMI.10: Write Only. All writes are sent to DRAM, all reads are serviced by DMI.11: Normal DRAM Operation. All reads and writes are serviced by DRAM.Locked by: PAM0_0_0_CCI.LOCK |  |
| 3:2          | 0h<br>RO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 1:0          | LOENABLE:           This field controls the steering of read and write cycles that address the BIOS a from 0D0000h to 0D3FFFh.           0h         00: DRAM Disabled. All reads are sent to DRAM. All writes are forwarded to DM           0L:         Read Only. All reads are sent to DRAM. All writes are forwarded to DMI.           10:         Write Only. All writes are sent to DRAM. All writes are serviced by DMI.           11:         Normal DRAM Operation. All reads and writes are serviced by DRAM.           Locked by:         PAM0_0_0_0_PCI.LOCK |                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |

#### 3.1.25 Programmable Attribute Map 4 (PAM4\_0\_0\_0\_PCI) – Offset 84h

This register controls the read, write and shadowing attributes of the BIOS range from D8000h to DFFFFh. The Uncore allows programmable memory attributes on 13 legacy memory segments of various sizes in the 768KB to 1MB address range. Seven Programmable Attribute Map (PAM) registers are used to support these features. Cache-ability of these areas is controlled via the MTRR register in the core.

Two bits are used to specify memory attributes for each memory segment. These bits apply to host accesses to the PAM areas. These attributes are:

RE - Read Enable. When RE=1, the host read accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when RE=0, the host read accesses are directed to DMI.

WE - Write Enable. When WE=1, the host write accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when WE=0, the host read accesses are directed to DMI.

The RE and WE attributes permit a memory segment to be Read Only, Write Only, Read/Write or Disabled. For example, if a memory segment has RE=1 and WE=0, the segment is Read Only.

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:0, F:0] + 84h | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7:6          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 5:4          | 0h<br>RW/L          | <ul> <li>HIENABLE:<br/>This field controls the steering of read and write cycles that address the BIOS area from 0DC000h to 0DFFFFh.</li> <li>00: DRAM Disabled. All accesses are directed to DMI.</li> <li>01: Read Only. All reads are sent to DRAM, all writes are forwarded to DMI.</li> <li>10: Write Only. All writes are sent to DRAM, all reads are serviced by DMI.</li> <li>11: Normal DRAM Operation. All reads and writes are serviced by DRAM.</li> <li>Locked by: PAM0_0_0_PCI.LOCK</li> </ul> |  |  |
| 3:2          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 1:0          | 0h<br>RW/L          | LOENABLE:<br>This field controls the steering of read and write cycles that address the BIOS area<br>from 0D8000h to 0DBFFFh.<br>00: DRAM Disabled. All reads are sent to DRAM. All writes are forwarded to DMI.<br>01: Read Only. All reads are sent to DRAM. All writes are forwarded to DMI.<br>10: Write Only. All writes are sent to DRAM. All reads are serviced by DMI.<br>11: Normal DRAM Operation. All reads and writes are serviced by DRAM.<br>Locked by: PAM0_0_0_0_PCI.LOCK                    |  |  |

#### 3.1.26 Programmable Attribute Map 5 (PAM5\_0\_0\_PCI) – Offset 85h

This register controls the read, write and shadowing attributes of the BIOS range from E\_0000h to E\_7FFFh. The Uncore allows programmable memory attributes on 13 legacy memory segments of various sizes in the 768KB to 1MB address range. Seven Programmable Attribute Map (PAM) registers are used to support these features. Cache-ability of these areas is controlled via the MTRR register in the core.

Two bits are used to specify memory attributes for each memory segment. These bits apply to host accesses to the PAM areas. These attributes are:

RE - Read Enable. When RE=1, the host read accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when RE=0, the host read accesses are directed to DMI.

WE - Write Enable. When WE=1, the host write accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when WE=0, the host read accesses are directed to DMI.

The RE and WE attributes permit a memory segment to be Read Only, Write Only, Read/Write or Disabled. For example, if a memory segment has RE=1 and WE=0, the segment is Read Only.



| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:0, F:0] + 85h | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:6          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 5:4          | 0h<br>RW/L          | HIENABLE:         This field controls the steering of read and write cycles that address the BIOS area from 0E4000h to 0E7FFh.         00: DRAM Disabled. All accesses are directed to DMI.         01: Read Only. All reads are sent to DRAM, all writes are forwarded to DMI.         10: Write Only. All writes are sent to DRAM, all reads are serviced by DMI.         11: Normal DRAM Operation. All reads and writes are serviced by DRAM.         Locked by: PAM0_0_0_0_PCI.LOCK |  |
| 3:2          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 1:0          | 0h<br>RW/L          | LOENABLE:<br>This field controls the steering of read and write cycles that address the BIOS area<br>from 0E0000h to 0E3FFFh.<br>00: DRAM Disabled. All reads are sent to DRAM. All writes are forwarded to DMI.<br>01: Read Only. All reads are sent to DRAM. All writes are forwarded to DMI.<br>10: Write Only. All writes are sent to DRAM. All reads are serviced by DMI.<br>11: Normal DRAM Operation. All reads and writes are serviced by DRAM.<br>Locked by: PAM0_0_0_PCI.LOCK  |  |

#### 3.1.27 Programmable Attribute Map 6 (PAM6\_0\_0\_0\_PCI) – Offset 86h

This register controls the read, write and shadowing attributes of the BIOS range from E\_8000h to E\_FFFFh. The Uncore allows programmable memory attributes on 13 legacy memory segments of various sizes in the 768KB to 1MB address range. Seven Programmable Attribute Map (PAM) registers are used to support these features. Cache-ability of these areas is controlled via the MTRR register in the core.

Two bits are used to specify memory attributes for each memory segment. These bits apply to host accesses to the PAM areas. These attributes are:

RE - Read Enable. When RE=1, the host read accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when RE=0, the host read accesses are directed to DMI.

WE - Write Enable. When WE=1, the host write accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when WE=0, the host read accesses are directed to DMI.

The RE and WE attributes permit a memory segment to be Read Only, Write Only, Read/Write or Disabled. For example, if a memory segment has RE=1 and WE=0, the segment is Read Only.

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:0, F:0] + 86h | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:6          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 5:4          | 0h<br>RW/L          | HIENABLE:         This field controls the steering of read and write cycles that address the BIOS area from 0EC000h to 0EFFFFh.         00: DRAM Disabled. All accesses are directed to DMI.         01: Read Only. All reads are sent to DRAM, all writes are forwarded to DMI.         10: Write Only. All writes are sent to DRAM, all reads are serviced by DMI.         11: Normal DRAM Operation. All reads and writes are serviced by DRAM.         Locked by: PAM0_0_0_0PCI.LOCK             |  |
| 3:2          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 1:0          | 0h<br>RW/L          | <b>LOENABLE:</b><br>This field controls the steering of read and write cycles that address the BIOS area from 0E8000h to 0EBFFFh.<br>00: DRAM Disabled. All reads are sent to DRAM. All writes are forwarded to DMI.<br>01: Read Only. All reads are sent to DRAM. All writes are forwarded to DMI.<br>10: Write Only. All writes are sent to DRAM. All reads are serviced by DMI.<br>11: Normal DRAM Operation. All reads and writes are serviced by DRAM.<br><b>Locked by:</b> PAM0_0_0_0_PCI.LOCK |  |

#### 3.1.28 Legacy Access Control (LAC\_0\_0\_0\_PCI) - Offset 87h

This 8-bit register controls steering of MDA cycles and a fixed DRAM hole from 15-16MB.

There can only be at most one MDA device in the system.



| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:0, F:0] + 87h | 10h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7            | 0h<br>RW            | <ul><li>HEN:<br/>This field enables a memory hole in DRAM space. The DRAM that lies behind this space is not remapped.</li><li>0: No memory hole.</li><li>1: Memory hole from 15MB to 16MB.</li><li>This bit is Intel TXT lockable.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 6:5          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 4            | 1h<br>RW            | <b>MDAPCIE:</b><br>This bit works with the VGA Enable bits in the BCTRL register of Non PEG devices to control the routing of CPU initiated transactions targeting MDA compatible I/O and memory address ranges. This bit should be set to 1 by default.<br>It is assumed that these devices will not need to support legacy MDA graphics.<br>However this single bit is added just to support this rare case of using MDA over these devices.<br>The behavior of this bit field is identical to bits [3:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 3            | Oh<br>RW            | <ul> <li>MDAP60:</li> <li>This bit works with the VGA Enable bits in the BCTRL register of Device 1 Function 2 to control the routing of CPU initiated transactions targeting MDA compatible I/O and memory address ranges. This bit should not be set if device 1 function 2 VGA Enable bit is not set.</li> <li>If device 1 function 2 VGA enable bit is not set, then accesses to IO address range x3BCh-x3BFh remain on the backbone.</li> <li>If the VGA enable bit is set and MDA is not present, then accesses to IO address range x3BCh-x3BFh are forwarded to PCI Express through device 1 function 2 if the address is within the corresponding IOBASE and IOLIMIT, otherwise they remain on the backbone.</li> <li>MDA resources are defined as the following:</li> <li>Memory: 0B0000h - 0B7FFFh</li> <li>I/O: 3B4h, 3B5h, 3B9h, 3B9h, 3BAh, 3BFh,</li> <li>(including ISA address aliases, A[15:10] are not used in decode)</li> <li>Any I/O reference that includes the I/O locations listed above, or their aliases, will remain on the backbone even if the reference also includes I/O locations not listed above.</li> <li>The following table shows the behavior for all combinations of MDA and VGA:</li> <li>VGAEN MDAP Description</li> <li>0 All References to MDA and VGA space are not claimed by Device 1 Function 2.</li> <li>1 1 All VGA references are routed to PCI Express Graphics Attach device 1 function 2.</li> <li>VGA and MDA references are not claimed by Device 1 function 2.</li> <li>VGA and MDA memory cycles can only be routed across PEG12 when MAE (PCICMD12[1]) is set.</li> </ul> |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|              |                     | MDAP12:                                                                                                                                                                                                                                                                        |  |
|              |                     | This bit works with the VGA Enable bits in the BCTRL register of Device 1 Function 2 to control the routing of CPU initiated transactions targeting MDA compatible I/O and memory address ranges. This bit should not be set if device 1 function 2 VGA Enable bit is not set. |  |
|              |                     | If device 1 function 2 VGA enable bit is not set, then accesses to IO address range $x3BCh-x3BFh$ remain on the backbone.                                                                                                                                                      |  |
|              |                     | If the VGA enable bit is set and MDA is not present, then accesses to IO address range x3BCh-x3BFh are forwarded to PCI Express through device 1 function 2 if the address is within the corresponding IOBASE and IOLIMIT, otherwise they remain on the backbone.              |  |
|              |                     | MDA resources are defined as the following:<br>Memory: 0B0000h - 0B7FFFh                                                                                                                                                                                                       |  |
|              |                     | I/O: 3B4h, 3B5h, 3B8h, 3B9h, 3BAh, 3BFh,                                                                                                                                                                                                                                       |  |
| 2            | 0h<br>RW            | (including ISA address aliases, A[15:10] are not used in decode)<br>Any I/O reference that includes the I/O locations listed above, or their aliases, will<br>remain on the backbone even if the reference also includes I/O locations not listed<br>above.                    |  |
|              |                     | The following table shows the behavior for all combinations of MDA and VGA: VGAEN MDAP Description                                                                                                                                                                             |  |
|              |                     | 0 0 All References to MDA and VGA space are not claimed by Device 1 Function 2.                                                                                                                                                                                                |  |
|              |                     | 0 1 Illegal combination                                                                                                                                                                                                                                                        |  |
|              |                     | 1 0 All VGA and MDA references are routed to PCI Express Graphics Attach device 1 function 2.                                                                                                                                                                                  |  |
|              |                     | 1 1 All VGA references are routed to PCI Express Graphics Attach device 1 function 2. MDA references are not claimed by device 1 function 2.                                                                                                                                   |  |
|              |                     | VGA and MDA memory cycles can only be routed across PEG12 when MAE (PCICMD12[1]) is set. VGA and MDA I/O cycles can only be routed across PEG12 if IOAE (PCICMD12[0]) is set.                                                                                                  |  |
|              |                     | MDAP11:                                                                                                                                                                                                                                                                        |  |
|              | 0h<br>RW            | This bit works with the VGA Enable bits in the BCTRL register of Device 1 Function 1 to control the routing of CPU initiated transactions targeting MDA compatible I/O and memory address ranges. This bit should not be set if device 1 function 1 VGA Enable bit is not set. |  |
|              |                     | If device 1 function 1 VGA enable bit is not set, then accesses to IO address range x3BCh-x3BFh remain on the backbone.                                                                                                                                                        |  |
|              |                     | If the VGA enable bit is set and MDA is not present, then accesses to IO address range x3BCh-x3BFh are forwarded to PCI Express through device 1 function 1 if the address is within the corresponding IOBASE and IOLIMIT, otherwise they remain on the backbone.              |  |
|              |                     | MDA resources are defined as the following:                                                                                                                                                                                                                                    |  |
|              |                     | Memory: 0B0000h - 0B7FFFh                                                                                                                                                                                                                                                      |  |
|              |                     | I/O: 3B4h, 3B5h, 3B8h, 3B9h, 3BAh, 3BFh,                                                                                                                                                                                                                                       |  |
| 1            |                     | (including ISA address aliases, A[15:10] are not used in decode)<br>Any I/O reference that includes the I/O locations listed above, or their aliases, will<br>remain on the backbone even if the reference also includes I/O locations not listed<br>above.                    |  |
|              |                     | The following table shows the behavior for all combinations of MDA and VGA:                                                                                                                                                                                                    |  |
|              |                     | 0 0 All References to MDA and VGA space are not claimed by Device 1 Function 1.                                                                                                                                                                                                |  |
|              |                     | 0 1 Illegal combination                                                                                                                                                                                                                                                        |  |
|              |                     | 1 0 All VGA and MDA references are routed to PCI Express Graphics Attach device 1 function 1.                                                                                                                                                                                  |  |
|              |                     | 1 1 All VGA references are routed to PCI Express Graphics Attach device 1 function 1. MDA references are not claimed by device 1 function 1.                                                                                                                                   |  |
|              |                     | VGA and MDA memory cycles can only be routed across PEG11 when MAE (PCICMD11[1]) is set. VGA and MDA I/O cycles can only be routed across PEG11 if IOAE (PCICMD11[0]) is set.                                                                                                  |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | Oh<br>RW            | <ul> <li>MDAP10:</li> <li>This bit works with the VGA Enable bits in the BCTRL register of Device 1 Function 0 to control the routing of CPU initiated transactions targeting MDA compatible I/O and memory address ranges. This bit should not be set if device 1 function 0 VGA Enable bit is not set.</li> <li>If device 1 function 0 VGA enable bit is not set, then accesses to IO address range x3BCh-x3BFh remain on the backbone.</li> <li>If the VGA enable bit is set and MDA is not present, then accesses to IO address range x3BCh-x3BFh are forwarded to PCI Express through device 1 function 0 if the address is within the corresponding IOBASE and IOLIMIT, otherwise they remain on the backbone.</li> <li>MDA resources are defined as the following:</li> <li>Memory: 0B0000h - 0B7FFFh</li> <li>I/O: 3B4h, 3B5h, 3B8h, 3B9h, 3BAh, 3BFh, (including ISA address aliases, A[15:10] are not used in decode)</li> <li>Any I/O reference that includes the I/O locations listed above, or their aliases, will remain on the backbone even if the reference also includes I/O locations not listed above.</li> <li>The following table shows the behavior for all combinations of MDA and VGA: VGAEN MDAP Description</li> <li>0 All References to MDA and VGA space are not claimed by Device 1 Function 0.</li> <li>0 1 Illegal combination</li> <li>1 All VGA and MDA references are routed to PCI Express Graphics Attach device 1 function 0.</li> <li>MDA references are not claimed by device 1 function 0.</li> <li>VGA and MDA memory cycles can only be routed across PEG10 when MAE (PCICMD10[1]) is set. VGA and MDA I/O cycles can only be routed across PEG10 if IOAE (PCICMD10[0]) is set.</li> </ul> |

#### **3.1.29** Top of Memory (TOM\_0\_0\_PCI) – Offset A0h

This Register contains the size of physical memory.

BIOS determines the memory size reported to the OS using this Register.

| Туре | Size   | Offset                | Default           |
|------|--------|-----------------------|-------------------|
| PCI  | 64 bit | [B:0, D:0, F:0] + A0h | 0000007FFFF00000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 38:20        | 7FFFFh<br>RW/L      | <b>TOM:</b><br>This register reflects the total amount of populated physical memory. This is NOT necessarily the highest main memory address (holes may exist in main memory address map due to addresses allocated for memory mapped IO). These bits correspond to address bits 38:20 (1MB granularity). Bits 19:0 are assumed to be 0. All the bits in this register are locked in Intel TXT mode.<br><b>Locked by:</b> TOM_0_0_0_PCI.LOCK |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                           |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------|
| 19:1         | 0h<br>RO            | Reserved                                                                                                               |
| 0            | 0h<br>RW/L          | LOCK:<br>This bit will lock all writable settings in this register, including itself.<br>Locked by: TOM_0_0_0_PCI.LOCK |

#### 3.1.30 Top of Upper Usable DRAM (TOUUD\_0\_0\_0\_PCI) - Offset A8h

This 64 bit register defines the Top of Upper Usable DRAM.

Configuration software must set this value to TOM minus all ME stolen memory if reclaim is disabled. If reclaim is enabled, this value must be set to reclaim limit + 1byte, 1MB aligned, since reclaim limit is 1MB aligned. Address bits 19:0 are assumed to be 000\_0000h for the purposes of address comparison. The Host interface positively decodes an address towards DRAM if the incoming address is less than the value programmed in this register and greater than or equal to 4GB.

BIOS Restriction: Minimum value for TOUUD is 4GB.

These bits are Intel TXT lockable.

| Туре | Size   | Offset                | Default            |
|------|--------|-----------------------|--------------------|
| PCI  | 64 bit | [B:0, D:0, F:0] + A8h | 00000000000000000h |

| <b>BIOS Access</b> | SMM Access | OS Access |
|--------------------|------------|-----------|
| RW                 | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 38:20        | 00000h<br>RW/L      | <b>TOUUD:</b><br>This register contains bits 38 to 20 of an address one byte above the maximum DRAM memory above 4G that is usable by the operating system. Configuration software must set this value to TOM minus all ME stolen memory if reclaim is disabled. If reclaim is enabled, this value must be set to reclaim limit 1MB aligned since reclaim limit + 1byte is 1MB aligned. Address bits 19:0 are assumed to be 000_000h for the purposes of address comparison. The Host interface positively decodes an address towards DRAM if the incoming address is less than the value programmed in this register and greater than 4GB.<br>All the bits in this register are locked in Intel TXT mode.<br>Locked by: TOUUD_0_0_PCI.LOCK |
| 19:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0            | 0h<br>RW/L          | LOCK:<br>This bit will lock all writable settings in this register, including itself.<br>Locked by: TOUUD_0_0_0_PCI.LOCK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |



#### 3.1.31 Base Data of Stolen Memory (BDSM\_0\_0\_0\_PCI) - Offset B0h

This register contains the base address of graphics data stolen DRAM memory. BIOS determines the base of graphics data stolen memory by subtracting the graphics data stolen memory size (PCI Device 0 offset 52 bits 7:4) from TOLUD (PCI Device 0 offset BC bits 31:20).

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:0, F:0] + B0h | 0000000h |

#### Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                           |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 000h<br>RW/L        | <b>BDSM:</b><br>This register contains bits 31 to 20 of the base address of stolen DRAM memory.<br>BIOS determines the base of graphics stolen memory by subtracting the graphics<br>stolen memory size (PCI Device 0 offset 50 bits 15:8) from TOLUD (PCI Device 0<br>offset BC bits 31:20).<br><b>Locked by:</b> BDSM_0_0_0_PCI.LOCK |  |
| 19:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                               |  |
| 0            | 0h<br>RW/L          | LOCK:<br>This bit will lock all writable settings in this register, including itself.<br>Locked by: BDSM_0_0_0_PCI.LOCK                                                                                                                                                                                                                |  |

#### 3.1.32 Base of GTT Stolen Memory (BGSM\_0\_0\_0\_PCI) - Offset B4h

This register contains the base address of stolen DRAM memory for the GTT. BIOS determines the base of GTT stolen memory by subtracting the GTT graphics stolen memory size (PCI Device 0 offset 52 bits 9:8) from the Graphics Base of Data Stolen Memory (PCI Device 0 offset B0 bits 31:20).

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:0, F:0] + B4h | 00100000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                             |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 001h<br>RW/L        | <b>BGSM:</b><br>This register contains the base address of stolen DRAM memory for the GTT. BIOS determines the base of GTT stolen memory by subtracting the GTT graphics stolen memory size (PCI Device 0 offset 50 bits 7:6) from the Graphics Base of Data Stolen Memory (PCI Device 0 offset B0 bits 31:20).<br><b>Locked by:</b> BGSM_0_0_0_PCI.LOCK |  |
| 19:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                 |  |
| 0            | 0h<br>RW/L          | LOCK:<br>This bit will lock all writable settings in this register, including itself.<br>Locked by: BGSM_0_0_0_PCI.LOCK                                                                                                                                                                                                                                  |  |

#### 3.1.33 TSEG Memory Base (TSEGMB\_0\_0\_0\_PCI) – Offset B8h

This register contains the base address of TSEG DRAM memory. BIOS determines the base of TSEG memory which must be at or below Graphics Base of GTT Stolen Memory (PCI Device 0 Offset B4 bits 31:20).

NOTE: BIOS must program TSEGMB to a 8MB naturally aligned boundary.

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:0, F:0] + B8h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                          |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 000h<br>RW/L        | <b>TSEGMB:</b><br>This register contains the base address of TSEG DRAM memory. BIOS determines the base of TSEG memory which must be at or below Graphics Base of GTT Stolen Memory (PCI Device 0 Offset B4 bits 31:20). BIOS must program the value of TSEGMB to be the same as BGSM when TSEG is disabled.<br><b>Locked by:</b> TSEGMB_0_0_PCI.LOCK |
| 19:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                              |
| 0            | 0h<br>RW/L          | <b>LOCK:</b><br>This bit will lock all writable settings in this register, including itself.<br><b>Locked by:</b> TSEGMB_0_0_0_PCI.LOCK                                                                                                                                                                                                               |



#### 3.1.34 Top of Low Usable DRAM (TOLUD\_0\_0\_0\_PCI) - Offset BCh

This 32 bit register defines the Top of Low Usable DRAM. TSEG, GTT Graphics memory and Graphics Stolen Memory are within the DRAM space defined. From the top, the Host optionally claims 1 to 64MBs of DRAM for internal graphics if enabled, 1or 2MB of DRAM for GTT Graphics Stolen Memory (if enabled) and 1, 2, or 8 MB of DRAM for TSEG if enabled.

Programming Example:

C1DRB3 is set to 4GB

TSEG is enabled and TSEG size is set to 1MB

Internal Graphics is enabled, and Graphics Mode Select is set to 32MB

GTT Graphics Stolen Memory Size set to 2MB

BIOS knows the OS requires 1G of PCI space.

BIOS also knows the range from 0\_FEC0\_0000h to 0\_FFFF\_FFFFh is not usable by the system. This 20MB range at the very top of addressable memory space is lost to APIC and Intel TXT.

According to the above equation, TOLUD is originally calculated to:  $4GB = 1_{0000_{000}}$ 

The system memory requirements are: 4GB (max addressable space) - 1GB PCI space) - 35MB (lost memory) = 3GB - 35MB (minimum granularity) =  $0\_ECB0\_0000h$ 

Since 0\_ECB0\_0000h (PCI and other system requirements) is less than 1\_0000\_0000h, TOLUD should be programmed to ECBh.

These bits are Intel TXT lockable.

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:0, F:0] + BCh | 00100000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 001h<br>RW/L        | <b>TOLUD:</b><br>This register contains bits 31 to 20 of an address one byte above the maximum<br>DRAM memory below 4G that is usable by the operating system. Address bits 31<br>down to 20 programmed to 01h implies a minimum memory size of 1MB.<br>Configuration software must set this value to the smaller of the following 2 choices:<br>maximum amount memory in the system minus ME stolen memory plus one byte or<br>the minimum address allocated for PCI memory. Address bits 19:0 are assumed to be<br>0_0000h for the purposes of address comparison. The Host interface positively<br>decodes an address towards DRAM if the incoming address is less than the value<br>programmed in this register.<br>The Top of Low Usable DRAM is the lowest address above both Graphics Stolen<br>memory and TSEG. BIOS determines the base of Graphics Stolen Memory by<br>subtracting the Graphics Stolen Memory Size from TOLUD and further decrements by<br>TSEG size to determine base of TSEG. All the Bits in this register are locked in Intel<br>TXT mode.<br>This register must be 1MB aligned when reclaim is enabled.<br>Locked by: TOLUD_0_0_PCI.LOCK |  |
| 19:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 0            | 0h<br>RW/L          | LOCK:<br>This bit will lock all writable settings in this register, including itself.<br>Locked by: TOLUD_0_0_0_PCI.LOCK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |

#### 3.1.35 Error Status (ERRSTS\_0\_0\_0\_PCI) – Offset C8h

This register is used to report various error conditions via the SERR DMI messaging mechanism. An SERR DMI message is generated on a zero to one transition of any of these flags (if enabled by the ERRCMD and PCICMD registers).

These bits are set regardless of whether or not the SERR is enabled and generated. After the error processing is complete, the error logging mechanism can be unlocked by clearing the appropriate status bit by software writing a 1 to it.



| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:0, F:0] + C8h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 11           | 0h<br>RW/1C/V/<br>P | <b>MC1 DDR5 CRC Error (MC1_DDR5_CRC):</b><br>If this bit is set to 1, a memory read data or write transfer had an uncorrectable<br>DDR5 CRC error. The purpose of this feature is just for debug and error isolation and<br>NOT a RAS feature that would be enabled in normal operation. If a CRC error occurs,<br>the system should machine check and BSOD.                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 10           | 0h<br>RW/1C/V/<br>P | MC0 DDR5 CRC Error (MC0_DDR5_CRC):<br>If this bit is set to 1, a memory read data or write transfer had an uncorrectable<br>DDR5 CRC error. The purpose of this feature is just for debug and error isolation and<br>NOT a RAS feature that would be enabled in normal operation. If a CRC error occurs,<br>the system should machine check and BSOD.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 9            | Oh<br>RW/1C/V/<br>P | <ul> <li>Data Uncorrectable Error (MC1_DMERR):</li> <li>If this bit is set to 1, a memory read data transfer had an uncorrectable multiple-bit error.</li> <li>When this bit is set, the column, row, bank, and rank that caused the error and the error syndrome, are logged in the ECC Error Log register in the channel where the error occurred.</li> <li>Once this bit is set, the ECCERRLOGx fields are locked until the CPU clears this bit by writing a 1.</li> <li>Software uses bits [1:0] to detect whether the logged error address is for a Single-bit or a Multiple-bit error.</li> </ul>                                                                                                                                                                                               |  |
| 8            | Oh<br>RW/1C/V/<br>P | Data Single Bit Correctable Error (MC1_DSERR):If this bit is set to 1, a memory read data transfer had a single-bit correctable errorand the corrected data was returned to the requesting agent.When this bit is set the column, row, bank, and rank where the error occurred andthe reror are logged in the ECC Error Log register in the channelwhere the error occurred.Once this bit is set the ECCERRLOGx fields are locked to further single-bit errorupdates until the CPU clears this bit by writing a 1. A multiple bit error that occursafter this bit is set will overwrite the ECCERRLOGX fields with the multiple-bit errorsignature and the DMERR bit will also be set.A single bit error that occurs after a multibit error will set this bit but will notoverwrite the other fields. |  |
| 7            | 0h<br>RO            | <b>IBECC Uncorrectable Error (IBECC_UC):</b><br>This bit is <b>deprecated</b> and kept for backwards compatibility.<br>IBECC error messages are logged in the MCA bank.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 6            | 0h<br>RO            | <b>IBECC Correctable Error (IBECC_COR):</b><br>This bit is <b>deprecated</b> and kept for backwards compatibility.<br>IBECC error messages are logged in the MCA bank.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 5            | 0h<br>RW/1C/V/<br>P | <b>Error on FMHC Unsupported Request Event (FMUR):</b><br>When this bit is set to 1 it indicates an unsupported request event occurred in FMHC (received from PCIE to Optane).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 4            | 0h<br>RW/1C/V/<br>P | <b>FMCA:</b><br>When this bit is set to 1 it indicates a completer abort occurred in FMHC (received from PCIE to Optane).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 3            | 0h<br>RW/1C/V/<br>P | Media FMI Asynchronous Notification (FMIAN):<br>When this bit is set to 1 FMI Asynchronous Notification error event with Media dead<br>or Health log critical notification has occurred in FMHC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 2            | 0h<br>RW/1C/V/<br>P | FMI Thermal Event (FMITHERMERR):<br>When this bit is set to 1 it indicates a thermal event occurred in FMHC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 1            | Oh<br>RW/1C/V/<br>P | <b>Data Uncorrectable Error (MC0_DMERR):</b><br>If this bit is set to 1, a memory read data transfer had an uncorrectable multiple-bit error.<br>When this bit is set, the column, row, bank, and rank that caused the error and the error syndrome, are logged in the ECC Error Log register in the channel where the error occurred.<br>Once this bit is set, the ECCERRLOGx fields are locked until the CPU clears this bit by writing a 1.<br>Software uses bits [1:0] to detect whether the logged error address is for a Single-bit or a Multiple-bit error.                                                                                                                                                                                                                                                    |  |
| 0            | Oh<br>RW/1C/V/<br>P | Data Single Bit Correctable Error (MC0_DSERR):If this bit is set to 1, a memory read data transfer had a single-bit correctable errorand the corrected data was returned to the requesting agent.When this bit is set the column, row, bank, and rank where the error occurred andthe syndrome of the error are logged in the ECC Error Log register in the channelwhere the error occurred.Once this bit is set the ECCERRLOGx fields are locked to further single-bit errorupdates until the CPU clears this bit by writing a 1. A multiple bit error that occursafter this bit is set will overwrite the ECCERRLOGX fields with the multiple-bit errorsignature and the DMERR bit will also be set.A single bit error that occurs after a multibit error will set this bit but will notoverwrite the other fields. |  |

### 3.1.36 Error Command (ERRCMD\_0\_0\_0\_PCI) – Offset CAh

This register controls the Host Bridge responses to various system errors. Since the Host Bridge does not have an SERRB signal, SERR messages are passed from the CPU to the PCH over DMI.

When a bit in this register is set, a SERR message will be generated on DMI whenever the corresponding flag is set in the ERRSTS register. The actual generation of the SERR message is globally enabled for Device #0 via the PCI Command register.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:0, F:0] + CAh | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 15:12        | 0h<br>RO            | Reserved                     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                              |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11           | 0h<br>RW            | <ul> <li>MC0 DDR5 CRC Error (MC1_DDR5_CRC):</li> <li>1: The Host Bridge generates an SERR message over DMI when it detects a CRC error reported by the DRAM controller.</li> <li>0: Reporting of this condition via SERR messaging is disabled. For systems not supporting DDR5 CRC this bit must be disabled.</li> </ul>                                                                 |
| 10           | 0h<br>RW            | <ul> <li>MC0 DDR5 CRC Error (MC0_DDR5_CRC):</li> <li>1: The Host Bridge generates an SERR message over DMI when it detects a CRC error reported by the DRAM controller.</li> <li>0: Reporting of this condition via SERR messaging is disabled. For systems not supporting DDR5 CRC this bit must be disabled.</li> </ul>                                                                 |
| 9            | 0h<br>RW            | <ul> <li>Data Uncorrectable Error (MC1_DMERR):</li> <li>1: The Host Bridge generates an SERR message over DMI when it detects a multiple-<br/>bit error reported by the DRAM controller.</li> <li>0: Reporting of this condition via SERR messaging is disabled. For systems not<br/>supporting ECC this bit must be disabled.</li> </ul>                                                 |
| 8            | 0h<br>RW            | <ul> <li>Data Single Bit Correctable Error (MC1_DSERR):</li> <li>1: The Host Bridge generates an SERR special cycle over DMI when the DRAM controller detects a single bit error.</li> <li>0: Reporting of this condition via SERR messaging is disabled.</li> <li>For systems that do not support ECC this bit must be disabled.</li> </ul>                                              |
| 7            | 0h<br>RO            | <b>IBECC Uncorrectable Error (IBECC_UC):</b><br>This bit is <b>deprecated</b> and kept for backwards compatibility.<br>IBECC error messages are logged in the MCA bank.                                                                                                                                                                                                                   |
| 6            | 0h<br>RO            | <b>IBECC Correctable Error (IBECC_COR):</b><br>This bit is <b>deprecated</b> and kept for backwards compatibility.<br>IBECC error messages are logged in the MCA bank.                                                                                                                                                                                                                    |
| 5            | 0h<br>RW            | <ul> <li>SERR on FMHC Unsupported Request Event (FMUR):</li> <li>SERR on FMHC unsupported request event</li> <li>1: The Host Bridge generates an SERR special cycle over DMI when FMHC reports an unsupported request event.</li> <li>0: Reporting of this condition via SERR messaging is disabled.</li> </ul>                                                                           |
| 4            | 0h<br>RW            | <ul> <li>SERR on FMHC CA Event (FMCA):</li> <li>SERR on FMHC CA event</li> <li>1: The Host Bridge generates an SERR special cycle over DMI when FMHC reports a CA event.</li> <li>0: Reporting of this condition via SERR messaging is disabled.</li> </ul>                                                                                                                               |
| 3            | 0h<br>RW            | <ul> <li>SERR on FMI Asynchronous Notification (FMIAN):</li> <li>SERR on FMI Asynchronous Notification error event</li> <li>1: The Host Bridge generates an SERR special cycle over DMI when FMHC reports a Asynchronous Notification error event with Media dead or Health log critical notification.</li> <li>0: Reporting of this condition via SERR messaging is disabled.</li> </ul> |
| 2            | 0h<br>RW            | <ul> <li>SERR on FMHC Thermal Event (FMITHERMERR):</li> <li>SERR on FMHC thermal event</li> <li>1: The Host Bridge generates an SERR special cycle over DMI when FMHC reports a thermal event.</li> <li>0: Reporting of this condition via SERR messaging is disabled.</li> </ul>                                                                                                         |
| 1            | 0h<br>RW            | <ul> <li>Data Uncorrectable Error (MC0_DMERR):</li> <li>1: The Host Bridge generates an SERR message over DMI when it detects a multiple-<br/>bit error reported by the DRAM controller.</li> <li>0: Reporting of this condition via SERR messaging is disabled. For systems not<br/>supporting ECC this bit must be disabled.</li> </ul>                                                 |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                 |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | 0h<br>RW            | <ul> <li>Data Single Bit Correctable Error (MC0_DSERR):</li> <li>1: The Host Bridge generates an SERR special cycle over DMI when the DRAM controller detects a single bit error.</li> <li>0: Reporting of this condition via SERR messaging is disabled.</li> <li>For systems that do not support ECC this bit must be disabled.</li> </ul> |

#### 3.1.37 SMI DMI Special Cycle (SMICMD\_0\_0\_0\_PCI) - Offset CCh

This register enables various errors to generate an SMI DMI special cycle. When an error flag is set in the ERRSTS register, it can generate an SERR, SMI, or SCI DMI special cycle when enabled in the ERRCMD, SMICMD, or SCICMD registers, respectively. Note that one and only one message type can be enabled.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:0, F:0] + CCh | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                         |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                             |  |
| 11           | 0h<br>RW            | MC1 DDR5 CRC Error (MC1_DDR5_CRC):<br>1: The Host generates an SMI DMI message when it detects a CRC error reported by<br>the DRAM controller. 0: Reporting of this condition via SMI messaging is disabled. For<br>systems not supporting DDR5 CRC this bit must be disabled.                                       |  |
| 10           | 0h<br>RW            | MCO DDR5 CRC Error (MCO_DDR5_CRC):<br>1: The Host generates an SMI DMI message when it detects a CRC error reported by<br>the DRAM controller. 0: Reporting of this condition via SMI messaging is disabled. For<br>systems not supporting DDR5 CRC this bit must be disabled.                                       |  |
| 9            | 0h<br>RW            | <ul> <li>SMI on Multiple Bit Error (MC1_DMESMI):</li> <li>1: The Host generates an SMI DMI message when it detects a multiple-bit error reported by the DRAM controller.</li> <li>0: Reporting of this condition via SMI messaging is disabled. For systems not supporting ECC this bit must be disabled.</li> </ul> |  |
| 8            | 0h<br>RW            | Single Bit Error (MC1_DSESMI):<br>1: The Host generates an SMI DMI special cycle when the DRAM controller detects a<br>single bit error.<br>0: Reporting of this condition via SMI messaging is disabled. For systems that do not<br>support ECC this bit must be disabled.                                          |  |
| 7            | 0h<br>RO            | <b>IBECC Uncorrectable Error (IBECC_UC):</b><br>This bit is <b>deprecated</b> and kept for backwards compatibility.<br>IBECC error messages are logged in the MCA bank.                                                                                                                                              |  |
| 6            | 0h<br>RO            | <b>IBECC Correctable Error (IBECC_COR):</b><br>This bit is <b>deprecated</b> and kept for backwards compatibility.<br>IBECC error messages are logged in the MCA bank.                                                                                                                                               |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                             |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 5            | 0h<br>RW            | <ul> <li>SMI on FMHC Unsupported Request Event (FMUR):</li> <li>1: The Host Bridge generates an SMI special cycle over DMI when FMHC reports an unsupported request event.</li> <li>0: Reporting of this condition via SMI messaging is disabled.</li> </ul>                                                                                                                                             |  |
| 4            | 0h<br>RW            | <ul> <li>SMI on FMHC CA Event (FMCA):</li> <li>SMI on FMHC CA event</li> <li>1: The Host Bridge generates an SMI special cycle over DMI when FMHC reports a CA event.</li> <li>0: Reporting of this condition via SMI messaging is disabled.</li> </ul>                                                                                                                                                  |  |
| 3            | 0h<br>RW            | SMI on FMI Asynchronous Notification (FMIAN):           SMI on FMI Asynchronous Notification error event           0h           1: The Host Bridge generates an SMI special cycle over DMI when FMHC reports a           RW           Asynchronous Notification error event with Media dead or Health log critical notification.           0: Reporting of this condition via SMI messaging is disabled. |  |
| 2            | 0h<br>RW            | <ul> <li>SMI on FMHC Thermal Event (FMITHERMERR):</li> <li>SMI on FMHC thermal event</li> <li>1: The Host Bridge generates an SMI special cycle over DMI when FMHC reports a thermal event.</li> <li>0: Reporting of this condition via SMI messaging is disabled.</li> </ul>                                                                                                                            |  |
| 1            | 0h<br>RW            | <ul> <li>SMI on Multiple Bit Error (MCO_DMESMI):</li> <li>1: The Host generates an SMI DMI message when it detects a multiple-bit error reported by the DRAM controller.</li> <li>0: Reporting of this condition via SMI messaging is disabled. For systems not supporting ECC this bit must be disabled.</li> </ul>                                                                                     |  |
| 0            | 0h<br>RW            | <ul> <li>Single Bit Error (MC0_DSESMI):</li> <li>1: The Host generates an SMI DMI special cycle when the DRAM controller detects a single bit error.</li> <li>0: Reporting of this condition via SMI messaging is disabled. For systems that do not support ECC this bit must be disabled.</li> </ul>                                                                                                    |  |

#### 3.1.38 SMI DMI Special Cycle (SCICMD\_0\_0\_0\_PCI) – Offset CEh

This register enables various errors to generate an SCI DMI special cycle. When an error flag is set in the ERRSTS register, it can generate an SERR, SMI, or SCI DMI special cycle when enabled in the ERRCMD, SMICMD, or SCICMD registers, respectively. Note that one and only one message type can be enabled.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:0, F:0] + CEh | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 15:12        | 0h<br>RO            | Reserved                     |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 11           | 0h<br>RW            | MC1 DDR5 CRC Error (MC1_DDR5_CRC):<br>1: The Host generates an SCI DMI message when it detects a CRC error reported by<br>the DRAM controller. 0: Reporting of this condition via SCI messaging is disabled. For<br>systems not supporting DDR5 CRC this bit must be disabled.                                                                                                        |  |
| 10           | 0h<br>RW            | MC0 DDR5 CRC Error (MC0_DDR5_CRC):<br>1: The Host generates an SCI DMI message when it detects a CRC error reported by<br>the DRAM controller. 0: Reporting of this condition via SCI messaging is disabled. For<br>systems not supporting DDR5 CRC this bit must be disabled.                                                                                                        |  |
| 9            | 0h<br>RW            | <ul> <li>SCI on Multiple Bit Error (MC1_DMESCI):</li> <li>1: The Host generates an SCI DMI message when it detects a multiple-bit error reported by the DRAM controller.</li> <li>0: Reporting of this condition via SCI messaging is disabled. For systems not supporting ECC this bit must be disabled.</li> </ul>                                                                  |  |
| 8            | 0h<br>RW            | <ul> <li>SCI on Single Bit Error (MC1_DSESCI):</li> <li>1: The Host generates an SCI DMI special cycle when the DRAM controller detects a single bit error.</li> <li>0: Reporting of this condition via SCI messaging is disabled. For systems that do not support ECC this bit must be disabled.</li> </ul>                                                                          |  |
| 7            | 0h<br>RO            | <b>IBECC Uncorrectable Error (IBECC_UC):</b><br>This bit is <b>deprecated</b> and kept for backwards compatibility.<br>IBECC error messages are logged in the MCA bank.                                                                                                                                                                                                               |  |
| 6            | 0h<br>RO            | <b>IBECC Correctable Error (IBECC_COR):</b><br>This bit is <b>deprecated</b> and kept for backwards compatibility.<br>IBECC error messages are logged in the MCA bank.                                                                                                                                                                                                                |  |
| 5            | 0h<br>RW            | <ul> <li>SMI on FMHC Unsupported Request Event (FMUR):</li> <li>SCI on FMHC unsupported request event</li> <li>1: The Host Bridge generates an SCI special cycle over DMI when FMHC reports an unsupported request event.</li> <li>0: Reporting of this condition via SCI messaging is disabled.</li> </ul>                                                                           |  |
| 4            | 0h<br>RW            | <ul><li>FMCA:</li><li>SCI on FMHC CA event</li><li>1: The Host Bridge generates an SCI special cycle over DMI when FMHC reports a CA event.</li><li>0: Reporting of this condition via SCI messaging is disabled.</li></ul>                                                                                                                                                           |  |
| 3            | 0h<br>RW            | <ul> <li>SCI on FMI Asynchronous Notification (FMIAN):</li> <li>SCI on FMI Asynchronous Notification error event</li> <li>1: The Host Bridge generates an SCI special cycle over DMI when FMHC reports a Asynchronous Notification error event with Media dead or Health log critical notification.</li> <li>0: Reporting of this condition via SCI messaging is disabled.</li> </ul> |  |
| 2            | 0h<br>RW            | FMITHERMERR:<br>SCI on FMHC thermal event<br>1: The Host Bridge generates an SCI special cycle over DMI when FMHC reports a<br>thermal event.<br>0: Reporting of this condition via SCI messaging is disabled.                                                                                                                                                                        |  |
| 1            | 0h<br>RW            | <ul> <li>SCI on Multiple Bit Error (MCO_DMESCI):</li> <li>1: The Host generates an SCI DMI message when it detects a multiple-bit error reported by the DRAM controller.</li> <li>0: Reporting of this condition via SCI messaging is disabled. For systems not supporting ECC this bit must be disabled.</li> </ul>                                                                  |  |
| 0            | 0h<br>RW            | <ul> <li>SCI on Single Bit Error (MC0_DSESCI):</li> <li>1: The Host generates an SCI DMI special cycle when the DRAM controller detects a single bit error.</li> <li>0: Reporting of this condition via SCI messaging is disabled. For systems that do not support ECC this bit must be disabled.</li> </ul>                                                                          |  |



#### 3.1.39 Scratchpad Data (SKPD\_0\_0\_0\_PCI) - Offset DCh

This register holds 32 writable bits with no functionality behind them. It is for the convenience of BIOS and graphics drivers.

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:0, F:0] + DCh | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description             |
|--------------|---------------------|------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | <b>SKPD:</b><br>1 DWORD of data storage. |

#### 3.1.40 Capabilities A (CAPID0\_A\_0\_0\_0\_PCI) - Offset E4h

Processor capability enumeration.

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:0, F:0] + E4h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                     |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RW/L          | <ul> <li>NVME Device 3 Function 0 Disable (NVME_F0D):</li> <li>0: Device 3 Function 0 and associated memory spaces are accessible.</li> <li>1: Device 3 Function 0 (NVMe F0) and associated memory space are disabled by hardwiring the D3F0EN field, bit 5 of the SoC Device Enable register</li> </ul>                         |
| 30           | 0h<br>RW/L          | <ul> <li>PCIe Device 1 Function 2 Disable (PEG12D):</li> <li>0: Device 1 Function 2 and associated memory spaces are accessible.</li> <li>1: Device 1 Function 2 and associated memory and IO spaces are disabled by hardwiring the D1F2EN field, bit 1 of the Device Enable register, (DEVEN Dev 0 Offset 54h) to 0.</li> </ul> |
| 29           | 0h<br>RW/L          | <ul> <li>PCIe Device 1 Function 1 Disable (PEG11D):</li> <li>0: Device 1 Function 1 and associated memory spaces are accessible.</li> <li>1: Device 1 Function 1 and associated memory and IO spaces are disabled by hardwiring the D1F1EN field, bit 2 of the Device Enable register, (DEVEN Dev 0 Offset 54h) to 0.</li> </ul> |
| 28           | 0h<br>RW/L          | <ul> <li>PCIe Device 1 Function 0 Disable (PEG10D):</li> <li>0: Device 1 Function 0 and associated memory spaces are accessible.</li> <li>1: Device 1 Function 0 and associated memory and IO spaces are disabled by hardwiring the D1F0EN field, bit 3 of the Device Enable register, (DEVEN Dev 0 Offset 54h) to 0.</li> </ul> |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 27           | 0h<br>RW/L          | <ul> <li>PCIe Link Width Up-config Disable (PELWUD):</li> <li>0: Link width upconfig is supported. The Processor advertises upconfig capability using the data rate symbol in its TS2 training ordered sets during Configuration.Complete. The CPU responds to link width upconfigs initiated by the downstream device.</li> <li>1: Link width upconfig is NOT supported. The Processor does not advertise upconfig capability using the data rate field in TS2 training ordered sets during Configuration.Complete. The CPU does not respond to link width upconfigs initiated by the downstream device.</li> </ul> |  |
| 26           | 0h<br>RW/L          | DMI Width (DW):           0: DMI x4           1: DMI x2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 25           | 0h<br>RW/L          | DRAM ECC Disable (ECCDIS):<br>0: ECC is supported<br>1: ECC is not supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 24           | 0h<br>RW/L          | Force DRAM ECC Enable (FDEE):<br>0: DRAM ECC optional via software.<br>1: DRAM ECC enabled. MCHBAR COMISCCTL bit [0] and C1MISCCTL bit [0] are forced<br>to 1 and Read-Only.<br>Note that FDEE and ECCDIS must not both be set to 1.                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 23           | 0h<br>RW/L          | VT-d Disable (VTDD):<br>0: VT-d is supported<br>1: VT-d is not supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 22           | 0h<br>RW/L          | DMI GEN2 Disable (DMIG2DIS):<br>0: Capable of running DMI in Gen 2 mode<br>1: Not capable of running DMI in Gen 2 mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 21           | 0h<br>RW/L          | PCIe Controller Gen 2 Disable (PEGG2DIS):<br>0: Capable of running any of the PEG controllers in Gen 2 mode<br>1: Not capable of running any of the PEG controllers in Gen 2 mode                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 20:19        | 0h<br>RW/L          | <ul> <li>DRAM Maximum Size per Channel (DDRSZ):<br/>This field defines the maximum allowed memory size per channel.</li> <li>0: Unlimited (64GB per channel)</li> <li>1: Maximum 8GB per channel</li> <li>2: Maximum 4GB per channel</li> <li>3: Maximum 2GB per channel</li> </ul>                                                                                                                                                                                                                                                                                                                                  |  |
| 18           | 0h<br>RW/L          | PCIe Controller Device 6 Function 0 Disabled (PEG60D):<br>PCIe Controller Device 6 Function 0 is disabled<br>0: Device 6 Function 0 is supported<br>1: Device 6 Function 0 is not supported                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 17           | 0h<br>RW/L          | <ul> <li>DRAM 1N Timing Disable (D1NM):</li> <li>0: Part is capable of supporting 1n mode timings on the DDR interface.</li> <li>1: Part is not capable of supporting 1n mode. Only supported timings are 2n or greater.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 16           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 15           | 0h<br>RW/L          | DTT Device Disable (CDD):<br>0: DTT Device enabled.<br>1: DTT Device disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 14           | 0h<br>RW/L          | <ul> <li>2 DIMMs Per Channel Enable (DDPCD):</li> <li>Allows Dual Channel operation but only supports 1 DIMM per channel.</li> <li>0: 2 DIMMs per channel enabled</li> <li>1: 2 DIMMs per channel disabled. This setting hardwires bits 2 and 3 of the rank population field for each channel to zero. (MCHBAR offset 260h, bits 22-23 for channel 0 and MCHBAR offset 660h, bits 22-23 for channel 1)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 13           | 0h<br>RW/L          | X2APIC Enable (X2APIC_EN):<br>Extended Interrupt Mode.<br>0b: Hardware does not support Extended APIC mode.<br>1b: Hardware supports Extended APIC mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 12           | 0h<br>RW/L          | Dual Memory Channel Support (PDCD):<br>0: Capable of Dual Channel<br>1: Not Capable of Dual Channel - only single channel capable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 11           | 0h<br>RW/L          | Internal Graphics Disable (IGD):<br>0: There is a graphics engine within this CPU. Internal Graphics Device (Device 2) is<br>enabled and all of its memory and I/O spaces are accessible. Configuration cycles to<br>Device 2 will be completed within the CPU. All non-SMM memory and IO accesses to<br>VGA will be handled based on Memory and IO enables of Device 2 and IO registers<br>within Device 2 and VGA Enable of the PCI to PCI bridge control register in Devices 1<br>and 6 (If PCI Express GFX attach is supported). A selected amount of Graphics<br>Memory space is pre-allocated from the main memory based on Graphics Mode<br>Select (GMS in the GGC Register). Graphics Memory is pre-allocated above TSEG<br>Memory.<br>1: There is no graphics engine within this CPU. Internal Graphics Device (Device 2)<br>and all of its memory and I/O functions are disabled. Configuration cycle targeted to<br>Device 2 will be passed on to DMI. In addition, all clocks to internal graphics logic are<br>turned off. All non-SMM memory and IO accesses to VGA will be handled based on<br>VGA Enable of the PCI to PCI bridge control register in Devices 1 and 6. DEVEN [4:3]<br>(Device 0, offset 54h) have no meaning. Device 2 Functions 0 and 1 are disabled and<br>hidden. |  |
| 10           | 0h<br>RW/L          | <b>DIDO Override Enable (DIDOOE):</b><br>0: Disable ability to override DID0 - For production<br>1: Enable ability to override DID - For debug and samples only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 9            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 8            | 0h<br>RW/L          | 2 Level Memory Support (2LM_SUPPORTED):<br>0: 2 Level Memory (2LM) is not supported. Only 1LM is supported.<br>1: 2 Level Memory (2LM) is supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 7:4          | 0h<br>RW/L          | Compatibility Revision ID (CRID):<br>Compatibility Revision ID                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 3            | 0h<br>RW/L          | Memory Overclocking (DDR_OVERCLOCK):<br>Memory Overclocking is enabled.<br>When supported, memory can be trained at higher than default maximum<br>frequencies.<br>0: Memory Overclocking is not supported<br>1: Memory Overclocking is supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 2            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 1            | 0h<br>RW/L          | <ul> <li>NVME F7D (NVME_F7D):</li> <li>0: Device 3 Function 7 and associated memory spaces are accessible.</li> <li>1: Device 3 Function 7 (NVMe F7) and associated memory space are disabled by hardwiring the D3F7EN field, bit 6 of the SoC Device Enable register</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 0            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |



### 3.1.41 Capabilities B (CAPID0\_B\_0\_0\_0\_PCI) - Offset E8h

Processor capability enumeration.

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:0, F:0] + E8h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RW/L          | <ul><li>Image Processing Unit (IPU) Disable (IPU_DIS):</li><li>0: Device 5 associated memory spaces are accessible.</li><li>1: Device 5 associated memory and IO spaces are disabled.</li></ul>                                                                                                                                                                                                                               |  |
| 30           | 0h<br>RW/L          | Trace Hub Disable (TRACE_HUB_DIS):         0: Trace Hub associated memory spaces are accessible.         1: Trace Hub associated memory and IO spaces are disabled.                                                                                                                                                                                                                                                           |  |
| 29           | 0h<br>RW/L          | Overclocking Enabled (OC_ENABLED):<br>0: Overclocking is Disabled<br>1: Overclocking is Enabled<br>If overclocking is enabled, MSR FLEX_RATIO.OC_BINS contains how many bits of<br>over-clocking are supported.<br>The encoding is as follows:<br>0: Overclocking is Disabled<br>1-6: Turbo ratio limits can be incremented by this amount<br>7: Unlimited<br>If overclocking is disabled, FLEX_RATIO.OC_BINS is meaningless. |  |
| 28           | 0h<br>RW/L          | <b>SMT Capability (SMT):</b><br>This setting indicates whether the processor is SMT (HyperThreading) capable.                                                                                                                                                                                                                                                                                                                 |  |
| 27:25        | 0h<br>RW/L          | Cache Size (CACHESZ):<br>This setting indicates the supporting cache sizes.                                                                                                                                                                                                                                                                                                                                                   |  |
| 24           | 0h<br>RW/L          | SVM Disable (SVM_DISABLE):<br>0: SVM enabled<br>1: SVM disabled                                                                                                                                                                                                                                                                                                                                                               |  |
| 23:21        | 0h<br>RW/L          | Memory 100MHz Reference Clock (PLL_REF100_CFG):<br>DDR Maximum Frequency Capability with 100MHz memory reference clock (ref_clk).<br>0: 100 MHz memory reference clock is not supported<br>1-6: Reserved<br>7: Unlimited                                                                                                                                                                                                      |  |
| 20           | 0h<br>RW/L          | PCIe Gen 3 Disable (PEGG3_DIS):<br>0: Capable of running any of the Gen 3-compliant PCIe controllers in Gen 3 mode<br>(Devices 0/1/0, 0/1/1, 0/1/2, 0/6/0)<br>1: Not capable of running any of the PCIe controllers in Gen 3 mode                                                                                                                                                                                             |  |
| 19           | 0h<br>RW/L          | Processor Package Type (PKGTYP):<br>This setting indicates the CPU Package Type.                                                                                                                                                                                                                                                                                                                                              |  |
| 18           | 0h<br>RW/L          | Additive Graphics Enabled (ADDGFXEN):<br>0: Additive Graphics is disabled<br>1: Additive Graphics is enabled                                                                                                                                                                                                                                                                                                                  |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                          |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------|
|              | 0.h                 | Additive Graphics Capability Disable (ADDGFXCAP):                                                                     |
| 17           | DN/I                | 0: Capable of Additive Graphics                                                                                       |
|              | KW/L                | 1: Not capable of Additive Graphics                                                                                   |
|              |                     | PCIe x16 Disable (PEGX16D):                                                                                           |
|              |                     | 0: Capable of x16 PCIe Port                                                                                           |
| 16           | 0h                  | 1: Not Capable of x16 PCIe port, instead PCIe limited to x8 and below. Causes PCIe                                    |
| 10           | RW/L                | (unless in use by the other PEG port or the embedded Display Port), and the Max Link                                  |
|              |                     | Width field of the Link Capability register reports x8 instead of x16. (In the case of                                |
|              |                     | lane reversal, lanes 15:8 are active and lanes /:0 are powered down.)                                                 |
| 15           | 0h                  | DMI Gen 3 Disable (DMIG3DIS):                                                                                         |
|              | RW/L                | DMI Gen 3 Disable                                                                                                     |
|              |                     | 2 Level Memory Technology Support (LTECH):                                                                            |
|              |                     | 0: 1LM                                                                                                                |
| 14:12        | 0h                  | 1: EDRAMO                                                                                                             |
|              | RVV/L               | 3: EDRAMU+1                                                                                                           |
|              |                     | 4. ZLM<br>Other values are reserved                                                                                   |
|              |                     |                                                                                                                       |
| 11           | 0h                  |                                                                                                                       |
|              | RW/L                | 1: HDCP Disabled                                                                                                      |
|              |                     | Device 10 Disable (DEV10, DISABLED):                                                                                  |
|              | 0h                  | Indicates if Device 10 (Crash Log/Telemetry) is disabled.                                                             |
| 10           | RW/L                | 0: Device 10 capability is present                                                                                    |
|              |                     | 1: Device 10 is disabled and locked from further enabling                                                             |
| -            | 0h                  |                                                                                                                       |
| 9            | RO                  | Reserved                                                                                                              |
|              |                     | GNA (GMM) Disable (GNA_DIS):                                                                                          |
| 8            | 0h                  | 0: Device 8 associated memory spaces are accessible.                                                                  |
| Ũ            | RW/L                | 1: Device 8 associated memory and IO spaces are disabled by hardwiring the D8EN                                       |
|              |                     | field, bit 1 of the Device Enable register, (DEVEN Dev 0 Onset 54h) to 0.                                             |
| 7            | 0h                  | DDD:                                                                                                                  |
| /            | RW/L                | U: Debug mode                                                                                                         |
|              |                     |                                                                                                                       |
| 6:4          | 0h<br>RO            | Reserved                                                                                                              |
|              | ĸu                  |                                                                                                                       |
|              | Ob                  | S/H OPI Enable (SH_OPI_EN):                                                                                           |
| 3            | BW/I                | 0. DMI is enabled                                                                                                     |
|              | 10072               | 1: OPI is enabled                                                                                                     |
|              | 0h                  | VMD Disable (VMD_DIS):                                                                                                |
| 2            | RW/L                | Indicates if VMD is disabled.                                                                                         |
|              |                     | Global Single PCIe Lane (DPEGEX1):                                                                                    |
|              |                     | This bit has no effect on Device 1 unless Device 1 is configured for at least two ports                               |
| 1            | 0h                  | via PEG0CFGSEL strap.                                                                                                 |
| 1            | RW/L                | 0: All PCIe port widths do not depend on their respective BCTRL[VGAEN].                                               |
|              |                     | 1: Each PCIe port width is limited to x1 operation when its respective BCTRL[VGAEN]                                   |
|              |                     |                                                                                                                       |
|              |                     | Single Pule Lane (SPEGEX1):<br>This hit has no effect on Davice 1 unless Davice 1 is configured for a single part via |
|              | 0h                  | PEGOCFGSEL strap.                                                                                                     |
| 0            | RW/L                | 0: Device 1 Function 0 width does not depend on its BCTRL[VGAEN].                                                     |
|              |                     | 1: Device 1 Function 0 width is limited to x1 operation when its respective                                           |
|              |                     | BCIRL[VGAEN] is set to 1.                                                                                             |



### 3.1.42 Capabilities C (CAPID0\_C\_0\_0\_PCI) - Offset ECh

Processor capability enumeration.

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:0, F:0] + ECh | 0000000h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                   |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:29        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                       |
| 28           | 0h<br>RW/L          | <ul> <li>PCIe Gen 4 Disable (PEGG4_DIS):</li> <li>PCIe Gen 4 Disabled. This field will be strap selectable/modifiable to enable PCH Pairing capabilities.</li> <li>0: Capable of running any of the Gen 4-compliant PCIe controllers in Gen 4 mode (Devices 0/1/0, 0/1/1, 0/1/2, 0/6/0)</li> <li>1: Not capable of running any of the PEG controllers in Gen 4 mode</li> </ul> |
| 27:23        | 00h<br>RW/L         | Maximum DDR4 Frequency (MAX_DATA_RATE_DDR4):<br>DDR4 Maximum Frequency Capability in 266Mhz units.<br>This value is relevant only when CAPID0_A_0_0_0_PCI.DDR_OVERCLOCK is zero<br>(DDR overclocking is not supported).<br>0: Unlimited<br>1-31: multiples of 266MHz                                                                                                           |
| 22           | 0h<br>RW/L          | DDR4 Support (DDR4_EN):<br>0: DDR4 is not supported<br>1: DDR4 is supported                                                                                                                                                                                                                                                                                                    |
| 21:17        | 00h<br>RW/L         | Maximum LPDDR4 Frequency (MAX_DATA_RATE_LPDDR4):<br>LPDDR4 Maximum Frequency Capability in 266Mhz units.<br>This value is relevant only when CAPID0_A_0_0_0_PCI.DDR_OVERCLOCK is zero<br>(DDR overclocking is not supported).<br>0: Unlimited<br>1-31: multiples of 266MHz                                                                                                     |
| 16           | 0h<br>RW/L          | LPDDR4 Support (LPDDR4_EN):<br>0: LPDDR4 memory is not supported<br>1: LPDDR4 memory is supported                                                                                                                                                                                                                                                                              |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                       |
| 14           | 0h<br>RW/L          | <b>Dynamic Memory Frequency Change Disable (QCLK_GV_DIS):</b><br>0: Dynamic Memory Frequency Change is enabled<br>1: Dynamic Memory Frequency Change is disabled                                                                                                                                                                                                               |
| 13:10        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                       |
| 9            | 0h<br>RW/L          | <b>SGX Disabled (SGX_DIS):</b><br>Software Guard Extension (Intel® SGX) Disabled: Indicates that Intel® SGX is not available on this processor                                                                                                                                                                                                                                 |


| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 8:7          | 0h<br>RW/L          | <ul> <li>BCLKOCRANGE:<br/>BCLK (Base clock) Overclocking maximum frequency.</li> <li>0: BCLK overclocking is disabled</li> <li>1: BCLK maximum frequency is 115MHz</li> <li>2: BCLK maximum frequency is 130MHz</li> <li>3: Unlimited BCLK maximum frequency</li> </ul>                                               |  |
| 6            | 0h<br>RW/L          | Internal Display Disabled (IDD):<br>Specifies whether the Internal Display is Disabled.<br>D: Internal Display is enabled.<br>L: Internal Display is disabled.                                                                                                                                                        |  |
| 5            | 0h<br>RW/L          | DISPLAY PIPE3 (DISPLAY_PIPE3):<br>0: 3rd Display is disabled<br>1: 3rd Display is enabled                                                                                                                                                                                                                             |  |
| 4:0          | 00h<br>RW/L         | Max Data Rate At GEAR1 (MAX_DATA_RATE_AT_GEAR1):<br>This field reports the maximum Data Rate of the memory controller in GEAR 1 in<br>266Mhz units.<br>This value is relevant only when CAPID0_A_0_0_0_PCI.DDR_OVERCLOCK is zero<br>(DDR overclocking is not supported).<br>0: Unlimited<br>1-31: Multiples of 266MHz |  |

#### 3.1.43 Capabilities E (CAPID0\_E\_0\_0\_PCI) - Offset F0h

Processor capability enumeration.

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:0, F:0] + F0h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:25        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                              |  |
| 24           | 0h<br>RW/L          | <ul> <li>Crash Log Device 10 Disable (CRASHLOG_DIS):</li> <li>0: Device 10 associated memory spaces are accessible.</li> <li>1: Device 10 associated memory and IO spaces are disabled by hardwiring the D10EN field, bit 17 of the Device Enable register, (DEVEN Dev 0 Offset 54h) to 0.</li> </ul> |  |
| 23:13        | 000h<br>RW/L        | VDDQ_TX Maximum VID (VDDQ_VOLTAGE_MAX):<br>VDDQ_TX Maximum VID value.                                                                                                                                                                                                                                 |  |
| 12           | 0h<br>RW/L          | <b>IBECC Disable (IBECC_DIS):</b> 0: IBECC enabled.         1: IBECC disabled.                                                                                                                                                                                                                        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                               |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 11:7         | 00h<br>RW/L         | Maximum DDR5 Frequency (MAX_DATA_RATE_DDR5):<br>DDR5 Maximum Frequency Capability in 266Mhz units.<br>This value is relevant only when CAPID0_A_0_0_0_PCI.DDR_OVERCLOCK is zero<br>(DDR overclocking is not supported).<br>0: Unlimited<br>1-31: multiples of 266MHz       |  |
| 6            | 0h<br>RW/L          | DDR5 Support (DDR5_EN):<br>0: DDR5 memory is not supported<br>1: DDR5 memory is supported                                                                                                                                                                                  |  |
| 5:1          | 00h<br>RW/L         | Maximum LPDDR5 Frequency (MAX_DATA_RATE_LPDDR5):<br>LPDDR5 Maximum Frequency Capability in 266Mhz units.<br>This value is relevant only when CAPID0_A_0_0_0_PCI.DDR_OVERCLOCK is zero<br>(DDR overclocking is not supported).<br>0: Unlimited<br>1-31: multiples of 266MHz |  |
| 0            | 0h<br>RW/L          | LPDDR5 Support (LPDDR5_EN):<br>0: LPDDR5 memory is not supported<br>1: LPDDR5 memory is supported                                                                                                                                                                          |  |

#### **3.2 Processor Memory Controller (MCHBAR) Registers**

This chapter documents the Memory Controller MCHBAR registers.

Base address of these registers are defined in the MCHBAR\_0\_0\_0\_PCI register in Bus: 0, Device: 0, Function: 0.

The processor has 2 memory controllers. Each memory controller has 2 channels. Each channel can drive up to 2 sub channels depending on the memory type:

- LPDDR4x\LPDDR5:
  - 2 Memory controllers
  - 2 Channels per memory controller (total 4)
  - 2 sub channels per channel (total 8)
- DDR4:
  - 2 Memory controllers
  - 1 Channel per memory controller (total 2)
  - No sub channels
- DDR5:
  - 2 Memory controllers
  - 2 Channels per memory controller (total 4)
  - No sub channels

The MCHBAR exposes 3 sets of memory controller registers per controller for channel 0, channel 1 as well as broadcast.

- Memory Controller 0 (MC0)
  - Channel 0 offset range: E000h-E7FFh
  - Channel 1 offset range: E800h-EFFFh
  - Broadcast offset range: F000h-F7FFh
  - Shared registers: D800h-DFFFh
- Memory Controller 1 (MC1)



- Channel 0 offset range: 1E000h-1E7FFh
- Channel 1 offset range: 1E800h-1EFFFh
- Broadcast offset range: 1F000h-1F7FFh
- Shared registers: 1D800h-1DFFFh

Memory Controller Broadcast register behavior is to write to all channels of the same memory controller and read from channel 0.

*Note:* For brevity, only Channel 0 and the shared registers of MC0 are documented:

- MC0 Channel 1: MC0 Channel 0 + 0800h
- MC0 Broadcast: MC0 Channel 0 + 1000h
- MC1 Channel 0: MC0 Channel 0 + 10000h
- MC1 Channel 1: MC0 Channel 0 + 10800h
- MC1 Broadcast: MC0 Channel 0 + 11000h
- MC1 Shared: MC0 Shared + 10000h

#### 3.2.1 Summary of Registers

#### Table 3-3. Summary of MCHBAR Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                                          | Default Value         |
|--------|-----------------|------------------------------------------------------------------------------------------|-----------------------|
| 6A40h  | 8               | IA Exclusion IMR Base Address<br>(IMRIAEXCBASE_MCHBAR_CBO_INGRESS)                       | 00000000000000<br>00h |
| 6A48h  | 8               | IA Exclusion IMR Limit Address<br>(IMRIAEXCLIMIT_MCHBAR_CBO_INGRESS)                     | 00000000000000<br>00h |
| 6A50h  | 8               | GT Exclusion IMR Base Address<br>(IMRGTEXCBASE_MCHBAR_CBO_INGRESS)                       | 00000000000000<br>00h |
| 6A58h  | 8               | GT Exclusion IMR Limit Address<br>(IMRGTEXCLIMIT_MCHBAR_CBO_INGRESS)                     | 00000000000000<br>00h |
| D800h  | 4               | Inter-Channel Decode Parameters<br>(MAD_INTER_CHANNEL_0_0_0_MCHBAR)                      | 00000000h             |
| D804h  | 4               | Intra-Channel 0 Decode Parameters<br>(MAD_INTRA_CH0_0_0_0_MCHBAR)                        | 00000000h             |
| D808h  | 4               | Intra-Channel 1 Decode Parameters<br>(MAD_INTRA_CH1_0_0_0_MCHBAR)                        | 00000000h             |
| D80Ch  | 4               | Channel 0 DIMM Characteristics<br>(MAD_DIMM_CH0_0_0_MCHBAR)                              | 40000000h             |
| D810h  | 4               | Channel 1 DIMM Characteristics<br>(MAD_DIMM_CH1_0_0_0_MCHBAR)                            | 40000000h             |
| D824h  | 4               | Channel Hash (CHANNEL_HASH_0_0_0_MCHBAR)                                                 | 00000000h             |
| D828h  | 4               | Channel Enhanced Hash (CHANNEL_EHASH_0_0_0_MCHBAR)                                       | 00000000h             |
| D83Ch  | 4               | Memory Request Counters Configuration<br>(PWM_PROGRAMMABLE_REQCOUNT_CONFIG_0_0_0_MCHBAR) | 00010820h             |
| D840h  | 8               | Memory Request Global Counter<br>(PWM_TOTAL_REQCOUNT_0_0_0_MCHBAR)                       | 0000000000000<br>00h  |
| D848h  | 8               | Memory Request Counter 0<br>(PWM_PROGRAMMABLE_REQCOUNT_0_0_0_MCHBAR[0])                  | 00000000000000<br>00h |
| D858h  | 8               | RdCAS Counter (PWM_RDCAS_COUNT_0_0_0_MCHBAR)                                             | 0000000000000<br>00h  |
| D860h  | 4               | Self Refresh Mode Control (PM_SREF_CONFIG_0_0_0_MCHBAR)                                  | 00000200h             |

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                             | Default Value         |
|--------|-----------------|-----------------------------------------------------------------------------|-----------------------|
| D888h  | 8               | Address Compare for ECC Error Inject<br>(ECC_INJ_ADDR_COMPARE_0_0_0_MCHBAR) | 00000000000000<br>00h |
| D890h  | 8               | Remap Base (REMAPBASE_0_0_0_MCHBAR)                                         | 0000007FFFF000<br>00h |
| D898h  | 8               | Remap Limit (REMAPLIMIT_0_0_0_MCHBAR)                                       | 00000000000000<br>00h |
| D8A0h  | 8               | WrCAS Counter (PWM_WRCAS_COUNT_0_0_0_MCHBAR)                                | 00000000000000<br>00h |
| D8A8h  | 8               | Command Counter (PWM_COMMAND_COUNT_0_0_0_MCHBAR)                            | 00000000000000<br>00h |
| D958h  | 8               | Address Mask for ECC Error Inject<br>(ECC_INJ_ADDR_MASK_0_0_MCHBAR)         | 00000001FFFFFF<br>FFh |
| E000h  | 8               | PRE Command Timing (TC_PRE_0_0_0_MCHBAR)                                    | 00001038030830<br>08h |
| E008h  | 4               | ACT Command Timing (TC_ACT_0_0_0_MCHBAR)                                    | 18210410h             |
| E00Ch  | 4               | RD to RD Timings (TC_RDRD_0_0_MCHBAR)                                       | 04040404h             |
| E010h  | 4               | RD to WR Timings (TC_RDWR_0_0_0_MCHBAR)                                     | 04040404h             |
| E014h  | 4               | WR to RD Timings (TC_WRRD_0_0_0_MCHBAR)                                     | 04040404h             |
| E018h  | 4               | WR to WR Timings (TC_WRWR_0_0_0_MCHBAR)                                     | 04040404h             |
| E020h  | 8               | Roundtrip Latency (SC_ROUNDTRIP_LATENCY_0_0_0_MCHBAR)                       | 19191919191919<br>19h |
| E038h  | 4               | ECC Debug Control (ECC_DEBUG_0_0_0_MCHBAR)                                  | 00000000h             |
| E048h  | 4               | ECC Error Log 0 (ECCERRLOG0_0_0_MCHBAR)                                     | 00000000h             |
| E04Ch  | 4               | ECC Error Log 0 (ECCERRLOG1_0_0_MCHBAR)                                     | 00000000h             |
| E050h  | 8               | Power Down Timing (TC_PWRDN_0_0_0_MCHBAR)                                   | 04020804040404<br>04h |
| E070h  | 8               | ODT Command Timing (TC_ODT_0_0_0_MCHBAR)                                    | 0000000030500<br>00h  |
| E080h  | 4               | ODT Matrix (SC_ODT_MATRIX_0_0_0_MCHBAR)                                     | 00000000h             |
| E088h  | 8               | Scheduler Configuration (SC_GS_CFG_0_0_0_MCHBAR)                            | 0100000000000<br>20h  |
| E0B8h  | 4               | DDRIO Power Mode Timing<br>(SPID_LOW_POWER_CTL_0_0_0_MCHBAR)                | 08104426h             |
| E424h  | 4               | MR4 Rank Temperature<br>(MR4_RANK_TEMPERATURE_0_0_0_MCHBAR)                 | 03030303h             |
| E428h  | 4               | DDR4 Temperature<br>(DDR4_MPR_RANK_TEMPERATURE_0_0_0_MCHBAR)                | 01010101h             |
| E438h  | 4               | Refresh Parameters (TC_RFP_0_0_0_MCHBAR)                                    | 11AB980Fh             |
| E43Ch  | 4               | Refresh Timing Parameters (TC_RFTP_0_0_0_MCHBAR)                            | 01681004h             |
| E440h  | 4               | Self-Refresh Timing Parameters (TC_SRFTP_0_0_0_MCHBAR)                      | 00000200h             |
| E444h  | 4               | Refresh Stagger Control<br>(MC_REFRESH_STAGGER_0_0_0_MCHBAR)                | 00000000h             |
| E448h  | 4               | ZQCAL Control (TC_ZQCAL_0_0_0_MCHBAR)                                       | 32010000h             |
| E454h  | 4               | Memory Controller Initial State (MC_INIT_STATE_0_0_0_MCHBAR)                | 0000000Fh             |
| E460h  | 4               | DIMM Idle Energy (PM_DIMM_IDLE_ENERGY_0_0_0_MCHBAR)                         | 00000000h             |
| E464h  | 4               | DIMM Power-Down Energy<br>(PM_DIMM_PD_ENERGY_0_0_0_MCHBAR)                  | 00000000h             |
| E468h  | 4               | DIMM ACT Energy (PM_DIMM_ACT_ENERGY_0_0_0_MCHBAR)                           | 00000000h             |



| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                   | Default Value        |
|--------|-----------------|-------------------------------------------------------------------|----------------------|
| E46Ch  | 4               | DIMM RD Energy (PM_DIMM_RD_ENERGY_0_0_0_MCHBAR)                   | 00000000h            |
| E470h  | 4               | DIMM WR Energy (PM_DIMM_WR_ENERGY_0_0_0_MCHBAR)                   | 00000000h            |
| E478h  | 4               | WR Delay (SC_WR_DELAY_0_0_0_MCHBAR)                               | 0000003h             |
| E488h  | 4               | Per Bank Refresh (SC_PBR_0_0_0_MCHBAR)                            | 0000F011h            |
| E494h  | 4               | Miscellaneous Timing Constrains<br>(TC_LPDDR4_MISC_0_0_MCHBAR)    | 02040856h            |
| E4C0h  | 8               | Self-Refresh Exit Timing Parameters<br>(TC_SREXITTP_0_0_0_MCHBAR) | 0100000000000<br>00h |
| E4E8h  | 4               | Built in Self Test (WDB_MBIST_0_0_0_MCHBAR[0])                    | 00000000h            |
| E4F8h  | 4               | RDB Built in Self Test (RDB_MBIST_0_0_0_MCHBAR)                   | 00000000h            |
| E4FCh  | 4               | ECC Inject Count (ECC_INJECT_COUNT_0_0_0_MCHBAR)                  | FFFFFFFh             |
| E5FCh  | 4               | Miscellaneous Control Register (MCMNTS_SPARE_0_0_0_MCHBAR)        | 00000000h            |
| E600h  | 4               | RDDATA Path Control (MCMNTS_RDDATA_CTL_0_0_0_MCHBAR)              | 000041EFh            |

#### 3.2.2 IA Exclusion IMR Base Address (IMRIAEXCBASE\_MCHBAR\_CBO\_INGRESS) - Offset 6A40h

This register contains the base address of IA exclusion IMR.

| Туре | Size   | Offset         | Default            |
|------|--------|----------------|--------------------|
| MMIO | 64 bit | MCHBAR + 6A40h | 00000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access   | Field Name (ID): Description                                                                                                                                     |  |
|--------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:39        | 0h<br>RO              | Reserved                                                                                                                                                         |  |
| 38:10        | 00000000<br>h<br>RW/L | IA Exclusion IMR Base Address (IMRIAEXCBASE):<br>This register contains the base address of IA exclusion IMR.<br>Locked by: IMRIAEXCBASE_MCHBAR_CBO_INGRESS.LOCK |  |
| 9:1          | 0h<br>RO              | Reserved                                                                                                                                                         |  |
| 0            | 0h<br>RW/L            | LOCK:<br>This bit will lock all writable settings in this register, including itself.<br>Locked by: IMRIAEXCBASE_MCHBAR_CBO_INGRESS.LOCK                         |  |

#### 3.2.3 IA Exclusion IMR Limit Address (IMRIAEXCLIMIT\_MCHBAR\_CBO\_INGRESS) - Offset 6A48h

This register contains the limit address of IA exclusion IMR.

| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | MCHBAR + 6A48h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access   | Field Name (ID): Description                                                                                                                                         |
|--------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:39        | 0h<br>RO              | Reserved                                                                                                                                                             |
| 38:10        | 00000000<br>h<br>RW/L | IA Exclusion IMR Limit Address (IMRIAEXCLIMIT):<br>This register contains the limit address of IA exclusion IMR.<br>Locked by: IMRIAEXCLIMIT_MCHBAR_CBO_INGRESS.LOCK |
| 9:1          | 0h<br>RO              | Reserved                                                                                                                                                             |
| 0            | 0h<br>RW/L            | LOCK:<br>This bit will lock all writable settings in this register, including itself.<br>Locked by: IMRIAEXCLIMIT_MCHBAR_CBO_INGRESS.LOCK                            |

#### 3.2.4 GT Exclusion IMR Base Address (IMRGTEXCBASE\_MCHBAR\_CBO\_INGRESS) - Offset 6A50h

This register contains the base address of GT exclusion IMR.

| Туре | Size   | Offset         | Default            |
|------|--------|----------------|--------------------|
| MMIO | 64 bit | MCHBAR + 6A50h | 00000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                                                                                                                     |
|--------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:39        | 0h<br>RO                | Reserved                                                                                                                                                         |
| 38:10        | 00000000<br>h<br>RW/V/L | GT Exclusion IMR Base Address (IMRGTEXCBASE):<br>This register contains the base address of GT exclusion IMR.<br>Locked by: IMRGTEXCBASE_MCHBAR_CBO_INGRESS.LOCK |
| 9:1          | 0h<br>RO                | Reserved                                                                                                                                                         |
| 0            | 0h<br>RW/V/L            | LOCK:<br>This bit will lock all writable settings in this register, including itself.<br>Locked by: IMRGTEXCBASE_MCHBAR_CBO_INGRESS.LOCK                         |



#### 3.2.5 GT Exclusion IMR Limit Address (IMRGTEXCLIMIT\_MCHBAR\_CBO\_INGRESS) - Offset 6A58h

This register contains the limit address of GT exclusion IMR.

| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | MCHBAR + 6A58h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                                                                                                                         |
|--------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:39        | 0h<br>RO                | Reserved                                                                                                                                                             |
| 38:10        | 00000000<br>h<br>RW/V/L | GT Exclusion IMR Limit Address (IMRGTEXCLIMIT):<br>This register contains the limit address of GT exclusion IMR.<br>Locked by: IMRGTEXCLIMIT_MCHBAR_CBO_INGRESS.LOCK |
| 9:1          | 0h<br>RO                | Reserved                                                                                                                                                             |
| 0            | 0h<br>RW/V/L            | LOCK:<br>This bit will lock all writable settings in this register, including itself.<br>Locked by: IMRGTEXCLIMIT_MCHBAR_CBO_INGRESS.LOCK                            |

#### 3.2.6 Inter-Channel Decode Parameters (MAD\_INTER\_CHANNEL\_0\_0\_0\_MCHBAR) - Offset D800h

This register holds parameters used by the channel decode stage.

It defines virtual channel L mapping, as well as channel S size.

Also defined is the DDR type installed in the system (what DDR/LPDDR type is used).

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + D800h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RW            | Half Cacheline Mode (HALFCACHELINEMODE):<br>In this mode, the memory controller operates at 32B data chunkss. |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                   |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------|
| 30:29        | 0h<br>RO            | Reserved                                                                                                                       |
| 28:27        | 0h<br>RW            | Channel Width (CH_WIDTH):<br>This field defines the width of DRAM Channel<br>00b: x16<br>01b: x32<br>10b: x64<br>11b: Reserved |
| 26:20        | 0h<br>RO            | Reserved                                                                                                                       |
| 19:12        | 00h<br>RW           | Channel S Size (CH_S_SIZE):<br>Channel S size in multiplies of 0.5GB.<br>Supported range is 0GB - 64GB.                        |
| 11:5         | 0h<br>RO            | Reserved                                                                                                                       |
| 4            | 0h<br>RW            | Channel L Mapping (CH_L_MAP):<br>Channel L mapping to physical channel.<br>0b: Channel 0<br>1b: Channel 1                      |
| 3            | 0h<br>RO            | Reserved                                                                                                                       |
| 2:0          | 0h<br>RW            | DDR Type (DDR_TYPE):<br>Defines the DDR type:<br>0: DDR4<br>1: DDR5<br>2: LPDDR5<br>3: LPDDR4<br>4-7: Reserved                 |

#### 3.2.7 Intra-Channel 0 Decode Parameters (MAD\_INTRA\_CH0\_0\_0\_0\_MCHBAR) - Offset D804h

This register holds parameters used by the DRAM decode stage.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + D804h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                          |
|--------------|---------------------|-------------------------------------------------------|
| 31:15        | 0h<br>RO            | Reserved                                              |
| 14           | 0h<br>RW            | CRC Mode Enable (CRC):<br>0b: Disabled<br>1b: Enabled |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13:12        | 0h<br>RW            | <ul> <li>ECC Channel Configuration (ECC):</li> <li>0: No ECC active in the channel.</li> <li>1: ECC is active in IO, ECC logic is not active.</li> <li>2: ECC is disabled in IO, but ECC logic is enabled.</li> <li>3: ECC active in both IO and ECC logic.</li> <li>Notes:</li> <li>This field must be programmed identically for all populated channels.</li> <li>In a system with ECC this field must be programmed to 1 during training and then 3 before transitioning from training mode to Normal mode.</li> </ul> |
| 11:9         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 8            | 0h<br>RW            | Enhanced Interleaving Mode (EIM):<br>0b: Disabled<br>1b: Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 7:1          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 0            | 0h<br>RW            | DIMM L Mapping (DIMM_L_MAP):<br>Virtual DIMM L mapping to physical DIMM<br>0b: DIMM0<br>1b: DIMM1                                                                                                                                                                                                                                                                                                                                                                                                                         |

#### 3.2.8 Intra-Channel 1 Decode Parameters (MAD\_INTRA\_CH1\_0\_0\_0\_MCHBAR) - Offset D808h

This register holds parameters used by the DRAM decode stage.

*Note:* Bit definitions are the same as MAD\_INTRA\_CH0\_0\_0\_0\_MCHBAR, offset D804h.

#### 3.2.9 Channel 0 DIMM Characteristics (MAD\_DIMM\_CH0\_0\_0\_0\_MCHBAR) - Offset D80Ch

This register defines the channel DIMM characteristics - number of DIMMs, number of ranks, size and type.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + D80Ch | 4000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31           | 0h<br>RO            | Reserved                     |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                          |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30           | 1h<br>RW            | DDR5 Device is 8Gb (DDR5_DEVICE_8GB):<br>0b: DDR5 capacity is more than 8Gb<br>1b: DDR5 capacity is 8Gb;                                                                                                                                                              |
| 29           | 0h<br>RW            | DLS BG0 on Bit 11 (DLS_BG0_ON_BIT_11):<br>when set, BG[0] will be placed on bit 11 of the channel address instead of bit 6.<br>CAS[7] will take zone address 6.<br>0b: CAS[7] = zoneaddr[11], BG[0] = zoneaddr[6].<br>1b: CAS[7] = zoneaddr[6], BG[0] = zoneaddr[11]. |
| 28           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                              |
| 27:26        | 0h<br>RW            | DIMM S Number of Ranks (DSNOR):<br>DIMM S number of ranks<br>Ob: 1 Rank<br>1b: 2 Ranks                                                                                                                                                                                |
| 25:24        | 0h<br>RW            | DIMM S Width (DSW):<br>Width of DDR chips<br>0: X8 chips<br>1: X16 chips<br>2: X32 chips<br>3: Reserved                                                                                                                                                               |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                              |
| 22:16        | 00h<br>RW           | DIMM S Size (DIMM_S_SIZE):<br>Size of DIMM S in 0.5GB multiples.                                                                                                                                                                                                      |
| 15:11        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                              |
| 10:9         | 0h<br>RW            | DIMM L Number of Ranks (DLNOR):<br>0: 1 Rank<br>1: 2 Ranks<br>In ERM (enhanced rank mode):<br>2: 3 ranks<br>3: 4 ranks                                                                                                                                                |
| 8:7          | 0h<br>RW            | DIMM L Width (DLW):<br>DIMM L width of DDR chips<br>0: X8 chips<br>1: X16 chips<br>2: X32 chips<br>3: Reserved                                                                                                                                                        |
| 6:0          | 00h<br>RW           | DIMM L Size (DIMM_L_SIZE):<br>Size of DIMM L in 0.5GB multiples                                                                                                                                                                                                       |

#### 3.2.10 Channel 1 DIMM Characteristics (MAD\_DIMM\_CH1\_0\_0\_0\_MCHBAR) - Offset D810h

This register defines the channel DIMM characteristics - number of DIMMs, number of ranks, size and type.



| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + D810h | 4000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                          |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                              |
| 30           | 1h<br>RW            | DDR5 Device is 8Gb (DDR5_DEVICE_8GB):<br>0b: DDR5 capacity is more than 8Gb;<br>1b: DDR5 capacity is 8Gb;                                                                                                                                                             |
| 29           | 0h<br>RW            | DLS BG0 on Bit 11 (DLS_BG0_ON_BIT_11):<br>when set, BG[0] will be placed on bit 11 of the channel address instead of bit 6.<br>CAS[7] will take zone address 6.<br>0b: CAS[7] = zoneaddr[11], BG[0] = zoneaddr[6].<br>1b: CAS[7] = zoneaddr[6], BG[0] = zoneaddr[11]. |
| 28           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                              |
| 27:26        | 0h<br>RW            | DIMM S Number of Ranks (DSNOR):<br>DIMM S number of ranks<br>Ob: 1 Rank<br>1b: 2 Ranks                                                                                                                                                                                |
| 25:24        | 0h<br>RW            | DIMM S Width (DSW):<br>Width of DDR chips<br>0: X8 chips<br>1: X16 chips<br>2: X32 chips<br>3: Reserved                                                                                                                                                               |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                              |
| 22:16        | 00h<br>RW           | DIMM S Size (DIMM_S_SIZE):<br>Size of DIMM S in 0.5GB multiples.                                                                                                                                                                                                      |
| 15:11        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                              |
| 10:9         | 0h<br>RW            | DIMM L Number of Ranks (DLNOR):<br>0: 1 Rank<br>1: 2 Ranks<br>In ERM (enhanced rank mode):<br>2: 3 ranks<br>3: 4 ranks                                                                                                                                                |
| 8:7          | 0h<br>RW            | DIMM L Width (DLW):<br>DIMM L width of DDR chips<br>0: X8 chips<br>1: X16 chips<br>2: X32 chips<br>3: Reserved                                                                                                                                                        |
| 6:0          | 00h<br>RW           | DIMM L Size (DIMM_L_SIZE):<br>Size of DIMM L in 0.5GB multiples                                                                                                                                                                                                       |



## 3.2.11 Channel Hash (CHANNEL\_HASH\_0\_0\_0\_MCHBAR) — Offset D824h

This register defines the MC channel selection function.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + D824h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:29        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 28           | 0h<br>RW            | Hash Mode (HASH_MODE):<br>Encoding:<br>0: Use address bit-6 for channel selection.<br>1: Use the channel hash function as defined in the other fields of this register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 27           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 26:24        | 0h<br>RW            | Hash LSB Mask Bit (HASH_LSB_MASK_BIT):         This field specifies the MC Channel interleave bit.         The following encoding is used:         0: Addr[6]         1: Addr[7]         2: Addr[8]         3: Addr[9]         4: Addr[10]         5: Addr[11]         6: Addr[12]         7: Addr[13]         For example, setting this field to 2 will interleave the channels at a 4 cacheline granularity.         BIOS should set this field same as the lowest selected bit in the Mask field of this register.         Note that if the Mask field does not include the corresponding interleave bit, it will still be included in the XOR function by the MC decoding logic. |  |
| 23:20        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 19:6         | 0000h<br>RW         | Hash Mask (HASH_MASK):<br>The 14-bit mask corresponds to memory request Addr[19:6].<br>Setting a mask bit to 1 will include that particular address bit in the channel XOR<br>function.<br>For example, if the mask is set to 0C04h, then Channel = Addr[17] Addr[16] Addr[8]                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 5:0          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |



#### 3.2.12 Channel Enhanced Hash (CHANNEL\_EHASH\_0\_0\_0\_MCHBAR) - Offset D828h

This register defines the MC Enhanced channel selection function.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + D828h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:29        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 28           | 0h<br>RW            | <ul> <li>Enhanced Hash Mode (EHASH_MODE):</li> <li>Encoding:</li> <li>Ob: Use address bit-6 for sub channel selection.</li> <li>1b: Use the channel Ehash function as defined in the other fields of this register. This mode Should be only used when there are 2 DIMMs per channel or 2 Sub channels per channel.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 27           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 26:24        | 0h<br>RW            | <pre>Enhanced Hash LSB Mask Bit (EHASH_LSB_MASK_BIT):<br/>This specifies the MC Enhanced Channel interleave bit.<br/>The following encoding is used:<br/>• 000b: Addr[6]<br/>• 001b: Addr[7]<br/>• 010b: Addr[7]<br/>• 010b: Addr[10]<br/>• 101b: Addr[10]<br/>• 101b: Addr[11]<br/>• 110b: Addr[12]<br/>• 111b: Addr[13]<br/>For example, setting this field to 10b will interleave the sub channels at a 4 cache line<br/>granularity.<br/>BIOS should set this field same as the lowest selected bit in the Mask field of this<br/>register. Note that if the Mask field does not include the corresponding interleave bit,<br/>it will still be included in the XOR function by the MC decoding logic.<br/>The addresses above refer to channel addresses. When both channels are populated<br/>with sub-channels, addresses in this field that are higher than the<br/>HASH_LSB_MASK_BIT (defined in CHANNEL_HASH register) are one bit higher in<br/>physical address.<br/>Examples:<br/>• HASH_LSB_MASK_BIT = 0x2: physical Addr[8]<br/>• EHASH_LSB_MASK_BIT = 0x2: channel address[8], physical address [9]</pre> |  |
| 23:20        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                            |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |                     | Enhanced Hash Mask (EHASH_MASK):                                                                                                                                                                        |
|              |                     | The 14 bit mask corresponds to memory request Addr[19:6].                                                                                                                                               |
| 19:6         |                     | Setting a mask bit to 1 will include that particular address bit in the channel XOR function.                                                                                                           |
|              | 0000h<br>RW         | For example, if the mask is set to 14'h0C04, then Channel = Addr[17] Addr[16] Addr[8]                                                                                                                   |
|              |                     | The addresses above refer to channel addresses.                                                                                                                                                         |
|              |                     | When both channels are populated with sub-channels, addresses in this field that are<br>higher than the HASH_LSB_MASK_BIT (defined in CHANNEL_HASH register) are one<br>bit higher in physical address. |
|              |                     | Examples:                                                                                                                                                                                               |
|              |                     |                                                                                                                                                                                                         |
|              |                     | <ul> <li>HASH_LSB_MASK_BIT = 0x2: physical Addr[8]</li> </ul>                                                                                                                                           |
|              |                     | <ul> <li>EHASH_LSB_MASK_BIT=0x2: channel address[8], physical address [9]</li> </ul>                                                                                                                    |
| 5:0          | 0h<br>RO            | Reserved                                                                                                                                                                                                |

#### 3.2.13 Memory Request Counters Configuration (PWM\_PROGRAMMABLE\_REQCOUNT\_CONFIG\_0\_0\_0\_MC HBAR) — Offset D83Ch

Configuration register for PWM\_PROGRAMMABLE\_REQCOUNT\_0\_0\_0\_MCHBAR[1:0] counters.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + D83Ch | 00010820h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                       |  |
| 19:15        | 02h<br>RW           | Memory Source ID3 (CMI_SOURCE_ID3):<br>Holds 1 of 2 CMI Source IDs that will increment the<br>PWM_PROGRAMMABLE_REQCOUNT_0_0_0_MCHBAR[1] counter.<br>When a new memory request enters memory controller that has a Source ID<br>matching either CMI_Source_ID2 or CMI_Source_ID3 the counter will be<br>incremented by 1.<br>The default is the CMI Source ID of IOP (IO Port). |  |
| 14:10        | 02h<br>RW           | Memory Source ID2 (CMI_SOURCE_ID2):<br>Holds 1 of 2 CMI Source IDs that will increment the<br>PWM_PROGRAMMABLE_REQCOUNT_0_0_0_MCHBAR[1] counter.<br>When a new memory request enters memory controller that has a Source ID<br>matching either CMI_Source_ID2 or CMI_Source_ID3 the counter will be<br>incremented by 1.<br>The default is the CMI Source ID of IOP (IO Port). |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                 |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 9:5          | 01h<br>RW           | Memory Source ID1 (CMI_SOURCE_ID1):<br>Holds 1 of 2 CMI Source IDs that increment the<br>PWM_PROGRAMMABLE_REQCOUNT_0_0_0_MCHBAR[0] counter.<br>When a new memory request enters the memory controller that has a Source ID<br>matching either CMI_Source_ID0 or CMI_Source_ID1 the counter is incremented by<br>1.<br>The default is the CMI Source ID of IDP1 (IDI Port 1). |  |
| 4:0          | 00h<br>RW           | Memory Source ID0 (CMI_SOURCE_ID0):<br>Holds 1 of 2 CMI Source IDs that increment the<br>PWM_PROGRAMMABLE_REQCOUNT_0_0_0_MCHBAR[0] counter.<br>When a new memory request enters MC that has a Source ID matching either<br>CMI_Source_ID0 or CMI_Source_ID1 the counter will be incremented by 1.<br>The default is the Memory Source ID of IDP0 (IDI Port 0).               |  |

#### 3.2.14 Memory Request Global Counter (PWM\_TOTAL\_REQCOUNT\_0\_0\_0\_MCHBAR) - Offset D840h

Counts every 64B memory read and write request entering the Memory Controller to DRAM (sum of all channels).

Each write request counts as a new request incrementing this counter.

However, same-cache-line write requests (both full and partial) are combined to a single 64-byte data transfer to DRAM.

Therefore multiplying the number of requests by 64-bytes will lead to inaccurate memory bandwidth.

The inaccuracy is proportional to the number of same-cache-line writes.

If a SOC has multiple MCs instantiated, all instances of this counter will need to be added together to get total memory request bandwidth.

| Туре | Size   | Offset         | Default           |
|------|--------|----------------|-------------------|
| MMIO | 64 bit | MCHBAR + D840h | 0000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access              | Field Name (ID): Description                                                                                    |
|--------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------|
| 63:0         | 0000000<br>00000000<br>h<br>RW/V | <b>Request Count (COUNT):</b><br>Count of the total number of 64B CMI read and write requests entering this MC. |

#### 3.2.15 Memory Request Counter 0 (PWM\_PROGRAMMABLE\_REQCOUNT\_0\_0\_0\_MCHBAR[0]) – Offset D848h

Counts every 64B memory read and write request entering the Memory Controller to DRAM (sum of all channels) from up to two programmable CMI Source IDs, contained in

PWM\_PROGRAMMABLE\_REQCOUNT\_CONFIG\_0\_0\_0\_MCHBAR register. Each write request counts as a new request incrementing this counter. However, same-cache-line write requests (both full and partial) are combined to a single 64-byte data transfer to DRAM. Therefore multiplying the number of requests by 64-bytes will lead to inaccurate memory bandwidth. The inaccuracy is proportional to the number of same-cache-line writes. If a SOC has multiple MCs instantiated all instances of this counter will need to be added together to get the sum of the requests from the programmable sources.

Note: There are 2 instances of this register. The offset between instances is 8.

| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | MCHBAR + D848h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access               | Field Name (ID): Description                                                                                                                                                                                                           |
|--------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:0         | 00000000<br>00000000<br>h<br>RW/V | <b>Request Count (COUNT):</b><br>Counts the 64B memory read and write requests entering this memory controller<br>from up to two programmable memory Source IDs, contained in<br>PWM_PROGRAMMABLE_REQCOUNT_CONFIG_0_0_MCHBAR register. |

### 3.2.16 RdCAS Counter (PWM\_RDCAS\_COUNT\_0\_0\_0\_MCHBAR) - Offset D858h

Counts every read (RdCAS) issued by the Memory Controller to DRAM (sum of all channels). All requests result in 64-byte data transfers from DRAM. Use for accurate memory bandwidth calculations.

| Туре | Size   | Offset         | Default            |
|------|--------|----------------|--------------------|
| MMIO | 64 bit | MCHBAR + D858h | 000000000000000000 |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access               | Field Name (ID): Description               |
|--------------|-----------------------------------|--------------------------------------------|
| 63:0         | 00000000<br>00000000<br>h<br>RW/V | RdCAS Count (COUNT):<br>Number of accesses |



#### 3.2.17 Self Refresh Mode Control (PM\_SREF\_CONFIG\_0\_0\_MCHBAR) - Offset D860h

Defines if and when DDR can go into Self Refresh

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + D860h | 00000200h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                      |
| 15:0         | 0200h<br>RW/V       | Idle Timer (IDLE_TIMER):<br>This value is used when the SREF_enable field is set. It defines the number of cycles that there should not be any transaction in order to enter self-refresh.<br>Supported range is 512 to 64K-1 |

#### 3.2.18 Address Compare for ECC Error Inject (ECC\_INJ\_ADDR\_COMPARE\_0\_0\_0\_MCHBAR) - Offset D888h

Error injection is issued when ECC\_INJ\_ADDR\_COMPARE\_0\_0\_0\_MCHBAR[32:0] == ADDR[38:6] and ECC\_INJ\_ADDR\_MASK\_0\_0\_0\_MCHBAR[32:0]

| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | MCHBAR + D888h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access  | Field Name (ID): Description                                                                                                    |
|--------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------|
| 63:33        | 0h<br>RO             | Reserved                                                                                                                        |
| 32:0         | 00000000<br>0h<br>RW | ADDRESS:<br>Inject error when ECC_INJ_ADDR_COMPARE_0_0_0_MCHBAR[32:0] ==<br>ADDR[38:6] and ECC_INJ_ADDR_MASK_0_0_0_MCHBAR[31:0] |

### 3.2.19 Remap Base (REMAPBASE\_0\_0\_0\_MCHBAR) — Offset D890h

The value in this register defines the lower boundary of the Remap window.



The Remap window is inclusive of this address.

In the decoder A[19:0] of the Remap Base Address are assumed to be 0's.

Thus the bottom of the defined memory range will be aligned to a 1MB boundary.

When the value in this register is greater than the value programmed into the Remap Limit register, the Remap window is disabled.

These bits are Intel TXT lockable.

| Туре | Size   | Offset         | Default           |
|------|--------|----------------|-------------------|
| MMIO | 64 bit | MCHBAR + D890h | 0000007FFFF00000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:39        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 38:20        | 7FFFh<br>RW         | Remap Base Address (REMAPBASE):<br>The value in this register defines the lower boundary of the Remap window.<br>The Remap window is inclusive of this address.<br>In the decoder Address[19:0] of the Remap Base Address are assumed to be 0's.<br>Thus the bottom of the defined memory range will be aligned to a 1MB boundary.<br>When the value in this register is greater than the value programmed into the Remap<br>Limit register, the Remap window is disabled.<br>These bits are Intel TXT lockable. |  |
| 19:0         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |

### 3.2.20 Remap Limit (REMAPLIMIT\_0\_0\_0\_MCHBAR) - Offset D898h

The value in this register defines the upper boundary of the Remap window.

The Remap window is inclusive of this address.

In the decoder Address[19:0] of the Remap Limit Address are assumed to be F's.

Thus the top of the defined range will be one byte less than a 1MB boundary.

When the value in this register is less than the value programmed into the Remap Base register, the Remap window is disabled.

These Bits are Intel TXT lockable.



| Туре | Size   | Offset         | Default            |
|------|--------|----------------|--------------------|
| MMIO | 64 bit | MCHBAR + D898h | 00000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:39        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 38:20        | 00000h<br>RW        | Remap Limit (REMAPLMT):<br>The value in this register defines the upper boundary of the Remap window.<br>The Remap window is inclusive of this address.<br>In the decoder Address[19:0] of the Remap Limit Address are assumed to be F's.<br>Thus the top of the defined range will be one byte less than a 1MB boundary.<br>When the value in this register is less than the value programmed into the Remap<br>Base register, the Remap window is disabled.<br>These Bits are Intel TXT lockable. |  |
| 19:0         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |

#### 3.2.21 WrCAS Counter (PWM\_WRCAS\_COUNT\_0\_0\_0\_MCHBAR) - Offset D8A0h

Counts every write (WrCAS) issued by the Memory Controller to DRAM (sum of all channels).

All requests result in 64-byte data transfers from DRAM. Use for accurate memory bandwidth calculations.

*Note:* Bit definitions are the same as PWM\_RDCAS\_COUNT\_0\_0\_0\_MCHBAR, offset D858h.

#### 3.2.22 Command Counter (PWM\_COMMAND\_COUNT\_0\_0\_0\_MCHBAR) - Offset D8A8h

Request counter used by the PCU for estimation of MC & MCIO power consumption and its sources.

There are 3 registers for sources and three registers for MC Operations.

Sources:

- GT
- IA Cores
- IO
- MC Operations:
- RD data
- WR data



#### • Command

| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | MCHBAR + D8A8h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access              | Field Name (ID): Description                    |
|--------------|----------------------------------|-------------------------------------------------|
| 63:0         | 0000000<br>00000000<br>h<br>RW/V | Command Counter (COUNT):<br>Number of accesses. |

#### 3.2.23 Address Mask for ECC Error Inject (ECC\_INJ\_ADDR\_MASK\_0\_0\_0\_MCHBAR) — Offset D958h

Error injection is issued when ECC\_INJ\_ADDR\_COMPARE\_0\_0\_0\_MCHBAR[32:0] = ADDR[38:6] AND ECC\_INJ\_ADDR\_MASK\_0\_0\_0\_MCHBAR[32:0]

| Туре | Size   | Offset         | Default           |
|------|--------|----------------|-------------------|
| MMIO | 64 bit | MCHBAR + D958h | 00000001FFFFFFFFh |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                   |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------|
| 63:33        | 0h<br>RO            | Reserved                                                                                                                       |
| 32:0         | 1FFFFFFF<br>h<br>RW | ADDRESS:<br>Inject error when ECC_INJ_ADDR_COMPARE_0_0_0_MCHBAR[32:0] = ADDR[38:6]<br>AND ECC_INJ_ADDR_MASK_0_0_0_MCHBAR[32:0] |

### 3.2.24 PRE Command Timing (TC\_PRE\_0\_0\_0\_MCHBAR) - Offset E000h

DDR timing constraints related to PRE commands



| Туре | Size   | Offset         | Default           |
|------|--------|----------------|-------------------|
| MMIO | 64 bit | MCHBAR + E000h | 0000103803083008h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:48        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 47:41        | 08h<br>RW           | <b>tRCD Timing Parameter (TRCD):</b><br>Holds DDR timing parameter tRCD<br>ACT to CAS (RD or WR) same bank minimum delay in tCK (WCK for LPDDR5) cycles.<br>Supported range is 8-59.                                                                                                                                                                                                                                                                                                                                    |  |
| 40:33        | 1Ch<br>RW           | <b>tRAS Timing Parameter (TRAS):</b><br>Holds DDR timing parameter tRAS.<br>ACT to PRE same bank minimum delay in tCK (WCK for LPDDR5) cycles.<br>For DDR/LPDDR Supported range is 28-136                                                                                                                                                                                                                                                                                                                               |  |
| 32:30        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 29:21        | 018h<br>RW          | tWRPRE Timing Parameter (TWRPRE):<br>Holds DDR timing parameter tWRPRE.<br>WR to PRE same bank minimum delay in tCK (WCK for LPDDR5) cycles.<br>Supported range is 18-200.                                                                                                                                                                                                                                                                                                                                              |  |
| 20:17        | 4h<br>RW            | tPPD Timing Parameter (TPPD):<br>Holds DDR timing parameter tPPD.<br>PRE/PREALL to PRE/PREALL (same rank) minimum delay in tCK (WCK for LPDDR5)<br>cycles.<br>Supported range is 4-7.<br>Note this register is not used in DDR5                                                                                                                                                                                                                                                                                         |  |
| 16:11        | 06h<br>RW           | <b>tRDPRE Timing Parameter (TRDPRE):</b><br>Holds DDR timing parameter tRDPRE.<br>RD to PRE same bank minimum delay in tCK (WCK for LPDDR5) cycles.<br>Supported range is 4-32.                                                                                                                                                                                                                                                                                                                                         |  |
| 10:7         | 0h<br>RW            | tRPab_ext Timing Parameter (TRPAB_EXT):<br>Holds the value of tRPab-tRPpb for LPDDR in tCK (WCK for LPDDR5) cycles.<br>LPDDR technologies requires a longer time from PREALL to ACT vs. PRE to ACT, the<br>offset between the two should be programmed to this field.<br>When using DDR4 this field should be programmed to 0.<br>For LPDDR4 the following restrictions apply: For single/dual rank sub channels tRP-<br>tRPab_ext > 6. For three/four ranks sub channels tRP-tRPab_ext > 8.<br>Supported range is 0-6. |  |
| 6:0          | 08h<br>RW           | <b>tRP Timing Parameter (TRP):</b><br>Holds DDR timing parameter tRP (and tRCD).<br>PRE to ACT same bank minimum delay in tCK (WCK for LPDDR5) cycles.<br>ACT to CAS (RD or WR) same bank minimum delay in tCK (WCK for LPDDR5) cycles.<br>Supported range is 8-60.                                                                                                                                                                                                                                                     |  |

## 3.2.25 ACT Command Timing (TC\_ACT\_0\_0\_0\_MCHBAR) - Offset E008h

DDR timing constraints related to ACT commands

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + E008h | 18210410h |

Register Level Access:

| <b>BIOS Access</b> | SMM Access | OS Access |
|--------------------|------------|-----------|
| RW                 | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                       |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:24        | 18h<br>RW           | tREFSBRD Timing Parameter (TREFSBRD):<br>Enforces minimum delay from refsb to ACT. Specified in tCK                                                                                                                                                                                                |  |
| 23:20        | 2h<br>RW            | Derating Extensions (DERATING_EXT):<br>Holds LPDDR timing parameters derating tRAS, tRRD, tRP and tRCD in tCK (WCK for<br>LPDDR5) cycles.<br>When LPDDR is hot, this value is added to the appropriate timing parameters.<br>For non LP devices program the field to 0.<br>Supported range is 0-4. |  |
| 19:14        | 04h<br>RW           | tRRD Different Group (TRRD_DG):<br>Holds DDR timing parameter tRRD.<br>ACT to ACT (different bank group in DDR4/DDR5) minimum delay in tCK (WCK for<br>LPDDR5) cycles.<br>Supported range is 4-32.                                                                                                 |  |
| 13:8         | 04h<br>RW           | <b>tRRD Same Group (TRRD_SG):</b><br>Holds DDR timing parameter tRRD/tRRD_L.<br>For LPDDR4/LPDDR5 program tRRD, for DDR4/DDR5 program tRRD_L.<br>ACT to ACT (same bank group in DDR4/DDR5) minimum delay in tCK (WCK for<br>LPDDR5) cycles.<br>Supported range is 4-32.                            |  |
| 7:0          | 10h<br>RW           | tFAW Timing Parameter (TFAW):<br>Holds DDR timing parameter tFAW (four activates window). In tCK (WCK for LPDDR5)<br>cycles<br>Supported range is 16-88.                                                                                                                                           |  |

## 3.2.26 RD to RD Timings (TC\_RDRD\_0\_0\_0\_MCHBAR) - Offset E00Ch

DDR timing constraints related to timing between read and read transactions



| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + E00Ch | 04040404h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                            |  |
| 30:24        | 04h<br>RW           | <b>tRDRD Different DIMM (TRDRD_DD):</b><br>Minimum delay from RD to RD to the other DIMM in tCK (WCK for LPDDR5) cycles.<br>Supported range is 4-54.                                                                                                |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                            |  |
| 22:16        | 04h<br>RW           | <b>tRDRD Different Rank (TRDRD_DR):</b><br>Minimum delay from RD to RD to the other rank in the same DIMM in tCK (WCK for LPDDR5) cycles.<br>Supported range is 4-54.                                                                               |  |
| 15:14        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                            |  |
| 13:8         | 04h<br>RW           | tRDRD Different Group (TRDRD_DG):<br>LPDDR4/LPDDR5: Minimum delay from RD to RD to different banks in tCK (WCK for<br>LPDDR5) cycles.<br>DDR4/DDR5: Minimum delay from RD to RD to different bank groups in tCK cycles.<br>Supported range is 4-54. |  |
| 7:6          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                            |  |
| 5:0          | 04h<br>RW           | tRDRD Same Group (TRDRD_SG):<br>LPDDR4/LPDDR5: Minimum delay from RD to RD to the same bank in tCK (WCK for<br>LPDDR5) cycles.<br>DDR4/DDR5: Minimum delay from RD to RD to the same bank group in tCK cycles.<br>Supported range is 4-54.          |  |

## 3.2.27 RD to WR Timings (TC\_RDWR\_0\_0\_0\_MCHBAR) — Offset E010h

DDR timing constraints related to timing between read and write transactions

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + E010h | 04040404h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                            |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                |  |
| 30:24        | 04h<br>RW           | <b>tRDWR Different DIMM (TRDWR_DD):</b><br>Minimum delay from RD to WR to the other DIMM in tCK (WCK for LPDDR5) cycles.<br>Supported range is 4-54.                                                                                                    |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                |  |
| 22:16        | 04h<br>RW           | <b>tRDWR Different Rank (TRDWR_DR):</b><br>Minimum delay from RD to WR to the other rank in the same DIMM in tCK (WCK for LPDDR5) cycles.<br>Supported range is 4-54.                                                                                   |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                |  |
| 14:8         | 04h<br>RW           | <b>tRDWR Different Group (TRDWR_DG):</b><br>LPDDR4/LPDDR5: Minimum delay from RD to WR to different banks in tCK (WCK for LPDDR5) cycles.<br>DDR4/DDR5: Minimum delay from RD to WR to different bank groups in tCK cycles.<br>Supported range is 4-54. |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                |  |
| 6:0          | 04h<br>RW           | tRDWR Same Group (TRDWR_SG):<br>LPDDR4/LPDDR5: Minimum delay from RD to WR to the same bank in tCK (WCK for<br>LPDDR5) cycles.<br>DDR4/DDR5: Minimum delay from RD to WR to the same bank group in tCK cycles.<br>Supported range is 4-54.              |  |

## 3.2.28 WR to RD Timings (TC\_WRRD\_0\_0\_MCHBAR) - Offset E014h

DDR timing constraints related to timing between write and read transactions



| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + E014h | 04040404h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:30        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                            |  |
| 29:24        | 04h<br>RW           | <b>tWRRD Different DIMM (TWRRD_DD):</b><br>Minimum delay from WR to RD to the other DIMM in tCK (WCK for LPDDR5) cycles.<br>Supported range is 4-54.                                                                                                |  |
| 23:22        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                            |  |
| 21:16        | 04h<br>RW           | <b>tWRRD Different Rank (TWRRD_DR):</b><br>Minimum delay from WR to RD to the other rank in the same DIMM in tCK (WCK for LPDDR5) cycles.<br>Supported range is 4-54.                                                                               |  |
| 15:8         | 04h<br>RW           | tWRRD Different Group (TWRRD_DG):<br>LPDDR4/LPDDR5: Minimum delay from WR to RD to different banks in tCK (WCK for<br>LPDDR5) cycles.<br>DDR4/DDR5: Minimum delay from WR to RD to different bank groups in tCK cycles.<br>Supported range is 4-65. |  |
| 7:0          | 04h<br>RW           | tWRRD Same Group (TWRRD_SG):<br>LPDDR4/LPDDR5: Minimum delay from WR to RD to the same bank in tCK (WCK for<br>LPDDR5) cycles.<br>DDR4/DDR5: Minimum delay from WR to RD to the same bank group in tCK cycles.<br>Supported range is 4-145.         |  |

### 3.2.29 WR to WR Timings (TC\_WRWR\_0\_0\_0\_MCHBAR) - Offset E018h

DDR timing constraints related to timing between write and write transactions

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + E018h | 04040404h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31           | 0h<br>RO            | Reserved                     |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                               |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30:24        | 04h<br>RW           | <b>tWRWR Different DIMM (TWRWR_DD):</b><br>Minimum delay from WR to WR to the other DIMM in tCK (WCK for LPDDR5) cycles.<br>Supported range is 4-54.                                                                                                       |
| 23:22        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                   |
| 21:16        | 04h<br>RW           | <b>tWRWR Different Rank (TWRWR_DR):</b><br>Minimum delay from WR to WR to the other rank in the same DIMM in tCK (WCK for LPDDR5) cycles.<br>Supported range is 4-54.                                                                                      |
| 15:14        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                   |
| 13:8         | 04h<br>RW           | <b>tWRWR Different Group (TWRWR_DG):</b><br>LPDDR4/LPDDR5: Minimum delay from WR to WR to different banks in tCK (WCK for<br>LPDDR5) cycles.<br>DDR4/DDR5: Minimum delay from WR to WR to different bank groups in tCK cycles.<br>Supported range is 4-54. |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                   |
| 6:0          | 04h<br>RW           | tWRWR Same Group (TWRWR_SG):<br>LPDDR4/LPDDR5: Minimum delay from WR to WR to the same bank in tCK (WCK for<br>LPDDR5) cycles.<br>DDR4/DDR5: Minimum delay from WR to WR to the same bank group in tCK cycles.<br>Supported range is 4-54.                 |

#### 3.2.30 Roundtrip Latency (SC\_ROUNDTRIP\_LATENCY\_0\_0\_0\_MCHBAR) - Offset E020h

Read Round-trip latency per rank

| Туре | Size   | Offset         | Default           |
|------|--------|----------------|-------------------|
| MMIO | 64 bit | MCHBAR + E020h | 1919191919191919h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                 |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:56        | 19h<br>RW           | Rank 7 Latency (RANK_7_LATENCY):<br>Latency from read command to rank 7 until first data chunk return to MC in QCLK<br>cycles<br>This field is used for LPDDR Sub channel 1 rank 3 (which is indicated by rank = 3<br>BG[1]=1)<br>Supported range is 19-120. |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                 |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 55:48        | 19h<br>RW           | Rank 6 Latency (RANK_6_LATENCY):<br>Latency from read command to rank 6 until first data chunk return to MC in QCLK<br>cycles<br>This field is used for LPDDR Sub channel 1 rank 2 (which is indicated by rank = 2<br>BG[1]=1)<br>Supported range is 19-120. |
| 47:40        | 19h<br>RW           | Rank 5 Latency (RANK_5_LATENCY):<br>Latency from read command to rank 5 until first data chunk return to MC in QCLK<br>cycles<br>This field is used for LPDDR Sub channel 0 rank 3 (which is indicated by rank = 1<br>BG[1]=1)<br>Supported range is 19-120. |
| 39:32        | 19h<br>RW           | Rank 5 Latency (RANK_4_LATENCY):<br>Latency from read command to rank 4 until first data chunk return to MC in QCLK cycles<br>This field is used for LPDDR Sub channel 0 rank 2 (which is indicated by rank = 0<br>BG[1]=1)<br>Supported range is 19-120.    |
| 31:24        | 19h<br>RW           | Rank 3 Latency (RANK_3_LATENCY):<br>Latency from read command to rank 3 until first data chunk return to MC in QCLK<br>cycles<br>Supported range is 19-120.                                                                                                  |
| 23:16        | 19h<br>RW           | Rank 2 Latency (RANK_2_LATENCY):<br>Latency from read command to rank 2 until first data chunk return to MC in QCLK<br>cycles<br>Supported range is 19-120.                                                                                                  |
| 15:8         | 19h<br>RW           | Rank 1 Latency (RANK_1_LATENCY):<br>Latency from read command to rank 1 until first data chunk return to MC in QCLK<br>cycles<br>Supported range is 19-120.                                                                                                  |
| 7:0          | 19h<br>RW           | Rank 0 Latency (RANK_0_LATENCY):<br>Latency from read command to rank 0 until first data chunk return to MC in QCLK<br>cycles<br>Supported range is 19-120.                                                                                                  |

### 3.2.31 ECC Debug Control (ECC\_DEBUG\_0\_0\_MCHBAR) - Offset E038h

This register defines ECC debug features

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIC | 32 bit | MCHBAR + E038h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31:5         | 0h<br>RO            | Reserved                     |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 4            | 0h<br>RW            | <b>ECC Correction Disable (ECC_CORRECTION_DISABLE):</b><br>When set, disables ECC correction. In this mode the memory controller reports any error type as uncorrectable.                                                                                                                                                                                                                                                                                                                                 |  |
| 3            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 2:0          | Oh<br>RW            | <ul> <li>Error Injection Mode (ECC_INJECT):<br/>ECC error inject options:</li> <li>000b: No ECC error injection.</li> <li>001b: Inject correctable ECC error on ECC_INJ_ADDR_COMPARE register match.</li> <li>011b: Inject correctable ECC error on ECC error insertion counter.</li> <li>101b: Inject non-recoverable ECC error on ECC_INJ_ADDR_COMPARE register match (same as on poison)</li> <li>111b: Inject non-recoverable ECC error on ECC error insertion counter (same as on poison)</li> </ul> |  |

## 3.2.32 ECC Error Log 0 (ECCERRLOG0\_0\_0\_0\_MCHBAR) - Offset E048h

This register logs ECC error information.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + E048h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                  |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:29        | 0h<br>RO/V/P        | <b>Error Bank (ERRBANK):</b><br>This field holds the Bank Address of the read transaction that had the ECC error.                                                                                                                                                                                                                                                             |  |
| 28:27        | 0h<br>RO/V/P        | <b>Error Rank (ERRRANK):</b><br>This field holds the Rank ID of the read transaction that had the ECC error.<br>If ddr_1dpc_split_ranks_on_sub-channel feature is enabled then rank 1 is actually<br>logged as rank 3.                                                                                                                                                        |  |
| 26:24        | 0h<br>RO/V/P        | Error Chunk (ERRCHUNK):<br>Holds the chunk number of the error stored in the register.                                                                                                                                                                                                                                                                                        |  |
| 23:16        | 00h<br>RO/V/P       | Error Syndrome (ERRSYND):<br>This field contains the error syndrome.<br>A value of 0xFF indicates that the error is due to poisoning.                                                                                                                                                                                                                                         |  |
| 15:2         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                      |  |
| 1            | 0h<br>RO/V/P        | Multi-Bit Error Status (MERRSTS):<br>This bit is set when an uncorrectable multiple-bit error occurs on a memory read data<br>transfer.<br>When this bit is set, the address that caused the error and the error syndrome are<br>also logged and they are locked until this bit is cleared.<br>This bit is cleared when the corresponding bit in 0.0.0.PCI.ERRSTS is cleared. |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |                     | Single Bit Error Status (CERRSTS):                                                                                                                                          |
| 0            | 0h<br>RO/V/P        | This bit is set when a correctable single-bit error occurs on a memory read data transfer.                                                                                  |
|              |                     | When this bit is set, the address that caused the error and the error syndrome are also logged and they are locked to further single bit errors, until this bit is cleared. |
|              |                     | A multiple bit error that occurs after this bit is set will override the address/error syndrome information.                                                                |
|              |                     | This bit is cleared when the corresponding bit in 0.0.0.PCI.ERRSTS is cleared.                                                                                              |

### 3.2.33 ECC Error Log 0 (ECCERRLOG1\_0\_0\_MCHBAR) – Offset E04Ch

This register logs ECC error information.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + E04Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                            |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:29        | 0h<br>RO/V/P        | <b>Error Bank Group (ERRBANKGROUP):</b><br>This field holds the DRAM bank group address of the read transaction that had the ECC error. |  |
| 28:18        | 000h<br>RO/V/P      | <b>Error Column (ERRCOL):</b><br>This field holds the DRAM column address of the read transaction that had the ECC error.               |  |
| 17:0         | 00000h<br>RO/V/P    | Error Row (ERRROW):<br>This field holds the DRAM row (page) address of the read transaction that had the<br>ECC error.                  |  |

## 3.2.34 Power Down Timing (TC\_PWRDN\_0\_0\_0\_MCHBAR) – Offset E050h

DDR timing constraints related to power down

| Туре | Size   | Offset         | Default           |
|------|--------|----------------|-------------------|
| MMIO | 64 bit | MCHBAR + E050h | 0402080404040404h |

| <b>BIOS Access</b> | SMM Access | OS Access |
|--------------------|------------|-----------|
| RW                 | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 62:58        | 01h<br>RW           | tPRPDEN Timing Parameter (TPRPDEN):<br>This this register covers Any CMD> PDE timing in tCK (WCK for LPDDR5)<br>Note this register must be programmed to a minimum of 4 in Gear2 and a minimum<br>of 2 in Gear1<br>Note for LP4 and LP5, program as follows.<br>LPDDR4: tCMDPDE + 2<br>LPDDR5: tCMDPDE + 4                                                                                                                           |
| 57:53        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 52:47        | 04h<br>RW           | tCSL Timing Parameter (TCSL):<br>Chip Select low pulse width on power down exit (specified in DCLKs): this is a fixed<br>spec value (and in LPDDR5 this value is in resolution of tCK or multiples of 4WCK)<br>and the value programmed in the register is in MC DCLKs / WCK<br>Note: it should also be noted that tCSL covers for both tCSL and tCSCAL in LPDDR5.                                                                   |
| 46:41        | 04h<br>RW           | <b>tCSH Timing Parameter (TCSH):</b><br>Chip Select high pulse width on power down exit (specified in DCLKs): this is a fixed spec value (and LPDDR5 this value is in resolution of tCK or multiples of 4WCK) .The Final value programmed in the register is in MC DCLKs/WCK                                                                                                                                                         |
| 40:32        | 004h<br>RW          | tWRPDEN Timing Parameter (TWRPDEN):<br>Holds DDR timing parameter tWRPDEN.<br>WR to power down minimum delay in tCK (WCK for LPDDR5) cycles.<br>Supported range is 4-204.                                                                                                                                                                                                                                                            |
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 30:24        | 04h<br>RW           | <ul> <li>tRDPDEN Timing Parameter (TRDPDEN):<br/>Holds DDR timing parameter for tRDPDEN.<br/>RD to power down minimum delay in tCK (WCK for LPDDR5) cycles.<br/>Supported range is 4-100.<br/>Notes:</li> <li>Because CKE power down is asynchrnous CKE may drop on the negative edge of<br/>the clock, an increase of +1 is needed for LPDDR4.</li> <li>An additional increase of +1 is needed in the formula for LPDDR4</li> </ul> |
| 23:22        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 21:16        | 04h<br>RW           | <b>tXP Timing Parameter (TXPDLL):</b><br>Holds DDR timing parameter tXP.<br>Power up to RD/WR minimum delay in tCK (WCK for LPDDR5) cycles.<br>Applicable for DDR4 in case of exit from PPD when DRAM is configured to slow-exit mode.<br>Supported range is 4-63.                                                                                                                                                                   |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                        |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:14        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                            |
| 13:8         | 04h<br>RW           | <b>tXP Timing Parameter (TXP):</b><br>Holds DDR timing parameter tXP.<br>Power up to any command minimum delay in tCK /WCK cycles.<br>Supported range is 4-24.                                                                                                      |
| 7:6          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                            |
| 5:0          | 04h<br>RW           | tCKE Timing Parameter (TCKE):<br>Holds DDR timing parameter tCKE.<br>Power down to power up (and vice versa) minimum delay in tCK (WCK for LPDDR5)<br>cycles.<br>Note that for LPDDR4 this value is also used for tCKCKEL and tCKELCMD.<br>Supported range is 4-24. |

### 3.2.35 ODT Command Timing (TC\_ODT\_0\_0\_MCHBAR) – Offset E070h

ODT timing related parameters

| Туре | Size   | Offset         | Default          |
|------|--------|----------------|------------------|
| MMIO | 64 bit | MCHBAR + E070h | 000000003050000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                       |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:30        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                           |
| 29:23        | 06h<br>RW           | tCWL Timing Parameter (TCWL):<br>Holds DDR timing parameter tCWL (sometimes referred to as tWCL).<br>Write command to data delay in tCK (WCK for LPDDR5) cycles.<br>Supported range is 4-64 (maximum is for 1N mode)<br>For LPDDR4 the minimum supported value is 4.<br>For DDR4 the minimum supported value is 5. |
| 22:16        | 05h<br>RW           | tCL Timing Parameter (TCL):<br>Holds DDR timing parameter tCL.<br>Read command to data delay in tCK (WCK for LPDDR5) cycles.<br>Supported range is 4-72.                                                                                                                                                           |
| 15:0         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                           |

### 3.2.36 ODT Matrix (SC\_ODT\_MATRIX\_0\_0\_0\_MCHBAR) - Offset E080h

ODT matrix (enabled using SC\_GS\_CFG\_0\_0\_0\_MCHBAR.enable\_odt\_matrix

Note: In DDR5 this matrix should only be used for non target ODT (target ODT should not be specified in this register)

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + E080h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                          |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              | 0h                  | Write Rank 3 (WRITE_RANK_3):<br>Indicate which ranks should terminate when writing to rank 3 (bits 3:0 correspond to                                                                                                                                                  |
| 31:28        | RW                  | ODT pins 3:0.)<br>Note: In DDR5 this register should only be used for non target ODT (target ODT<br>should not be specified in this register)                                                                                                                         |
| 27:24        | 0h<br>RW            | Write Rank 2 (WRITE_RANK_2):<br>Indicate which ranks should terminate when writing to rank 2 (bits 3:0 correspond to<br>ODT pins 3:0).<br>Note: In DDR5 this register should only be used for non target ODT (target ODT<br>should not be specified in this register) |
| 23:20        | 0h<br>RW            | Write Rank 1 (WRITE_RANK_1):<br>Indicate which ranks should terminate when writing to rank 1 (bits 3:0 correspond to<br>ODT pins 3:0).<br>Note: In DDR5 this register should only be used for non target ODT (target ODT<br>should not be specified in this register) |
| 19:16        | 0h<br>RW            | Write Rank 0 (WRITE_RANK_0):<br>Indicate which ranks should terminate when writing to rank 0 (bits 3:0 correspond to<br>ODT pins 3:0),<br>Note: In DDR5 this register should only be used for non target ODT                                                          |
| 15:12        | 0h<br>RW            | Read Rank 3 (READ_RANK_3):<br>Indicate which ranks should terminate when reading from rank 3 (bits 3:0 correspond<br>to ODT pins 3:0)<br>Note that according to DRAM spec the target rank should not be terminated.                                                   |
| 11:8         | 0h<br>RW            | <b>Read Rank 2 (READ_RANK_2):</b><br>Indicate which ranks should terminate when reading from rank 2 (bits 3:0 correspond to ODT pins 3:0)<br>Note that according to DRAM spec the target rank should not be terminated.                                               |
| 7:4          | 0h<br>RW            | <b>Read Rank 1 (READ_RANK_1):</b><br>Indicate which ranks should terminate when reading from rank 1 (bits 3:0 correspond to ODT pins 3:0)<br>Note that according to DRAM spec the target rank should not be terminated.                                               |
| 3:0          | 0h<br>RW            | Read Rank 0 (READ_RANK_0):<br>Indicate which ranks should terminate when reading from rank 0 (bits 3:0 correspond<br>to ODT pins 3:0)<br>Note that according to DRAM spec the target rank should not be terminated.                                                   |

## 3.2.37 Scheduler Configuration (SC\_GS\_CFG\_0\_0\_0\_MCHBAR) – Offset E088h

this register is used for Scheduler configuration



| Туре | Size   | Offset         | Default          |
|------|--------|----------------|------------------|
| MMIO | 64 bit | MCHBAR + E088h | 010000000000020h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:61        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                |
| 60:56        | 01h<br>RW           | <b>tCPDED Timing Parameter (TCPDED):</b><br>Holds DDR timing parameter tCPDED.<br>Power down to command bus tri-state delay in tCK cycles (for DDR4 only)<br>Supported range is 0-7 in 1N mode.                                                                                                                                                                                         |
| 55:52        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                |
| 51           | 0h<br>RW            | <b>WCK Differential Low In Idle (WCKDIFFLOWINIDLE):</b><br>PHY holds WCK to a differential value instead of turning it off.<br>This register is a shadow copy of the DDRPHY register and should match the factory<br>default value of the DDRPHY register.                                                                                                                              |
| 50:48        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                |
| 47           | 0h<br>RW            | Enable Write Zero (WRITEO_ENABLE):<br>enable write0 for power saving.<br>This bit should only be set in normal mode                                                                                                                                                                                                                                                                     |
| 46:34        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                |
| 33:32        | 0h<br>RW            | 1 DIMM Per Channel Split Ranks on Sub-channel<br>(DDR_1DPC_SPLIT_RANKS_ON_SUBCH):<br>Performance optimization for 1 DIMM Per Channel (1DPC) with dual rank.<br>To be used only with Intel Memory reference Code as there are several low level<br>configurations to enable it.<br>For DDR5: the only legal configuration is 0x1 or 0x2. This register can never be set to<br>0 for DDR5 |
| 31           | 0h<br>RW            | Gear2 Mode (GEAR2):<br>Indicate that MC is working in Gear-2 (Qclk is half the data transfer clock of the<br>DRAM)                                                                                                                                                                                                                                                                      |
| 30           | 0h<br>RW            | <b>No Gear2 Param Divide (NO_GEAR2_PARAM_DIVIDE):</b><br>Don't do RU[param/2] for DRAM timing parameters when in gear-2, treat the value given in them in DCLKs instead of tCK clocks. For extending the existing ranges (mainly for Overclocking).                                                                                                                                     |
| 29:28        | 0h<br>RW            | x8 Device (X8_DEVICE):<br>DIMM is made out of X8 devices<br>LSB is for DIMM 0, MSB is for DIMM 1.                                                                                                                                                                                                                                                                                       |
| 27:12        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 11:8         | 0h<br>RW            | Address Mirror (ADDRESS_MIRROR):<br>DIMM routing causes address mirroring<br>DDR4:<br>bit 0: DIMM 0 (rank 1 bus is mirrored).<br>bit 1: DIMM 1 (rank 3 bus is mirrored).<br>DDR5:<br>bit 0: All ranks on Sub Channel 0, DIMM 0 are mirrored.<br>bit 1: All ranks on Sub Channel 1, DIMM 1 are mirrored.<br>LPDR4 and LPDDR5:<br>bit 0: Sub channel 0, ranks 0 and 2 CA bus is mirrored.<br>bit 1: Sub channel 1, ranks 0 and 2 CA bus is mirrored.<br>bit 2: Sub channel 0, ranks 1 and 3 CA bus is mirrored.<br>bit 3: Sub channel 1, ranks 1 and 3 CA bus is mirrored. |  |
| 7:5          | 1h<br>RW            | N to 1 Ratio (N_TO_1_RATIO):<br>When using N:1 command stretch mode, every how many B2B valid command cycles<br>a bubble is required<br>Supported range is 1 to 7                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 4:3          | 0h<br>RW            | CMD Stretch (CMD_STRETCH):<br>Command stretch mode:<br>00b: 1N<br>01b: 2N<br>10b: 3N<br>11b: N:1<br>Notice that in Gear2 MC uses only the low phase of Dclk for commands, effectively<br>doing a 2N by default.<br>setting 2N in Gear2 will result in 4N at DDR interface                                                                                                                                                                                                                                                                                                |  |
| 2:0          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |

#### 3.2.38 DDRIO Power Mode Timing (SPID\_LOW\_POWER\_CTL\_0\_0\_0\_MCHBAR) - Offset E0B8h

This register holds DDRIO timing constraints regarding power modes latencies.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + E0B8h | 08104426h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                  |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RW            | Self-refresh Enable (SELFREFRESH_ENABLE):<br>Illow sending DDRIO self refresh mode indication |  |
| 30           | 0h<br>RW            | Power Down Enable (POWERDOWN_ENABLE):<br>allow sending DDRIO CKE power down mode indication   |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                           |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 29           | 0h<br>RW            | Idle Enable (IDLE_ENABLE):<br>Allow sending DDRIO idle mode indication.<br>Note: LPMODE-1 is not supported in MC                                                                                                                                                                                                       |  |
| 28           | 0h<br>RW            | CKE Valid Enable (CKEVALID_ENABLE):<br>Allow deasserting cke_valid when not toggling CKE pins                                                                                                                                                                                                                          |  |
| 27:24        | 8h<br>RW            | CKE Valid Length (CKEVALID_LENGTH):<br>cke_valid pulse length in DCLK cycles                                                                                                                                                                                                                                           |  |
| 23:20        | 1h<br>RW            | Self-refresh Length (SELFREFRESH_LENGTH):<br>Minimum time allowed in self refresh mode<br>Units is MC DCLKs (which means gearing is not handled in hardware)                                                                                                                                                           |  |
| 19:14        | 01h<br>RW           | <b>Self-refresh Latency (SELFREFRESH_LATENCY):</b><br>Exit latency from self refresh mode till command can be sent in 8xtCK cycles<br>Need to program to a value of 1 as self refresh latency is hidden behind tXSR.<br>This register should never be programmed to 0                                                  |  |
| 13:10        | 1h<br>RW            | <b>Powerdown Length (POWERDOWN_LENGTH):</b><br>Minimum time allowed in CKE power down mode. Units is MC DCLKs (which means gearing is not handled in hardware)                                                                                                                                                         |  |
| 9:5          | 01h<br>RW           | <b>Powerdown Latency (POWERDOWN_LATENCY):</b><br>Exit latency from CKE power down mode till command can be sent in 1xtCK cycles<br>This register should never be programmed to 0                                                                                                                                       |  |
| 4:1          | 3h<br>RW            | Idle Length (IDLE_LENGTH):<br>Minimum time allowed in idle mode                                                                                                                                                                                                                                                        |  |
| 0            | 0h<br>RW            | Raise CKE After Exit Latency (RAISE_CKE_AFTER_EXIT_LATENCY):           Delay raising of CKE on exit from powerdown and selfrefresh power modes until required latency has passed.           If this bit is clear then CKE exit (and tXP) happens in parallel of waking up the PHY, otherwise they happen back to back. |  |

#### 3.2.39 MR4 Rank Temperature (MR4\_RANK\_TEMPERATURE\_0\_0\_0\_MCHBAR) - Offset E424h

This register holds the latest MR4 read per rank and used to determine the required refresh rate and thermal conditions of the DRAMs.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + E424h | 03030303h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |  |
|--------------|---------------------|------------------------------|--|
| 31:29        | 0h<br>RO            | Reserved                     |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                          |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 28:24        | 03h<br>RW/V         | Rank 3 (RANK_3):<br>Rank 3 refresh rate (MRC should program the temperature appropriately as the reset<br>default may not apply to all techs: for example LPDDR5 1x ref rate is 0xa)  |  |
| 23:21        | 0h<br>RO            | Reserved                                                                                                                                                                              |  |
| 20:16        | 03h<br>RW/V         | Rank 2 (RANK_2):<br>Rank 2 refresh rate, (MRC should program the temperature appropriately as the reset<br>default may not apply to all techs: for example LPDDR5 1x ref rate is 0xa) |  |
| 15:13        | 0h<br>RO            | Reserved                                                                                                                                                                              |  |
| 12:8         | 03h<br>RW/V         | Rank 1 (RANK_1):<br>Rank 1 refresh rate, (MRC should program the temperature appropriately as the reset<br>default may not apply to all techs: for example LPDDR5 1x ref rate is 0xa) |  |
| 7:5          | 0h<br>RO            | Reserved                                                                                                                                                                              |  |
| 4:0          | 03h<br>RW/V         | Rank 0 (RANK_0):<br>Rank 0 refresh rate, (MRC should program the temperature appropriately as the reset<br>default may not apply to all techs: for example LPDDR5 1x ref rate is 0xa) |  |

#### 3.2.40 DDR4 Temperature (DDR4\_MPR\_RANK\_TEMPERATURE\_0\_0\_0\_MCHBAR) — Offset E428h

This register holds the latest temperature read per rank and used to determine the required refresh rate and thermal conditions of the DRAMs.

Encodings are:

0: Cold (below 45C), single refresh rate required, DRAM may drop refreshes if allowed

1: Normal operating temperature (45C-85C), single refresh rate, DRAM may drop refreshes if double rate refreshes are given

2: Hot (Above 85C), double refresh rate

3: Reserved

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + E428h | 01010101h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |  |
|--------------|---------------------|------------------------------|--|
| 31:26        | 0h<br>RO            | Reserved                     |  |


| Bit<br>Range | Default &<br>Access | Field Name (ID): Description            |
|--------------|---------------------|-----------------------------------------|
| 25:24        | 1h<br>RW/V          | Rank 3 (RANK_3):<br>Rank 3 refresh rate |
| 23:18        | 0h<br>RO            | Reserved                                |
| 17:16        | 1h<br>RW/V          | Rank 2 (RANK_2):<br>Rank 2 refresh rate |
| 15:10        | 0h<br>RO            | Reserved                                |
| 9:8          | 1h<br>RW/V          | Rank 1 (RANK_1):<br>Rank 1 refresh rate |
| 7:2          | 0h<br>RO            | Reserved                                |
| 1:0          | 1h<br>RW/V          | Rank 0 (RANK_0):<br>Rank 0 refresh rate |

### 3.2.41 Refresh Parameters (TC\_RFP\_0\_0\_0\_MCHBAR) – Offset E438h

Refresh parameters

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + E438h | 11AB980Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:23        | 023h<br>RW          | <b>tREFI x9 (TREFIX9):</b><br>Maximum time allowed between refreshes to a rank (in intervals of 1024 DCLK cycles).<br>Should be programmed to 8 * tREFI / 1024 (to allow for possible delays from ZQ or ISOC).                                                                                                                                                                                                                                                                                                                                                      |  |
| 22:19        | 5h<br>RW            | Raise Block Wait (RAISE_BLK_WAIT):<br>Number of clocks the Main refresh FSM blocks the rank and waits before it progresses<br>to any mantainance operations.<br>Notes this register defined to allow enough time for MC safe logic to indicate to all<br>downstream agents whether it is safe to issue MNT operations. the pipeline latency is<br>5 clocks in all cases except for LP5 Gear1 where it can be 7 clocks due to longer<br>autosync read/write commands.<br>So this register is specified in MC DCLKs and hardware will not change it based on<br>gear. |  |
| 18:17        | 1h<br>RW            | Self Refresh Exit - Refresh Debits (SRX_REF_DEBITS):<br>Number of Refresh debits to be given on Self refresh exit.<br>Set 1 for LPDDR4, LPDDR5 and DDR4 and 2 for DDR5.                                                                                                                                                                                                                                                                                                                                                                                             |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                              |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 16           | 1h<br>RW            | <b>High Priority Referesh on MRS (HPREFONMRS):</b><br>Setting this bit will enable MRS refresh at the beginning of MRS flow if the rank<br>reached High Priority refresh WM.<br>Should be set by default, it's intended for System Agent SpeedStep as MC can enter<br>Self refresh while owing refreshes. |  |
| 15:12        | 9h<br>RW            | <b>Refresh Panic Threshold (REFRESH_PANIC_WM):</b><br>tREFI count level in which the refresh priority is panic (default is 9).<br>The Maximum value for this field is 9.                                                                                                                                  |  |
| 11:8         | 8h<br>RW            | <b>Refresh Priority Threshold (REFRESH_HP_WM):</b><br>tREFI count level that turns the refresh priority to high (default is 8)                                                                                                                                                                            |  |
| 7:0          | 0Fh<br>RW           | Rank Idle (OREF_RI):<br>Rank idle period that defines an opportunity for refresh, in DCLK cycles                                                                                                                                                                                                          |  |

### 3.2.42 Refresh Timing Parameters (TC\_RFTP\_0\_0\_0\_MCHBAR) – Offset E43Ch

Refresh timing parameters

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + E43Ch | 01681004h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | R          | R         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                  |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 30           | 0h<br>RW            | Always Refresh on MRS (ALWAYSREFONMRS):<br>Setting this bit will enable MRS refresh at the beginning of the flow, regardless of<br>refresh debt.<br>Note: MRS can send refreshes.                                                                                                                                                                                                                             |  |
| 29           | 0h<br>RW            | <b>REFI Counter While MC Refresh (COUNTTREFIWHILEREFENOFF):</b><br>Setting this bit will enable tREFI counter while MC refresh enable is not set.<br>Sometimes refresh enable bit is cleared in order to block maintenance operations.<br>MC may want to accumulate refresh debt at that time, setting this bit enable it.                                                                                    |  |
| 28:17        | 0B4h<br>RW          | <b>tRFC Timing Parameter (TRFC):</b><br>Time of refresh: from beginning of refresh until next ACT or refresh is allowed in tCK (WCK for LPDDR5) cycles.<br>Default is 180.<br>Note: MC hardware has a hardcoded delay of 10 pipeline stages for setting CKE to 0 after REFRESH gets issued and MC asserts CKE after tRFC - (tXP + 8), so the minimum value of tRFC must be:<br>(tXP + 8) / Gear + (11 * Gear) |  |
| 16:0         | 01004h<br>RW        | <b>tREFI Timing Parameter (TREFI):</b><br>Defines the average period between refreshes and the rate that tREFI counter is incremented in tCK (WCK for LPDDR5) cycles.<br>Default is 4100.                                                                                                                                                                                                                     |  |



### 3.2.43 Self-Refresh Timing Parameters (TC\_SRFTP\_0\_0\_0\_MCHBAR) - Offset E440h

Self-refresh timing parameters

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + E440h | 00000200h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                   |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------|--|
| 31:12        | 0h<br>RO            | Reserved                                                                                                                       |  |
| 11:0         | 200h<br>RW          | <b>tXSDLL Timing Parameter (TXSDLL):</b><br>Delay between DDR SR exit and the first command that requires data RD/WR from DDR. |  |

### 3.2.44 Refresh Stagger Control (MC\_REFRESH\_STAGGER\_0\_0\_0\_MCHBAR) - Offset E444h

Refresh stagger control

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + E444h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                           |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------|
| 31:17        | 0h<br>RO            | Reserved                                                                                                               |
| 16           | 0h<br>RW            | Trefipulse Stagger Disable (TREFIPULSE_STAGGER_DISABLE):<br>When set, disables staggering of tREFI debits across ranks |
| 15           | 0h<br>RW            | <b>Refresh Stagger Enable (REF_STAGGER_EN):</b><br>When set this bit enables refresh staggering.                       |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                        |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14           | 0h<br>RW            | Enable Refresh Type Display (EN_REF_TYPE_DISPLAY):<br>This bit when set displays refresh type on the following address pins (DDR4 BG[0],<br>BA[1:0], DDR5 CA[8:6], LPDDR4 CA_1[2:0], LPDDR5 CA_1[2:0])<br>000b: Stolen refresh<br>001b: Opportunistic Refresh<br>010b: High Priority Refresh<br>100b: Panic Refresh |
| 13           | 0h<br>RW            | Disable Stolen Refresh (DISABLE_STOLEN_REFRESH):<br>This bit when set disables stolen refreshes                                                                                                                                                                                                                     |
| 12           | 0h<br>RW            | Refresh Stagger Mode (REF_STAGGER_MODE):<br>This bit sets the refresh staggering mode<br>Ob: Per DIMM refresh stagger.<br>1b: Per channel refresh stagger.                                                                                                                                                          |
| 11:0         | 000h<br>RW          | Refresh Interval (REF_INTERVAL):<br>Refresh Interval period in DCLKS                                                                                                                                                                                                                                                |

### 3.2.45 ZQCAL Control (TC\_ZQCAL\_0\_0\_MCHBAR) - Offset E448h

ZQCAL control.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + E448h | 32010000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                              |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 320h<br>RW          | tZQCAL Timing Parameter (TZQCAL):<br>tZQCAL in 2xtCK (2xWCK for LPDDR5) cycles.<br>Used for LPDDR4/5 and DDR5.                                                                                                                                                                            |
| 19:10        | 040h<br>RW          | <b>tZQCS Timing Parameter (TZQCS):</b><br>For DDR4 this field tracks tZQCS timing, programmed in units of tCK.<br>For all other DRAM technologies this field tracks tZQLAT timing.<br>In LPDDR5, this field is programmed in units of WCK, otherwise it is programmed in<br>units of tCK. |
| 9:0          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                  |

### 3.2.46 Memory Controller Initial State (MC\_INIT\_STATE\_0\_0\_0\_MCHBAR) - Offset E454h

Holds information on available ranks



| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + E454h | 000000Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 7:0          | 0Fh<br>RW           | <ul> <li>Rank Occupancy (RANK_OCCUPANCY):<br/>Indicates which ranks are occupied in the system.<br/>Non-enhanced channels (DDR4 and DDR5):</li> <li>Bit 0: Rank 0</li> <li>Bit 1: Rank 1</li> <li>Bit 2: Rank 2</li> <li>Bit 3: Rank 3</li> <li>Enhanced channels (LPDDR4 and LPDDR5):</li> <li>Bit 0: Rank 0 = Sub channel 0 Rank 0</li> <li>Bit 1: Rank 1 = Sub channel 0 Rank 1</li> <li>Bit 2: Rank 2 = Sub channel 1 Rank 0</li> <li>Bit 3: Rank 3 = Sub channel 1 Rank 1</li> <li>Bit 4: Sub channel 0 Rank 2</li> <li>Bit 5: Sub channel 0 Rank 3</li> <li>Bit 6: Sub channel 1 Rank 2</li> <li>Bit 7: Sub channel 1 Rank 3</li> <li>Note: Default on reset is all ranks enabled due to DDRIO requirements, BIOS MRC will write these bits to the proper values after reset based on the actual rank configuration.</li> </ul> |

#### 3.2.47 DIMM Idle Energy (PM\_DIMM\_IDLE\_ENERGY\_0\_0\_0\_MCHBAR) - Offset E460h

This register defines the energy of an idle DIMM with CKE on.

Each 6-bit field corresponds to an integer multiple of the base DRAM command energy for that DIMM.

There are 2 6-bit fields, one per DIMM.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + E460h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                               |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:14        | 0h<br>RO            | Reserved                                                                                                                                                   |
| 13:8         | 00h<br>RW           | <b>DIMM1 Idle Energy (DIMM1_IDLE_ENERGY):</b><br>This register defines the energy consumed by DIMM1 for one clock cycle when the DIMM is idle with CKE on. |
| 7:6          | 0h<br>RO            | Reserved                                                                                                                                                   |
| 5:0          | 00h<br>RW           | <b>DIMMO Idle Energy (DIMMO_IDLE_ENERGY):</b><br>This register defines the energy consumed by DIMM0 for one clock cycle when the DIMM is idle with CKE on. |

### 3.2.48 DIMM Power-Down Energy (PM\_DIMM\_PD\_ENERGY\_0\_0\_0\_MCHBAR) - Offset E464h

This register defines the energy of an idle DIMM with CKE off.

Each 6-bit field corresponds to an integer multiple of the base DRAM command energy for that DIMM.

There are 2 6-bit fields, one per DIMM.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + E464h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                    |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:14        | 0h<br>RO            | Reserved                                                                                                                                                        |
| 13:8         | 00h<br>RW           | <b>DIMM1 Power-Down Energy (DIMM1_PD_ENERGY):</b><br>This register defines the energy consumed by DIMM1 for one clock cycle when the DIMM is idle with CKE off. |
| 7:6          | 0h<br>RO            | Reserved                                                                                                                                                        |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                    |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:0          | 00h<br>RW           | <b>DIMM0 Power-Down Energy (DIMM0_PD_ENERGY):</b><br>This register defines the energy consumed by DIMM0 for one clock cycle when the DIMM is idle with CKE off. |

### 3.2.49 DIMM ACT Energy (PM\_DIMM\_ACT\_ENERGY\_0\_0\_0\_MCHBAR) — Offset E468h

This register defines the combined energy contribution of activate and precharge commands. Each 8-bit field corresponds to an integer multiple of the base DRAM command energy for that DIMM. There are 2 8-bit fields, one per DIMM.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + E468h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                              |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                                                                                                                                  |
| 15:8         | 00h<br>RW           | <b>DIMM1 ACT Energy (DIMM1_ACT_ENERGY):</b><br>This register defines the combined energy contribution of activate and precharge commands. |
| 7:0          | 00h<br>RW           | <b>DIMMO ACT Energy (DIMMO_ACT_ENERGY):</b><br>This register defines the combined energy contribution of activate and precharge commands. |

#### 3.2.50 DIMM RD Energy (PM\_DIMM\_RD\_ENERGY\_0\_0\_0\_MCHBAR) - Offset E46Ch

This register defines the energy contribution of a read CAS command.

Each 8-bit field corresponds to an integer multiple of the base DRAM command energy for that DIMM.

There are 2 8-bit fields, one per DIMM.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + E46Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                      |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                                                                                                          |
| 15:8         | 00h<br>RW           | <b>DIMM1 RD Energy (DIMM1_RD_ENERGY):</b><br>This register defines the energy contribution of a read CAS command. |
| 7:0          | 00h<br>RW           | <b>DIMM0 RD Energy (DIMM0_RD_ENERGY):</b><br>This register defines the energy contribution of a read CAS command. |

### 3.2.51 DIMM WR Energy (PM\_DIMM\_WR\_ENERGY\_0\_0\_0\_MCHBAR) - Offset E470h

This register defines the energy contribution of a write CAS command.

Each 8-bit field corresponds to an integer multiple of the base DRAM command energy for that DIMM.

There are 2 8-bit fields, one per DIMM.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + E470h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                       |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                                                                                                           |
| 15:8         | 00h<br>RW           | <b>DIMM1 WR Energy (DIMM1_WR_ENERGY):</b><br>This register defines the energy contribution of a write CAS command. |
| 7:0          | 00h<br>RW           | <b>DIMM0 WR Energy (DIMM0_WR_ENERGY):</b><br>This register defines the energy contribution of a write CAS command. |

### 3.2.52 WR Delay (SC\_WR\_DELAY\_0\_0\_0\_MCHBAR) — Offset E478h

This register defines the number of cycles decreased/increased from tCWL (TC\_ODT\_0\_0\_0\_MCHBAR.tCWL) in Dclks.



| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + E478h | 0000003h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                             |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:13        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                 |
| 12           | 0h<br>RW            | Add 1Qclk Delay (ADD_1QCLK_DELAY):<br>In Gear2, MC QCLK is actually 1xClk of the DDR, the regular MC register can only set<br>even number of cycles (working in Dclk == $2 * 1xClk$ ).<br>This bit gives an option to delay the write data by one 1xClk. |
| 11:6         | 00h<br>RW           | Increased To tCWL (ADD_TCWL):<br>The number of cycles (DCLK) increased to tCWL.<br>Make sure tCWL + Add_tCWL doesn't overflow.                                                                                                                           |
| 5:0          | 03h<br>RW           | <b>Decreased From tCWL (DEC_TCWL):</b><br>The number of cycles (DCLK) decreased from tCWL.<br>Configuring this number to be larger than tCWL is invalid                                                                                                  |

### 3.2.53 Per Bank Refresh (SC\_PBR\_0\_0\_0\_MCHBAR) - Offset E488h

Per Bank Refresh parameters

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + E488h | 0000F011h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                         |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 0h<br>RO            | Reserved                                                                                                                                                                             |
| 19:10        | 03Ch<br>RW          | tRFCpb Timing Parameter (TRFCPB):<br>Refresh time in tCK (WCK for LPDDR5) for REFpb                                                                                                  |
| 9:4          | 01h<br>RW           | Per Bank Refresh Exit on Idle Count (PBR_EXIT_ON_IDLE_CNT):<br>Number of tREFI cycles to count before switching PBR off for better clock gating.<br>A value of 0 means no Idle exit. |
| 3            | 0h<br>RW            | Per Bank Refresh Disable on Hot (PBR_DISABLE_ON_HOT):<br>Disable PBR when LP4 is at 0.25xtREFI condition                                                                             |
| 2            | 0h<br>RO            | Reserved                                                                                                                                                                             |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                             |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------|
| 1            | 0h<br>RW            | Per Bank Refresh Out-of-Order Disable (PBR_OOO_DIS):<br>Disable out of order scheduling of banks for LP4 |
| 0            | 1h<br>RW            | Per Bank Refresh Disable (PBR_DISABLE):<br>Disable PBR (per bank refresh) for LP4 (DDR4 force PBR off)   |

### 3.2.54 Miscellaneous Timing Constrains (TC\_LPDDR4\_MISC\_0\_0\_0\_MCHBAR) — Offset E494h

Miscellaneous timing constrains

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + E494h | 02040856h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | R          | R         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:29        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 28           | 0h<br>RW            | Manual DQS Mode Register Read (MANUAL_DQS_MR_READ):<br>This bit when set allows software to manually issue a DQS oscillator Mode register<br>read<br>Example:<br>LP4: MR18, MR19 will be read.<br>LP5: MR35, MR36 will be read.                                                                                                                                                                                                                                                                                       |  |
| 27:21        | 10h<br>RW           | <b>tMRR Timing Parameter (TMRR):</b><br>Time from MRR to MRR or MRR to any other command (specified in DCLKs in LPDDR4, WCK in LPDDR5).<br>LPDDR5: the formula here is: RL + (BL/N_max) + RD (tWCKPST/tCK) + 2.<br>LPDDR4: this needs to be programmed to 16.<br>DDR5: max(14ns, 16 clocks)                                                                                                                                                                                                                           |  |
| 20:14        | 10h<br>RW           | <pre>tMRRMRW Timing Parameter (TMRRMRW):<br/>MRR to MRW timing (LPDDR4 specified in DCLKs, LPDDR5 specified in WCK).<br/>MRR to MRW command minimum timing:<br/>DDR_TIMING_tDQSCK_max:<br/>• LPDDR4: RU(tDQSCK(max) / tCK)<br/>• LPDDR5: RU(tWCKDQ0(max) / tCK)<br/>DDR_TIMING_tBL:<br/>• LPDDR4: BL / 2<br/>• LPDDR5: BL / n_max<br/>Conversion:<br/>• LPDDR4: DDR_TIMING_tCL + DDR_TIMING_tBL + DDR_TIMING_tDQSCK_max +<br/>3;<br/>• LPDDR5: DDR_TIMING_tCL + DDR_TIMING_tBL + DDR_TIMING_tDQSCK_max +<br/>2;</pre> |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                      |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13:7         | 10h<br>RW           | <b>tPREMRR Timing Parameter (TPREMRR):</b><br>Enforces safety/timing of any cmd to MRR (specified in tCKs in LP4, WCK in LP5)<br>For LP5: the formula here is: RL + (BL/N_max) + RD (tWCKPST/tCK) + 2 [READ><br>MRR]<br>For Other technologies: this needs to be programmed to 16 |
| 6:0          | 56h<br>RW           | tOSCO Timing Parameter (TOSCO):<br>Delay between DQS_OSC counter stop to MR18/19 read                                                                                                                                                                                             |

### 3.2.55 Self-Refresh Exit Timing Parameters (TC\_SREXITTP\_0\_0\_0\_MCHBAR) - Offset E4C0h

Self-refresh exit (SRX) timing parameters

| Туре | Size   | Offset         | Default           |
|------|--------|----------------|-------------------|
| MMIO | 64 bit | MCHBAR + E4C0h | 0100000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                     |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:57        | 0h<br>RO            | Reserved                                                                                                                                                                                         |
| 56:51        | 20h<br>RW           | tSR Timing Parameter (TSR):<br>Minimum time in self refresh.<br>LPDDR5 and LPDDR4: it is tSR.<br>DDR4: it is tCKESR<br>DDR5: it is tCSL                                                          |
| 50:12        | 0h<br>RO            | Reserved                                                                                                                                                                                         |
| 11:0         | 000h<br>RW          | <b>tXSR Timing Parameter (TXSR):</b><br>Exit self refresh to valid commands delay.<br>in LP4 configure this parameter for tXSR or tXSR abort in terms of tCK (WCK for<br>LPDDR5) cycles if used. |

### 3.2.56 Built in Self Test (WDB\_MBIST\_0\_0\_0\_MCHBAR[0]) - Offset E4E8h

This register holds the MBIST fields for the WDB and RDB.

**Note**: There are 2 instances of this register. The offset between instances is 4.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + E4E8h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | R          | R         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                               |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RW/V          | Run/Busy Bit (RUN_BUSY):<br>This bit is set during BIST. Hardware clears when done.<br>This bit should keep clocks running in the RF/SRAMs |
| 30:9         | 0h<br>RO            | Reserved                                                                                                                                   |
| 8            | 0h<br>RW            | MBIST Inject Failure (INJECT_FAILURE):<br>MBIST Failure Injection.                                                                         |
| 7:2          | 0h<br>RO            | Reserved                                                                                                                                   |
| 1            | 0h<br>RO/V          | MBIST Completed (COMPLETE):<br>The MBIST Test has Completed.                                                                               |
| 0            | 0h<br>RO/V          | MBIST Passed (PASS):<br>The MBIST Test has Passed.                                                                                         |

### 3.2.57 RDB Built in Self Test (RDB\_MBIST\_0\_0\_0\_MCHBAR) – Offset E4F8h

This register holds the MBIST fields for the WDB and RDB.

*Note:* Bit definitions are the same as WDB\_MBIST\_0\_0\_0\_MCHBAR[0], offset E4E8h.

### 3.2.58 ECC Inject Count (ECC\_INJECT\_COUNT\_0\_0\_0\_MCHBAR) - Offset E4FCh

This register defines the count of write chunks (64-bit data packets) until the next ECC error injection in case ECC\_inject field in ECC\_DEBUG\_0\_0\_MCHBAR is 110b or 111b. The count is of chunks in order to allow creating ECC errors on different 64-bit chunks



| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + E4FCh | FFFFFFFh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description            |
|--------------|---------------------|-----------------------------------------|
| 31:0         | FFFFFFFh<br>RW      | COUNT:<br>Chunk count for error inject. |

### 3.2.59 Miscellaneous Control Register (MCMNTS\_SPARE\_0\_0\_0\_MCHBAR) — Offset E5FCh

Miscellaneous control register.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + E5FCh | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                       |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:17        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                           |
| 16           | 0h<br>RW            | Force x8 Refreshes (FORCEX8REF):<br>Force accelerated refreshes, eight times the refresh number.<br>Should be mutually exclusive with ForceX2Ref and ForceX4Ref.<br>Constant X8 refreshes may block channel from entering self refresh. In case of<br>staggered refreshes and fully occupied channel it can cause performance<br>degradation.<br>Use with caution. |
| 15:14        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                           |
| 13:12        | 0h<br>RW            | Decoder Extended Bank Hashing (DECODER_EBH):<br>Enable address decoder Extended bank hashing.<br>Bit 0: Enable XaB<br>Bit 1: Enable XbB                                                                                                                                                                                                                            |
| 11           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                           |
| 10           | 0h<br>RW            | Disable Low Refresh Rate (DISLOWREFRATE):<br>Don't allow refresh rate lower than 1X                                                                                                                                                                                                                                                                                |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                      |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 9            | 0h<br>RW            | Force x4 Refreshes (FORCEX4REF):<br>Force accelerated refreshes, four times the refresh number.<br>Should be mutually exclusive with ForceX2Ref and ForceX8Ref.<br>Constant X4 refreshes may block channel from entering self refresh. In case of<br>staggered refreshes and fully occupied channel it can cause performance<br>degradation.<br>Use with caution. |  |
| 8            | 0h<br>RW            | Force x2 Refreshes (FORCEX2REF):<br>Force accelerated refreshes, twice the refresh number.<br>Should be mutually exclusive with ForceX4Ref and ForceX8Ref.<br>Constant x2 refreshes may block channel from entering self refresh.<br>In case of staggered refreshes and fully occupied channel it can cause a performance<br>degradation.<br>Use with caution.    |  |
| 7:0          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                          |  |

### 3.2.60 RDDATA Path Control (MCMNTS\_RDDATA\_CTL\_0\_0\_0\_MCHBAR) - Offset E600h

Flow Controls and Credits.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + E600h | 000041EFh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:15        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 14:10        | 10h<br>RW           | Read Buffer Total Credits (RDBUF_TOTAL_CREDITS):<br>Total RDBUF credits (sum of both dedicated and shared VC credits).<br>This register is only relevant for LPDDR where VC0 and VC1 can share rddata buf<br>credits.<br>In DDR tech (non enhanced channel mode): since credits are not shared by VCs - this<br>field is not used.                                                                                                                             |  |
| 9:5          | 0Fh<br>RW           | Read Buffer VC1 Credits (RDBUF_VC1_CREDITS):<br>Number read data buffer entries that can be used for VC1 requests.<br>For LPDDR:<br>VC0 and VC1 can share credits, so when rdbuf_vc0_credits = 15 and<br>rdbuf_vc1_credits = 15, then there are 15 shared credits and 1 dedicated VC0 and 1<br>dedicated VC1.<br>For DDR:<br>There is no shared credits, so when rdbuf_vc0_credits = 15 and rdbuf_vc1_credits =<br>15, then each VC gets dedicated 15 credits. |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 4:0          | 0Fh<br>RW           | Read Buffer VC0 Credits (RDBUF_VC0_CREDITS):         Number read data buffer entries that can be used for VC0 requests.         For LPDDR:         VC0 and VC1 can share credits, so when rdbuf_vc0_credits = 15 and         rdbuf_vc1_credits = 15, then there are 15 shared credits and 1 dedicated VC0 and 1 dedicated VC1.         For DDR:         There are no shared credits, so when rdbuf_vc0_credits = 15 and rdbuf_vc1_credits = 15, then each VC gets dedicated 15 credits. |  |

### **3.3 Power Management (MCHBAR) Registers**

This chapter documents the power management MCHBAR registers.

Base address of these registers are defined in the MCHBAR\_0\_0\_0\_PCI register in Bus: 0, Device: 0, Function: 0.

### 3.3.1 Summary of Registers

#### Table 3-4. Summary of MCHBAR Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                                         | Default Value         |
|--------|-----------------|-----------------------------------------------------------------------------------------|-----------------------|
| 5824h  | 4               | BIOS POST Code (BIOS_POST_CODE_0_0_0_MCHBAR_PCU)                                        | 00000000h             |
| 5828h  | 8               | Cycle Sum of All Active Cores<br>(PKG_IA_C0_ANY_SUM_0_0_0_MCHBAR_PCU)                   | 00000000000000<br>00h |
| 5830h  | 8               | Cycle Sum of Any Active Core<br>(PKG_IA_C0_ANY_0_0_0_MCHBAR_PCU)                        | 00000000000000<br>00h |
| 5838h  | 8               | Cycle Sum of Active Graphics<br>(PKG_GT_C0_ANY_0_0_0_MCHBAR_PCU)                        | 0000000000000<br>00h  |
| 5840h  | 8               | Cycle Sum of Overlapping Active GT and Core<br>(PKG_GT_AND_IA_OVERLAP_0_0_0_MCHBAR_PCU) | 00000000000000<br>00h |
| 5848h  | 8               | Cycle Sum of Any Active GT Slice<br>(PKG_GT_C0_ANY_SLICE_0_0_0_MCHBAR_PCU)              | 00000000000000<br>00h |
| 5850h  | 8               | Cycle Sum of All Active GT Slice<br>(PKG_GT_C0_SLICES_SUM_0_0_0_MCHBAR_PCU)             | 00000000000000<br>00h |
| 5858h  | 8               | Cycle Sum of Any GT Media Engine<br>(PKG_GT_C0_ANY_MEDIA_0_0_MCHBAR_PCU)                | 00000000000000<br>00h |
| 5860h  | 8               | Ratio Sum of Any Active Core<br>(PKG_IA_C0_ANY_RATIO_0_0_0_MCHBAR_PCU)                  | 00000000000000<br>00h |
| 5868h  | 8               | Ratio Sum of Active GT<br>(PKG_GT_C0_ANY_RATIO_0_0_0_MCHBAR_PCU)                        | 0000000000000<br>00h  |
| 5870h  | 8               | Ratio Sum of Active GT Slice<br>(PKG_GT_C0_ANY_SLICE_RATIO_0_0_0_MCHBAR_PCU)            | 00000000000000<br>00h |
| 58E0h  | 8               | DDR Power Limit (DDR_RAPL_LIMIT_0_0_0_MCHBAR_PCU)                                       | 00000000000000<br>00h |
| 58F0h  | 4               | Package RAPL Performance Status<br>(PACKAGE_RAPL_PERF_STATUS_0_0_MCHBAR_PCU)            | 00000000h             |
| 58FCh  | 4               | IA Performance Limit Reasons<br>(IA_PERF_LIMIT_REASONS_0_0_0_MCHBAR_PCU)                | 00000000h             |
| 5900h  | 4               | GT Performance Limit Reasons<br>(GT_PERF_LIMIT_REASONS_0_0_MCHBAR_PCU)                  | 00000000h             |

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                                   | Default Value         |
|--------|-----------------|-----------------------------------------------------------------------------------|-----------------------|
| 5918h  | 8               | System Agent Performance Status<br>(SA_PERF_STATUS_0_0_0_MCHBAR_PCU)              | 00000020000000<br>00h |
| 5920h  | 4               | Primary Plane Turbo Policy<br>(PRIP_TURBO_PLCY_0_0_0_MCHBAR_PCU)                  | 00000000h             |
| 5924h  | 4               | Secondary Plane Turbo Policy<br>(SECP_TURBO_PLCY_0_0_0_MCHBAR_PCU)                | 00000010h             |
| 5928h  | 4               | Primary Plane Energy Status<br>(PRIP_NRG_STTS_0_0_0_MCHBAR_PCU)                   | 00000000h             |
| 592Ch  | 4               | Secondary Plane Energy Status<br>(SECP_NRG_STTS_0_0_0_MCHBAR_PCU)                 | 00000000h             |
| 5938h  | 4               | Package Power SKU Unit<br>(PACKAGE_POWER_SKU_UNIT_0_0_0_MCHBAR_PCU)               | 000A0E03h             |
| 593Ch  | 4               | Package Energy Status<br>(PACKAGE_ENERGY_STATUS_0_0_0_MCHBAR_PCU)                 | 00000000h             |
| 5948h  | 4               | GT Performance Status (GT_PERF_STATUS_0_0_0_MCHBAR_PCU)                           | 00000000h             |
| 5968h  | 4               | Power Plane 0 Efficient Cycles<br>(PP0_EFFICIENT_CYCLES_0_0_0_MCHBAR_PCU)         | 00000000h             |
| 596Ch  | 4               | Power Plane 0 Thread Activity<br>(PP0_THREAD_ACTIVITY_0_0_0_MCHBAR_PCU)           | 00000000h             |
| 597Ch  | 4               | Primary Plane 0 Temperature<br>(PP0_TEMPERATURE_0_0_0_MCHBAR_PCU)                 | 00000000h             |
| 5994h  | 4               | RP-State Limits (RP_STATE_LIMITS_0_0_0_MCHBAR_PCU)                                | 000000FFh             |
| 5998h  | 4               | RP-State Capability (RP_STATE_CAP_0_0_0_MCHBAR_PCU)                               | 00000000h             |
| 599Ch  | 4               | Temperature Target<br>(TEMPERATURE_TARGET_0_0_0_MCHBAR_PCU)                       | 00000000h             |
| 59A0h  | 8               | Package Power Limit<br>(PACKAGE_RAPL_LIMIT_0_0_0_MCHBAR_PCU)                      | 00000000000000<br>00h |
| 59C0h  | 4               | Thermal Status GT (THERM_STATUS_GT_0_0_0_MCHBAR_PCU)                              | 08000000h             |
| 59C4h  | 4               | Thermal Interrupt GT<br>(THERM_INTERRUPT_GT_0_0_0_MCHBAR_PCU)                     | 00000000h             |
| 59C8h  | 4               | Device Idle Duration Override<br>(DEVICE_IDLE_DURATION_OVERRIDE_0_0_0_MCHBAR_PCU) | 00000000h             |
| 59F0h  | 8               | Package GT C0 EUs SUM (PKG_GT_C0_EUS_SUM)                                         | 00000000000000<br>00h |
| 59F8h  | 8               | Package GT C0 Media Sum (PKG_GT_C0_MEDIA_SUM)                                     | 00000000000000<br>00h |
| 5A08h  | 4               | FIVR FFFC EMI Control<br>(FFFC_EMI_CONTROL_0_0_MCHBAR_PCU)                        | 00000000h             |
| 5A0Ch  | 4               | FIVR FFFC RFI Control<br>(FFFC_RFI_CONTROL_0_0_MCHBAR_PCU)                        | 00000000h             |
| 5A18h  | 4               | FIVR FFFC RFI Control 2<br>(FFFC_RFI_CONTROL2_0_0_MCHBAR_PCU)                     | 00000000h             |
| 5A20h  | 4               | BIOS 2 Level Memory Configuration (BIOS_2LM_CONFIG)                               | 00000000h             |
| 5D10h  | 8               | Scratchpad Register (SSKPD_0_0_0_MCHBAR_PCU)                                      | 00000000000000<br>00h |
| 5DA0h  | 4               | BIOS Mailbox Data (BIOS_MAILBOX_DATA_0_0_0_MCHBAR_PCU)                            | 00000000h             |
| 5DA4h  | 4               | BIOS Mailbox Interface<br>(BIOS_MAILBOX_INTERFACE_0_0_0_MCHBAR_PCU)               | 00000000h             |
| 5DA8h  | 4               | BIOS Reset Complete (BIOS_RESET_CPL_0_0_0_MCHBAR_PCU)                             | 00000000h             |
| 5E00h  | 4               | Memory Controller BIOS Request<br>(MC_BIOS_REQ_0_0_MCHBAR_PCU)                    | 00000000h             |



| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                     | Default Value         |
|--------|-----------------|---------------------------------------------------------------------|-----------------------|
| 5E04h  | 4               | Memory Controller BIOS Data<br>(MC_BIOS_DATA_0_0_0_MCHBAR_PCU)      | 00000000h             |
| 5F00h  | 4               | System Agent Power Management Control<br>(SAPMCTL_0_0_0_MCHBAR_PCU) | 00002106h             |
| 5F3Ch  | 4               | Configurable TDP Nominal<br>(CONFIG_TDP_NOMINAL_0_0_0_MCHBAR_PCU)   | 00000000h             |
| 5F40h  | 8               | Configurable TDP Level 1<br>(CONFIG_TDP_LEVEL1_0_0_0_MCHBAR_PCU)    | 00000000000000<br>00h |
| 5F48h  | 8               | Configurable TDP Level 1<br>(CONFIG_TDP_LEVEL2_0_0_0_MCHBAR_PCU)    | 00000000000000<br>00h |
| 5F50h  | 4               | Configurable TDP Control<br>(CONFIG_TDP_CONTROL_0_0_MCHBAR_PCU)     | 00000000h             |
| 5F54h  | 4               | Turbo Activation Ratio<br>(TURBO_ACTIVATION_RATIO_0_0_0_MCHBAR_PCU) | 00000000h             |
| 5F58h  | 4               | Overclocking Status (OC_STATUS_0_0_0_MCHBAR_PCU)                    | 00000000h             |
| 5F60h  | 8               | Base Clock (BCLK) Frequency (BCLK_FREQ_0_0_0_MCHBAR)                | 00000000000000<br>00h |

### 3.3.2 BIOS POST Code (BIOS\_POST\_CODE\_0\_0\_MCHBAR\_PCU) - Offset 5824h

This register holds 32 writable bits with no functionality behind them.

BIOS writes the current POST code here (port 80).

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + 5824h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                 |
|--------------|---------------------|------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | POST Code (POSTCODE):<br>BIOS will write the current POST code in this field |

#### 3.3.3 Cycle Sum of All Active Cores (PKG\_IA\_C0\_ANY\_SUM\_0\_0\_0\_MCHBAR\_PCU) - Offset 5828h

Sum the cycles per number of active cores

| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | MCHBAR + 5828h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access               | Field Name (ID): Description                                                                                                                                                                                                                                                            |
|--------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:0         | 00000000<br>00000000<br>h<br>RO/V | <b>DATA:</b><br>The counter value is incremented as a function of the number of cores that reside in C0 and are active.<br>If N cores are simultaneously in C0, then the number of clock ticks that are incremented is N.<br>Counter rate is the Max Non-Turbo frequency (same as TSC). |

### 3.3.4 Cycle Sum of Any Active Core (PKG\_IA\_C0\_ANY\_0\_0\_0\_MCHBAR\_PCU) - Offset 5830h

Sum the cycles of any active cores.

| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | MCHBAR + 5830h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access              | Field Name (ID): Description                                                                                                                                      |
|--------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:0         | 0000000<br>00000000<br>h<br>RO/V | <b>DATA:</b><br>This counter increments whenever one (or more) IA cores are active and in C0 state.<br>Counter rate is the Max Non-Turbo frequency (same as TSC). |

### 3.3.5 Cycle Sum of Active Graphics (PKG\_GT\_C0\_ANY\_0\_0\_0\_MCHBAR\_PCU) - Offset 5838h

Sum the cycles of activity of the GT.



| Туре | Size   | Offset         | Default            |
|------|--------|----------------|--------------------|
| MMIO | 64 bit | MCHBAR + 5838h | 00000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access              | Field Name (ID): Description                                                                                                                                      |
|--------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:0         | 0000000<br>00000000<br>h<br>RO/V | <b>DATA:</b><br>This counter increments whenever GT slices or un-slices are active and in C0 state.<br>Counter rate is the Max Non-Turbo frequency (same as TSC). |

### 3.3.6 Cycle Sum of Overlapping Active GT and Core (PKG\_GT\_AND\_IA\_OVERLAP\_0\_0\_0\_MCHBAR\_PCU) — Offset 5840h

Sum the cycles of overlap time between any IA cores and GT.

| Туре | Size   | Offset         | Default           |
|------|--------|----------------|-------------------|
| MMIO | 64 bit | MCHBAR + 5840h | 00000000000000000 |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access              | Field Name (ID): Description                                                                                                                                                                                                                |  |
|--------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:0         | 0000000<br>00000000<br>h<br>RO/V | <b>DATA:</b><br>This counter increments whenever GT slices or un-slices are active and in C0 state<br>and in overlap with one of the IA cores that is active and in C0 state.<br>Counter rate is the Max Non-Turbo frequency (same as TSC). |  |

### 3.3.7 Cycle Sum of Any Active GT Slice (PKG\_GT\_C0\_ANY\_SLICE\_0\_0\_MCHBAR\_PCU) - Offset 5848h

Sum the cycles of any active GT slice.

| Туре | Size   | Offset         | Default            |
|------|--------|----------------|--------------------|
| MMIO | 64 bit | MCHBAR + 5848h | 00000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access              | Field Name (ID): Description                                                                                               |
|--------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| 63:0         | 0000000<br>00000000<br>h<br>RO/V | <b>DATA:</b><br>This counter increments whenever a GT slice (one of more) is active.<br>Counter rate is the Crystal clock. |

### 3.3.8 Cycle Sum of All Active GT Slice (PKG\_GT\_C0\_SLICES\_SUM\_0\_0\_0\_MCHBAR\_PCU) — Offset 5850h

Sum the cycles of the sum of all active GT slices.

| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | MCHBAR + 5850h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| R           | R          | R         |  |

| Bit<br>Range | Default &<br>Access             | Field Name (ID): Description                                                                                      |
|--------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------|
| 63:0         | 00000000<br>00000000<br>h<br>RO | <b>DATA:</b><br>This counter increments by the sum of all active GT slices.<br>Counter rate is the Crystal clock. |

### 3.3.9 Cycle Sum of Any GT Media Engine (PKG\_GT\_C0\_ANY\_MEDIA\_0\_0\_0\_MCHBAR\_PCU) — Offset 5858h

Sum the cycles of any media GT engine.



| Туре | Size   | Offset         | Default            |
|------|--------|----------------|--------------------|
| MMIO | 64 bit | MCHBAR + 5858h | 00000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access             | Field Name (ID): Description                                                                                          |
|--------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| 63:0         | 00000000<br>00000000<br>h<br>RO | <b>DATA:</b><br>This counter increments whenever any GT media engine is active.<br>Counter rate is the Crystal clock. |

### 3.3.10 Ratio Sum of Any Active Core (PKG\_IA\_CO\_ANY\_RATIO\_0\_0\_MCHBAR\_PCU) - Offset 5860h

Similar to PKG\_IA\_C0\_ANY\_0\_0\_0\_MCHBAR\_PCU, but increments in the P-State ratio of the cores.

| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | MCHBAR + 5860h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit Defa<br>Range Act | ault &<br>cess | Field Name (ID): Description                                                                                                                                   |
|-----------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:0 0000<br>h        | 00000          | <b>DATA:</b><br>This counter increments whenever one or more IA cores are active and in C0 state.<br>Counter rate is the Max Non-Turbo frequency (same as TSC) |

### 3.3.11 Ratio Sum of Active GT (PKG\_GT\_C0\_ANY\_RATIO\_0\_0\_MCHBAR\_PCU) – Offset 5868h

Similar to PKG\_GT\_C0\_ANY\_0\_0\_0\_MCHBAR\_PCU, but increments in the RP-State ratio of the GT slice or un-slice.

| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | MCHBAR + 5868h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access              | Field Name (ID): Description                                                                                                                                     |
|--------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:0         | 0000000<br>00000000<br>h<br>RO/V | <b>DATA:</b><br>This counter increments whenever GT slices or un-slices are active and in C0 state.<br>Counter rate is the Max Non-Turbo frequency (same as TSC) |

### 3.3.12 Ratio Sum of Active GT Slice (PKG\_GT\_C0\_ANY\_SLICE\_RATIO\_0\_0\_MCHBAR\_PCU) – Offset 5870h

Similar to  $PKG_GT_C0_ANY_SLICE_0_0_0_MCHBAR_PCU$ , but increments in the RP-State ratio of the GT slice.

| Туре | Size   | Offset         | Default            |
|------|--------|----------------|--------------------|
| MMIO | 64 bit | MCHBAR + 5870h | 00000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access              | Field Name (ID): Description                                                                                   |
|--------------|----------------------------------|----------------------------------------------------------------------------------------------------------------|
| 63:0         | 0000000<br>00000000<br>h<br>RO/V | <b>DATA:</b><br>This counter increments whenever any GT slice is active.<br>Counter rate is the Crystal clock. |

### 3.3.13 DDR Power Limit (DDR\_RAPL\_LIMIT\_0\_0\_0\_MCHBAR\_PCU) - Offset 58E0h

Allows software to set power limits for the DRAM domain and measurement attributes associated with each limit.



| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | MCHBAR + 58E0h | 000000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63           | 0h<br>RW/L          | LOCKED:<br>When set, this entire register becomes read-only. This bit will typically be set by BIOS during boot.<br>Locked by: DDR_RAPL_LIMIT_0_0_0_MCHBAR_PCU.LOCKED                                                                       |  |
| 62:48        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                    |  |
| 47           | 0h<br>RW/L          | Power Limitation #2 Enable (LIMIT2_ENABLE):<br>Power Limit 2 (PL2) enable bit for DDR domain.<br>Locked by: DDR_RAPL_LIMIT_0_0_0_MCHBAR_PCU.LOCKED                                                                                          |  |
| 46:32        | 0000h<br>RW/L       | Power Limitation #2 (LIMIT2_POWER):<br>Power Limit 2 (PL2) for DDR domain in Watts.<br>Format is U11.3: Resolution 0.125W, Range 0-2047.875W.<br>Locked by: DDR_RAPL_LIMIT_0_0_0_MCHBAR_PCU.LOCKED                                          |  |
| 31:24        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                    |  |
| 23:22        | 0h<br>RW/L          | Limitation #1 Time Window X (LIMIT1_TIME_WINDOW_X):<br>Power Limit 1 (PL1) time window X value, for DDR domain.<br>Actual time window for RAPL is: (1/1024 seconds) * (1+(X/4)) * (2Y)<br>Locked by: DDR_RAPL_LIMIT_0_0_0_MCHBAR_PCU.LOCKED |  |
| 21:17        | 00h<br>RW/L         | Limitation #1 Time Window Y (LIMIT1_TIME_WINDOW_Y):<br>Power Limit 1 (PL1) time window Y value, for DDR domain.<br>Actual time window for RAPL is: (1/1024 seconds) * (1+(X/4)) * (2Y)<br>Locked by: DDR_RAPL_LIMIT_0_0_0_MCHBAR_PCU.LOCKED |  |
| 16           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                    |  |
| 15           | 0h<br>RW/L          | Power Limit 1 Enable (LIMIT1_ENABLE):<br>Power Limit 1 (PL1) enable bit for DDR domain.<br>Locked by: DDR_RAPL_LIMIT_0_0_0_MCHBAR_PCU.LOCKED                                                                                                |  |
| 14:0         | 0000h<br>RW/L       | Power Limit 1 (LIMIT1_POWER):<br>Power Limit 1 (PL1) for DDR domain in Watts.<br>Format is U11.3: Resolution 0.125W, Range 0-2047.875W.<br>Locked by: DDR_RAPL_LIMIT_0_0_0_MCHBAR_PCU.LOCKED                                                |  |

### 3.3.14 Package RAPL Performance Status (PACKAGE\_RAPL\_PERF\_STATUS\_0\_0\_0\_MCHBAR\_PCU) — Offset 58F0h

Package RAPL Performance Status Register. This register provides information on the performance impact of the RAPL power limit and indicates the duration for processor went below the requested P-state due to package power constraint.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 58F0h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                                                                                                                                                                                                                                                                              |
|--------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V/P | <b>COUNTS:</b><br>Counter of the time units within which RAPL was limiting P-states. If limitation occurred anywhere within the time window of 1/1024 seconds, the count will be incremented (limitation on accuracy). This data can serve as a proxy for the potential performance impacts of RAPL on cores performance. |

### 3.3.15 IA Performance Limit Reasons (IA\_PERF\_LIMIT\_REASONS\_0\_0\_0\_MCHBAR\_PCU) — Offset 58FCh

This register specifies the reasons for Core frequency throttling.

The first 16 bits are status bits. They change depending whether the specific throttling reason is active.

The remaining 16 bits are log bits. Once a status bit asserts, the matching log bit asserts as well but the latter stays high until cleared by software.

Software can write 0h to this register to clear the log bits.

Note: Throttling is reported only when the P-State request is higher than the current P-State.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 58FCh | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                 |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:30        | 0h<br>RO            | Reserved                                                                                                                                                     |  |
| 29           | 0h<br>RW/0C/V       | Turbo Attenuation Status (TURBO_ATTEN_LOG):<br>Indicates that the frequency has throttled due to rapid frequency changes that lead<br>to a performance loss. |  |
| 28           | 0h<br>RW/0C/V       | Maximum Turbo Log (MAX_TURBO_LIMIT_LOG):<br>Indicates that the frequency has throttled due to exceeding turbo limits.                                        |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                        |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 27           | 0h<br>RW/0C/V       | PL2/PL3 Status (PBM_PL2_LOG):<br>Indicates that the frequency has throttled due to exceeding PL2, PSysPL2, PL3 or<br>PSysPL3 power limits.                                          |  |
| 26           | 0h<br>RW/0C/V       | PL1 Log (PBM_PL1_LOG):<br>Indicates that the frequency has throttled due to exceeding PL1 or PSysPL1 power<br>limits.                                                               |  |
| 25           | 0h<br>RW/0C/V       | FIVR Thermal Design Current Log (FIVR_TDC_LOG):<br>Indicates that the frequency has throttled due to exceeding the FIVR Thermal Design<br>Current limit.                            |  |
| 24           | 0h<br>RW/0C/V       | <b>Electrical Design Protection Log (EDP_LOG):</b><br>Indicates that the frequency has throttled due to exceeding the EDP limits.<br>EDP limits are IccMax, PL4 and Voltage Limits. |  |
| 23           | 0h<br>RW/0C/V       | VR Thermal Design Current Log (VR_TDC_LOG):<br>Indicates that the frequency has throttled due to exceeding the VR Thermal Design<br>Current limit.                                  |  |
| 22           | 0h<br>RW/0C/V       | VR is Hot Log (VR_THERMALERT_LOG):<br>Indicates that the frequency has throttled due to a VR HOT event (any processor VR).                                                          |  |
| 21           | 0h<br>RW/0C/V       | Running Average Thermal Limit Log (RATL_LOG):<br>Indicates that the frequency has throttled due to RATL thermal throttling.                                                         |  |
| 20           | 0h<br>RO            | Reserved                                                                                                                                                                            |  |
| 19           | 0h<br>RW/0C/V       | PCS Log (PCS_LIMIT_LOG):<br>Indicates that the frequency has throttled due to exceeding PECI power limits.                                                                          |  |
| 18           | 0h<br>RW/0C/V       | DDR Power Log (PBM_DDR_LOG):<br>Indicates that the frequency has throttled due to exceeding DDR power limits.                                                                       |  |
| 17           | 0h<br>RW/0C/V       | Thermal Log (THERMAL_LOG):<br>Indicates that the frequency has throttled due to thermals reaching TjMax.                                                                            |  |
| 16           | 0h<br>RW/0C/V       | <b>PROCHOT# Log (PROCHOT_LOG):</b><br>Indicates that the frequency has throttled due to PROCHOT# assertion.                                                                         |  |
| 15:14        | 0h<br>RO            | Reserved                                                                                                                                                                            |  |
| 13           | 0h<br>RO/V          | Turbo Attenuation Status (TURBO_ATTEN):<br>Indicates that the frequency is throttled due to rapid frequency changes that lead to<br>a performance loss.                             |  |
| 12           | 0h<br>RO/V          | Maximum Turbo Status (MAX_TURBO_LIMIT):<br>Indicates that the frequency is throttled due to exceeding turbo limits.                                                                 |  |
| 11           | 0h<br>RO/V          | PL2/3 Status (PBM_PL2):<br>Indicates that the frequency is throttled due to exceeding PL2, PSysPL2, PL3 or<br>PSysPL3 power limits.                                                 |  |
| 10           | 0h<br>RO/V          | PL1 Status (PBM_PL1):<br>Indicates that the frequency is throttled due to exceeding PL1 or PSysPL1 power<br>limits.                                                                 |  |
| 9            | 0h<br>RO/V          | <b>FIVR Thermal Design Current Status (FIVR_TDC):</b><br>Indicates that the frequency is throttled due to exceeding the FIVR Thermal Design Current limit.                          |  |
| 8            | 0h<br>RO/V          | <b>Electrical Design Protection Status (EDP):</b><br>Indicates that the frequency is throttled due to exceeding the EDP limits.<br>EDP limits are IccMax, PL4 and Voltage Limits.   |  |
| 7            | 0h<br>RO/V          | VR Thermal Design Current Status (VR_TDC):<br>Indicates that the frequency is throttled due to exceeding the VR Thermal Design<br>Current limit.                                    |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                              |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------|
| 6            | 0h<br>RO/V          | VR is Hot Status (VR_THERMALERT):<br>Indicates that the frequency is throttled due to a VR HOT event (any processor VR).  |
| 5            | 0h<br>RO/V          | Running Average Thermal Limit Status (RATL):<br>Indicates that the frequency is throttled due to RATL thermal throttling. |
| 4            | 0h<br>RO            | Reserved                                                                                                                  |
| 3            | 0h<br>RO/V          | <b>PCS Status (PCS_LIMIT):</b><br>Indicates that the frequency is throttled due to exceeding PECI power limits.           |
| 2            | 0h<br>RO/V          | <b>DDR Power Status (PBM_DDR):</b><br>Indicates that the frequency is throttled due to exceeding DDR power limits.        |
| 1            | 0h<br>RO/V          | Thermal Status (THERMAL):<br>Indicates that the frequency is throttled due to thermals reaching TjMax.                    |
| 0            | 0h<br>RO/V          | <b>PROCHOT# Status (PROCHOT):</b><br>Indicates that the frequency is throttled due to PROCHOT# assertion.                 |

### 3.3.16 GT Performance Limit Reasons (GT\_PERF\_LIMIT\_REASONS\_0\_0\_0\_MCHBAR\_PCU) — Offset 5900h

This register specifies the reasons for GT frequency throttling.

The first 16 bits are status bits. They change depending whether the specific throttling reason is active.

The remaining 16 bits are log bits. Once a status bit asserts, the matching log bit asserts as well but the latter stays high until cleared by software.

Software can write 0h to this register to clear the log bits.

Note: Throttling is reported only when the RP-State request is higher than the current RP-State.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 5900h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                 |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                     |
| 30           | 0h<br>RW/0C/V       | Minimum Supported Power Log (MSPE_LOG):<br>Indicates that the frequency has throttled due to the processor was running below<br>the minimum supported power. |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                   |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 29           | 0h<br>RW/0C/V       | Maximum Turbo Log (MAX_TURBO_LIMIT_LOG):<br>Indicates that the frequency has throttled due to exceeding turbo limits.<br>When GT has more than 1 slice, the additional slices may cause GT to operate at a<br>lower frequency. |  |
| 28           | 0h<br>RW/0C/V       | Inefficient Operation Log (INEFFICIENT_OPERATION_LOG):<br>Indicates that the frequency has throttled due to efficiency concerns.                                                                                               |  |
| 27           | 0h<br>RW/0C/V       | PL2/PL3 Status (PBM_PL2_LOG):<br>Indicates that the frequency has throttled due to exceeding PL2, PSysPL2, PL3 or<br>PSysPL3 power limits.                                                                                     |  |
| 26           | 0h<br>RW/0C/V       | PL1 Log (PBM_PL1_LOG):<br>Indicates that the frequency has throttled due to exceeding PL1 or PSysPL1 power<br>limits.                                                                                                          |  |
| 25           | 0h<br>RO            | Reserved                                                                                                                                                                                                                       |  |
| 24           | 0h<br>RW/0C/V       | <b>Electrical Design Protection Log (EDP_LOG):</b><br>Indicates that the frequency has throttled due to exceeding the EDP limits.<br>EDP limits are IccMax, PL4 and Voltage Limits.                                            |  |
| 23           | 0h<br>RW/0C/V       | VR Thermal Design Current Log (VR_TDC_LOG):<br>Indicates that the frequency has throttled due to exceeding the VR Thermal Design<br>Current limit.                                                                             |  |
| 22           | 0h<br>RW/0C/V       | VR is Hot Log (VR_THERMALERT_LOG):<br>Indicates that the frequency has throttled due to a VR HOT event (any processor VR).                                                                                                     |  |
| 21           | 0h<br>RW/0C/V       | Running Average Thermal Limit Log (RATL_LOG):<br>Indicates that the frequency has throttled due to RATL thermal throttling.                                                                                                    |  |
| 20           | 0h<br>RO            | Reserved                                                                                                                                                                                                                       |  |
| 19           | 0h<br>RW/0C/V       | PCS Log (PCS_LIMIT_LOG):<br>Indicates that the frequency has throttled due to exceeding PECI power limits.                                                                                                                     |  |
| 18           | 0h<br>RW/0C/V       | <b>DDR Power Log (PBM_LIMIT_LOG):</b><br>Indicates that the frequency has throttled due to exceeding DDR power limits.                                                                                                         |  |
| 17           | 0h<br>RW/0C/V       | Thermal Log (THERMAL_LOG):<br>Indicates that the frequency has throttled due to thermals reaching TjMax.                                                                                                                       |  |
| 16           | 0h<br>RW/0C/V       | <b>PROCHOT# Log (PROCHOT_LOG):</b><br>Indicates that the frequency has throttled due to PROCHOT# assertion.                                                                                                                    |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                       |  |
| 14           | 0h<br>RO/V          | Minimum Supported Power Status (MSPE):<br>Indicates that the frequency is throttled due to the processor is running below the<br>minimum supported power.                                                                      |  |
| 13           | 0h<br>RO/V          | Maximum Turbo Status (MAX_TURBO_LIMIT):<br>Indicates that the frequency is throttled due to exceeding turbo limits.<br>When GT has more than 1 slice, the additional slices may cause GT to operate at a<br>lower frequency.   |  |
| 12           | 0h<br>RO/V          | Inefficient Operation Status (INEFFICIENT_OPERATION):<br>Indicates that the frequency is throttled due to efficiency concerns.                                                                                                 |  |
| 11           | 0h<br>RO/V          | PL2/3 Status (PBM_PL2):<br>Indicates that the frequency is throttled due to exceeding PL2, PSysPL2, PL3 or<br>PSysPL3 power limits.                                                                                            |  |
| 10           | 0h<br>RO/V          | PL1 Status (PBM_PL1):<br>Indicates that the frequency is throttled due to exceeding PL1 or PSysPL1 power<br>limits.                                                                                                            |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                               |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 9            | 0h<br>RO            | Reserved                                                                                                                                                                   |  |
| 8            | 0h<br>RO/V          | Electrical Design Protection Status (EDP):<br>Indicates that the frequency is throttled due to exceeding the EDP limits.<br>EDP limits are IccMax, PL4 and Voltage Limits. |  |
| 7            | 0h<br>RO/V          | VR Thermal Design Current Status (VR_TDC):<br>Indicates that the frequency is throttled due to exceeding the VR Thermal Design<br>Current limit.                           |  |
| 6            | 0h<br>RO/V          | VR is Hot Status (VR_THERMALERT):<br>Indicates that the frequency is throttled due to a VR HOT event (any processor VR).                                                   |  |
| 5            | 0h<br>RO/V          | Running Average Thermal Limit Status (RATL):<br>Indicates that the frequency is throttled due to RATL thermal throttling.                                                  |  |
| 4            | 0h<br>RO            | Reserved                                                                                                                                                                   |  |
| 3            | 0h<br>RO/V          | PCS Status (PCS_LIMIT):<br>Indicates that the frequency is throttled due to exceeding PECI power limits.                                                                   |  |
| 2            | 0h<br>RO/V          | <b>DDR Power Status (PBM_DDR):</b><br>Indicates that the frequency is throttled due to exceeding DDR power limits.                                                         |  |
| 1            | 0h<br>RO/V          | Thermal Status (THERMAL):<br>Indicates that the frequency is throttled due to thermals reaching TjMax.                                                                     |  |
| 0            | 0h<br>RO/V          | <b>PROCHOT# Status (PROCHOT):</b><br>Indicates that the frequency is throttled due to PROCHOT# assertion.                                                                  |  |

### 3.3.17 System Agent Performance Status (SA\_PERF\_STATUS\_0\_0\_0\_MCHBAR\_PCU) - Offset 5918h

Indicates current various System Agent PLL ratios.

Operating frequency needs to be calculated according to reference clock (BCLK).

| Туре | Size   | Offset         | Default           |
|------|--------|----------------|-------------------|
| MMIO | 64 bit | MCHBAR + 5918h | 0000002000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                               |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 63:56        | 0h<br>RO            | Reserved                                                                                                                                   |
| 55:40        | 0000h<br>RO/V       | System Agent Voltage (SA_VOLTAGE):<br>Reports the System Agent voltage in u3.13 format.<br>Conversion to Volts:<br>V = SA_VOLTAGE / 8192.0 |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 39:32        | 20h<br>RO/V         | PSF0 PLL Ratio (PSF0_RATIO):<br>Reports the PSF0 PLL ratio.<br>The PSF0 frequency is: Ratio * 16.67MHz.<br>The supported ratios are {32, 48, 64} = {533MHz, 800MHz, 1067MHz}.                                                                                                                                                                                                                                                                                                           |  |
| 31:24        | 00h<br>RO/V         | <ul> <li>RING UCLK PLL Ratio (UCLK_RATIO):<br/>Used to calculate the ring's frequency.<br/>Ring Frequency = UCLK_RATIO * BCLK<br/>Notes:</li> <li>BCLK is read from BCLK_FREQ_0_0_0_MCHBAR.BCLK_FREQ. Value is in KHz.</li> <li>In the above formula, BCLK is in MHz.</li> </ul>                                                                                                                                                                                                        |  |
| 23:18        | 00h<br>RO/V         | IPU PS Ratio (IPU_PS_RATIO):<br>IPU PS RATIO.<br>The frequency is 25MHz * Ratio.                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 17:12        | 00h<br>RO/V         | IPU IS Divisor (IPU_IS_DIVISOR):<br>The frequency is 1600MHz/Divisor.                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 11           | 0h<br>RO/V          | On Package Interface (OPI) Link Speed (OPI_LINK_SPEED):<br>0: 2Gb/s<br>1: 4Gb/s                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 10           | 0h<br>RO/V          | DDR QCLK Reference (QCLK_REFERENCE):<br>0: 133.34Mhz. In frequency calculations use 400.0MHz/3.0.<br>1: 100.00Mhz                                                                                                                                                                                                                                                                                                                                                                       |  |
| 9:2          | 00h<br>RO/V         | <ul> <li>DDR QCLK Ratio (QCLK_RATIO):<br/>Reference clock is determined by the QCLK_REFERENCE field.<br/>QCLK frequency calculation when QCLK_REFERENCE = 0 (133.34MHz):<br/>QCLK frequency = QCLK_RATIO * BCLK * 4.0 / 3.0<br/>QCLK frequency calculation when QCLK_REFERENCE = 1 (100MHz):<br/>QCLK frequency = QCLK_RATIO * BCLK<br/>Notes:</li> <li>BCLK is read from BCLK_FREQ_0_0_0_MCHBAR.BCLK_FREQ. Value is in KHz.</li> <li>In the above formulas, BCLK is in MHz.</li> </ul> |  |
| 1:0          | 0h<br>RO/V          | Last Display Engine Workpoint Request Served<br>(LAST_DE_WP_REQ_SERVED):<br>Last display engine workpoint request served by the PCU                                                                                                                                                                                                                                                                                                                                                     |  |

### 3.3.18 Primary Plane Turbo Policy (PRIP\_TURBO\_PLCY\_0\_0\_0\_MCHBAR\_PCU) - Offset 5920h

The PRIMARY\_PLANE\_TURBO\_POWER\_POLICY and SECONDARY\_PLANE\_TURBO\_POWER\_POLICY are used together to balance the power budget between the two power planes.

The power plane with the higher policy will get a higher priority.

The default value will aim to maintain same ratio for IA and GT.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 5920h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                           |
|--------------|---------------------|------------------------------------------------------------------------|
| 31:5         | 0h<br>RO            | Reserved                                                               |
| 4:0          | 00h<br>RW           | Priority Level (PRIPTP):<br>A higher number implies a higher priority. |

### 3.3.19 Secondary Plane Turbo Policy (SECP\_TURBO\_PLCY\_0\_0\_0\_MCHBAR\_PCU) - Offset 5924h

The PRIMARY\_PLANE\_TURBO\_POWER\_POLICY and SECONDARY\_PLANE\_TURBO\_POWER\_POLICY are used together to balance the power budget between the two power planes.

The power plane with the higher policy will get a higher priority. The default value will aim to maintain same ratio for IA and GT.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 5924h | 0000010h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                           |  |
|--------------|---------------------|------------------------------------------------------------------------|--|
| 31:5         | 0h<br>RO            | Reserved                                                               |  |
| 4:0          | 10h<br>RW           | Priority Level (SECPTP):<br>A higher number implies a higher priority. |  |

### 3.3.20 Primary Plane Energy Status (PRIP\_NRG\_STTS\_0\_0\_0\_MCHBAR\_PCU) - Offset 5928h

Reports total energy consumed.

The counter will wrap around and continue counting when it reaches its limit.

The energy status is reported in units which are defined in PACKAGE\_POWER\_SKU\_UNIT\_MSR[ENERGY\_UNIT].



Software will read this value and subtract the difference from last value read.

The value of this register is updated every 1mSec.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 5928h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access   | Field Name (ID): Description |
|--------------|-----------------------|------------------------------|
| 31:0         | 00000000<br>h<br>RO/V | DATA:<br>Energy Value        |

### 3.3.21 Secondary Plane Energy Status (SECP\_NRG\_STTS\_0\_0\_0\_MCHBAR\_PCU) - Offset 592Ch

Reports total energy consumed. The counter will wrap around and continue counting when it reaches its limit.

The energy status is reported in units which are defined in PACKAGE\_POWER\_SKU\_UNIT\_MSR[ENERGY\_UNIT].

Software will read this value and subtract the difference from last value read. The value of this register is updated every 1mSec.

*Note:* Bit definitions are the same as PRIP\_NRG\_STTS\_0\_0\_0\_MCHBAR\_PCU, offset 5928h.

#### 3.3.22 Package Power SKU Unit (PACKAGE\_POWER\_SKU\_UNIT\_0\_0\_0\_MCHBAR\_PCU) — Offset 5938h

Defines units for calculating SKU power and timing parameters.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + 5938h | 000A0E03h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31:20        | 0h<br>RO            | Reserved                     |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                       |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19:16        | Ah<br>RO/V          | <b>Time Unit (TIME_UNIT):</b><br>Time Units used for power control registers.<br>The actual unit value is calculated by 1 s / Power(2, TIME_UNIT).<br>The default value of Ah corresponds to 976 usec.             |
| 15:13        | 0h<br>RO            | Reserved                                                                                                                                                                                                           |
| 12:8         | 0Eh<br>RO/V         | <b>Energy Unit (ENERGY_UNIT):</b><br>Energy Units used for power control registers.<br>The actual unit value is calculated by 1 J / Power(2, ENERGY_UNIT).<br>The default value of 14 corresponds to Ux.14 number. |
| 7:4          | 0h<br>RO            | Reserved                                                                                                                                                                                                           |
| 3:0          | 3h<br>RO/V          | <b>Power Unit (PWR_UNIT):</b><br>Power Units used for power control registers.<br>The actual unit value is calculated by 1 W / Power(2, PWR_UNIT).<br>The default value of 0011b corresponds to 1/8 W.             |

### 3.3.23 Package Energy Status (PACKAGE\_ENERGY\_STATUS\_0\_0\_MCHBAR\_PCU) — Offset 593Ch

Package energy consumed by the entire CPU (including IA, GT and uncore). The counter will wrap around and continue counting when it reaches its limit.

The energy status is reported in units which are defined in PACKAGE\_POWER\_SKU\_UNIT\_MSR[ENERGY\_UNIT].

*Note:* Bit definitions are the same as PRIP\_NRG\_STTS\_0\_0\_0\_MCHBAR\_PCU, offset 5928h.

### 3.3.24 GT Performance Status (GT\_PERF\_STATUS\_0\_0\_0\_MCHBAR\_PCU) - Offset 5948h

This register reports GT's current P-States (for both slice and un-slice) and voltage.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 5948h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31:29        | 0h<br>RO            | Reserved                     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                         |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 28:20        | 000h<br>RO/V        | Slices Ratio (SLICES_RATIO):<br>GT slices frequency:<br>SLICES_RATIO * 16.666Mhz.<br>When GT is in RC6 this frequency is zero.       |
| 19:11        | 000h<br>RO/V        | Un-slice Ratio (UNSLICE_RATIO):<br>GT Un-slice frequency:<br>UNSLICE_RATIO * 16.666Mhz.<br>When GT is in RC6 this frequency is zero. |
| 10:0         | 000h<br>RO/V/P      | Slices Voltage (SLICES_VOLTAGE):<br>Slices and un-slice voltage in 2.5mV granularity.                                                |

### 3.3.25 Power Plane 0 Efficient Cycles (PP0\_EFFICIENT\_CYCLES\_0\_0\_0\_MCHBAR\_PCU) - Offset 5968h

This register stores a value equal to the product of the number of BCLK cycles in which at least one of the IA cores was active and the efficiency score calculated by the PCU.

The efficiency score is a number between 0 and 1 that indicates the IAs efficiency.

Values exceeding 32b will wrap around.

This value is used in conjunction with PP0\_ANY\_THREAD\_ACTIVITY to generate statistics for software.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 5968h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access   | Field Name (ID): Description |
|--------------|-----------------------|------------------------------|
| 31:0         | 00000000<br>h<br>RO/V | DATA:<br>Number of Cycles    |

### 3.3.26 Power Plane 0 Thread Activity (PP0\_THREAD\_ACTIVITY\_0\_0\_0\_MCHBAR\_PCU) - Offset 596Ch

This register stores a value equal to the product of the number of BCLK cycles and the number of IA threads that are running.

Values exceeding 32b will wrap around.

This value is used in conjunction with PP0\_ANY\_THREAD\_ACTIVITY to generate statistics for software.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 596Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access   | Field Name (ID): Description |
|--------------|-----------------------|------------------------------|
| 31:0         | 00000000<br>h<br>RO/V | DATA:<br>Number of Cycles.   |

### 3.3.27 Primary Plane 0 Temperature (PP0\_TEMPERATURE\_0\_0\_0\_MCHBAR\_PCU) - Offset 597Ch

PP0 (IA Cores) temperature in degrees (C).

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + 597Ch | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description         |
|--------------|---------------------|--------------------------------------|
| 31:8         | 0h<br>RO            | Reserved                             |
| 7:0          | 00h<br>RO/V         | DATA:<br>Temperature in degrees (C). |

### 3.3.28 RP-State Limits (RP\_STATE\_LIMITS\_0\_0\_0\_MCHBAR\_PCU) — Offset 5994h

This register allows software to limit the maximum frequency of the Integrated Graphics Engine (GT) allowed during run-time.



| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + 5994h | 000000FFh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                             |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8         | 0h<br>RO            | Reserved                                                                                                                                                 |
| 7:0          | FFh<br>RW           | <b>RPO State Limit (RPSTT_LIM):</b><br>This field indicates the maximum frequency limit for the Integrated Graphics Engine (GT) allowed during run-time. |

### 3.3.29 RP-State Capability (RP\_STATE\_CAP\_0\_0\_0\_MCHBAR\_PCU) — Offset 5998h

This register contains the maximum base frequency capability for the Integrated Graphics Engine (GT).

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 5998h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                              |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 0h<br>RO            | Reserved                                                                                                                                                                                                                  |
| 23:16        | 00h<br>RO           | <b>RPn Capability (RPN_CAP):</b><br>RPn is the lowest requestable RP state.<br>This field indicates the RPn PLL ratio for the Integrated Graphics Engine (GT).<br>Values are in units of 50 MHz (assuming BCLK = 100MHz). |
| 15:8         | 00h<br>RO           | <b>RP1 Capability (RP1_CAP):</b><br>RP1 is the sustained RP state.<br>This field indicates the RP1 PLL ratio for the Integrated Graphics Engine (GT).<br>Values are in units of 50 MHz (assuming BCLK = 100MHz).          |
| 7:0          | 00h<br>RO           | <b>RPO Capability (RPO_CAP):</b><br>RPO is the highest RP state.<br>This field indicates the maximum RPO PLL ratio for the Integrated Graphics Engine<br>(GT).<br>Values are in units of 50 MHz (assuming BCLK = 100MHz). |

### 3.3.30 Temperature Target (TEMPERATURE\_TARGET\_0\_0\_0\_MCHBAR\_PCU) - Offset 599Ch

This register is a read-only copy of the TEMPERATURE\_TARGET MSR (MSR 1A2h).

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 599Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

|              | •                   |                                                                                                                                                                                                                                                                                                                      |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                         |
| 31           | 0h<br>RW/L          | LOCKED:<br>When set, this entire register becomes read-only.<br>Locked by: TEMPERATURE_TARGET.LOCKED                                                                                                                                                                                                                 |
| 30:24        | 00h<br>RO/V         | <b>TjMax Tcc Offset (TJ_MAX_TCC_OFFSET):</b><br>Temperature offset in degrees (C) from the TjMax. Used for throttling temperature.<br>Will not impact temperature reading.<br>If offset is allowed and set, the throttle will occur and reported at lower then TjMax.<br><b>Locked by:</b> TEMPERATURE_TARGET.LOCKED |
| 23:16        | 00h<br>RO/V         | <b>Thermal Junction Maximum Temperature (TJMAX):</b><br>This field indicates the maximum junction temperature (TjMax), also referred to as<br>the Throttle Temperature, TCC Activation Temperature or Prochot Temperature.<br>This is the temperature at which the Adaptive Thermal Monitor is activated.            |
| 15:8         | 00h<br>RO/V         | <b>Fan Temperature Offset (FAN_TEMP_TARGET_OFST):</b><br>Fan Temperature Target Offset (a.k.a. T-Control) indicates the relative offset from the<br>Thermal Monitor Trip Temperature at which fans should be engaged.                                                                                                |
| 7            | 0h<br>RO/V          | Tcc Offset Clamping Bit (TCC_OFFSET_CLAMPING_BIT):<br>When enabled will allow RATL throttling below P1<br>Locked by: TEMPERATURE_TARGET.LOCKED                                                                                                                                                                       |
| 6:0          | 00h<br>RO/V         | Tcc Offset Time Window (TCC_OFFSET_TIME_WINDOW):<br>Describes the RATL averaging time window<br>Locked by: TEMPERATURE_TARGET.LOCKED                                                                                                                                                                                 |

### 3.3.31 Package Power Limit (PACKAGE\_RAPL\_LIMIT\_0\_0\_0\_MCHBAR\_PCU) - Offset 59A0h

Allows setting PL1 and PL2.

This register has an MSR version as well.

Power limits from this MMIO register and the MSR are evaluated separately.


| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | MCHBAR + 59A0h | 000000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63           | 0h<br>RW/L          | Package Limitation #2 Lock (PKG_PWR_LIM_LOCK):         When set, all settings in this register are locked and are treated as Read Only.         This bit will typically set by BIOS during boot time or resume from Sx.         Locked by:       PACKAGE_RAPL_LIMIT_0_0_0_MCHBAR_PCU.PKG_PWR_LIM_LOCK                                                                                                                                                                                                                                                           |  |
| 62:48        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 47           | 0h<br>RW/L          | Package Limitation #2 Enable (PKG_PWR_LIM_2_EN):<br>This bit enables/disables Package Limitation #2 (PL2).<br>0b: Package Power Limit 2 is Disabled<br>1b: Package Power Limit 2 is Enabled<br>Locked by: PACKAGE RAPL LIMIT 0 0 0 MCHBAR PCU.PKG PWR LIM LOCK                                                                                                                                                                                                                                                                                                  |  |
| 46:32        | 0000h<br>RW/L       | Package Power Limitation #2 (PKG_PWR_LIM_2):<br>This field indicates the power limitation #2.<br>The unit of measurement is defined in MSR<br>PACKAGE_POWER_SKU_UNIT[PWR_UNIT].<br>Locked by: PACKAGE_RAPL_LIMIT_0_0_0_MCHBAR_PCU.PKG_PWR_LIM_LOCK                                                                                                                                                                                                                                                                                                              |  |
| 31:24        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 23:17        | 00h<br>RW/L         | Package Limitation #1 Time Window (PKG_PWR_LIM_1_TIME):Specifies the time window used to calculate average power for PL1 and PL2.The timing interval window is Floating Point number given by 1.x * power(2,y).x = PKG_PWR_LIM_1_TIME[23:22]y = PKG_PWR_LIM_1_TIME[21:17]The unit of measurement is defined in MSRPACKAGE_POWER_SKU_UNIT[TIME_UNIT].The maximal time window is bounded by MSRPACKAGE_POWER_SKU[PKG_MAX_WIN].The minimum time window is 1 unit of measurement (as defined above).Locked by: PACKAGE_RAPL_LIMIT_0_0_0_MCHBAR_PCU.PKG_PWR_LIM_LOCK |  |
| 16           | 0h<br>RW/L          | Package Clamping limitation #1 (PKG_CLMP_LIM_1):         Allows going below P1.         0b: Power limit throttling is limited between base frequency (P1) and Max turbo frequency (P0).         1b: Power limit throttling is not limited.         Locked by: PACKAGE_RAPL_LIMIT_0_0_0_MCHBAR_PCU.PKG_PWR_LIM_LOCK                                                                                                                                                                                                                                              |  |
| 15           | 0h<br>RW/L          | Package Power Limit 1 Enable (PKG_PWR_LIM_1_EN):<br>This bit enables/disables Package Power Limit 1.<br>0b: Package Power Limit 1 is Disabled<br>1b: Package Power Limit 1 is Enabled<br>Locked by: PACKAGE_RAPL_LIMIT_0_0_0_MCHBAR_PCU.PKG_PWR_LIM_LOCK                                                                                                                                                                                                                                                                                                        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                 |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 14:0         | 0000h<br>RW/L       | Package Power Limit 1 (PKG_PWR_LIM_1):         This field indicates the power limitation #1 (PL1).         The unit of measurement is defined in         PACKAGE_POWER_SKU_UNIT_MSR[PWR_UNIT].         Locked by:       PACKAGE_RAPL_LIMIT_0_0_0_MCHBAR_PCU.PKG_PWR_LIM_LOCK |  |

#### 3.3.32 Thermal Status GT (THERM\_STATUS\_GT\_0\_0\_MCHBAR\_PCU) - Offset 59C0h

Contains status information about the processors thermal sensor and automatic thermal monitoring facilities.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 59C0h | 0800000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO/V          | VALID:<br>This bit indicates that the TEMPERATURE field is valid.<br>It is set by PCU if the temperature is within valid thermal sensor range.                                                                                                                                                                                              |  |
| 30:27        | 1h<br>RO            | <b>RESOLUTION:</b><br>Supported resolution in degrees C.                                                                                                                                                                                                                                                                                    |  |
| 26:24        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                    |  |
| 23:16        | 00h<br>RO/V         | <b>TEMPERATURE:</b><br>This is a temperature offset in degrees C below the TjMax temperature.<br>This number is meaningful only if VALID bit in this register is set.                                                                                                                                                                       |  |
| 15           | 0h<br>RW/0C/V       | <b>Cross Domain Limit Log (CROSS_DOMAIN_LIMIT_LOG):</b><br>If set (1), indicates another hardware domain (e.g. processor graphics) has limited<br>energy efficiency optimizations in the processor core domain since the last clearing of<br>this bit or a reset.<br>This bit is sticky, software may clear this bit by writing a zero (0). |  |
| 14           | 0h<br>RO/V          | <b>Cross Domain Limit Status (CROSS_DOMAIN_LIMIT_STATUS):</b><br>If set (1), indicates another hardware domain (e.g. processor graphics) is currently<br>limiting energy efficiency optimizations in the processor core domain.                                                                                                             |  |
| 13           | 0h<br>RW/0C/V       | <b>Current Limit Log (CURRENT_LIMIT_LOG):</b><br>R/WC0 - If set (1), an electrical current limit has been exceeded that has adversely impacted energy efficiency optimizations since the last clearing of this bit or a reset. This bit is sticky, software may clear this bit by writing a zero (0).                                       |  |
| 12           | 0h<br>RO/V          | Current Limit Status (CURRENT_LIMIT_STATUS):<br>If set (1), indicates an electrical current limit (e.g. Electrical Design<br>Point/IccMax) is being exceeded and is adversely impacting energy efficiency<br>optimizations.                                                                                                                 |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                     |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 11           | 0h<br>RW/0C/V       | <b>Power Limitation Log (POWER_LIMITATION_LOG):</b><br>Sticky bit which indicates whether the current P-State is limited by power limitation since the last clearing of this bit or a reset.<br>Software may clear this bit by writing a zero.                   |  |
| 10           | 0h<br>RO/V          | Power Limitation Status (POWER_LIMITATION_STATUS):<br>Indicates whether the current P-State is limited by power limitation.<br>For legacy P-State method (not Intel SpeedShift), this bit will be set only if the P-<br>state is limit below the base frequency. |  |
| 9            | 0h<br>RW/0C/V       | Threshold2 Log (THRESHOLD2_LOG):<br>Sticky log bit that asserts on a 0 to 1 or a 1 to 0 transition of the<br>THRESHOLD2_STATUS bit.<br>This bit is set by hardware and cleared by software.                                                                      |  |
| 8            | 0h<br>RO/V          | Threshold2 Status (THRESHOLD2_STATUS):<br>Indicates that the current temperature is higher than or equal to Threshold 2<br>temperature.                                                                                                                          |  |
| 7            | 0h<br>RW/0C/V       | Threshold1 Log (THRESHOLD1_LOG):<br>Sticky log bit that asserts on a 0 to 1 or a 1 to 0 transition of the<br>THRESHOLD1_STATUS bit.<br>This bit is set by hardware and cleared by software.                                                                      |  |
| 6            | 0h<br>RO/V          | Threshold1 Status (THRESHOLD1_STATUS):<br>Indicates that the current temperature is higher than or equal to Threshold 1<br>temperature.                                                                                                                          |  |
| 5            | 0h<br>RW/0C/V       | Out Of Specification Log (OUT_OF_SPEC_LOG):<br>Sticky log bit indicating that the processor operating out of its thermal specification<br>since the last time this bit was cleared.<br>This bit is set by hardware on a 0 to 1 transition of OUT_OF_SPEC_STATUS. |  |
| 4            | 0h<br>RO/V          | Out Of Specification Status (OUT_OF_SPEC_STATUS):<br>Status bit indicating that the processor is operating out of its thermal specification.<br>Once set, this bit only clears on a reset.                                                                       |  |
| 3            | 0h<br>RW/0C/V       | <b>PROCHOT# Log (PROCHOT_LOG):</b><br>Sticky log bit indicating that PROCHOT# has been asserted since the last time this bit was cleared by software.<br>This bit is set by hardware on a 0 to 1 transition of PROCHOT_STATUS.                                   |  |
| 2            | 0h<br>RO/V          | <b>PROCHOT# Status (PROCHOT_STATUS):</b><br>Status bit indicating that PROCHOT# is currently being asserted.                                                                                                                                                     |  |
| 1            | 0h<br>RW/0C/V       | Thermal Monitor Log (THERMAL_MONITOR_LOG):<br>Sticky log bit indicating that GT has seen a thermal monitor event since the last time<br>software cleared this bit.<br>This bit is set by hardware on a 0 to 1 transition of THERMAL_MONITOR_STATUS.              |  |
| 0            | 0h<br>RO/V          | Thermal Monitor Status (THERMAL_MONITOR_STATUS):<br>Status bit indicating that the Thermal Monitor has tripped and is currently thermally<br>throttling.                                                                                                         |  |

#### 3.3.33 Thermal Interrupt GT (THERM\_INTERRUPT\_GT\_0\_0\_MCHBAR\_PCU) - Offset 59C4h

Enables and disables the generation of an interrupt on temperature transitions detected with the processors thermal sensors and thermal monitor.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + 59C4h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                         |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:25        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                             |  |
| 24           | 0h<br>RW            | <b>Power Interrupt Enable (POWER_INT_ENABLE):</b><br>When this bit is set, a thermal interrupt will be sent upon throttling due to power limitations.                                                                                                                |  |
| 23           | 0h<br>RW            | Threshold2 Interrupt Enable (THRESHOLD_2_INT_ENABLE):<br>Controls the generation of a thermal interrupt whenever the Thermal Threshold 2<br>Temperature is crossed.                                                                                                  |  |
| 22:16        | 00h<br>RW           | Threshold2 Relative Temperature (THRESHOLD_2_REL_TEMP):<br>This value indicates the offset in degrees below TjMax Temperature that should<br>trigger a Thermal Threshold 2 trip.                                                                                     |  |
| 15           | 0h<br>RW            | Threshold1 Interrupt Enable (THRESHOLD_1_INT_ENABLE):<br>Controls the generation of a thermal interrupt whenever the Thermal Threshold 1<br>Temperature is crossed.                                                                                                  |  |
| 14:8         | 00h<br>RW           | Threshold1 Relative Temperature (THRESHOLD_1_REL_TEMP):<br>This value indicates the offset in degrees below TjMax Temperature that should<br>trigger a Thermal Threshold 1 trip.                                                                                     |  |
| 7:5          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                             |  |
| 4            | 0h<br>RW            | Out Of Spec Interrupt Enable (OUT_OF_SPEC_INT_ENABLE):<br>Thermal interrupt enable for the critical temperature condition which is stored in the<br>Critical Temperature Status bit in IA32_THERM_STATUS.                                                            |  |
| 3            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                             |  |
| 2            | 0h<br>RW            | <b>Bidirectional PROCHOT# Interrupt Enable (PROCHOT_INT_ENABLE):</b><br>If set, a thermal interrupt is delivered on the rising edge of PROCHOT#.                                                                                                                     |  |
| 1            | 0h<br>RW            | <b>Low Temperature Interrupt Enable (LOW_TEMP_INT_ENABLE):</b><br>Enables a thermal interrupt to be generated on the transition from a high-temperature to a low-temperature when set, where high temperature is dictated by the thermal monitor trip temperature.   |  |
| 0            | 0h<br>RW            | <b>High Temperature Interrupt Enable (HIGH_TEMP_INT_ENABLE):</b><br>Enables a thermal interrupt to be generated on the transition from a low-temperature to a high-temperature when set, where high temperature is dictated by the thermal monitor trip temperature. |  |

#### 3.3.34 Device Idle Duration Override (DEVICE\_IDLE\_DURATION\_OVERRIDE\_0\_0\_0\_MCHBAR\_P CU) - Offset 59C8h

MDID override register to be used by OS or software for debug purposes.



| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 59C8h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                       |  |
| 30           | 0h<br>RW            | Force MDID Override (FORCE_MDID_OVERRIDE):<br>When this bit is set, and bit 1 (the valid bit) is set, the value specified in this field will<br>be used for MDID purposes. If this bit is clear, and bit 1 (the valid bit) is set, this<br>value should be consumed along with the other MDID registers to determine which<br>value is expiring next and reporting that value. |  |
| 29           | 0h<br>RW            | <b>Disable MDID Evaluation (DISABLE_MDID_EVALUATION):</b><br>Send a value of disabled to the PCH for the MDID field.                                                                                                                                                                                                                                                           |  |
| 28:8         | 000000h<br>RW       | Next Device Activity (NEXT_DEVICE_ACTIVITY):<br>These are in 1us increments and can report a maximum value of approximately 2 seconds                                                                                                                                                                                                                                          |  |
| 7            | 0h<br>RW            | <ul><li><b>Interrupt or Memory (IM):</b></li><li>0: Interrupt. This is a hint for the idle duration time to the next interrupt.</li><li>1: Memory. This is a hint for the idle duration time to the next snoop cycle.</li></ul>                                                                                                                                                |  |
| 6            | 0h<br>RW            | <ul> <li>Opportunistic or Deterministic (OD):</li> <li>0: Opportunistic. This is an opportunistic hint as suggested by the sub-system.</li> <li>1: Deterministic. This is a deterministic hint as suggested by the sub-system.</li> </ul>                                                                                                                                      |  |
| 5:2          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                       |  |
| 1            | 0h<br>RW            | VALID:<br>0: This Idle Duration Override CSR is not valid<br>1: This Idle Duration Override CSR is valid                                                                                                                                                                                                                                                                       |  |
| 0            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                       |  |

### 3.3.35 Package GT C0 EUs SUM (PKG\_GT\_C0\_EUS\_SUM) - Offset 59F0h

The counter value is incremented when PKG\_GT\_C0\_ANY\_SLICE increments.

Counts in 24Mhz units.

| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | MCHBAR + 59F0h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access              | Field Name (ID): Description |
|--------------|----------------------------------|------------------------------|
| 63:0         | 0000000<br>00000000<br>h<br>RO/V | DATA:<br>Counter value       |

### 3.3.36 Package GT C0 Media Sum (PKG\_GT\_C0\_MEDIA\_SUM) - Offset 59F8h

The counter value is incremented when PKG\_GT\_C0\_ANY\_SLICE increments.

Counts in 24Mhz units.

| Туре | Size   | Offset         | Default            |
|------|--------|----------------|--------------------|
| MMIO | 64 bit | MCHBAR + 59F8h | 00000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access              | Field Name (ID): Description |
|--------------|----------------------------------|------------------------------|
| 63:0         | 0000000<br>00000000<br>h<br>RO/V | DATA:<br>Counter value.      |

#### 3.3.37 FIVR FFFC EMI Control (FFFC\_EMI\_CONTROL\_0\_0\_MCHBAR\_PCU) - Offset 5A08h

FIVR FFFC Control Register



| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 5A08h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31:0         | 00000000<br>h<br>RW | DATA:<br>Data field.         |

#### 3.3.38 FIVR FFFC RFI Control (FFFC\_RFI\_CONTROL\_0\_0\_0\_MCHBAR\_PCU) - Offset 5A0Ch

Fivr FFFC Control Register

*Note:* Bit definitions are the same as FFFC\_EMI\_CONTROL\_0\_0\_MCHBAR\_PCU, offset 5A08h.

#### 3.3.39 FIVR FFFC RFI Control 2 (FFFC\_RFI\_CONTROL2\_0\_0\_0\_MCHBAR\_PCU) - Offset 5A18h

Fivr FFFC Control Register

*Note:* Bit definitions are the same as FFFC\_EMI\_CONTROL\_0\_0\_MCHBAR\_PCU, offset 5A08h.

#### 3.3.40 BIOS 2 Level Memory Configuration (BIOS\_2LM\_CONFIG) - Offset 5A20h

This register is used by BIOS to specify 2 Level Memory (2LM) configurations.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 5A20h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |
| 0            | 0h<br>RW            | <ul> <li>NM Flush Required (NM_FLUSH_REQUIRED):</li> <li>This bit is set by BIOS to indicate if NM Flush is required as part of PKGS/Reset entry.</li> <li>0: NM Retain is required as part of PKGS/Reset entry</li> <li>1: NM Flush is required as part of PKGS/Reset entry</li> </ul> |

### 3.3.41 Scratchpad Register (SSKPD\_0\_0\_0\_MCHBAR\_PCU) - Offset 5D10h

This register holds 64 writable bits with no functionality behind them.

It is for the convenience of BIOS and graphics drivers.

| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | MCHBAR + 5D10h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access              | Field Name (ID): Description           |
|--------------|----------------------------------|----------------------------------------|
| 63:0         | 0000000<br>00000000<br>h<br>RW/P | <b>SKPD:</b><br>64bit of data storage. |

#### 3.3.42 BIOS Mailbox Data (BIOS\_MAILBOX\_DATA\_0\_0\_0\_MCHBAR\_PCU) - Offset 5DA0h

Data register for the BIOS Mailbox.

This register is used in conjunction with BIOS\_MAILBOX\_INTERFACE.

The BIOS Mailbox is documented in the BIOS Writers Guide.



| I | Туре | Size   | Offset         | Default  |
|---|------|--------|----------------|----------|
|   | MMIO | 32 bit | MCHBAR + 5DA0h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access   | Field Name (ID): Description                                                    |
|--------------|-----------------------|---------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW/V | <b>DATA:</b><br>This field contains the data associated with specific commands. |

#### 3.3.43 BIOS Mailbox Interface (BIOS\_MAILBOX\_INTERFACE\_0\_0\_0\_MCHBAR\_PCU) — Offset 5DA4h

Control and Status register for the BIOS Mailbox.

This register is used in conjunction with BIOS\_MAILBOX\_DATA.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 5DA4h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                       |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RW/1S/V       | Run/Busy Bit (RUN_BUSY):<br>Software may write to the two mailbox registers only when RUN_BUSY is cleared<br>(0b).<br>After setting this bit, software will poll this bit until it is cleared.<br>Firmware clears RUN_BUSY after updating the mailbox registers with the result and<br>error code. |  |
| 30:29        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                           |  |
| 28:16        | 0000h<br>RW/V       | <b>PARAM2:</b><br>This field contains additional parameters associated with specific commands.                                                                                                                                                                                                     |  |
| 15:8         | 00h<br>RW/V         | <b>PARAM1:</b><br>This field contains additional parameters associated with specific commands.                                                                                                                                                                                                     |  |
| 7:0          | 00h<br>RW/V         | <b>COMMAND:</b><br>Software programs the mailbox command ID in this field.<br>On RUN_BUSY assertion this field should contain the command ID.<br>On RUN_BUSY deassrtion this field will contain the error code.                                                                                    |  |



#### 3.3.44 BIOS Reset Complete (BIOS\_RESET\_CPL\_0\_0\_0\_MCHBAR\_PCU) - Offset 5DA8h

This register is used by BIOS to inform the PCU that all power management settings have been written and power management can be enabled.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 5DA8h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:2         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1            | 0h<br>RW            | PCIE Enumeration Done (PCIE_ENUMERATION_DONE):This will be set after PCIe enumeration is done.If it is set, the PCU will look at the following bits in DEVEN_0_0_0_PCI:1: D1F2EN2: D1F1EN3: D1F0ENIf all of these bits are set to a 0x0, this means that there is nothing connected to thePEG devices and the PCIe PLL can be shut off.Note: Implicit assumption - this bit is asserted prior to (or with) asserting RST_CPL.        |
| 0            | 0h<br>RW/1S         | Reset Complete (RST_CPL):<br>This bit is set by BIOS to indicate to the CPU Power management function that it has<br>completed to set up all PM relevant configuration and allow CPU Power management<br>function to digest the configuration data and start active PM operation.<br>It is expected that this bit will be set just before BIOS transfer of control to the OS.<br>Ob: Not ready<br>1b: BIOS PM configuration complete |

#### 3.3.45 Memory Controller BIOS Request (MC\_BIOS\_REQ\_0\_0\_0\_MCHBAR\_PCU) - Offset 5E00h

This register allows BIOS to request Memory Controller clock frequency.



| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 5E00h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RW            | <b>RUN/BUSY Bit (RUN_BUSY):</b><br>This bit indicates that the BIOS request is pending.<br>BIOS sets this bit together with a command in the lower bits of this register.<br>The PCU may only clear this bit after the BIOS request has completed.                                                                                                                                                            |
| 30:27        | 0h<br>RW            | Request VDDQ TX IccMax (REQ_VDDQ_TX_ICCMAX):<br>Peak current on VDDQTX rail at this clock frequency and gear configuration.<br>Described in 0.25A resolution.<br>IccMax: 32 * 0.25 = 8A                                                                                                                                                                                                                       |
| 26:17        | 000h<br>RW          | <b>Request VDDQ TX Voltage (REQ_VDDQ_TX_VOLTAGE):</b><br>Voltage of the VDDQ TX rail at this clock frequency and gear configuration.<br>Described in 5mV resolution.                                                                                                                                                                                                                                          |
| 16           | 0h<br>RW            | Gear Type (GEAR_TYPE):<br>0h: Gear1 (Default) - DDR bus clock is the same as QCLK<br>1h: Gear2 - DDR PHY bus clock is double of QCLK                                                                                                                                                                                                                                                                          |
| 15:12        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                      |
| 11:8         | 0h<br>RW            | <ul> <li>Reference Clock Type (REQ_TYPE):<br/>Request Type:</li> <li>0h: MC frequency request for 133MHz Qclk granularity.</li> <li>1h: MC frequency request for 100MHz Qclk granularity.</li> <li>All other values are reserved.</li> </ul>                                                                                                                                                                  |
| 7:0          | 00h<br>RW           | Request Data (REQ_DATA):<br>This field holds the memory controller frequency request (QCLK). Each bin is 133/<br>100MHz and not 266/200MHz.<br>This interface replaces the usage of DCLK ratios and Odd Ratio.<br>QCLK frequency is determined by the MC reference clock (MC_FREQ_TYPE) as well as<br>BCLK.<br>0h: MC PLL shutdown<br>1h-2h: Reserved<br>3h-FFh: QCLK ratio in 133.33MHz or 100MHz increments |

#### 3.3.46 Memory Controller BIOS Data (MC\_BIOS\_DATA\_0\_0\_0\_MCHBAR\_PCU) - Offset 5E04h

Memory Controller Frequency information for BIOS, during MRC flow.

Reflects the last frequency requested in MC\_BIOS\_REQ\_0\_0\_0\_MCHBAR\_PCU.

In case of Dual MRC for System Agent SpeedStep, the value will change according to the MRC requests.

Post MRC will hold the last MRC request and not the current memory frequency.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + 5E04h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 30:27        | 0h<br>RW            | Request VDDQ TX IccMax (VDDQ_TX_ICCMAX):<br>Peak current on VDDQTX rail at this clock frequency and gear configuration.<br>Described in 0.25A resolution.<br>IccMax: 32 * 0.25 = 8A                                                                                                                                                                                                                                              |
| 26:17        | 000h<br>RW          | <b>Request VDDQ TX Voltage (VDDQ_TX_VOLTAGE):</b><br>Voltage of the VDDQ TX rail at this clock frequency and gear configuration.<br>Described in 5mV resolution.                                                                                                                                                                                                                                                                 |
| 16           | 0h<br>RW            | <ul> <li>Gear Type (GEAR_TYPE):</li> <li>0 - Gear1 (Default) - DDR bus clock is the same as QCLK</li> <li>1 - Gear2 - DDR PHY bus clock is double of QCLK</li> </ul>                                                                                                                                                                                                                                                             |
| 15:12        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 11:8         | 0h<br>RW            | <ul> <li>Reference Clock Type (MC_FREQ_TYPE):<br/>This field holds the memory controller frequency Type.</li> <li>0h: MC frequency request for 133MHz Qclk granularity.</li> <li>1h: MC frequency request for 100MHz Qclk granularity.<br/>All other values are reserved.</li> </ul>                                                                                                                                             |
| 7:0          | 00h<br>RW           | Memory Controller Frequency (MC_FREQ):<br>This field holds the memory controller frequency (QCLK).<br>Each bin is 133/100MHz and not 266/200MHz.<br>This interface replaces the usage of DCLK ratios and Odd Ratio.<br>QCLK frequency is determined by the MC reference clock (MC_FREQ_TYPE) as well as<br>BCLK.<br>0: Memory Controller PLL shutdown<br>1h-2h: Reserved<br>3h-FFh: QCLK ratio in 133.33MHz or 100MHz increments |

#### 3.3.47 System Agent Power Management Control (SAPMCTL\_0\_0\_0\_MCHBAR\_PCU) - Offset 5F00h

System Agent Power Management Control.



| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + 5F00h | 00002106h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 15           | 0h<br>RW            | <ul> <li>Force Memory Master DLL When Display Engine is Active (MDLL_ON_DE):</li> <li>Force memory master DLL on when the Display Engine is active.</li> <li>This includes cases where memory is not accessed.</li> <li>This bit has to be set only if there are issues with the memory DLL wakeup based on the Self Refresh exit indication from Display Engine.</li> <li>Ob: Display Engine wakes up memory DLL using the Self Refresh exit indication only 1b: Force Memory DLL on when the Display Engine is active</li> </ul>                                |
| 14           | 0h<br>RW            | <ul> <li>Force Memory Controller PLL When Display Engine is Active (MPLL_ON_DE):</li> <li>Force Memory PLLs (MCPLL and GDPLL) on when the Display Engine is active.</li> <li>This includes cases where memory is not accessed.</li> <li>This bit has to be set only if there are issues with the Memory PLL wakeup based on the Self Refresh exit indication from the Display Engine.</li> <li>Ob: Display Engine wakes up Memory PLLs using the Self Refresh exit indication only</li> <li>1b: Force Memory PLLs on when the Display Engine is active</li> </ul> |
| 13           | 1h<br>RW            | System Agent Clock Gating Memory Controller PLL (SACG_MPLL):<br>When this bit is set to 1b, FCLK will never be gated when the memory controller PLL<br>is ON.<br>Otherwise, FCLK gating policies are not affected by the locking of the memory<br>controller PLLs.                                                                                                                                                                                                                                                                                                |
| 12           | 0h<br>RW            | <b>Non-Snoop Wake Self Refresh Exit (NSWAKE_SREXIT):</b><br>When this bit is set to 1b, a Non-Snoop wakeup signal from the PCH will cause the PCU to force the memory controller to exit from Self-Refresh.<br>Otherwise, the Non-Snoop indication will not affect the Self Refresh exit policy.                                                                                                                                                                                                                                                                  |
| 11           | 0h<br>RW            | System Agent Clock Gating Self Refresh Exit (SACG_SREXIT):<br>The Display Engine can indicate to the PCU that it wants the Memory Controller to<br>exit self-refresh.<br>When this bit is set to 1b, this request from the Display Engine will cause FCLK to be<br>ungated.<br>Otherwise, this request from the Display Engine has no effect on FCLK gating.                                                                                                                                                                                                      |
| 10           | 0h<br>RW            | <ul> <li>Master DLL Shutdown Power State Enable (MDLL_OFF_SEN):</li> <li>This bit indicates when the Memory Master DLL may be shutdown based on link active power states.</li> <li>0b: Memory DLL may be shut down in L1 and deeper sleep states.</li> <li>1b: Memory DLL may be shut down in L0s and deeper sleep states.</li> </ul>                                                                                                                                                                                                                             |
| 9            | 0h<br>RW            | <ul> <li>Memory Controller PLL Shutdown Power State Enable (MPLL_OFF_SEN):</li> <li>This bit indicates when the Memory PLLs (MCPLL and GDPLL) may be shutdown based on link active power states.</li> <li>0b: Memory PLLs may be shut down in L1 and deeper sleep states.</li> <li>1b: Memory PLLs may be shut down in L0s and deeper sleep states.</li> </ul>                                                                                                                                                                                                    |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8            | 1h<br>RW            | <ul> <li>System Agent Clock Gating Power State Enable (SACG_SEN):</li> <li>This bit indicates when the System Agent clock gating is possible based on link active power states.</li> <li>Ob: System Agent clock gating is allowed in L1 and deeper sleep states.</li> <li>1b: System Agent clock gating is allowed in L0s and deeper sleep states.</li> </ul> |
| 7:3          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                      |
| 2            | 1h<br>RW            | PCIe PLL Shutdown Enable (PPLL_OFF_ENA):<br>This bit is used to enable shutting down the PCIe/DMI PLL.<br>0b: PLL shutdown is not allowed<br>1b: PLL shutdown is allowed                                                                                                                                                                                      |
| 1            | 1h<br>RW            | Memory Controller PLL Shutdown Enable (MPLL_OFF_ENA):<br>This bit is used to enable shutting down the Memory Controller PLLs (MCPLL and GDPLL).<br>0b: PLL shutdown is not allowed<br>1b: PLL shutdown is allowed                                                                                                                                             |
| 0            | 0h<br>RW            | <b>System Agent Clock Gating Enable (SACG_ENA):</b><br>This bit is used to enable or disable the System Agent Clock Gating (FCLK).<br>0b: System Agent Clock Gating is Not Allowed<br>1b: System Agent Clock Gating is Allowed                                                                                                                                |

#### 3.3.48 Configurable TDP Nominal (CONFIG\_TDP\_NOMINAL\_0\_0\_0\_MCHBAR\_PCU) - Offset 5F3Ch

This register is used to indicate the Nominal Configurable TDP ratio available for this

specific sku. System BIOS must use this value while building the \_PSS table if the feature is enabled.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 5F3Ch | 0000000h |

| BIOS Access | SMM Access OS Access | OS Access |
|-------------|----------------------|-----------|
| R           | R                    | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                     |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8         | 0h<br>RO            | Reserved                                                                                                                                                                                         |
| 7:0          | 00h<br>RO/V         | <b>TDP Ratio (TDP_RATIO):</b><br>Nominal TDP level ratio to be used for this specific processor (in units of 100MHz).<br>Note: A value of 0 in this field indicates invalid/undefined TDP point. |



#### 3.3.49 Configurable TDP Level 1 (CONFIG\_TDP\_LEVEL1\_0\_0\_0\_MCHBAR\_PCU) - Offset 5F40h

Level 1 Configurable TDP settings.

On SKUs that do not support Configurable TDP, these registers will report 0.

| Туре | Size   | Offset         | Default            |
|------|--------|----------------|--------------------|
| MMIO | 64 bit | MCHBAR + 5F40h | 00000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                           |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                               |
| 62:48        | 0000h<br>RO/V       | Minimum Package Power (PKG_MIN_PWR):<br>Minimum package power setting allowed for this Configurable TDP level.<br>Lower values will be clamped up to this value.<br>Units defined in MSR PACKAGE_POWER_SKU[PWR_UNIT].<br>Similar to PACKAGE_POWER_SKU[PKG_MIN_PWR].    |
| 47           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                               |
| 46:32        | 0000h<br>RO/V       | Maximum Package Power (PKG_MAX_PWR):<br>Maximum package power setting allowed for this Configurable TDP level.<br>Higher values will be clamped down to this value.<br>Units defined in MSR PACKAGE_POWER_SKU[PWR_UNIT].<br>Similar to PACKAGE_POWER_SKU[PKG_MAX_PWR]. |
| 31:24        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                               |
| 23:16        | 00h<br>RO/V         | TDP Ratio (TDP_RATIO):<br>TDP ratio for this Configurable TDP Level.                                                                                                                                                                                                   |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                               |
| 14:0         | 0000h<br>RO/V       | Package TDP (PKG_TDP):<br>Power Limit (PL1) for this Configurable TDP level.<br>Units defined in MSR PACKAGE_POWER_SKU[PWR_UNIT]<br>Similar to PACKAGE_POWER_SKU[PKG_TDP]                                                                                              |

#### 3.3.50 Configurable TDP Level 1 (CONFIG\_TDP\_LEVEL2\_0\_0\_0\_MCHBAR\_PCU) - Offset 5F48h

Level 2 Configurable TDP settings.

On SKUs that do not support Configurable TDP, these registers will report 0.



*Note:* Bit definitions are the same as CONFIG\_TDP\_LEVEL1\_0\_0\_0\_MCHBAR\_PCU, offset 5F40h.

#### 3.3.51 Configurable TDP Control (CONFIG\_TDP\_CONTROL\_0\_0\_MCHBAR\_PCU) - Offset 5F50h

Allows platform software to select the TDP level.

Can be done via all three interfaces (MSR, MMIO and PECI/PCS).

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 5F50h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                           |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RW/L          | Configurable TDP Lock (CONFIG_TDP_LOCK):<br>Configurable TDP level select lock.<br>0b: Unlocked.<br>1b: Locked till next reset.<br>Locked by: CONFIG_TDP_CONTROL.CONFIG_TDP_LOCK                                                       |
| 30:2         | 0h<br>RO            | Reserved                                                                                                                                                                                                                               |
| 1:0          | 0h<br>RW/L          | TDP Level (TDP_LEVEL):<br>Select Configurable TDP level:<br>Oh: Nominal TDP level (default)<br>1h: Level from CONFIG_TDP_LEVEL_1<br>2h: Level from CONFIG_TDP_LEVEL_2<br>3h: Reserved<br>Locked by: CONFIG_TDP_CONTROL.CONFIG_TDP_LOCK |

#### 3.3.52 Turbo Activation Ratio (TURBO\_ACTIVATION\_RATIO\_0\_0\_0\_MCHBAR\_PCU) — Offset 5F54h

This is the MMIO interface for MSR TURBO\_ACTIVATION\_RATIO (64Ch).

Allows setting a ratio that acts as a threshold for maximum P-State.

When the OS request a P-state equal or higher to this ratio threshold, this request is treated as a maximum P-State request.

This has no affect when using Intel Speed Shift interface, only legacy P-States.



| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 5F54h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RW/L          | Turbo Activation Ratio Lock (TURBO_ACTIVATION_RATIO_LOCK):         Locks this register until the next reset.         0b: Unlocked         1b: Locked         Locked by: TURBO_ACTIVATION_RATIO.TURBO_ACTIVATION_RATIO_LOCK                                                  |
| 30:8         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                    |
| 7:0          | 00h<br>RW/L         | Maximum Non-Turbo Ratio (MAX_NON_TURBO_RATIO):         CPU will treat any P-state request above this ratio as a request for max turbo         0 is special encoding which disables the feature.         Locked by:       TURBO_ACTIVATION_RATIO.TURBO_ACTIVATION_RATIO_LOCK |

#### 3.3.53 Overclocking Status (OC\_STATUS\_0\_0\_0\_MCHBAR\_PCU) - Offset 5F58h

This register exposes the usage of various overclocking features.

Security oriented software can examine which overclocking features have been used and act accordingly.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + 5F58h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                 |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 31:1         | 0h<br>RO            | Reserved                                                                                                                                     |
| 0            | 0h<br>RO            | Memory Runtime Timing Overclocking Enabled<br>(MC_TIMING_RUNTIME_OC_ENABLED):<br>Adjusting memory timing values for overclocking is enabled. |

#### 3.3.54 Base Clock (BCLK) Frequency (BCLK\_FREQ\_0\_0\_0\_MCHBAR) - Offset 5F60h

This register reports the BCLK frequency.



It is used by software to calculate various clock frequencies that are derived from BCLK such as Core, Ring, Memory Controller and GT.

| Туре | Size   | Offset         | Default            |
|------|--------|----------------|--------------------|
| MMIO | 64 bit | MCHBAR + 5F60h | 00000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                  |
|--------------|---------------------|---------------------------------------------------------------|
| 63:32        | 0h<br>RO            | Reserved                                                      |
| 31:0         | 00000000<br>h<br>RO | BCLK Frequency (BCLK_FREQ):<br>Reported BCLK Frequency in KHz |

### **3.4 Host Controller (MCHBAR) Registers**

This chapter documents the Host Controller MCHBAR registers.

Base address of these registers are defined in the MCHBAR\_0\_0\_0\_PCI register in Bus: 0, Device: 0, Function: 0.

#### 3.4.1 Summary of Registers

#### Table 3-5. Summary of MCHBAR Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                   | Default Value         |
|--------|-----------------|-------------------------------------------------------------------|-----------------------|
| 5400h  | 8               | GFX-VT Base Address Register (GFXVTBAR_0_0_0_MCHBAR_NCU)          | 00000000000000<br>00h |
| 5408h  | 8               | EDRAMBAR Base Address Register<br>(EDRAMBAR_0_0_0_MCHBAR_NCU)     | 0000000000000<br>00h  |
| 5410h  | 8               | VT-d VC0 Base Address Register<br>(VTDPVC0BAR_0_0_0_MCHBAR_NCU)   | 00000000000000<br>00h |
| 5418h  | 4               | Interrupt Redirection Control (INTRDIRCTL_0_0_0_MCHBAR_NCU)       | 00000000h             |
| 7090h  | 4               | Type-C Sub-system Device Enable<br>(TCSS_DEVEN_0_0_0_MCHBAR_IMPH) | 00003FFFh             |
| 7094h  | 4               | Capabilities D (CAPID0_D_0_0_MCHBAR)                              | 00000000h             |
| 7110h  | 8               | REGBAR Base Address (REGBAR_0_0_0_MCHBAR_IMPH)                    | 0000000000000<br>00h  |

#### 3.4.2 GFX-VT Base Address Register (GFXVTBAR\_0\_0\_0\_MCHBAR\_NCU) - Offset 5400h

This is the base address for the Graphics VT configuration space.

There is no physical memory within this 4KB window that can be addressed.



The 4KB reserved by this register does not alias to any PCI 2.3 compliant memory mapped space.

On reset, the GFX-VT configuration space is disabled and must be enabled by writing a 1 to GFX-VTBAREN.

All the bits in this register are locked in TXT mode.

BIOS programs this register after which the register cannot be altered.

| Туре | Size   | Offset         | Default            |
|------|--------|----------------|--------------------|
| MMIO | 64 bit | MCHBAR + 5400h | 00000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:39        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 38:12        | 0000000h<br>RW/V    | <b>GFX-VT BAR Base Address (GFXVTBAR):</b><br>This field corresponds to bits 38 to 12 of the base address GFX-VT configuration<br>space. BIOS will program this register resulting in a base address for a 4KB block of<br>contiguous memory address space. This register ensures that a naturally aligned 4KB<br>space is allocated within the first 512GB of addressable memory space. System<br>Software uses this base address to program the GFX-VT register set. All the Bits in<br>this register are locked in TXT mode. |  |
| 11:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 0            | 0h<br>RW/V/L        | <ul> <li>GFX-VT BAR Enable (GFXVTBAREN):</li> <li>0: GFX-VTBAR is disabled and does not claim any memory</li> <li>1: GFX-VTBAR memory mapped accesses are claimed and decoded appropriately</li> <li>This bit will remain 0 if VTd capability is disabled.</li> <li>Locked by: CAPID0_A_0_0_0_PCI.VTDD</li> </ul>                                                                                                                                                                                                               |  |

#### 3.4.3 EDRAMBAR Base Address Register (EDRAMBAR\_0\_0\_0\_MCHBAR\_NCU) - Offset 5408h

This is the base address for the EDRAM configuration space.

There is no physical memory within this 16KB window that can be addressed.

The 16KB reserved by this register does not alias to any PCI 2.3 compliant memory mapped space.

On reset, the EDRAM configuration space is disabled and must be enabled by writing a 1 to EDRAMBAREN.

EDRAMBAREN must be cleared and this register locked before normal operation is enabled.

BIOS programs this register after which the register cannot be altered.

All the bits in this register are locked in TXT mode.

| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | MCHBAR + 5408h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 38:14        | 0000000h<br>RW/V    | <b>EDRAM BAR Base Address (EDRAMBAR):</b><br>This field corresponds to bits 38 to 14 of the base address EDRAM configuration space. BIOS will program this register resulting in a base address for a 16KB block of contiguous memory address space. This register ensures that a naturally aligned 16KB space is allocated within the first 512GB of addressable memory space. System Software uses this base address to program the EDRAM register set. All the Bits in this register are locked in TXT mode. |
| 13:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0            | 0h<br>RW/V          | EDRAM BAR Enable (EDRAMBAREN):<br>0: EDRAMBAR is disabled and does not claim any memory<br>1: EDRAMBAR memory mapped accesses are claimed and decoded appropriately                                                                                                                                                                                                                                                                                                                                             |

#### 3.4.4 VT-d VC0 Base Address Register (VTDPVC0BAR\_0\_0\_0\_MCHBAR\_NCU) - Offset 5410h

This is the base address for the DMI/PCIe VC0 configuration space.

There is no physical memory within this 4KB window that can be addressed.

The 4KB reserved by this register does not alias to any PCI 2.3 compliant memory mapped space.

On reset, the DMI/PCIe VC0 configuration space is disabled and must be enabled by writing a 1 to VC0BAREN.

All the bits in this register are locked in TXT mode.

BIOS programs this register after which the register cannot be altered.



| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | MCHBAR + 5410h | 000000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:39        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 38:12        | 0000000h<br>RW/V    | <ul> <li>VT-d VC0 Base Address (VTVC0BAR):<br/>This field corresponds to bits 38 to 12 of the base address DMI/PCIe VC0 configuration space.</li> <li>BIOS will program this register resulting in a base address for a 4KB block of contiguous memory address space.</li> <li>This register ensures that a naturally aligned 4KB space is allocated within the first 512GB of addressable memory space.</li> <li>System Software uses this base address to program the DMI/PCIe VC0 register set.</li> <li>All the Bits in this register are locked in TXT mode.</li> </ul> |  |
| 11:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 0            | 0h<br>RW/V/L        | <ul> <li>VT-d VC0 BAR Enable (VTVC0BAREN):</li> <li>0: VC0BAR is disabled and does not claim any memory</li> <li>1: VC0BAR memory mapped accesses are claimed and decoded appropriately</li> <li>This bit will remain 0 if VTd capability is disabled.</li> <li>Locked by: CAPID0_A_0_0_PCI.VTDD</li> </ul>                                                                                                                                                                                                                                                                  |  |

#### 3.4.5 Interrupt Redirection Control (INTRDIRCTL\_0\_0\_MCHBAR\_NCU) - Offset 5418h

Interrupt Redirection Logic Control register is responsible for setting up schemes and controling the operation of the MSI redirection logic.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 5418h | 0000000h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31:9         | 0h<br>RO            | Reserved                     |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8:6          | 0h<br>RW/V          | Hash Mode Control (HASHMODCTR):<br>Select the hash function for the Vector based Hash Mode interrupt redirection control:<br>000b: select bits 7:4/5:4 for vector cluster/flat algorithm<br>001b: select bits 6:3/4:3<br>010b: select bits 4:1/2:1<br>011b: select bits 3:0/1:0<br>Other values are reserved.                                                                                                                                                                                                                                                                                                                                                                                                            |
| 5            | 0h<br>RW/V          | <ul> <li>Logical Flat or Cluster Mode Override (LOGFLATCLUSTOVREN):</li> <li>0: IA32 Logical Flat or Cluster Mode bit is locked as Read only bit.</li> <li>1: IA32 Logical Flat or Cluster Mode bit may be written by SW, values written by xTPR update are ignored.</li> <li>For one time override of the IA32 Logical Flat or Cluster Mode value, return this bit to its default state after the bit is changed.</li> <li>Leaving this bit as 1 will prevent automatic update of the filter.</li> </ul>                                                                                                                                                                                                                |
| 4            | 0h<br>RW/V/L        | Logical Flat or Logical Cluster Mode (LOGFLTCLUSTMOD):<br>Set by bios to indicate if the OS is running logical flat or logical cluster mode. This bit<br>can also be updated by IntPrioUpd messages.<br>This bit reflects the setup of the filter at any given time.<br>0: logical flat mode<br>1: logical cluster mode<br>Locked by: INTRDIRCTL_0_0_0_MCHBAR_NCU.LOGFLATCLUSTOVREN                                                                                                                                                                                                                                                                                                                                      |
| 3            | 0h<br>RW/V          | Cluster Check Sampling Mode (CLASTCHKSMPMOD):<br>0: Disable checking for Logical_APICID[31:0] being non-zero when sampling flat/<br>cluster mode bit in the IntPrioUpd message as part of setting bit 1 in this register<br>1: Enable the above checking                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2:0          | 0h<br>RW/V          | Redirection Mode Select (RDRMODSEL):         Selects the redirection mode used for MSI interrupts with lowest-priority delivery mode.         The following schemes are used:         000: Fixed Priority - select the first enabled APIC in the cluster.         001: Round robin - select the first enabled APIC in round robin manner from last selected APIC.         010: Hash Vector - select the first enabled APIC in rund robin manner starting form the hash of the vector number.         100: PAIR w/ Fixed-priority (deprecated, not supported)         101: PAIR w/ Round-robin (deprecated, not supported)         110: PAIR w/ Hash Vector (deprecated, not supported)         0ther values are Reserved |

#### 3.4.6 Type-C Sub-system Device Enable (TCSS\_DEVEN\_0\_0\_0\_MCHBAR\_IMPH) - Offset 7090h

Allows for enabling/disabling of Type-C PCI devices and functions that are within the CPU package. The table below the bit definitions describes the behavior of all combinations of transactions to devices controlled by this register. All the bits in this register are Intel TXT Lockable.



| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | MCHBAR + 7090h | 00003FFFh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                   |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:14        | 0h<br>RO            | Reserved                                                                                                                                                       |
| 13           | 1h<br>RW/L          | Thunderbolt DMA3 Enable (TBT_DMA3_EN):<br>0: DMA3 is disabled and hidden.<br>1: DMA3 is enabled and visible.<br>Locked by: CAPID0_D_0_0_MCHBAR.TC_TBT_DMA2_DIS |
| 12           | 1h<br>RW/L          | Thunderbolt DMA2 Enable (TBT_DMA2_EN):<br>0: DMA2 is disabled and hidden.<br>1: DMA2 is enabled and visible.<br>Locked by: CAPID0_D_0_0_MCHBAR.TC_TBT_DMA2_DIS |
| 11           | 1h<br>RW/L          | Thunderbolt DMA1 Enable (TBT_DMA1_EN):<br>0: DMA1 is disabled and hidden.<br>1: DMA1 is enabled and visible.<br>Locked by: CAPID0_D_0_0_MCHBAR.TC_TBT_DMA1_DIS |
| 10           | 1h<br>RW/L          | Thunderbolt DMA0 Enable (TBT_DMA0_EN):<br>0: DMA0 is disabled and hidden.<br>1: DMA0 is enabled and visible.<br>Locked by: CAPID0_D_0_0_MCHBAR.TC_TBT_DMA0_DIS |
| 9            | 1h<br>RW/L          | xDCI Enable (XDCI_EN):<br>0: xDCI is disabled and hidden.<br>1: xDCI is enabled and visible.<br>Locked by: CAPID0_D_0_0_MCHBAR.TC_XDCI_DIS                     |
| 8            | 1h<br>RW/L          | xHCI Enable (XHCI_EN):<br>0: xHCI is disabled and hidden.<br>1: xHCI is enabled and visible.<br>Locked by: CAPID0_D_0_0_MCHBAR.TC_XHCI_DIS                     |
| 7            | 1h<br>RW/L          | PCIe7 Enable (PCIE7_EN):<br>0: TypeC PCIE Root Port 7 is disabled<br>1: TypeC PCIE Root Port 7 is enabled<br>Locked by: CAPID0_D_0_0_MCHBAR.TC_PCIE7_DIS       |
| 6            | 1h<br>RW/L          | PCIe6 Enable (PCIE6_EN):<br>0: TypeC PCIE Root Port 6 is disabled<br>1: TypeC PCIE Root Port 6 is enabled<br>Locked by: CAPID0_D_0_0_MCHBAR.TC_PCIE6_DIS       |
| 5            | 1h<br>RW/L          | PCIe5 Enable (PCIE5_EN):<br>0: TypeC PCIE Root Port 5 is disabled<br>1: TypeC PCIE Root Port 5 is enabled<br>Locked by: CAPID0_D_0_0_MCHBAR.TC_PCIE5_DIS       |
| 4            | 1h<br>RW/L          | PCIe4 Enable (PCIE4_EN):<br>0: TypeC PCIE Root Port 4 is disabled<br>1: TypeC PCIE Root Port 4 is enabled<br>Locked by: CAPID0_D_0_0_MCHBAR.TC_PCIE4_DIS       |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                             |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3            | 1h<br>RW/L          | PCIe3 Enable (PCIE3_EN):<br>0: TypeC PCIE Root Port 3 is disabled<br>1: TypeC PCIE Root Port 3 is enabled<br>Locked by: CAPID0_D_0_0_MCHBAR.TC_PCIE3_DIS |
| 2            | 1h<br>RW/L          | PCIe2 Enable (PCIE2_EN):<br>0: TypeC PCIE Root Port 2 is disabled<br>1: TypeC PCIE Root Port 2 is enabled<br>Locked by: CAPID0_D_0_0_MCHBAR.TC_PCIE2_DIS |
| 1            | 1h<br>RW/L          | PCIe1 Enable (PCIE1_EN):<br>0: TypeC PCIE Root Port 1 is disabled<br>1: TypeC PCIE Root Port 1 is enabled<br>Locked by: CAPID0_D_0_0_MCHBAR.TC_PCIE1_DIS |
| 0            | 1h<br>RW/L          | PCIE0 Enable (PCIE0_EN):<br>0: TypeC PCIE Root Port 0 is disabled<br>1: TypeC PCIE Root Port 0 is enabled<br>Locked by: CAPID0_D_0_0_MCHBAR.TC_PCIE0_DIS |

#### 3.4.7 Capabilities D (CAPID0\_D\_0\_0\_MCHBAR) - Offset 7094h

Processor capability enumeration.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | MCHBAR + 7094h | 0000000h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                     |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------|
| 31:20        | 0h<br>RO            | Reserved                                                                                                         |
| 19:17        | 0h<br>RW/L          | <b>DisplayPort Input Port Count (DPIN_PORT_COUNT):</b><br>This field indicates the max number of DPin ports.     |
| 16           | 0h<br>RW/L          | TypeC Sub-system IOM Microcontroller Disable (IOM_DIS):<br>0: Type C IOM is Enabled<br>1: Type C IOM is Disabled |
| 15:13        | 0h<br>RO            | Reserved                                                                                                         |
| 12           | 0h<br>RW/L          | TypeC Sub-system Thunderbolt DMA2 Disable (TC_TBT_DMA2_DIS):<br>Indicates if Type-C DMA2 device is disabled.     |
| 11           | 0h<br>RW/L          | TypeC Sub-system Thunderbolt DMA1 Disable (TC_TBT_DMA1_DIS):<br>Indicates if Type-C DMA1 device is disabled.     |
| 10           | 0h<br>RW/L          | TypeC Sub-system Thunderbolt DMA0 Disable (TC_TBT_DMA0_DIS):<br>Indicates if Type-C DMA0 device is disabled.     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                            |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------|
| 9            | 0h<br>RW/L          | TypeC Sub-system USB xDCI Disable (TC_XDCI_DIS):<br>Indicates if Type-C XDCI device is disabled.        |
| 8            | 0h<br>RW/L          | <b>TypeC Sub-system USB xHCI Disable (TC_XHCI_DIS):</b><br>Indicates if Type-C XHCI device is disabled. |
| 7            | 0h<br>RW/L          | TypeC Sub-system PCIe7 Disable (TC_PCIE7_DIS):<br>PCIE7 disable.                                        |
| 6            | 0h<br>RW/L          | TypeC Sub-system PCIe6 Disable (TC_PCIE6_DIS):<br>PCIE6 disable.                                        |
| 5            | 0h<br>RW/L          | TypeC Sub-system PCIe5 Disable (TC_PCIE5_DIS):<br>PCIE5 disable.                                        |
| 4            | 0h<br>RW/L          | TypeC Sub-system PCIe4 Disable (TC_PCIE4_DIS):<br>PCIE4 disable.                                        |
| 3            | 0h<br>RW/L          | TypeC Sub-system PCIe3 Disable (TC_PCIE3_DIS):<br>PCIE3 disable.                                        |
| 2            | 0h<br>RW/L          | TypeC Sub-system PCIe2 Disable (TC_PCIE2_DIS):<br>PCIE2 disable.                                        |
| 1            | 0h<br>RW/L          | TypeC Sub-system PCIe1 Disable (TC_PCIE1_DIS):<br>PCIE1 disable.                                        |
| 0            | 0h<br>RW/L          | TypeC Sub-system PCIe0 Disable (TC_PCIE0_DIS):<br>PCIE0 root port is disabled.                          |

#### 3.4.8 REGBAR Base Address (REGBAR\_0\_0\_0\_MCHBAR\_IMPH) - Offset 7110h

Defines the base address for REGBAR.

| Туре | Size   | Offset         | Default           |
|------|--------|----------------|-------------------|
| MMIO | 64 bit | MCHBAR + 7110h | 00000000000000000 |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | R          | R         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                |
| 38:24        | 0000h<br>RW         | <b>REGBAR Base Address (REGFBAR):</b><br>This field corresponds to bits 38 to 24 of the base address MMIO space.<br>BIOS will program this register resulting in a base address for a 16MB block of<br>contiguous memory address space. |
| 23:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                   |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | 0h<br>RW            | REGBAR Enable (REGBAREN):         0: REGBAR is disabled and does not claim any memory         1: REGBAR memory mapped accesses are claimed and decoded appropriately.         Locked by: CAPID0_A_0_0_PCI.VTDD |



### **3.5 Direct Media Interface BAR (DMIBAR) Registers**

This chapter documents the DMIBAR registers. Base address of these registers are defined in the DMIBAR\_0\_0\_0\_PCI register in Bus: 0, Device: 0, Function: 0.

#### **3.5.1 Summary of Registers**

#### Table 3-6. Summary of DMIBAR Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                 | Default Value |
|--------|-----------------|-------------------------------------------------|---------------|
| 0h     | 4               | Device Identifiers (ID)                         | 00008086h     |
| 4h     | 2               | Device Command (CMD)                            | 0006h         |
| 6h     | 2               | Primary Status (PSTS)                           | 0090h         |
| 8h     | 4               | Revision ID (RID_CC)                            | 060000F0h     |
| Eh     | 1               | Header Type (HTYPE)                             | 00h           |
| 1Eh    | 2               | Secondary Status (SSTS)                         | 0000h         |
| 2Ch    | 4               | Subsystem Vendor IDs (SVD)                      | 00000000h     |
| 34h    | 1               | Capabilities List Pointer (CAPP)                | E0h           |
| 3Eh    | 1               | Bridge Control (BCTRL)                          | 00h           |
| 44h    | 1               | Device Capabilities (DCAP)                      | 01h           |
| 48h    | 2               | Device Control (DCTL)                           | 0020h         |
| 4Ah    | 2               | Device Status (DSTS)                            | 0010h         |
| 4Ch    | 4               | Link Capabilities (LCAP)                        | 01714C10h     |
| 50h    | 2               | Link Control (LCTL)                             | 0040h         |
| 52h    | 2               | Link Status (LSTS)                              | 1011h         |
| 5Ch    | 2               | Root Control (RCTL)                             | 0000h         |
| 60h    | 4               | Root Status (RSTS)                              | 00000000h     |
| 64h    | 4               | Device Capabilities 2 (DCAP2)                   | 00080837h     |
| 68h    | 2               | Device Control 2 (DCTL2)                        | 0000h         |
| 6Ah    | 2               | Device Status 2 (DSTS2)                         | 0000h         |
| 6Ch    | 4               | Link Capabilities 2 (LCAP2)                     | 0000000Eh     |
| 70h    | 2               | Link Control 2 (LCTL2)                          | 0001h         |
| 72h    | 2               | Link Status 2 (LSTS2)                           | 0000h         |
| 74h    | 4               | Slot Capabilities 2 (SLCAP2)                    | 00000000h     |
| 78h    | 2               | Slot Control 2 (SLCTL2)                         | 0000h         |
| 7Ah    | 2               | Slot Status 2 (SLSTS2)                          | 0000h         |
| 80h    | 2               | Message Signaled Interrupt Identifiers (MID)    | 9005h         |
| 82h    | 2               | Message Signaled Interrupt Message (MC)         | 0000h         |
| 84h    | 4               | Message Signaled Interrupt Message Address (MA) | 00000000h     |
| 88h    | 2               | Message Signaled Interrupt Message Data (MD)    | 0000h         |
| 90h    | 2               | Subsystem Vendor Capability (SVCAP)             | A00Dh         |
| 94h    | 4               | Subsystem Vendor IDs (SVID)                     | 00000000h     |
| A0h    | 2               | Power Management Capability (PMCAP)             | 0001h         |
| A2h    | 2               | PCI Power Management Capabilities (PMC)         | C803h         |

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                | Default Value |
|--------|-----------------|----------------------------------------------------------------|---------------|
| A4h    | 4               | PCI Power Management Control (PMCS)                            | 00000008h     |
| 100h   | 4               | Advanced Error Extended (AECH)                                 | 00000000h     |
| 104h   | 4               | Uncorrectable Error Status (UES)                               | 00000000h     |
| 108h   | 4               | Uncorrectable Error Mask (UEM)                                 | 00000000h     |
| 10Ch   | 4               | Uncorrectable Error Severity (UEV)                             | 00060010h     |
| 110h   | 4               | Correctable Error Status (CES)                                 | 00000000h     |
| 114h   | 4               | Correctable Error Mask (CEM)                                   | 00002000h     |
| 118h   | 4               | Advanced Error Capabilities And Control (AECC)                 | 00000000h     |
| 11Ch   | 4               | Header Log (HL_DW1)                                            | 00000000h     |
| 120h   | 4               | Header Log (HL_DW2)                                            | 00000000h     |
| 124h   | 4               | Header Log (HL_DW3)                                            | 00000000h     |
| 128h   | 4               | Header Log (HL_DW4)                                            | 00000000h     |
| 12Ch   | 4               | Root Error Command (REC)                                       | 00000000h     |
| 130h   | 4               | Root Error Status (RES)                                        | 00000000h     |
| 134h   | 4               | Error Source Identification (ESID)                             | 00000000h     |
| 150h   | 4               | PTM Extended Capability Header (PTMECH)                        | 00000000h     |
| 284h   | 4               | Port VC Capability Register 1 (PVCCR1)                         | 00000000h     |
| 288h   | 4               | Port VC Capability 2 (PVCC2)                                   | 00000000h     |
| 28Ch   | 2               | Port VC Control (PVCC)                                         | 0000h         |
| 28Eh   | 2               | Port VC Status (PVCS)                                          | 0000h         |
| 290h   | 4               | Virtual Channel 0 Resource Capability (V0VCRC)                 | 00000000h     |
| 294h   | 4               | Virtual Channel 0 Resource Control (V0CTL)                     | 80000001h     |
| 29Ah   | 2               | Virtual Channel 0 Resource Status (V0STS)                      | 0000h         |
| 29Ch   | 4               | Virtual Channel 1 Resource Capability (V1VCRC)                 | 00000000h     |
| 2A0h   | 4               | Virtual Channel 1 Resource Control (V1CTL)                     | 00000000h     |
| 2A6h   | 2               | Virtual Channel 1 Resource Status (V1STS)                      | 0000h         |
| A30h   | 4               | Secondary PCI Express Extended Capability Header (SPEECH)      | 00000000h     |
| A34h   | 4               | Link Control 3 (LCTL3)                                         | 00000000h     |
| A38h   | 4               | Lane Error Status (LES)                                        | 00000000h     |
| A3Ch   | 4               | Lane 0 And Lane 1 Equalization Control (L01EC)                 | 7F7F7F7Fh     |
| A40h   | 4               | Lane 2 And Lane 3 Equalization Control (L23EC)                 | 7F7F7F7Fh     |
| A44h   | 4               | Lane 4 And Lane 5 Equalization Control (L45EC)                 | 7F7F7F7Fh     |
| A48h   | 4               | Lane 6 And Lane 7 Equalization Control (L67EC)                 | 7F7F7F7Fh     |
| A4Ch   | 4               | Lane 8 And Lane 9 Equalization Control (L89EC)                 | 7F7F7F7Fh     |
| A50h   | 4               | Lane 10 And Lane 11 Equalization Control (L1011EC)             | 7F7F7F7Fh     |
| A54h   | 4               | Lane 12 And Lane 13 Equalization Control (L1213EC)             | 7F7F7F7Fh     |
| A58h   | 4               | Lane 14 And Lane 15 Equalization Control (L1415EC)             | 7F7F7F7Fh     |
| A90h   | 4               | Data Link Feature Extended Capability Header (DLFECH)          | 0000000h      |
| A94h   | 4               | Data Link Feature Capabilities Register (DLFCAP)               | 80000000h     |
| A98h   | 4               | Data Link Feature Status Register (DLFSTS)                     | 00000000h     |
| A9Ch   | 4               | Physical Layer 16.0 GT/s Extended Capability Header (PL16GECH) | 00000000h     |



| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                                           | Default Value |
|--------|-----------------|-------------------------------------------------------------------------------------------|---------------|
| AA0h   | 4               | Physical Layer 16.0 GT/s Capability Register (PL16CAP)                                    | 00000000h     |
| AA4h   | 4               | Physical Layer 16.0 GT/s Control Register (PL16CTL)                                       | 00000000h     |
| AA8h   | 4               | Physical Layer 16.0 GT/s Status Register (PL16S)                                          | 00000000h     |
| AACh   | 4               | Physical Layer 16.0 GT/s Local Data Parity Mismatch Status Register (PL16LDPMS)           | 00000000h     |
| AB0h   | 4               | Physical Layer 16.0 GT/s First Retimer Data Parity Mismatch Status Register (PL16FRDPMS)  | 00000000h     |
| AB4h   | 4               | Physical Layer 16.0 GT/s Second Retimer Data Parity Mismatch Status Register (PL16SRDPMS) | 00000000h     |
| AB8h   | 4               | Physical Layer 16.0 GT/s Extra Status Register (PL16ES)                                   | 00000000h     |
| ABCh   | 2               | Physical Layer 16.0 GT/s Lane 01 Equalization Control Register (PL16L01EC)                | FFFFh         |
| ABEh   | 2               | Physical Layer 16.0 GT/s Lane 23 Equalization Control Register (PL16L23EC)                | FFFFh         |
| AC0h   | 2               | Physical Layer 16.0 GT/s Lane 45 Equalization Control Register (PL16L45EC)                | FFFFh         |
| AC2h   | 2               | Physical Layer 16.0 GT/s Lane 67 Equalization Control Register (PL16L67EC)                | FFFFh         |
| AC4h   | 2               | Physical Layer 16.0 GT/s Lane 89 Equalization Control Register (PL16L89EC)                | FFFFh         |
| AC6h   | 2               | Physical Layer 16.0 GT/s Lane 1011 Equalization Control Register (PL16L1011EC)            | FFFFh         |
| AC8h   | 2               | Physical Layer 16.0 GT/s Lane 1213 Equalization Control Register (PL16L1213EC)            | FFFFh         |
| ACAh   | 2               | Physical Layer 16.0 GT/s Lane 1415 Equalization Control Register (PL16L1415EC)            | FFFFh         |
| D00h   | 4               | Device ID Override (DIDOVR)                                                               | 00000000h     |
| EDCh   | 4               | Physical Layer 16.0 GT/s Margining Extended Capability Header (PL16MECH)                  | 00010027h     |
| EE0h   | 4               | Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status (PL16MPCPS)          | 00000000h     |
| EE4h   | 4               | Physical Layer 16.0 GT/s Lane0 Margin Control and Status Register (PL16L0MCS)             | 00009C38h     |
| EE8h   | 4               | Physical Layer 16.0 GT/s Lane1 Margin Control and Status Register (PL16L1MCS)             | 00009C38h     |
| EECh   | 4               | Physical Layer 16.0 GT/s Lane2 Margin Control and Status Register (PL16L2MCS)             | 00009C38h     |
| EF0h   | 4               | Physical Layer 16.0 GT/s Lane3 Margin Control and Status Register (PL16L3MCS)             | 00009C38h     |
| EF4h   | 4               | Physical Layer 16.0 GT/s Lane4 Margin Control and Status Register (PL16L4MCS)             | 00009C38h     |
| EF8h   | 4               | Physical Layer 16.0 GT/s Lane5 Margin Control and Status Register (PL16L5MCS)             | 00009C38h     |
| EFCh   | 4               | Physical Layer 16.0 GT/s Lane6 Margin Control and Status Register (PL16L6MCS)             | 00009C38h     |
| F00h   | 4               | Physical Layer 16.0 GT/s Lane7 Margin Control and Status Register (PL16L7MCS)             | 00009C38h     |
| F04h   | 4               | Physical Layer 16.0 GT/s Lane8 Margin Control and Status Register (PL16L8MCS)             | 00009C38h     |
| F08h   | 4               | Physical Layer 16.0 GT/s Lane9 Margin Control and Status Register (PL16L9MCS)             | 00009C38h     |
| F0Ch   | 4               | Physical Layer 16.0 GT/s Lane10 Margin Control and Status Register (PL16L10MCS)           | 00009C38h     |

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                                 | Default Value |
|--------|-----------------|---------------------------------------------------------------------------------|---------------|
| F10h   | 4               | Physical Layer 16.0 GT/s Lane11 Margin Control and Status Register (PL16L11MCS) | 00009C38h     |
| F14h   | 4               | Physical Layer 16.0 GT/s Lane12 Margin Control and Status Register (PL16L12MCS) | 00009C38h     |
| F18h   | 4               | Physical Layer 16.0 GT/s Lane13 Margin Control and Status Register (PL16L13MCS) | 00009C38h     |
| F1Ch   | 4               | Physical Layer 16.0 GT/s Lane14 Margin Control and Status Register (PL16L14MCS) | 00009C38h     |
| F20h   | 4               | Physical Layer 16.0 GT/s Lane15 Margin Control and Status Register (PL16L15MCS) | 00009C38h     |

### **3.5.2** Device Identifiers (ID) – Offset 0h

Device ID and Vendor ID

| Туре | Size   | Offset      | Default   |
|------|--------|-------------|-----------|
| MMIO | 32 bit | DMIBAR + 0h | 00008086h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                         |
|--------------|---------------------|------------------------------------------------------------------------------------------------------|
| 31:16        | 0000h<br>RO/V       | <b>Device Identification (DID):</b><br>See the Device ID table in the first volume of this document. |
| 15:0         | 8086h<br>RO         | Vendor Identification (VID):<br>Indicates Intel.                                                     |

### 3.5.3 Device Command (CMD) – Offset 4h

Device Command

| Туре | Size   | Offset      | Default |
|------|--------|-------------|---------|
| MMIO | 16 bit | DMIBAR + 4h | 0006h   |
|      |        |             |         |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 15:10        | 0h<br>RO            | Reserved                     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 9            | 0h                  | Fast Back to Back Enable (FBE):                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|              | RO                  | This field is reserved per PCI-Express spec.                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 8            | 0h<br>RW            | SERR# Enable (SEE):<br>When set, enables the root port to generate an SERR# message when PSTS.SSE is<br>set.                                                                                                                                                                                                                                                                                                                                                                               |  |
| 7            | 0h<br>RO            | Wait Cycle Control (WCC):<br>This field is reserved per PCI-Express spec.                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 6            | 0h<br>RW            | Parity Error Response Enable (PERE):<br>Indicates that the device is capable of reporting parity errors as a master on the<br>backbone.                                                                                                                                                                                                                                                                                                                                                    |  |
| 5            | 0h<br>RO            | VGA Palette Snoop (VGA_PSE):<br>This field is reserved per PCI-Express spec.                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 4            | 0h<br>RO            | Memory Write and Invalidate Enable (MWIE):<br>This field is reserved per PCI-Express spec.                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 3            | 0h<br>RO            | Special Cycle Enable (SCE):<br>This field is reserved per PCI-Express and PCI bridge spec.                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 2            | 1h<br>RO            | Bus Master Enable (BME):<br>When set, allows the root port to forward Memory and I/O Read/Write cycles onto the<br>backbone from a PCI-Express device.<br>When this bit is 0b, Memory and I/O requests received at a Root Port must be<br>handled as Unsupported Requests (UR).<br>This bit does not affect forwarding of Completions in either the Upstream or<br>Downstream direction.<br>The forwarding of Requests other than Memory or I/O requests is not controlled by<br>this bit. |  |
| 1            | 1h<br>RO            | Memory Space Enable (MSE):<br>When set, memory cycles within the range specified by the memory base and limit<br>registers can be forwarded to the PCI-Express device.<br>When cleared, these memory cycles are master aborted on the backbone.                                                                                                                                                                                                                                            |  |
| 0            | 0h<br>RO            | I/O Space Enable (IOSE):<br>When set, I/O cycles within the range specified by the I/O base and limit registers<br>can be forwarded to the PCI-Express device. When cleared, these cycles are master<br>aborted on the backbone                                                                                                                                                                                                                                                            |  |

### 3.5.4 Primary Status (PSTS) – Offset 6h

Primary Status

| Туре | Size   | Offset      | Default |
|------|--------|-------------|---------|
| MMIO | 16 bit | DMIBAR + 6h | 0090h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                 |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15           | 0h<br>RW/1C/V       | <b>Detected Parity Error (DPE):</b><br>Set when the root port receives a command or data from the backbone with a parity<br>error. This is set even if PCMD.PERE is not set. |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 14           | 0h<br>RW/1C/V       | Signaled System Error (SSE):<br>Set when the root port signals a system error to the internal SERR# logic.                                                                                                                                                              |  |
| 13           | 0h<br>RW/1C/V       | Received Master Abort (RMA):<br>Set when the root port receives a completion with unsupported request status from<br>the backbone.                                                                                                                                      |  |
| 12           | 0h<br>RW/1C/V       | <b>Received Target Abort (RTA):</b><br>Set when the root port receives a completion with completer abort from the backbone.                                                                                                                                             |  |
| 11           | 0h<br>RW/1C/V       | <b>Signaled Target Abort (STA):</b><br>Set whenever the root port forwards a target abort received from the downstream device onto the backbone.                                                                                                                        |  |
| 10:9         | 0h<br>RO            | Primary DEVSEL# Timing Status (PDTS):<br>This field is reserved per PCI-Express spec                                                                                                                                                                                    |  |
| 8            | 0h<br>RW/1C/V       | Master Data Parity Error Detected (DPD):<br>Set when the root port receives a completion with a data parity error on the<br>backbone and PCMD.PERE is set.                                                                                                              |  |
| 7            | 1h<br>RO            | Primary Fast Back to Back Capable (PFBC):<br>This field is reserved per PCI-Express spec.                                                                                                                                                                               |  |
| 6            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                |  |
| 5            | 0h<br>RO            | Primary 66 MHz Capable (PC66):<br>This field is reserved per PCI-Express spec.                                                                                                                                                                                          |  |
| 4            | 1h<br>RO            | Capabilities List (CLIST):<br>Indicates the presence of a capabilities list.                                                                                                                                                                                            |  |
| 3            | 0h<br>RO/V          | Interrupt Status (IS):<br>Indicates status of hot plug and power management interrupts on the root port that<br>result in INTx# message generation. This bit is not set if MSI is enabled. If MSI is not<br>enabled, this bit is set regardless of the state of CMD.ID. |  |
| 2:0          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                |  |

### 3.5.5 Revision ID (RID\_CC) – Offset 8h

Revision ID

| Туре | Size   | Offset      | Default   |
|------|--------|-------------|-----------|
| MMIO | 32 bit | DMIBAR + 8h | 060000F0h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                       |  |
|--------------|---------------------|--------------------------------------------------------------------|--|
| 31:24        | 06h<br>RO           | Base Class Code (BCC):<br>Indicates the device is a bridge device. |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                    |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 23:16        | 00h<br>RO/V         | Sub-Class Code (SCC):<br>The default indicates the device is a PCI-to-PCI bridge. If the MPC.Bridge Type<br>register is set to a '1' for a Host Bridge, this register reads 00h.                                |  |
| 15:8         | 00h<br>RO/V         | Programming Interface (PI):<br>PCI-to-PCI bridge.                                                                                                                                                               |  |
| 7:0          | F0h<br>RO/V         | <b>Revision ID (RID):</b><br>Indicates the revision of the bridge.<br>The lower nibble, RID[7:0] of this register tracks the Revision ID of the SOC through<br>Set ID Message received from Sideband interface. |  |

#### **3.5.6 Header Type (HTYPE) – Offset Eh**

Header Type

| Туре | Size  | Offset      | Default |
|------|-------|-------------|---------|
| MMIO | 8 bit | DMIBAR + Eh | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                       |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7            | 0h<br>RO            | Multi-function Device (MFD):<br>This bit is '1' to indicate a multi-function device.                                                                                                                                               |  |
| 6:0          | 00h<br>RO/V         | <b>Header Type (HTYPE):</b><br>The default mode identifies the header layout of the configuration space, which is a PCI-to-PCI bridge. If the MPC.Bridge Type register is set to a '1' for a Host Bridge, this register reads 00h. |  |

### 3.5.7 Secondary Status (SSTS) – Offset 1Eh

Secondary Status

| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | DMIBAR + 1Eh | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 15           | 0h<br>RW/1C/V       | Detected Parity Error (DPE):<br>Set when the port receives a poisoned TLP. |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                       |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 14           | 0h<br>RW/1C/V       | <b>Received System Error (RSE):</b><br>Set when the port receives an ERR_FATAL or ERR_NONFATAL message from the device.                                                                                                                                            |  |
| 13           | 0h<br>RW/1C/V       | <b>Received Master Abort (RMA):</b><br>Set when the port receives a completion with 'Unsupported Request' status from the device.                                                                                                                                  |  |
| 12           | 0h<br>RW/1C/V       | <b>Received Target Abort (RTA):</b><br>Set when the port receives a completion with 'Completion Abort' status from the device.                                                                                                                                     |  |
| 11           | 0h<br>RW/1C/V       | <b>Signaled Target Abort (STA):</b><br>Set when the port generates a completion with 'Completion Abort' status to the device.                                                                                                                                      |  |
| 10:9         | 0h<br>RO/V          | Secondary DEVSEL# Timing Status (SDTS):<br>This field is reserved per PCI-Express spec<br>For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register<br>returns a value of 01b when read, else this register returns a value of 00b.   |  |
| 8            | 0h<br>RW/1C/V       | <b>Data Parity Error Detected (DPD):</b><br>Set when the BCTRL.PERE, and either of the following two conditions occurs:<br>Port receives completion marked poisoned.<br>Port poisons a write request to the secondary side.                                        |  |
| 7            | 0h<br>RO/V          | Secondary Fast Back to Back Capable (SFBC):<br>This field is reserved per PCI Express spec<br>For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register<br>returns a value of 1b when read, else this register returns a value of 0b. |  |
| 6            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                           |  |
| 5            | 0h<br>RO            | Secondary 66 MHz Capable (SC66):<br>This field is reserved per PCI Express spec                                                                                                                                                                                    |  |
| 4:0          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                           |  |

### 3.5.8 Subsystem Vendor IDs (SVD) – Offset 2Ch

Subsystem Vendor IDs



| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | DMIBAR + 2Ch | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:16        | 0000h<br>RW/L       | Subsystem ID (SSID):Values for the Subsystem ID are vendor specific. Subsystem ID values, in conjunctionwith the Subsystem Vendor ID, form a unique identifier for the PCI product.Subsystem ID and Device ID values are distinct and unrelated to each other, andsoftware should not assume any relationship between them.This register is Read-Only if LPCR.SRL field is setLocked by: LPCR.SRL                                                                                     |  |
| 15:0         | 0000h<br>RW/L       | Subsystem Vendor ID (SVID):<br>The Subsystem Vendor ID register is used to uniquely identify the addin cardadapter<br>or subsystem where the PCI Express component resides. They provide a mechanism<br>for vendors to distinguish their products from one another even though the<br>assemblies may have the same PCI Express component on them (and, therefore, the<br>same Vendor ID and Device ID).<br>This register is Read-Only if LPCR.SRL field is set<br>Locked by: LPCR.SRL |  |

### 3.5.9 Capabilities List Pointer (CAPP) – Offset 34h

Capabilities List Pointer

| Туре | Size  | Offset       | Default |
|------|-------|--------------|---------|
| MMIO | 8 bit | DMIBAR + 34h | E0h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:0          | E0h<br>RW/O         | Capabilities Pointer (PTR):<br>Indicates that the pointer for the first entry in the capabilities list.<br>BIOS can determine which capabilities will be exposed by including or removing them<br>from the capability linked list.<br>As this register is RWO, BIOS must write a value to this register, even if it is to re-<br>write the default value.<br>Capability Linked List (Default Settings)<br>Offset   Capability   Next Pointer<br>40h   PCI Express   80h<br>80h   Message Signaled Interrupt (MSI)   90h<br>90h   Subsystem Vendor   A0h<br>A0h   PCI Power Management   00h<br>Extended PCIe Capability Linked List<br>Offset   Capability   Next Pointer<br>100h   Advanced Error Reporting   000h<br>140h   Access Control Services   000h<br>200h   L1 Sub-states   000h |  |

### **3.5.10** Bridge Control (BCTRL) – Offset 3Eh

#### Bridge Control

| Туре | Size  | Offset       | Default |
|------|-------|--------------|---------|
| MMIO | 8 bit | DMIBAR + 3Eh | 00h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                         |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:2          | 0h<br>RO            | Reserved                                                                                                                                             |
| 1            | 0h<br>RW            | SERR# Enable (SE):<br>When set, ERR_COR, ERR_NONFATAL, and ERR_FATAL messages received are<br>forwarded to the backbone. When cleared, they are not. |
| 0            | 0h<br>RO            | Reserved                                                                                                                                             |


#### 3.5.11 Device Capabilities (DCAP) – Offset 44h

Device Capabilities

| Туре | Size  | Offset       | Default |
|------|-------|--------------|---------|
| MMIO | 8 bit | DMIBAR + 44h | 01h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2:0          | 1h<br>RW/O          | Max Payload Size Supported (MPS):<br>Max Payload Size of up to 256B is supported. Programming this field to any values<br>other than 128B or 256B max payload size will result in aliasing to 128B max payload<br>size.<br>000b: 128 bytes max payload size.<br>001b: 256 bytes max payload size.<br>010b: 512 bytes max payload size.<br>011b: 1024 bytes max payload size.<br>100b: 2048 bytes max payload size.<br>101b: 4096 bytes max payload size.<br>110b: Reserved.<br>111b: Reserved.<br>This field applies only to the PCIe link interface. |

#### **3.5.12** Device Control (DCTL) – Offset 48h

Device Control

| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | DMIBAR + 48h | 0020h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                            |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------|--|
| 15           | 0h<br>RO            | Reserved                                                                                                |  |
| 14:12        | 0h<br>RO            | Max Read Request Size (MRRS):<br>Hardwired to 0.<br>This field applies only to the PCIe link interface. |  |
| 11           | 0h<br>RO            | Enable No Snoop (ENS):<br>Not supported. The root port will never issue non-snoop requests.             |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 10           | 0h<br>RW/P          | Aux Power PM Enable (APME):<br>Must be RW for OS testing. The OS will set this bit to '1' if the device connected has<br>detected aux power. It has no effect on the root port otherwise.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 9            | 0h<br>RO            | Phantom Functions Enable (PFE):<br>Not supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 8            | 0h<br>RO            | Extended Tag Field Enable (ETFE):<br>Not supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 7:5          | 1h<br>RW            | Max Payload Size (MPS):<br>The root port supports up to 256B max payload.<br>Programming this field to any values greater than DCAP.MPS will result in aliasing to<br>128B max payload size.<br>000b: 128 bytes max payload size.<br>001b: 256 bytes max payload size.<br>010b: 512 bytes max payload size.<br>011b: 1024 bytes max payload size.<br>100b: 2048 bytes max payload size.<br>101b: 4096 bytes max payload size.<br>110b: Reserved.<br>111b: Reserved.<br>This field applies only to the PCIe link interface.<br>Note: Software should ensure that the system is quiescent and no TLP is in progress<br>prior to changing this field. BIOS should program this field prior to enabling BME. |  |
| 4            | 0h<br>RO            | Enable Relaxed Ordering (ERO):<br>Not supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 3            | 0h<br>RW            | Unsupported Request Reporting Enable (URE):<br>When set, allows signaling ERR_NONFATAL, ERR_FATAL, or ERR_COR to the Root<br>Control register when detecting an unmasked Unsupported Request (UR). An<br>ERR_COR is signaled when a unmasked Advisory Non-Fatal UR is received. An<br>ERR_FATAL, ERR_or NONFATAL, is sent to the Root Control Register when an<br>uncorrectable non-Advisorary UR is received with the severity set by the<br>Uncorrectable Error Severity register.                                                                                                                                                                                                                     |  |
| 2            | 0h<br>RW            | <b>Fatal Error Reporting Enable (FEE):</b><br>Enables signaling of ERR_FATAL to the Root Control register due to internally<br>detected errors or error messages received across the link. Other bits also control the<br>full scope of related error reporting.                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 1            | 0h<br>RW            | <b>Non-Fatal Error Reporting Enable (NFE):</b><br>When set, enables signaling of ERR_NONFATAL to the Root Control register due to internally detected errors or error messages received across the link. Other bits also control the full scope of related error reporting.                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 0            | 0h<br>RW            | <b>Correctable Error Reporting Enable (CEE):</b><br>When set, enables signaling of ERR_CORR to the Root Control register due to internally detected errors or error messages received across the link. Other bits also control the full scope of related error reporting.                                                                                                                                                                                                                                                                                                                                                                                                                                |  |

### 3.5.13 Device Status (DSTS) – Offset 4Ah

Device Status



| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | DMIBAR + 4Ah | 0010h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                             |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:6         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                 |  |
| 5            | 0h<br>RO            | <b>Transactions Pending (TDP):</b><br>This bit has no meaning for the root port since it never initiates a non-posted request<br>with its own Requester ID.                                                                                              |  |
| 4            | 1h<br>RO            | AUX Power Detected (APD):<br>The root port contains AUX power for wakeup                                                                                                                                                                                 |  |
| 3            | 0h<br>RW/1C/V       | Unsupported Request Detected (URD):<br>Indicates an unsupported request was detected.                                                                                                                                                                    |  |
| 2            | 0h<br>RW/1C/V       | Fatal Error Detected (FED):<br>Indicates a fatal error was detected. Set when a fatal error occurred on from a data<br>link protocol error, buffer overflow, or malformed TLP                                                                            |  |
| 1            | 0h<br>RW/1C/V       | <b>Non-Fatal Error Detected (NFED):</b><br>Indicates a non-fatal error was detected. Set when an received a non-fatal error occurred from a poisoned TLP, unexpected completions, unsupported requests, completer abort, or completer timeout            |  |
| 0            | 0h<br>RW/1C/V       | <b>Correctable Error Detected (CED):</b><br>Indicates a correctable error was detected.<br>Set when received an internal correctable error from receiver errors / framing errors,<br>TLP CRC error, DLLP CRC error, replay num rollover, replay timeout. |  |

### 3.5.14 Link Capabilities (LCAP) – Offset 4Ch

Link Capabilities

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | DMIBAR + 4Ch | 01714C10h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:24        | 01h<br>RO/V         | Port Number (PN):<br>Indicates the port number for the root port. This value is different for each<br>implemented port:<br>Port # Value of PN field<br>1 01h<br>2 02h<br>3 03h<br>:<br>:<br>X 0Xh<br>Note: Depending on the platform, the number of Root Ports supported may vary. In<br>this case, the encodings defined in this register will be scaled accordingly.                                                                         |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 22           | 1h<br>RW/O          | ASPM Optionality Compliance (ASPMOC):<br>This bit must be set to 1b for PCIe 3.0 compliant port.<br>Components implemented against certain earlier versions of this specification will<br>have this bit set to 0b.<br>Software is permitted to use the value of this bit to help<br>determine whether to enable ASPM or whether to run ASPM compliance tests.                                                                                  |  |
| 21           | 1h<br>RO            | Link Bandwidth Notification Capability (LBNC):<br>This port supports Link Bandwidth Notification status and interrupt mechanisms.                                                                                                                                                                                                                                                                                                              |  |
| 20           | 1h<br>RO            | Link Active Reporting Capable (LARC):<br>This port supports the optional capability of reporting the DL_Active state of the Data<br>Link Control and Management State Machine.                                                                                                                                                                                                                                                                 |  |
| 19           | 0h<br>RO            | Surprise Down Error Reporting Capable (SDERC):<br>Set to '0' to indicate the Root Port does not support Surprise Down Error Reporting                                                                                                                                                                                                                                                                                                          |  |
| 18           | 0h<br>RO            | Clock Power Management (CPM):<br>0' Indicates that root ports do not support the CLKREQ# mechanism.                                                                                                                                                                                                                                                                                                                                            |  |
| 17:15        | 2h<br>RW/O          | L1 Exit Latency (EL1):<br>Indicates an exit latency of 2us to 4us.<br>000b: Less than 1 us<br>001b: 1 us to less than 2 us<br>010b: 2 us to less than 4 us<br>011b: 4 us to less than 8 us<br>100b: 8 us to less than 16 us<br>101b: 16 us to less than 32 us<br>110b: 32 us to 64 us<br>111b: More than 64 us<br>Note: If power management (e.g PLL shutdown) is enabled, BIOS should program<br>this latency to comprehend PLL lock latency. |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 14:12        | 4h<br>RO/V          | LOS Exit Latency (ELO):<br>Indicates an exit latency based upon common-clock configuration:<br>LCTL.CCC Value<br>0 MPC.UCEL<br>1 MPC.CCEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 11:10        | 3h<br>RW/O          | Active State Link PM Support (APMS):<br>Indicates the level of active state power management on this link<br>Bits Definition<br>00 No ASPM Support<br>01 LOS Supported<br>10 L1 Supported<br>11 LOS and L1 Supported<br>Note: If STRPFUSECFG.ASPMDIS is 1, the default of this field is '01'. Otherwise, the<br>default of this field is '11'.<br>If STRPFUSECFG.ASPMDIS is 1, BIOS writing '11' to this field will have the same<br>effect as writing '01'. '01' will be reflected on this register when read and the register<br>will turn to Read-Only once written once.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 9:4          | 01h<br>RO/V         | Maximum Link Width (MLW):<br>Indicates the maximum link width of the link<br>0x1: x1 Link Width<br>0x2: x2 Link Width<br>0x4: x4 Link Width<br>0x8: x8 Link Width<br>0x10: x16 Link Width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 3:0          | 0h<br>RO/V          | Max Link Speed (MLS):<br>This field indicates the maximum Link speed of the associated Port.<br>The encoded value specifies a bit location in the Supported Link Speeds Vector (in the<br>Link Capabilities 2 register) that corresponds to the maximum Link speed.<br>Defined encodings are:<br>0001b: Supported Link Speeds Vector field bit 0.<br>0010b: Supported Link Speeds Vector field bit 1.<br>0011b: Supported Link Speeds Vector field bit 2.<br>0100b: Supported Link Speeds Vector field bit 3.<br>0101b: Supported Link Speeds Vector field bit 4.<br>0110b: Supported Link Speeds Vector field bit 5.<br>0111b: Supported Link Speeds Vector field bit 6.<br>All other encodings are reserved.<br>This field reports a value of 0001b if GEN1 data rate is supported but both GEN2 and<br>GEN3 data rate support are disabled through PCI Express Speed Limit setting or<br>MPC.PCIESD register.<br>This field reports a value of 0010b if both GEN1 and GEN2 data rate are supported<br>but GEN3 data rate support is disabled through PCI Express Speed Limit setting or<br>MPC.PCIESD register.<br>This field reports a value of 0010b if both GEN1 and GEN2 data rate are supported<br>but GEN3 data rate support is disabled through PCI Express Speed Limit setting or<br>MPC.PCIESD register.<br>This field reports a value of 0010b if both GEN1 and GEN2 data rate are supported<br>but GEN3 data rate support is disabled through PCI Express Speed Limit setting or<br>MPC.PCIESD register. |  |  |

### 3.5.15 Link Control (LCTL) – Offset 50h

Link Control

| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | DMIBAR + 50h | 0040h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 11           | 0h<br>RW            | Link Autonomous Bandwidth Interrupt Enable (LABIE):<br>Link Autonomous Bandwidth Interrupt Enable - When Set, this bit enables the<br>generation of an interrupt to indicate that the Link Autonomous Bandwidth Status bit<br>has been Set.                                                                                                                                                                                                                                                                                                                                                      |  |
| 10           | 0h<br>RW            | Link Bandwidth Management Interrupt Enable (LBMIE):<br>When Set, this bit enables the generation of an interrupt to indicate that the Link<br>Bandwidth Management Status bit has been Set.<br>This bit is not applicable and is reserved for Endpoints, PCI Express-to-PCI/PCI-X<br>bridges, and Upstream Ports of Switches.<br>Functions that do not implement the Link Bandwidth Notification Capability must<br>hardwire this bit to 0b.<br>Default value of this bit is 0b.                                                                                                                 |  |
| 9            | 0h<br>RW            | Hardware Autonomous Width Disable (HAWD):<br>When Set, this bit disables hardware from changing the Link width for reasons other<br>than attempting to correct unreliable Link operation by reducing Link width.<br>Note: When operating as PCI Express, this bit defines the value of the Link<br>Upconfigure Capability in TS2 Ordered Sets.<br>Default value of this bit is 0b.                                                                                                                                                                                                               |  |
| 8            | 0h<br>RO            | Enable Clock Power Management (ECPM):<br>Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 7            | 0h<br>RW            | <b>Extended Sync (ES):</b><br>When set, forces extended transmission of FTS ordered sets in FTS and extra TS2 at exit from L1 prior to entering L0.                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 6            | 1h<br>RO            | Common Clock Configuration (CCC):<br>Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 5            | 0h<br>WO            | <b>Retrain Link (RL):</b><br>When set, the root port will train its downstream link. This bit always returns '0' when read. Software uses LSTS.LT and LSTS.LTE to check the status of training.<br>It is permitted to write 1b to this bit while simultaneously writing modified values to other fields in this register. If the LTSSM is not already in Recovery or Configuration, the resulting Link training must use the modified values. If the LTSSM is already in Recovery or Configuration, the modified values are not required to affect the Link training that's already in progress. |  |
| 4            | 0h<br>RW/L          | Link Disable (LD):<br>When set, the root port will disable the link by directing the LTSSM to the Disabled<br>state.<br>This register is read only when MPC.SRL field is set<br>This register is Read-Only if LPCR.SRL field is set<br>Locked by: LPCR.SRL                                                                                                                                                                                                                                                                                                                                       |  |
| 3            | 0h<br>RW/O          | Read Completion Boundary Control (RCBC):<br>Indicates the read completion boundary is 64 bytes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 2            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1:0          | 0h<br>RW            | Active State Link PM Control (ASPM):<br>Indicates whether the root port should enter L0s or L1 or both.<br>Bits Definition<br>00 Disabled<br>01 L0s Entry Enabled<br>10 L1 Entry Enabled<br>11 L0s and L1 Entry Enabled<br>The value of this register is used unless the Root Port ASPM Control Override Enable<br>register is set, in which case the Root Port ASPM Control Override value is used.<br>Note: If STRPFUSECFG.ASPMDIS is '1', hardware will always see '00' as an output<br>from this register. BIOS reading this register should always return the correct value. |  |

#### 3.5.16 Link Status (LSTS) – Offset 52h

Link Status

| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | DMIBAR + 52h | 1011h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range     | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15 Oh<br>RW/1C/V |                     | Link Autonomous Bandwidth Status (LABS):<br>This bit is Set by hardware to indicate that hardware has autonomously changed Link<br>speed or width, without the Port transitioning through DL_Down status, for reasons<br>other than to attempt to correct unreliable Link operation.<br>This bit must be set if the Physical Layer reports a speed or width change was<br>initiated by the Downstream component that was indicated as an autonomous                                                                                                                                                                                                                                                                                                                                                                     |  |
|                  |                     | The default value of this bit is 0b.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 14               | 0h<br>RW/1C/V       | Link Bandwidth Management Status (LBMS):<br>This bit is Set by hardware to indicate that either of the following has occurred<br>without the Port transitioning through DL_Down status:<br>A Link retraining has completed following a write of 1b to the Retrain Link bit<br>Note: This bit is Set following any write of 1b to the Retrain Link bit, including when<br>the Link is in the process of retraining for some other reason.<br>Hardware has changed Link speed or width to attempt to correct unreliable Link<br>operation, either through an LTSSM timeout or a higher level process<br>This bit must be set if the Physical Layer reports a speed or width change was<br>initiated by the Downstream component that was not indicated as an autonomous<br>change.<br>The default value of this bit is Ob |  |
| 13               | 0h<br>RO/V          | Link Active (LA):<br>Set to 1b when the Data Link Control and Management State Machine is in the<br>DL_Active state, 0b otherwise.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 12           | 1h<br>RO/V          | Slot Clock Configuration (SCC):<br>In normal mode, Root Port uses the same reference clock as on the platform and<br>does not generate its own clock.<br>Note: When operating in PCI Express mode, the default of this register bit is<br>dependent on the 'PCIe Non-Common Clock With SSC Mode Enable Strap'. If the<br>strap enables non-common clock with SSC support, this bit shall default to '0'.<br>Otherwise, this bit shall default to '1'.                                                                                                                                                                                                                                                                                                                           |  |
| 11           | 0h<br>RO/V          | Link Training (LT):<br>The root port sets this bit whenever link training is occurring, or that 1b was written<br>to the Retrain Link bit but Link training has not yet begun. It clears the bit upon<br>completion of link training.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 10           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 9:4          | 01h<br>RO/V         | Negotiated Link Width (NLW):<br>Negotiated link width.<br>0x1: x1 Link Width<br>0x2: x2 Link Width<br>0x4: x4 Link Width<br>0x8: x8 Link Width<br>0x10: x16 Link Width<br>The value of this register is undefined if the link has not successfully trained.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 3:0          | 1h<br>RO/V          | Current Link Speed (CLS):<br>This field indicates the negotiated Link speed of the given link. The encoded value<br>specifies a bit location in the Supported Link Speeds Vector (in the Link Capabilities 2<br>register) that corresponds to the current Link speed.<br>Defined encodings are:<br>0001b: Supported Link Speeds Vector field bit 0.<br>0010b: Supported Link Speeds Vector field bit 1.<br>0011b: Supported Link Speeds Vector field bit 2.<br>0100b: Supported Link Speeds Vector field bit 3.<br>0101b: Supported Link Speeds Vector field bit 4.<br>0110b: Supported Link Speeds Vector field bit 5.<br>0111b: Supported Link Speeds Vector field bit 6.<br>All other encodings are reserved.<br>The value of this field is undefined if the link is not up. |  |

### 3.5.17 Root Control (RCTL) – Offset 5Ch

Root Control

| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | DMIBAR + 5Ch | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 15:4         | 0h<br>RO            | Reserved                     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                    |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 3            | 0h<br>RW            | <b>PME Interrupt Enable (PIE):</b><br>When set, enables interrupt generation when RSTS.PS is in a set state (either due to a '0' to '1' transition, or due to this bit being set with RSTS.PS already set).                                                                                     |  |
| 2            | 0h<br>RW            | System Error on Fatal Error Enable (SFE):<br>When set, an SERR# will be generated if a fatal error is reported by any of the<br>devices in the hierarchy of this root port, including fatal errors in this root port. This<br>register is not dependant on CMD.SEE being set.                   |  |
| 1            | 0h<br>RW            | <b>System Error on Non-Fatal Error Enable (SNE):</b><br>When set, an SERR# will be generated if a non-fatal error is reported by any of the devices in the hierarchy of this root port, including non-fatal errors in this root port. This register is not dependent on CMD.SEE being set.      |  |
| 0            | 0h<br>RW            | System Error on Correctable Error Enable (SCE):<br>When set, an SERR# will be generated if a correctable error is reported by any of the<br>devices in the hierarchy of this root port, including correctable errors in this root port.<br>This register is not dependent on CMD.SEE being set. |  |

### 3.5.18 Root Status (RSTS) - Offset 60h

#### Root Status

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | DMIBAR + 60h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:18        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                              |  |
| 17           | 0h<br>RO/V          | <b>PME Pending (PP):</b><br>Indicates another PME is pending when the PME status bit is set. When the original PME is cleared by software, it will be set again, the requester ID will be updated, and this bit will be cleared. Root Ports have a one deep PME pending queue.                                        |  |
| 16           | 0h<br>RW/1C/V       | <b>PME Status (PS):</b><br>Indicates that PME was asserted by the requester ID in RID. Subsequent PMEs are kept pending until this bit is cleared.                                                                                                                                                                    |  |
| 15:0         | 0000h<br>RO/V       | <b>PME Requester ID (RID):</b><br>Indicates the PCI requester ID of the last PME requester. Valid only when PS is set.<br>Root ports are capable of storing the requester ID for two PM_PME messages, with<br>one active (this register) and a one deep pending queue. Subsequent PM_PME<br>messages will be dropped. |  |

#### 3.5.19 Device Capabilities 2 (DCAP2) – Offset 64h

Device Capabilities 2

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | DMIBAR + 64h | 00080837h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 19:18        | 2h<br>RW/O          | Optimized Buffer Flush/Fill Supported (OBFFS):<br>00b: OBFF is not supported.<br>01b: OBFF is supported using Message signaling only.<br>10b: OBFF is supported using WAKE# signaling only.<br>11b: OBFF is supported using WAKE# and Message signaling.<br>BIOS should program this field to 00b or 10b during system intialization to advertise<br>the level of hardware OBFF support to software. BIOS should never program this field<br>to 01b or 11b since OBFF messaging is not supported.<br>Note: OBFF is not supported. BIOS should program this field to 00b. |  |
| 17:12        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 11           | 1h<br>RW/O          | <b>LTR Mechanism Supported (LTRMS):</b><br>A value of 1b indicates support for the optional Latency Tolerance Reporting (LTR) mechanism capability.<br>BIOS must write to this register with either a '1' or a '0' to enable/disable the root port from declaring support for the LTR capability.                                                                                                                                                                                                                                                                        |  |
| 10           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 9            | 0h<br>RW/O          | <b>CAS Completer 128-bit Supported (AC128BS):</b><br>Applicable to Functions with Memory Space BARs as well as all Root Ports - must be 0b otherwise. This bit must be set to 1b if the Function supports this optional capability.                                                                                                                                                                                                                                                                                                                                      |  |
| 8            | 0h<br>RW/O          | AtomicOp Completer 64-bit Supported (AC64BS):<br>Applicable to Functions with Memory Space BARs as well as all Root Ports - must be<br>0b otherwise. Includes FetchAdd, Swap, and CAS AtomicOps. This bit must be set to<br>1b if the Function supports this optional capability                                                                                                                                                                                                                                                                                         |  |
| 7            | 0h<br>RW/O          | AtomicOp Completer 32-bit Supported (AC32BS):<br>Applicable to Functions with Memory Space BARs as well as all Root Ports - must be<br>Ob otherwise. Includes FetchAdd, Swap, and CAS AtomicOps. This bit must be set to<br>1b if the Function supports this optional capability                                                                                                                                                                                                                                                                                         |  |
| 6            | 0h<br>RW/O          | Atomic Routing Supported (ARS):<br>This bit must be set to 1b if the Port supports this optional capability                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 5            | 1h<br>RO            | ARI Forwarding Supported (AFS):<br>Applicable only to Switch Downstream Ports and Root Ports - must be 0b for other<br>Function types. This bit must be set to 1b if a Switch Downstream Port or Root Port<br>supports this optional capability.<br>Note: This bit is not made RWO to simplify implementation, since there is a<br>requirement that the ARI Forwarding Enable bit must be hardwired to 0b if ARI<br>Forwarding Supported bit is 0b. It is low risk to keep this bit 1b.                                                                                  |  |
| 4            | 1h<br>RO            | <b>Completion Timeout Disable Supported (CTDS):</b><br>A value of 1b indicates support for the Completion Timeout Disable mechanism.                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0          | 7h<br>RO            | Completion Timeout Ranges Supported (CTRS):<br>This field indicates device support for the optional Completion Timeout<br>programmability mechanism. This mechanism allows system software to modify the<br>Completion Timeout value.<br>This field is applicable only to Root Ports, Endpoints that issue requests on their own<br>behalf, and PCI Express to PCI/PCI-X Bridges that take ownership of requests issued<br>on PCI Express.<br>For all other devices this field is reserved and must be hardwired to 0000b.<br>Four time value ranges are defined:<br>Range A: 50us to 10ms<br>Range B: 10ms to 250ms<br>Range D: 4s to 64s<br>Bits are set according to the table below to show timeout value ranges supported.<br>0000b Completion Timeout programming not supported.<br>0001b Range A<br>0010b Range B<br>0011b Ranges A & B<br>0110b Ranges B & C<br>0111b Ranges A, B & C < This is what Root Port supports<br>1110b Ranges A, B, C & D<br>1111b Ranges A, B, C & D<br>All other values are reserved. |

### 3.5.20 Device Control 2 (DCTL2) – Offset 68h

Device Control 2

| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | DMIBAR + 68h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 14:13        | 0h<br>RW            | Optimized Buffer Flush/Fill Enable (OBFFEN):<br>Optimized Buffer Flush/Fill Enable (OBFFEN):<br>00b Disable OBFF mechanism.<br>01b Enable OBFF mechanism using Message signaling (Variation A).<br>10b Enable OBFF mechanism using Message signaling (Variation B).<br>11b Enable OBFF using WAKE# signaling.<br>Note: Only encoding 00b and 11b are supported. The encoding of 01b or 10b wo<br>be aliased to 00b.<br>If DCAP2.OBFFS is clear, programming this field to any non-zero values will have<br>effect. |  |
| 12:11        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 10           | 0h<br>RW            | <b>LTR Mechanism Enable (LTREN):</b><br>When Set to 1b, this bit enables the Latency Tolerance Reporting (LTR) mechanism.<br>For Downstream Ports, this bit must be reset to the default value if the Port goes to<br>DL_Down status.<br>If DCAP2.LTRMS is clear, programming this field to any non-zero values will have no<br>effect.                                                                                                                                                                                                                                                                                                                                                             |  |
| 9:8          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 7            | 0h<br>RW            | AtomicOp Egress Blocking (AEB):<br>Applicable and mandatory for Switch Upstream Ports, Switch Downstream Ports, and<br>Root<br>Ports that implement AtomicOp routing capability - otherwise must be hardwired to<br>0b.<br>When this bit is Set, AtomicOp Requests that target going out this Egress Port must<br>be blocked.                                                                                                                                                                                                                                                                                                                                                                       |  |
| 6            | Oh<br>RW            | AtomicOp Requester Enable (ARE):<br>Applicable only to Endpoints and Root Ports - must be hardwired to 0b for other<br>Function types. The Function is allowed to initiate AtomicOp Requests only if this bit<br>and the Bus Master Enable bit in the Command register are both Set.<br>This bit is required to be RW if the Endpoint or Root Port is<br>capable of initiating AtomicOp Requests, but otherwise is<br>permitted to be hardwired to 0b.<br>This bit does not serve as a capability bit. This bit is permitted to be RW even if no<br>AtomicOp Requester capabilities are supported by the Endpoint or Root Port.                                                                     |  |
| 5            | 0h<br>RW            | ARI Forwarding Enable (AFE):<br>When set, the Downstream Port disables its traditional Device Number field being 0<br>enforcement when turning a Type 1 Configuration Request into a Type 0<br>Configuration Request, permitting access to Extended Functions in an ARI Device<br>immediately below the Port.                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 4            | 0h<br>RW            | Completion Timeout Disable (CTD):<br>When set to 1b, this bit disables the Completion Timeout mechanism.<br>This field is required for all devices that support the Completion Timeout Disable<br>Capability.<br>Software is permitted to set or clear this bit at any time. When<br>set, the Completion Timeout detection mechanism is disabled.<br>If there are outstanding requests when the bit is cleared, it is permitted but not<br>required for hardware to apply the completion timeout mechanism to the outstanding<br>requests. If this is done, it is permitted to base the start time for each request on<br>either the time this bit was cleared or the time each request was issued. |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 3:0          | 0h<br>RW            | Completion Timeout Value (CTV):<br>In Devices that support Completion Timeout programmability, this field allows system<br>software to modify the Completion Timeout value. This field is applicable to Root<br>Ports, Endpoints that issue requests on their own behalf, and PCI Express to PCI/PCI-<br>X Bridges that take ownership of requests issued on PCI Express. For all other<br>devices this field is reserved and must be hardwired to 0000b.<br>A Device that does not support this optional capability must hardwire this field to<br>0000b and is required to implement a timeout value in the range 50us to 50ms.<br>Devices that support Completion Timeout programmability must support the values<br>given below corresponding to the programmability ranges indicated in the Completion<br>Timeout Values Supported field.<br>The Root Port targeted configurable ranges are listed below, along with the range<br>allowed by the PCI Express 2.0 specification.<br>Defined encodings:<br>0000b Default range: 40-50ms (spec range 50us to 50ms)<br>Values available if Range A (50us to 10 ms)<br>programmability range is supported:<br>001b 90-100us (spec range is 50us to 100us)<br>0010b 9-10ms (spec range is 10m sto 250ms)<br>values available if Range B (10ms to 250ms)<br>programmability range is supported:<br>0101b 40-50ms (spec range is 65ms to 210ms)<br>Values available if Range C (250ms to 4s)<br>programmability range is supported:<br>1001b 400-500ms (spec range is 1 fims to 55ms)<br>0110b 1.6-1.75 (spec range is 1 s to 3.5s)<br>Values not defined above are Reserved.<br>Software is permitted to change the value in this field at any time. For requests<br>already pending when the Completion Timeout Value is changed, hardware is<br>permitted to use either the new or the old value for the outstanding requests, and is<br>permitted to use either the new or the old value for the outstanding requests, and is<br>permitted to use either the new or the old value for the outstanding requests, and is<br>permitted to one each request was issued. |  |

#### 3.5.21 Device Status 2 (DSTS2) – Offset 6Ah

Device Status 2

| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | DMIBAR + 6Ah | 0000h   |
|      |        |              |         |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

|   | Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|---|--------------|---------------------|------------------------------|
| Ī | 15:0         | 0h<br>RO            | Reserved                     |

#### 3.5.22 Link Capabilities 2 (LCAP2) – Offset 6Ch

Link Capabilities 2

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | DMIBAR + 6Ch | 000000Eh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:25        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 24           | 0h<br>RW/O          | <b>Two Retimers Presence Detect Supported (TRPDS):</b><br>When set to 1b, this bit indicates that the associated Port supports detection and reporting of two Retimers presence.<br>This bit must be set to 1b in a Downstream Port when the Supported Link Speeds Vector of the Link Capabilities 2 register indicates support for a Link speed of 16.0 GT/s or higher. It is permitted to be set to 1b regardless of the supported Link speeds, and in Upstream Ports, if the Retimer Presence Detect Supported bit is also set to 1b.                                                                                       |  |
| 23           | 0h<br>RW/O          | Retimer Presence Detect Supported (RPDS):<br>When set to 1b, this bit indicates that the associated Port supports detection and<br>reporting of Retimer presence.<br>This bit must be set to 1b in a Downstream Port when the Supported Link Speeds<br>Vector of the Link Capabilities 2 register indicates support for a Link speed of 16.0<br>GT/s or higher. It is permitted to be set to 1b regardless of the supported Link speeds<br>and in Upstream Ports.                                                                                                                                                              |  |
| 22:16        | 00h<br>RW/O         | Lower SKP OS Reception Supported Speeds Vector (LSOSRSS):<br>If this field is non-zero, it indicates that the Port, when operating at the indicated<br>speed(s) supports SRIS and also supports receiving SKP OS at the rate defined for<br>SRNS while running in SRIS.<br>Bit definitions within this field are:<br>Bit 0 2.5 GT/s<br>Bit 1 5.0 GT/s<br>Bit 2 8.0 GT/s<br>Bit 3 16.0 GT/s<br>Bits 6:4 RsvdP<br>Behavior is undefined if a bit is set in this field and the corresponding bit is not set in<br>the Supported Link Speeds Vector.<br>This register is Read-Only if LPCR.SRL field is set<br>Locked by: LPCR SPL |  |
| 15:9         | 00h<br>RW/O         | Lower SKP OS Generation Supported Speeds Vector (LSOSGSSV):<br>If this field is non-zero, it indicates that the Port, when operating at the indicated<br>speed(s) supports SRIS and also supports software control of the SKP Ordered Set<br>transmission scheduling rate.<br>Bit definitions within this field are:<br>Bit 0 2.5 GT/s<br>Bit 1 5.0 GT/s<br>Bit 2 8.0 GT/s<br>Bits 6:4 RsvdP<br>Behavior is undefined if a bit is set in this field and the corresponding bit is not set in<br>the Supported Link Speeds Vector.<br>This register is Read-Only if LPCR.SRL field is set<br>Locked by: LPCR.SRL                 |  |
| 8            | 0h<br>RO            | Crosslink Supported (CS):<br>No support for Crosslink.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:1          | 07h<br>RO/V         | Supported Link Speeds Vector (SLSV):<br>This field indicates the supported Link speed of the associated Port. For each bit, a<br>value of 1b indicates that the corresponding Link speed is supported - otherwise, the<br>Link speed is not supported.<br>Bit definitions within this field for PCI Express are:<br>Bit 0: 2.5 GT/s.<br>Bit 1: 5.0 GT/s.<br>Bit 2: 8.0 GT/s.<br>Bit 3: 16.0 GT/s<br>Bits 6:3: Reserved. |  |
| 0            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                |  |

### 3.5.23 Link Control 2 (LCTL2) – Offset 70h

Link Control 2

| Тур | е | Size   | Offset       | Default |
|-----|---|--------|--------------|---------|
| MM  | 0 | 16 bit | DMIBAR + 70h | 0001h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | Oh<br>RW/P          | Compliance Preset/De-emphasis (CD):<br>For 8.0 GT/s and higher Data Rate: This field sets the Transmitter Preset in<br>Polling.Compliance state if the entry occurred due to the Enter Compliance bit being<br>1b. Results are undefined if a reserved preset encoding is used when entering<br>Polling.Compliance in this way.<br>For 5.0 GT/s Data Rate: This bit sets the de-emphasis level in Polling.Compliance<br>state if the entry occurred due to the Enter Compliance bit being 1b.<br>Encodings:<br>0001b - 3.5 dB<br>0000b - 6 dB<br>When the Link is operating at 2.5 GT/s, the setting of this field has no effect.<br>The default value of this field is 0000b.<br>This bit is intended for debug, compliance testing purposes. System firmware and<br>software is allowed to modify this bit only during debug or compliance testing. In all<br>other cases, the system must ensure that this field is set to the default value. |  |
| 11           | 0h<br>RW/P          | <b>Compliance SOS (CSOS):</b><br>When set to 1b, the LTSSM is required to send SKP Ordered Sets periodically in between the (modified) compliance patterns.<br>The default value of this bit is 0b.<br>This bit is applicable when the Link is operating at 2.5 GT/s or 5.0 GT/s data rates only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 10           | 0h<br>RW/P          | Enter Modified Compliance (EMC):<br>When this bit is set to 1b, the device transmits Modified Compliance Pattern if the<br>LTSSM enters Polling.Compliance substate.<br>Default value of this bit is 0b.<br>This register is intended for debug, compliance testing purposes only. System<br>firmware and software is allowed to modify this register only during debug or<br>compliance testing. In all other cases, the system must ensure that this register is<br>set to the default value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 9:7          | Oh<br>RW/P          | <ul> <li>Transmit Margin (TM):</li> <li>This field controls the value of the non-deemphasized voltage level at the Transmitter pins. This field is reset to 000b on entry to the LTSSM Polling.Configuration substate (see PCI Express Chapter 4 for details of how the Transmitter voltage level is determined in various states).</li> <li>Encodings:</li> <li>000b Normal operating range</li> <li>001b 800-1200 mV for full swing and 400-700 mV for half-swing</li> <li>010b - (n-1) Values must be monotonic with a non-zero slope. The value of n must be greater than 3 and less than 7. At least two of these must be below the normal operating range of n: 200-400 mV for full-swing and 100-200 mV for half-swing</li> <li>n - 111b reserved</li> <li>For a Multi-Function device associated with an Upstream Port, the field in Function 0 is of type RWS, and only Function 0 controls the component's Link behavior. In all other Functions of that device, this field is of type RsvdP.</li> <li>Default value of this field is 000b.</li> <li>Components that support only the 2.5 GT/s speed are permitted to hardwire this bit to 000b.</li> <li>This register is intended for debug, compliance testing purposes only. System firmware and software is allowed to modify this register only during debug or compliance testing. In all other cases, the system must ensure that this register is set to the default value.</li> </ul> |  |
| 6            | 0h<br>RW/P          | Selectable De-emphasis (SD):<br>When the Link is operating at 5.0 GT/s speed, this bit selects the level of de-<br>emphasis for an Upstream component.<br>Encodings:<br>1b -3.5 dB<br>0b -6 dB<br>When the Link is not operating at 5.0 GT/s speed, the setting of this bit has no effect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 5            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 4            | 0h<br>RW/P          | Enter Compliance (EC):<br>Software is permitted to force a Link to enter Compliance mode at the speed<br>indicated in the Target Link Speed field by setting this bit to 1b in both components<br>on a Link and then initiating a hot reset on the Link.<br>Default value of this bit following Fundamental Reset is 0b.<br>This bit is intended for debug, compliance testing purposes only. System firmware<br>and software is allowed to modify this bit only during debug or compliance testing. In<br>all other cases, the system must ensure that this bit is set to the default value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0          | 1h<br>RW/V/P        | Target Link Speed (TLS):This field sets an upper limit on Link operational speed by restricting the values<br>advertised by the upstream component in its training sequences.The encoded value specifies a bit location in the Supported Link Speeds Vector (in the<br>Link Capabilities 2 register) that corresponds to the current Link speed.Defined encodings are:0001b: Supported Link Speeds Vector field bit 0.001b: Supported Link Speeds Vector field bit 0.001b: Supported Link Speeds Vector field bit 1.001b: Supported Link Speeds Vector field bit 1.001b: Supported Link Speeds Vector field bit 1.001b: Supported Link Speeds Vector field bit 2.0100b: Supported Link Speeds Vector field bit 3.0101b: Supported Link Speeds Vector field bit 3.0101b: Supported Link Speeds Vector field bit 4.0111b: Supported Link Speeds Vector field bit 5.0111b: Supported Link Speeds Vector field bit 6.All other encodings are reserved.If a value is written to this field that does not correspond to a supported speed, as<br>indicated by the Supported Link Speeds Vector, the result is undefined.The default value of this field is GEN1.Note: This register field could be used by a driver to limit the link speed to 2.5 GT/s<br>or 5 GT/s data rate. |

### 3.5.24 Link Status 2 (LSTS2) – Offset 72h

Link Status 2

| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | DMIBAR + 72h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:8         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 7            | 0h<br>RO/V/P        | Two Retimers Presence Detected (PX2RPD):<br>When set to 1b, this bit indicates that two Retimers were present during the most<br>recent Link negotiation.<br>The default value of this bit is 0b.<br>This bit is required for Ports that have the Two Retimers Presence Detect Supported<br>bit of the Link Capabilities 2 register set to 1b.<br>Ports that have the Two Retimers Presence Detect Supported bit set to 0b are<br>permitted to hardwire this bit to 0b. |  |
| 6            | 0h<br>RO/V/P        | Retimer Presence Detected (RPD):<br>When set to 1b, this bit indicates that a Retimer was present during the most recent<br>Link negotiation.<br>The default value of this bit is 0b.<br>This bit is required for Ports that have the Retimer Presence Detect Supported bit<br>Set.<br>Ports that have the Retimer Presence Detect Supported bit of the Link Capabilities 2<br>register set to 0b are permitted to hardwire this bit to 0b.                             |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                      |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 5            | 0h<br>RW/1C/V/<br>P | Link Equalization Request (LER):<br>This bit is set by hardware to request the 8.0 GT/s Link equalization process to be<br>performed on the Link.                                                                                                                 |  |
| 4            | 0h<br>RO/V/P        | Equalization Phase 3 Successful (EQP3S):<br>When set to 1, this bit indicates that Phase 3 of the 8.0 GT/s Transmitter Equalization<br>procedure has successfully completed.                                                                                      |  |
| 3            | 0h<br>RO/V/P        | <b>Equalization Phase 2 Successful (EQP2S):</b><br>When set to 1, this bit indicates that Phase 2 of the 8.0 GT/s Transmitter Equalization procedure has successfully completed.                                                                                  |  |
| 2            | 0h<br>RO/V/P        | <b>Equalization Phase 1 Successful (EQP1S):</b><br>When set to 1, this bit indicates that Phase 1 of the 8.0 GT/s Transmitter Equalization procedure has successfully completed.                                                                                  |  |
| 1            | 0h<br>RO/V/P        | <b>Equalization Complete (EQC):</b><br>When set to 1, this bit indicates that the Transmitter Equalization procedure at the 8.0GT/s data rate has completed.                                                                                                      |  |
| 0            | 0h<br>RO/V          | Current De-emphasis Level (CDL):<br>When the Link is operating at 5.0 GT/s speed, this bit reflects the level of de-<br>emphasis.<br>Encodings:<br>1b -3.5 dB<br>0b -6 dB<br>The value in this bit is undefined when the Link is not operating at 5.0 GT/s speed. |  |

#### 3.5.25 Slot Capabilities 2 (SLCAP2) – Offset 74h

Slot Capabilities 2

*Note:* Bit definitions are the same as DSTS2, offset 6Ah.

#### 3.5.26 Slot Control 2 (SLCTL2) – Offset 78h

Slot Control 2

*Note:* Bit definitions are the same as DSTS2, offset 6Ah.

#### 3.5.27 Slot Status 2 (SLSTS2) – Offset 7Ah

Slot Status 2

*Note:* Bit definitions are the same as DSTS2, offset 6Ah.

#### 3.5.28 Message Signaled Interrupt Identifiers (MID) – Offset 80h

Message Signaled Interrupt Identifiers



| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | DMIBAR + 80h | 9005h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                         |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------|--|
| 15:8         | 90h<br>RW/O         | Next Pointer (NEXT):                                                                                                 |  |
|              |                     | The default value of this register is 90h which points to the Subsystem Vendor capability structure.                 |  |
|              |                     | BIOS can determine which capabilities will be exposed by including or removing them from the capability linked list. |  |
|              |                     | As this register is RWO, BIOS must write a value to this register, even if it is to re-<br>write the default value.  |  |
| 7:0          | 05h<br>RO           | Capability ID (CID):<br>Capabilities ID indicates MSI.                                                               |  |

### 3.5.29 Message Signaled Interrupt Message (MC) – Offset 82h

Message Signaled Interrupt Message

| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | DMIBAR + 82h | 0000h   |

| <b>BIOS Access</b> | SMM Access | OS Access |  |
|--------------------|------------|-----------|--|
| RW                 | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                          |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:8         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                              |  |
| 7            | 0h<br>RO            | 64 Bit Address Capable (C64):<br>Capable of generating a 32-bit message only.                                                                                                                                                                                         |  |
| 6:4          | 0h<br>RW            | Multiple Message Enable (MME):<br>These bits are RW for software compatibility, but only one message is ever sent by<br>the root port.                                                                                                                                |  |
| 3:1          | 0h<br>RO            | Multiple Message Capable (MMC):<br>Only one message is required.                                                                                                                                                                                                      |  |
| 0            | 0h<br>RW            | <b>MSI Enable (MSIE):</b><br>If set, MSI is enabled and traditional interrupt pins are not used to generate interrupts. CMD.BME must be set for an MSI to be generated. If CMD.BME is cleared, and this bit is set, no interrupts (not even pin based) are generated. |  |



#### 3.5.30 Message Signaled Interrupt Message Address (MA) – Offset 84h

Message Signaled Interrupt Message Address

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | DMIBAR + 84h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                              |
|--------------|---------------------|-------------------------------------------------------------------------------------------|
| 31:2         | 00000000<br>h<br>RW | <b>ADDR:</b><br>Lower 32 bits of the system specified message address, always DW aligned. |
| 1:0          | 0h<br>RO            | Reserved                                                                                  |

#### 3.5.31 Message Signaled Interrupt Message Data (MD) - Offset 88h

Message Signaled Interrupt Message Data

| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | DMIBAR + 88h | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                              |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RW         | <b>DATA:</b><br>This 16-bit field is programmed by system software if MSI is enabled. Its content is driven onto the lower word (PCI AD[15:0]) during the data phase of the MSI memory write transaction. |

#### **3.5.32** Subsystem Vendor Capability (SVCAP) – Offset 90h

Subsystem Vendor Capability



| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | DMIBAR + 90h | A00Dh   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8         | A0h<br>RW/O         | Next Capability (NEXT):<br>Indicates the location of the next capability in the list.<br>The default value of this register is A0h which points to the PCI Power Management<br>capability structure.<br>BIOS can determine which capabilities will be exposed by including or removing them<br>from the capability linked list.<br>As this register is RWO, BIOS must write a value to this register, even if it is to re-<br>write the default value. |
| 7:0          | 0Dh<br>RO           | Capability Identifier (CID):<br>Value of 0Dh indicates this is a PCI bridge subsystem vendor capability.                                                                                                                                                                                                                                                                                                                                               |

#### 3.5.33 Subsystem Vendor IDs (SVID) – Offset 94h

Subsystem Vendor IDs

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | DMIBAR + 94h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0000h<br>RW/O       | Subsystem Identifier (SID):<br>Indicates the subsystem as identified by the vendor. This field is write once and is<br>locked down until a bridge reset occurs (not the PCI bus reset). |
| 15:0         | 0000h<br>RW/O       | Subsystem Vendor Identifier (SVID):<br>Indicates the manufacturer of the subsystem. This field is write once and is locked<br>down until a bridge reset occurs (not the PCI bus reset). |

#### **3.5.34** Power Management Capability (PMCAP) – Offset A0h

Power Management Capability

| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | DMIBAR + A0h | 0001h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                      |
|--------------|---------------------|---------------------------------------------------------------------------------------------------|
| 15:8         | 00h<br>RO           | Next Capability (NEXT):<br>Indicates this is the last item in the list.                           |
| 7:0          | 01h<br>RO           | Capability Identifier (CID):<br>Value of 01h indicates this is a PCI power management capability. |

#### 3.5.35 PCI Power Management Capabilities (PMC) – Offset A2h

PCI Power Management Capabilities

| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | DMIBAR + A2h | C803h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                               |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:11        | 19h<br>RO           | <b>PMES:</b><br>Indicates PME# is supported for states D0, D3HOT and D3COLD. The root port does not generate PME#, but reporting that it does is necessary for legacy Windows operating systems to enable PME# in devices connected behind this root port. |
| 10           | 0h<br>RO            | D2S:<br>The D2 state is not supported.                                                                                                                                                                                                                     |
| 9            | 0h<br>RO            | D1S:<br>The D1 state is not supported.                                                                                                                                                                                                                     |
| 8:6          | 0h<br>RO            | AC:<br>Reports 375mA maximum suspend well current required when in the D3COLD state.                                                                                                                                                                       |
| 5            | 0h<br>RO            | <b>Device Specific Initialization (DSI):</b><br>Indicates that no device-specific initialization is required.                                                                                                                                              |
| 4            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                   |
| 3            | 0h<br>RO            | <b>PME Clock (PMEC):</b><br>Indicates that PCI clock is not required to generate PME#.                                                                                                                                                                     |
| 2:0          | 3h<br>RO            | VS:<br>Indicates support for Revision 1.2 of the PCI Power Management Specification.                                                                                                                                                                       |



### 3.5.36 PCI Power Management Control (PMCS) – Offset A4h

PCI Power Management Control

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | DMIBAR + A4h | 0000008h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:24        | 00h<br>RO           | DTA:<br>Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 23           | 0h<br>RO            | Bus Power / Clock Control Enable (BPCE):<br>This field is reserved per PCI Express specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 22           | 0h<br>RO            | <b>B2/B3 Support (B23S):</b><br>This field is reserved per PCI Express specification.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 21:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 15           | 0h<br>RO            | <b>PME Status (PMES):</b><br>Indicates a PME was received on the downstream link.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 14:13        | 0h<br>RO            | Data Scale (DSC):<br>Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 12:9         | 0h<br>RO            | Data Select (DSEL):<br>Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 8            | 0h<br>RW/P          | <b>PME Enable (PMEE):</b><br>Indicates PME is enabled. The root port takes no action on this bit, but it must be RW for legacy Windows operating systems to enable PME# on devices connected to this root port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 7:4          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 3            | 1h<br>RW/O          | No Soft Reset (NSR):<br>When set to 1 this bit indicates that devices transitioning from D3hot to D0 because<br>of Power State commands do not perform an internal reset. Configuration context is<br>preserved. Upon transition from D3hot to D0 Initialized state, no additional operating<br>system intervention is required to preserve Configuration Context beyond writing the<br>Power State bits.<br>When clear, devices do perform an internal reset upon transitioning from D3hot to D0<br>via software control of the Power State bits. Configuration Context is lost when<br>performing the soft reset. Upon transition from D3hot to D0 state, full reinitialization<br>sequence is needed to return the device to D0 Initialized.<br>Regardless of this bit, devices that transition from D3hot to D0 by a system or bus<br>segment reset will return to the device state D0<br>Uninitialized with only PME context preserved if PME is supported and enabled. |  |
| 2            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0          | 0h<br>RO            | <ul> <li>Power State (PS):</li> <li>This field is used both to determine the current power state of the root port and to set a new power state. The values are:</li> <li>00: D0 state</li> <li>11: D3HOT state</li> <li>When in the D3HOT state, the controller's configuration space is available, but the I/ O and memory spaces are not. Type 1 configuration cycles are also not accepted. Interrupts are not required to be blocked as software will disable interrupts prior to placing the port into D3HOT.</li> <li>If software attempts to write a '10' or '01' to these bits, the write will be ignored.</li> </ul> |

#### 3.5.37 Advanced Error Extended (AECH) – Offset 100h

Advanced Error Extended

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + 100h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                    |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 000h<br>RW/O        | Next Capability Offset (NCO):<br>Points to the next capability.                                                                 |  |
| 19:16        | 0h<br>RW/O          | <b>Capability Version (CV):</b><br>For systems that support AER, BIOS should write a 1h to this register else it should write 0 |  |
| 15:0         | 0000h<br>RW/O       | <b>Capability ID (CID):</b><br>For systems that support AER, BIOS should write a 0001h to this register else it should write 0  |  |

#### 3.5.38 Uncorrectable Error Status (UES) – Offset 104h

Uncorrectable Error Status



| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + 104h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                             |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:27        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                 |  |
| 26           | 0h<br>RW/1C/V/<br>P | <b>Poisoned TLP Egress Blocked Status (PTLPEBS):</b><br>Indicates that poisoned TLP Egress Blocked error has occurred.<br>Note: This bit can only be set if DPCCAPR.PTLPEBS = '1' and DPCCTLR.PTLPEBE = '1'.                             |  |
| 25           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                 |  |
| 24           | 0h<br>RW/1C/V/<br>P | AtomicOp Egress Blocked Status (AEBS):<br>AtomicOp Egress Blocked Status                                                                                                                                                                 |  |
| 23:22        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                 |  |
| 21           | 0h<br>RW/1C/V/<br>P | ACS Violation Status (AVS):<br>Indicates an ACS Violation is logged.                                                                                                                                                                     |  |
| 20           | 0h<br>RW/1C/V/<br>P | Unsupported Request Error Status (URE):<br>Indicates an unsupported request was received.                                                                                                                                                |  |
| 19           | 0h<br>RO            | ECRC Error Status (EE):<br>ECRC is not supported.                                                                                                                                                                                        |  |
| 18           | 0h<br>RW/1C/V/<br>P | Malformed TLP Status (MT):<br>Indicates a malformed TLP was received.                                                                                                                                                                    |  |
| 17           | 0h<br>RW/1C/V/<br>P | Receiver Overflow Status (RO):<br>Indicates a receiver overflow occurred.                                                                                                                                                                |  |
| 16           | 0h<br>RW/1C/V/<br>P | Unexpected Completion Status (UC):<br>Indicates an unexpected completion was received.                                                                                                                                                   |  |
| 15           | 0h<br>RW/1C/V/<br>P | Completer Abort Status (CA):<br>Indicates a completer abort was received                                                                                                                                                                 |  |
| 14           | 0h<br>RW/1C/V/<br>P | <b>Completion Timeout Status (CT):</b><br>Indicates a completion timed out. This is signaled if Completion Timeout is enabled<br>and a completion fails to return within the amount of time specified by the<br>Completion Timeout Value |  |
| 13           | 0h<br>RO            | Flow Control Protocol Error Status (FCPE):<br>Not supported.                                                                                                                                                                             |  |
| 12           | 0h<br>RW/1C/V/<br>P | Poisoned TLP Status (PT):<br>Indicates a poisoned TLP was received.                                                                                                                                                                      |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                              |
|--------------|---------------------|-------------------------------------------------------------------------------------------|
| 11:6         | 0h<br>RO            | Reserved                                                                                  |
| 5            | 0h<br>RO            | Surprise Down Error Status (SDE):<br>Surprise Down is not supported.                      |
| 4            | 0h<br>RW/1C/V/<br>P | Data Link Protocol Error Status (DLPE):<br>Indicates a data link protocol error occurred. |
| 3:1          | 0h<br>RO            | Reserved                                                                                  |
| 0            | 0h<br>RO            | Training Error Status (TE):<br>Not supported.                                             |

### 3.5.39 Uncorrectable Error Mask (UEM) – Offset 108h

Uncorrectable Error Mask

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | DMIBAR + 108h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                               |
|--------------|---------------------|--------------------------------------------------------------------------------------------|
| 31:27        | 0h<br>RO            | Reserved                                                                                   |
| 26           | 0h<br>RW/P          | Poisoned TLP Egress Blocked Mask (PTLPEBM):<br>Mask for Poisoned TLP Egress Blocked error. |
| 25           | 0h<br>RO            | Reserved                                                                                   |
| 24           | 0h<br>RW/P          | AtomicOp Egress Blocked Mask (AEBM):<br>Mask for AtomicOp Egress Blocked                   |
| 23:22        | 0h<br>RO            | Reserved                                                                                   |
| 21           | 0h<br>RW/P          | ACS Violation Mask (AVM):<br>Mask for ACS Violation errors.                                |
| 20           | 0h<br>RW/P          | Unsupported Request Error Mask (URE):<br>Mask for uncorrectable errors.                    |
| 19           | 0h<br>RO            | ECRC Error Mask (EE):<br>ECRC is not supported.                                            |
| 18           | 0h<br>RW/P          | Malformed TLP Mask (MT):<br>Mask for malformed TLPs                                        |
| 17           | 0h<br>RW/P          | Receiver Overflow Mask (RO):<br>Mask for receiver overflows.                               |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                 |
|--------------|---------------------|------------------------------------------------------------------------------|
| 16           | 0h<br>RW/P          | Unexpected Completion Mask (UC):<br>Mask for unexpected completions.         |
| 15           | 0h<br>RW/P          | Completer Abort Mask (CM):<br>Mask for completer abort.                      |
| 14           | 0h<br>RW/P          | Completion Timeout Mask (CT):<br>Mask for completion timeouts.               |
| 13           | 0h<br>RO            | Flow Control Protocol Error Mask (FCPE):<br>Not supported.                   |
| 12           | 0h<br>RW/P          | Poisoned TLP Mask (PT):<br>Mask for poisoned TLPs.                           |
| 11:6         | 0h<br>RO            | Reserved                                                                     |
| 5            | 0h<br>RO            | Surprise Down Error Mask (SDE):<br>Surprise Down is not supported.           |
| 4            | 0h<br>RW/P          | Data Link Protocol Error Mask (DLPE):<br>Mask for data link protocol errors. |
| 3:1          | 0h<br>RO            | Reserved                                                                     |
| 0            | 0h<br>RO            | Training Error Mask (TE):<br>Not supported.                                  |

#### **3.5.40** Uncorrectable Error Severity (UEV) – Offset 10Ch

Uncorrectable Error Severity

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | DMIBAR + 10Ch | 00060010h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                       |
|--------------|---------------------|----------------------------------------------------------------------------------------------------|
| 31:27        | 0h<br>RO            | Reserved                                                                                           |
| 26           | 0h<br>RW/P          | Poisoned TLP Egress Blocked Severity (PTLPEBS):<br>Severity for Poisoned TLP Egress Blocked error. |
| 25           | 0h<br>RO            | Reserved                                                                                           |
| 24           | 0h<br>RW/P          | AtomicOp Egress Blocked Severity (AEBS):<br>AtomicOp Egress Blocked Severity                       |
| 23:22        | 0h<br>RO            | Reserved                                                                                           |
| 21           | 0h<br>RW/P          | ACS Violation Severity (AVS):<br>Severity for ACS Violation.                                       |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                             |
|--------------|---------------------|------------------------------------------------------------------------------------------|
| 20           | 0h<br>RW/P          | Unsupported Request Error Severity (URE):<br>Severity for unsupported request reception. |
| 19           | 0h<br>RO            | ECRC Error Severity (EE):<br>ECRC is not supported.                                      |
| 18           | 1h<br>RW/P          | Malformed TLP Severity (MT):<br>Severity for malformed TLP reception.                    |
| 17           | 1h<br>RW/P          | Receiver Overflow Severity (RO):<br>Severity for receiver overflow occurrences.          |
| 16           | 0h<br>RW/P          | Unexpected Completion Severity (UC):<br>Severity for unexpected completion reception.    |
| 15           | 0h<br>RW/P          | Completer Abort Severity (CA):<br>Severity for completer abort.                          |
| 14           | 0h<br>RW/P          | Completion Timeout Severity (CT):<br>Severity for completion timeout.                    |
| 13           | 0h<br>RO            | Flow Control Protocol Error Severity (FCPE):<br>Not supported.                           |
| 12           | 0h<br>RW/P          | Poisoned TLP Severity (PT):<br>Severity for poisoned TLP reception.                      |
| 11:6         | 0h<br>RO            | Reserved                                                                                 |
| 5            | 0h<br>RO            | Surprise Down Error Severity (SDE):<br>Surprise Down is not supported.                   |
| 4            | 1h<br>RW/P          | Data Link Protocol Error Severity (DLPE):<br>Severity for data link protocol errors.     |
| 3:1          | 0h<br>RO            | Reserved                                                                                 |
| 0            | 0h<br>RO            | Training Error Severity (TE):<br>TE not supported.                                       |

### 3.5.41 Correctable Error Status (CES) – Offset 110h

Correctable Error Status

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + 110h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31:14        | 0h<br>RO            | Reserved                     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                               |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------|--|
| 13           | 0h<br>RW/1C/V/<br>P | Advisory Non-Fatal Error Status (ANFES):<br>When set, indicates that an Advisory Non-Fatal Error occurred. |  |
| 12           | 0h<br>RW/1C/V/<br>P | Replay Timer Timeout Status (RTT):<br>Indicates the replay timer timed out.                                |  |
| 11:9         | 0h<br>RO            | Reserved                                                                                                   |  |
| 8            | 0h<br>RW/1C/V/<br>P | Replay Number Rollover Status (RNR):<br>Indicates the replay number rolled over.                           |  |
| 7            | 0h<br>RW/1C/V/<br>P | Bad DLLP Status (BD):<br>Indicates a bad DLLP was received.                                                |  |
| 6            | 0h<br>RW/1C/V/<br>P | Bad TLP Status (BT):<br>Indicates a bad TLP was received.                                                  |  |
| 5:1          | 0h<br>RO            | Reserved                                                                                                   |  |
| 0            | 0h<br>RW/1C/V/<br>P | Receiver Error Status (RE):<br>Indicates a receiver error occurred.                                        |  |

#### 3.5.42 Correctable Error Mask (CEM) – Offset 114h

Correctable Error Mask

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | DMIBAR + 114h | 00002000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:14        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                    |  |
| 13           | 1h<br>RW/P          | Advisory Non-Fatal Error Mask (ANFEM):<br>When set, masks Advisory Non-Fatal errors from (a) signaling ERR_COR to the device<br>control register and (b) updating the Uncorrectable Error Status register.<br>This register is set by default to enable compatibility with software that does not<br>comprehend Role-Based Error Reporting. |  |
| 12           | 0h<br>RW/P          | Replay Timer Timeout Mask (RTT):<br>Mask for replay timer timeout.                                                                                                                                                                                                                                                                          |  |
| 11:9         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                    |  |
| 8            | 0h<br>RW/P          | Replay Number Rollover Mask (RNR):<br>Mask for replay number rollover.                                                                                                                                                                                                                                                                      |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                           |
|--------------|---------------------|--------------------------------------------------------|
| 7            | 0h<br>RW/P          | Bad DLLP Mask (BD):<br>Mask for bad DLLP reception.    |
| 6            | 0h<br>RW/P          | Bad TLP Mask (BT):<br>Mask for bad TLP reception.      |
| 5:1          | 0h<br>RO            | Reserved                                               |
| 0            | 0h<br>RW/P          | Receiver Error Mask (RE):<br>Mask for receiver errors. |

### 3.5.43 Advanced Error Capabilities And Control (AECC) – Offset 118h

Advanced Error Capabilities And Control

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + 118h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| R           | R          | R         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:13        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |  |
| 12           | 0h<br>RO            | <b>Completion Timeout Prefix/Header Log Capable (CTPHLC):</b><br>If set, this bit indicates that port records the prefix/header of Request TLPs that<br>experience a Completion Timeout error.<br>Note: BIOS should program this bit before enable the Completion Timeout<br>mechanism. |  |
| 11:9         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |  |
| 8            | 0h<br>RO            | ECRC Check Enable (ECE):<br>ECRC is not supported.                                                                                                                                                                                                                                      |  |
| 7            | 0h<br>RO            | ECRC Check Capable (ECC):<br>ECRC is not supported.                                                                                                                                                                                                                                     |  |
| 6            | 0h<br>RO            | ECRC Generation Enable (EGE):<br>ECRC is not supported.                                                                                                                                                                                                                                 |  |
| 5            | 0h<br>RO            | ECRC Generation Capabile (EGC):<br>ECRC is not supported.                                                                                                                                                                                                                               |  |
| 4:0          | 00h<br>RO/V/P       | <b>First Error Pointer (FEP):</b><br>Identifies the bit position of the first error reported in the Uncorrectable Error Status Register.                                                                                                                                                |  |

#### 3.5.44 Header Log (HL\_DW1) – Offset 11Ch

Header Log



| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + 11Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                |
|--------------|-------------------------|-------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V/P | 1st DWORD of TLP (DW1):<br>Byte0 && Byte1 && Byte2 && Byte3 |

#### 3.5.45 Header Log (HL\_DW2) – Offset 120h

Header Log

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | DMIBAR + 120h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                |
|--------------|-------------------------|-------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V/P | 2nd DWORD of TLP (DW2):<br>Byte4 && Byte5 && Byte6 && Byte7 |

#### 3.5.46 Header Log (HL\_DW3) – Offset 124h

Header Log

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + 124h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                         |
|--------------|-------------------------|----------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V/P | <b>3rd DWORD of TLP (DW3):</b><br>Byte8 && Byte9 && Byte10 && Byte11 |

#### 3.5.47 Header Log (HL\_DW4) – Offset 128h

Header Log

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + 128h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| R           | R          | R         |  |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                    |
|--------------|-------------------------|-----------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V/P | 4th DWORD of TLP (DW4):<br>Byte12 && Byte13 && Byte14 && Byte15 |

#### 3.5.48 Root Error Command (REC) – Offset 12Ch

Root Error Command

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | DMIBAR + 12Ch | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31:3         | 0h<br>RO            | Reserved                     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                         |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2            | 0h<br>RW            | Fatal Error Reporting Enable (FERE):<br>When set, the root port will generate an interrupt when a fatal error is reported by<br>the attached device.                 |  |
| 1            | 0h<br>RW            | <b>Non-fatal Error Reporting Enable (NERE):</b><br>When set, the root port will generate an interrupt when a non-fatal error is reported by the attached device.     |  |
| 0            | 0h<br>RW            | <b>Correctable Error Reporting Enable (CERE):</b><br>When set, the root port will generate an interrupt when a correctable error is reported by the attached device. |  |

### 3.5.49 Root Error Status (RES) – Offset 130h

Root Error Status

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | DMIBAR + 130h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                             |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:27        | 00h<br>RO           | Advanced Error Interrupt Message Number (AEMN):<br>Reserved                                                                              |  |
| 26:7         | 0h<br>RO            | Reserved                                                                                                                                 |  |
| 6            | 0h<br>RW/1C/V/<br>P | Fatal Error Messages Received (FEMR):<br>Set when one or more Fatal Uncorrectable Error Messages have been received.                     |  |
| 5            | 0h<br>RW/1C/V/<br>P | Non-Fatal Error Messages Received (NFEMR):<br>Set when one or more Non-Fatal Uncorrectable error messages have been received             |  |
| 4            | 0h<br>RW/1C/V/<br>P | First Uncorrectable Fatal (FUF):<br>Set when the first Uncorrectable Error message received is for a fatal error.                        |  |
| 3            | 0h<br>RW/1C/V/<br>P | Multiple ERR_FATAL/NONFATAL Received (MENR):<br>Set when either a fatal or a non-fatal error is received and the ENR bit is already set. |  |
| 2            | 0h<br>RW/1C/V/<br>P | <b>ERR_FATAL/NONFATAL Received (ENR):</b><br>Set when either a fatal or a non-fatal error message is received.                           |  |
| 1            | 0h<br>RW/1C/V/<br>P | Multiple ERR_COR Received (MCR):<br>Set when a correctable error message is received and the CR bit is already set.                      |  |
| 0            | 0h<br>RW/1C/V/<br>P | <b>ERR_COR Received (CR):</b><br>Set when a correctable error message is received.                                                       |  |



#### 3.5.50 Error Source Identification (ESID) – Offset 134h

Error Source Identification

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + 134h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                    |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0000h<br>RO/V/P     | <b>ERR_FATAL/NONFATAL Source Identification (EFNFSID):</b><br>Loaded with the requester ID indicated in the received ERR_FATAL or ERR_NONFATAL message when RES.ENR is first set, or the internal requester ID if an internally detected error. |
| 15:0         | 0000h<br>RO/V/P     | <b>ERR_COR Source Identification (ECSID):</b><br>Loaded with the requester ID indicated in the received ERR_COR message when<br>RES.CR is first set, or the internal requester ID if an internally detected error.                              |

#### 3.5.51 PTM Extended Capability Header (PTMECH) – Offset 150h

PTM Extended Capability Header

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + 150h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                         |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 000h<br>RW/O        | Next Capability Offset (NCO):<br>Points to the next capability.                                                                                      |
| 19:16        | 0h<br>RW/O          | <b>Capability Version (CV):</b><br>For systems that support PTM Extended Capability, BIOS should write a 1h to this register else it should write 0. |
| 15:0         | 0000h<br>RW/O       | <b>Capability ID (CID):</b><br>For systems that support PTM Extended Capability, BIOS should write a 001Fh to this register else it should write 0.  |

#### 3.5.52 Port VC Capability Register 1 (PVCCR1) – Offset 284h

Port VC Capability Register 1



| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + 284h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                       |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:12        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 11:10        | 0h<br>RO            | Function Arbitration Table Entry Size (FARES):<br>Indicates the size (in bits) of Function Arbitration table entry in the device.<br>Defined encodings are:<br>00b Size of Function Arbitration table entry is 1 bit<br>01b Size of Function Arbitration table entry is 2 bits<br>10b Size of Function Arbitration table entry is 4 bits<br>11b Size of Function Arbitration table entry is 8 bits |  |
| 9:8          | 0h<br>RO            | Reference Clock (RC):<br>Indicates the reference clock for Virtual Channels that support time-based WRR<br>Function Arbitration.<br>Defined encodings are:<br>00b 100 ns reference clock<br>01b 11b Reserved                                                                                                                                                                                       |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 6:4          | 0h<br>RO            | Low Priority Extended VC Count (LPEVCC):<br>Indicates the number of (extended) Virtual Channels in addition to the default VC<br>belonging to the low-priority VC (LPVC) group that has the lowest priority with<br>respect to other VC resources in a strict priority VC Arbitration. The minimum value of<br>this field is 000b and the maximum value is Extended VC Count.                      |  |
| 3            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 2:0          | 0h<br>RW/O          | <b>Extended VC Count (EVCC):</b><br>Indicates the number of (extended) Virtual Channels in addition to the default VC supported by the device.<br>The minimum value of this field is zero (for devices that only support the default VC).<br>The maximum value is seven.                                                                                                                           |  |

#### 3.5.53 Port VC Capability 2 (PVCC2) – Offset 288h

Port VC Capability 2

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + 288h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 00h<br>RO           | VC Arbitration Table Offset (VCATO):<br>Indicates the location of the VC Arbitration Table.<br>This field contains the zero-based offset of the table in DQWORDS (16 bytes) from<br>the base address of the MFVC Capability structure. A value of 00h indicates that the<br>table is not present.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 23:8         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 7:0          | 00h<br>RO           | <ul> <li>VC Arbitration Capability (VCAC):</li> <li>Indicates the types of VC Arbitration supported by the device for the LPVC group.<br/>This field is valid for all devices that report a Low Priority Extended VC Count greater than 0.</li> <li>Each bit location within this field corresponds to a VC Arbitration Capability defined below. When more than 1 bit in this field is Set, it indicates that the device can be configured to provide different VC arbitration services.</li> <li>Defined bit positions are:</li> <li>Bit 0 Hardware fixed arbitration scheme, e.g., Round Robin</li> <li>Bit 1 Weighted Round Robin (WRR) arbitration with 32 phases</li> <li>Bit 2 WRR arbitration with 64 phases</li> <li>Bit 3 WRR arbitration with 128 phases</li> <li>Bits 4-7 Reserved</li> </ul> |

### 3.5.54 Port VC Control (PVCC) – Offset 28Ch

Port VC Control

| Туре | Size   | Offset        | Default |
|------|--------|---------------|---------|
| MMIO | 16 bit | DMIBAR + 28Ch | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 15:4         | 0h<br>RO            | Reserved                     |


| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 3:1          | 0h<br>RW            | VC Arbitration Select (VCAS):<br>Used by software to configure the VC arbitration by selecting one of the supported VC<br>Arbitration schemes indicated by the VC Arbitration Capability field in the<br>Port VC Capability register 2.<br>The permissible values of this field are numbers corresponding to one of the asserted<br>bits in the VC Arbitration Capability field. This field cannot be modified when more<br>than one VC in the LPVC group is enabled.                                                                     |  |
| 0            | 0h<br>WO            | Load VC Arbitration Table (LVCAT):<br>Used by software to update the VC Arbitration Table. This bit is valid when the<br>selected VC<br>Arbitration uses the VC Arbitration Table.<br>Software Sets this bit to request hardware to apply new values programmed into VC<br>Arbitration Table - Clearing this bit has no effect. Software checks the VC Arbitration<br>Table Status bit to confirm that new values stored in the VC Arbitration Table are<br>latched by the VC arbitration logic.<br>This bit always returns 0b when read. |  |

### 3.5.55 Port VC Status (PVCS) – Offset 28Eh

#### Port VC Status

| Туре | Size   | Offset        | Default |
|------|--------|---------------|---------|
| MMIO | 16 bit | DMIBAR + 28Eh | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 0            | 0h<br>RO            | VC Arbitration Table Status (VCATS):<br>Indicates the coherency status of the VC Arbitration Table. This bit is valid when the<br>selected VC uses the VC Arbitration Table.<br>This bit is Set by hardware when any entry of the VC Arbitration Table is written by<br>software. This bit is Cleared by hardware when hardware finishes loading values<br>stored in the VC Arbitration Table after software sets the Load VC Arbitration Table bit<br>in the Port VC Control register.<br>Default value of this bit is 0b. |  |

## 3.5.56 Virtual Channel 0 Resource Capability (V0VCRC) – Offset 290h

Virtual Channel 0 Resource Capability

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | DMIBAR + 290h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:24        | 00h<br>RO           | Function Arbitration Table Offset (FATO):<br>Indicates the location of the Function Arbitration Table associated with the VC resource.<br>This field contains the zero-based offset of the table in DQWORDS (16 bytes) from the base address of the MFVC Capability structure. A value of 00h indicates that the table is not present.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 22:16        | 00h<br>RW/O         | Maximum Time Slots (MTS):<br>Indicates the maximum number of time slots (minus 1) that the VC resource is<br>capable of supporting when it is configured for time-based WRR Function Arbitration.<br>For example, a value of 000 0000b in this field indicates the supported maximum<br>number of time slots is 1 and a value of 111 1111b indicates the supported maximum<br>number of time<br>slots is 128.<br>This field is valid only when the Function Arbitration Capability indicates that the VC<br>resource supports time-based WRR Function Arbitration.                                                                                                                                                                                                                                                                                  |  |
| 15:8         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 7:0          | 00h<br>RO           | Function Arbitration Capability (FAC):<br>Indicates types of Function Arbitration supported by the VC resource.<br>Each bit location within this field corresponds to a Function Arbitration Capability<br>defined below. When more than 1 bit in this field is Set, it indicates that the VC<br>resource can be configured to provide different arbitration services.<br>Software selects among these capabilities by writing to the Function Arbitration<br>Select field.<br>Defined bit positions are:<br>Bit 0 Non-configurable hardware-fixed arbitration scheme, e.g., Round Robin (RR)<br>Bit 1 Weighted Round Robin (WRR) arbitration with 32 phases<br>Bit 2 WRR arbitration with 64 phases<br>Bit 3 WRR arbitration with 128 phases<br>Bit 4 Time-based WRR with 128 phases<br>Bit 5 WRR arbitration with 256 phases<br>Bits 6-7 Reserved |  |

### 3.5.57 Virtual Channel 0 Resource Control (V0CTL) – Offset 294h

Virtual Channel 0 Resource Control



| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + 294h | 8000001h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 1h<br>RO            | <ul> <li>Virtual Channel Enable (EN):</li> <li>When Set, this bit enables a Virtual Channel (see note 1 for exceptions). The Virtual Channel is disabled when this bit is cleared.</li> <li>Software must use the VC Negotiation Pending bit to check whether the VC negotiation is complete.</li> <li>Default value of this bit is 1b for the first VC resource and 0b for other VC resource(s).</li> <li>Notes: <ol> <li>This bit is hardwired to 1b for the default VC (VC0), i.e., writing to this field has no effect for VC0.</li> <li>To enable a Virtual Channel, the VC Enable bits for that Virtual Channel must be Set in both components on a Link.</li> <li>Software must ensure that no traffic is using a Virtual Channel at the time it is disabled.</li> <li>Software must fully disable a Virtual Channel in both components on a Link before re-enabling the Virtual Channel.</li> </ol> </li> </ul> |  |
| 30:27        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 26:24        | 0h<br>RO            | Virtual Channel Identifier (ID):<br>This field assigns a VC ID to the VC resource.<br>This field cannot be modified when the VC is already enabled.<br>Note:<br>For the first VC resource (default VC), this field is a read-only field that must be<br>hardwired to 000b.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 23:20        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 19:17        | 0h<br>RW            | Function Arbitration Select (FAS):<br>This field configures the VC resource to provide a particular Function Arbitration<br>service.<br>The permissible value of this field is a number corresponding to one of the asserted<br>bits in the Function Arbitration Capability field of the VC resource.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 16           | Oh<br>RW            | Load Function Arbitration Table (LFAT):<br>When Set, this bit updates the Function Arbitration logic from the Function Arbitration<br>Table for the VC resource. This bit is only valid when the Function Arbitration Table is<br>used by the selected Function Arbitration scheme (that is indicated by a Set bit in the<br>Function Arbitration Capability field selected by Function Arbitration Select).<br>Software sets this bit to signal hardware to update Function Arbitration logic with new<br>values stored in the Function Arbitration Table - clearing this bit has no effect.<br>Software uses the Function Arbitration Table Status bit to confirm whether the new<br>values of Function Arbitration Table are completely latched by the arbitration logic.<br>This bit always returns 0b when read.<br>Default value of this bit is 0b.                                                               |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:10        | 00h<br>RW/L         | Extended TC/VC Map (ETVM):<br>Defines the upper 8-bits of the VC0 16-bit TC/VC mapping registers. These registers<br>use the PCI Express reserved TC[3] traffic class bit.<br>This register is Read-Only if LPCR.SRL field is set<br>Locked by: LPCR.SRL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 9:8          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 7:1          | 00h<br>RW/L         | Transaction Class / Virtual Channel Map (TVM):<br>This field indicates the TCs that are mapped to the VC resource.<br>Bit locations within this field correspond to TC values. For example, when bit 7 is Set<br>in this field, TC7 is mapped to this VC resource. When more than 1 bit in this field is<br>Set, it indicates that multiple TCs are mapped to the VC resource.<br>In order to remove one or more TCs from the TC/VC Map of an enabled VC, software<br>must ensure that no new or outstanding transactions with the TC labels are targeted<br>at the given Link.<br>Default value of this field is FFh for the first VC resource and is 00h for other VC<br>resources.<br>Note:<br>Bit 0 of this field is read-only. It must be hardwired to 1b for the<br>default VC0 and hardwired to 0b for all other enabled VCs.<br>This register is Read-Only if LPCR.SRL field is set<br>Locked by: LPCR.SRL |  |
| 0            | 1h<br>RO            | Transaction Class / Virtual Channel Map TCO (TVMT0):<br>This field indicates the TCs that are mapped to the VC resource.<br>Bit locations within this field correspond to TC values. For example, when bit 7 is Set<br>in this field, TC7 is mapped to this VC resource. When more than 1 bit in this field is<br>Set, it indicates that multiple TCs are mapped to the VC resource.<br>In order to remove one or more TCs from the TC/VC Map of an enabled VC, software<br>must ensure that no new or outstanding transactions with the TC labels are targeted<br>at the given Link.<br>Default value of this field is FFh for the first VC resource and is 00h for other VC<br>resources.<br>Note:<br>Bit 0 of this field is read-only. It must be hardwired to 1b for the<br>default VC0 and hardwired to 0b for all other enabled VCs.                                                                         |  |

### 3.5.58 Virtual Channel 0 Resource Status (V0STS) – Offset 29Ah

Virtual Channel 0 Resource Status

| Туре | Size   | Offset        | Default |
|------|--------|---------------|---------|
| MMIO | 16 bit | DMIBAR + 29Ah | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 15:2         | 0h<br>RO            | Reserved                     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1            | 0h<br>RO/V          | <ul> <li>VC Negotiation Pending (NP):</li> <li>This bit indicates whether the Virtual Channel negotiation (initialization or disabling) is in pending state.</li> <li>When this bit is Set by hardware, it indicates that the VC resource is still in the process of negotiation. This bit is Cleared by hardware after the VC negotiation is complete. For a nondefault Virtual Channel, software may use this bit when enabling or disabling the VC. For the default VC, this bit indicates the status of the process of Flow Control initialization.</li> <li>Before using a Virtual Channel, software must check whether the VC Negotiation Pending bits for that Virtual Channel are Clear in both components on a Link.</li> </ul> |  |
| 0            | 0h<br>RO            | Function Arbitration Table Status (FATS):<br>This bit indicates the coherency status of the Function Arbitration Table associated<br>with the VC resource. This bit is valid only when the Function Arbitration Table is used<br>by the selected Function Arbitration for the VC resource.<br>This bit is Set by hardware when any entry of the Function Arbitration Table is written<br>to by software. This bit is Cleared by hardware when hardware finishes loading values<br>stored in the Function Arbitration Table after software sets the Load<br>FunctionArbitration Table bit.<br>Default value of this bit is Ob                                                                                                             |  |

## 3.5.59 Virtual Channel 1 Resource Capability (V1VCRC) – Offset 29Ch

Virtual Channel 1 Resource Capability

*Note:* Bit definitions are the same as V0VCRC, offset 290h.

### 3.5.60 Virtual Channel 1 Resource Control (V1CTL) – Offset 2A0h

Virtual Channel 1 Resource Control

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + 2A0h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                 |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RW/L          | Virtual Channel Enable (EN):<br>Enables the VC when set. Disables the VC when cleared.<br>This register is Read-Only if LPCR.SRL field is set<br>Locked by: LPCR.SRL                                                                         |  |
| 30:28        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                     |  |
| 27:24        | 0h<br>RW/L          | Virtual Channel Identifier (ID):<br>Indicates the ID to use for this virtual channel<br>Note: BIOS is required to program VCID[3] to 0 when operating at DMI2.<br>This register is Read-Only if LPCR.SRL field is set<br>Locked by: LPCR.SRL |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 23:20        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 19:17        | 0h<br>RW            | Function Arbitration Select (FAS):<br>This field configures the VC resource to provide a particular Function Arbitration<br>service.<br>The permissible value of this field is a number corresponding to one of the asserted<br>bits in the Function Arbitration Capability field of the VC resource.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 16           | 0h<br>RW            | <b>Load Function Arbitration Table (LFAT):</b><br>When Set, this bit updates the Function Arbitration logic from the Function Arbitration<br>Table for the VC resource. This bit is only valid when the Function Arbitration Table is<br>used by the selected Function Arbitration scheme (that is indicated by a Set bit in the<br>Function Arbitration Capability field selected by Function Arbitration Select).<br>Software sets this bit to signal hardware to update Function Arbitration logic with new<br>values stored in the Function Arbitration Table - clearing this bit has no effect.<br>Software uses the Function Arbitration Table Status bit to confirm whether the new<br>values of Function Arbitration Table are completely latched by the arbitration logic.<br>This bit always returns 0b when read.<br>Default value of this bit is 0b.                                                   |  |
| 15:10        | 00h<br>RW/L         | Extended TC/VC Map (ETVM):<br>Defines the upper 8-bits of the VC0 16-bit TC/VC mapping registers. These registers<br>use the PCI Express reserved TC[3] traffic class bit.<br>This register is Read-Only if LPCR.SRL field is set<br>Locked by: LPCR.SRL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 9:8          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 7:1          | 00h<br>RW/L         | Transaction Class / Virtual Channel Map (TVM):<br>This field indicates the TCs that are mapped to the VC resource.<br>Bit locations within this field correspond to TC values. For example, when bit 7 is Set<br>in this field, TC7 is mapped to this VC resource. When more than 1 bit in this field is<br>Set, it indicates that multiple TCs are mapped to the VC resource.<br>In order to remove one or more TCs from the TC/VC Map of an enabled VC, software<br>must ensure that no new or outstanding transactions with the TC labels are targeted<br>at the given Link.<br>Default value of this field is FFh for the first VC resource and is 00h for other VC<br>resources.<br>Note:<br>Bit 0 of this field is read-only. It must be hardwired to 1b for the<br>default VC0 and hardwired to 0b for all other enabled VCs.<br>This register is Read-Only if LPCR.SRL field is set<br>Locked by: LPCR.SRL |  |
| 0            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |

### 3.5.61 Virtual Channel 1 Resource Status (V1STS) – Offset 2A6h

Virtual Channel 1 Resource Status

**Note:** Bit definitions are the same as V0STS, offset 29Ah.

### 3.5.62 Secondary PCI Express Extended Capability Header (SPEECH) – Offset A30h

Secondary PCI Express Extended Capability Header



| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + A30h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range                                                                                                                                                                                                                                                                                                                                                                                                                          | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20                                                                                                                                                                                                                                                                                                                                                                                                                                 | 000h<br>RW/O        | <ul> <li>Next Capability Offset (NCO):</li> <li>This field contains the offset to the next PCI Express Capability structure or 000h if no other items exist in the linked list of Capabilities.</li> <li>For Extended Capabilities implemented in Configuration Space, this offset is relative to the beginning of PCI compatible Configuration Space and thus must always be either 000h (for terminating list of Capabilities) or greater than 0FFh.</li> <li>The bottom 2 bits of this offset are Reserved and must be implemented as 00b and software must mask them to allow for future uses of these bits.</li> </ul> |  |
| 19:16<br>0h<br>RW/O<br>For system<br>write a 1h                                                                                                                                                                                                                                                                                                                                                                                       |                     | Capability Version (CV):<br>This field is a PCI-SIG defined version number that indicates the version of the<br>Capability structure present.<br>For systems that support Secondary PCI Express Extended Capability, BIOS should<br>write a 1h to this register else it should write 0.                                                                                                                                                                                                                                                                                                                                     |  |
| 15:0       0000h<br>RW/O       PCI Express Extended Capability ID (PCIEECID):<br>This field is a PCI-SIG defined ID number that indicates the nature and for<br>Extended Capability.         PCI Express Extended Capability ID for the Secondary PCI Express Extended<br>Capability is 0019h. For systems that support Secondary PCI Express Extend<br>Capability, BIOS should write a 0019h to this register else it should write ( |                     | <ul> <li>PCI Express Extended Capability ID (PCIEECID):</li> <li>This field is a PCI-SIG defined ID number that indicates the nature and format of the Extended Capability.</li> <li>PCI Express Extended Capability ID for the Secondary PCI Express Extended Capability is 0019h. For systems that support Secondary PCI Express Extended Capability, BIOS should write a 0019h to this register else it should write 0.</li> </ul>                                                                                                                                                                                       |  |

### 3.5.63 Link Control 3 (LCTL3) – Offset A34h

Link Control 3

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + A34h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31:16        | 0h<br>RO            | Reserved                     |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:9         | 00h<br>RW           | Enable Lower SKP OS Generation Vector (ELSOSGV):<br>When the Link is in L0 and the bit in this field corresponding to the current Link speed<br>is Set, SKP Ordered Sets are scheduled at the rate defined for SRNS, overriding the<br>rate required based on the clock tolerance architecture.<br>Bit definitions within this field are:<br>Bit 0 2.5 GT/s<br>Bit 1 5.0 GT/s<br>Bit 2 8.0 GT/s<br>Bit 3 16.0 GT/s<br>Bits 6:4 Rsvd |  |
|              |                     | Behavior is undefined if a bit is Set in this field and the corresponding bit in the Lower SKP OS Generation Supported Speeds Vector is not set.                                                                                                                                                                                                                                                                                    |  |
| 8:2          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 1            | 0h<br>RW/P          | Link Equalization Request Interrupt Enable (LERIE):<br>When set, this bit enables the generation of an interrupt to indicate that the Link<br>Equalization Request bit has been set.                                                                                                                                                                                                                                                |  |
| 0            | 0h<br>RW/1S/V       | <b>Perform Equalization (PE):</b><br>When this bit is 1b and Link Retrain bit is set with the Target Link Speed field set to 8 GT/s, the Downstream Port must perform Link Equalization.<br>This bit is cleared by Root Port upon entry to Link Equalization Phase 1.                                                                                                                                                               |  |

### 3.5.64 Lane Error Status (LES) – Offset A38h

Lane Error Status

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + A38h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                          |  |
|--------------|---------------------|-----------------------------------------------------------------------|--|
| 31:16        | 0h<br>RO            | Reserved                                                              |  |
| 15           | 0h<br>RW/1C/V/<br>P | Lane 15 Error Status (L15ES):<br>Lane 15 detected a Lane-based error. |  |
| 14           | 0h<br>RW/1C/V/<br>P | Lane 14 Error Status (L14ES):<br>Lane 14 detected a Lane-based error. |  |
| 13           | 0h<br>RW/1C/V/<br>P | Lane 13 Error Status (L13ES):<br>Lane 13 detected a Lane-based error. |  |
| 12           | 0h<br>RW/1C/V/<br>P | Lane 12 Error Status (L12ES):<br>Lane 12 detected a Lane-based error. |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                          |  |
|--------------|---------------------|-----------------------------------------------------------------------|--|
| 11           | 0h<br>RW/1C/V/<br>P | Lane 11 Error Status (L11ES):<br>Lane 11 detected a Lane-based error. |  |
| 10           | 0h<br>RW/1C/V/<br>P | Lane 10 Error Status (L10ES):<br>Lane 10 detected a Lane-based error. |  |
| 9            | 0h<br>RW/1C/V/<br>P | Lane 9 Error Status (L9ES):<br>Lane 9 detected a Lane-based error.    |  |
| 8            | 0h<br>RW/1C/V/<br>P | Lane 8 Error Status (L8ES):<br>Lane 8 detected a Lane-based error.    |  |
| 7            | 0h<br>RW/1C/V/<br>P | Lane 7 Error Status (L7ES):<br>Lane 7 detected a Lane-based error.    |  |
| 6            | 0h<br>RW/1C/V/<br>P | Lane 6 Error Status (L6ES):<br>Lane 6 detected a Lane-based error.    |  |
| 5            | 0h<br>RW/1C/V/<br>P | Lane 5 Error Status (L5ES):<br>Lane 5 detected a Lane-based error.    |  |
| 4            | 0h<br>RW/1C/V/<br>P | Lane 4 Error Status (L4ES):<br>Lane 4 detected a Lane-based error.    |  |
| 3            | 0h<br>RW/1C/V/<br>P | Lane 3 Error Status (L3ES):<br>Lane 3 detected a Lane-based error.    |  |
| 2            | 0h<br>RW/1C/V/<br>P | Lane 2 Error Status (L2ES):<br>Lane 2 detected a Lane-based error.    |  |
| 1            | 0h<br>RW/1C/V/<br>P | Lane 1 Error Status (L1ES):<br>Lane 1 detected a Lane-based error.    |  |
| 0            | 0h<br>RW/1C/V/<br>P | Lane 0 Error Status (LOES):<br>Lane 0 detected a Lane-based error.    |  |

## 3.5.65 Lane 0 And Lane 1 Equalization Control (L01EC) – Offset A3Ch

Lane 0 And Lane 1 Equalization Control

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | DMIBAR + A3Ch | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                       |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                           |  |
| 30:28        | 7h<br>RW            | Upstream Port Lane 1 Receiver Preset Hint (UPL1RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 27:24        | Fh<br>RW            | Upstream Port Lane 1 Transmitter Preset (UPL1TP):<br>Field contains the Transmit Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.        |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                           |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 1 Receiver Preset Hint (DPL1RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                      |  |
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 1 Transmitter Preset (DPL1TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                            |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                           |  |
| 14:12        | 7h<br>RW            | Upstream Port Lane 0 Receiver Preset Hint (UPLORPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | Upstream Port Lane 0 Transmitter Preset (UPL0TP):<br>Field contains the Transmit Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.        |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                           |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 0 Receiver Preset Hint (DPL0RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                      |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                            |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 0 Transmitter Preset (DPL0TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port. |  |

## 3.5.66 Lane 2 And Lane 3 Equalization Control (L23EC) — Offset A40h

Lane 2 And Lane 3 Equalization Control

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | DMIBAR + A40h | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                       |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                           |  |
| 30:28        | 7h<br>RW            | Upstream Port Lane 3 Receiver Preset Hint (UPL3RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 27:24        | Fh<br>RW            | Upstream Port Lane 3 Transmitter Preset Hint (UPL3TP):<br>Field contains the Transmit Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.   |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                           |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 3 Receiver Preset Hint (DPL3RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                      |  |
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 3 Transmitter Preset (DPL3TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                            |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                           |  |
| 14:12        | 7h<br>RW            | Upstream Port Lane 2 Receiver Preset Hint (UPL2RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 11:8         | Fh<br>RW            | Upstream Port Lane 2 Transmitter Preset (UPL2TP):<br>Field contains the Transmit Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                    |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 2 Receiver Preset Hint (DPL2RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                               |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 2 Transmitter Preset (DPL2TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                     |  |

## 3.5.67 Lane 4 And Lane 5 Equalization Control (L45EC) – Offset A44h

Lane 4 And Lane 5 Equalization Control

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | DMIBAR + A44h | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                       |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                           |  |
| 30:28        | 7h<br>RW            | Upstream Port Lane 5 Receiver Preset Hint (UPL5RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 27:24        | Fh<br>RW            | Upstream Port Lane 5 Transmitter Preset (UPL5TP):<br>Field contains the Transmit Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.        |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                           |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 5 Receiver Preset Hint (DPL5RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                      |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                       |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 5 Transmitter Preset (DPL5TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                            |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                           |  |
| 14:12        | 7h<br>RW            | Upstream Port Lane 4 Receiver Preset Hint (UPL4RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | Upstream Port Lane 4 Transmitter Preset (UPL4TP):<br>Field contains the Transmit Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.        |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                           |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 4 Receiver Preset Hint (DPL4RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                      |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 4 Transmitter Preset (DPL4TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                            |  |

## 3.5.68 Lane 6 And Lane 7 Equalization Control (L67EC) – Offset A48h

Lane 6 And Lane 7 Equalization Control

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | DMIBAR + A48h | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range                                                                                                                                                                                                                                                                                                             | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                       |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31                                                                                                                                                                                                                                                                                                                       | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                           |  |
| 30:28       7h<br>RW       Upstream Port Lane 7 Receiver Preset Hint (UPL7RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port &<br>Equalization         90rt Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |                     | Upstream Port Lane 7 Receiver Preset Hint (UPL7RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                       |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 27:24        | Fh<br>RW            | Upstream Port Lane 7 Transmitter Preset (UPL7TP):<br>Field contains the Transmit Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.        |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                           |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 7 Receiver Preset Hint (DPL7RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                      |  |
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 7 Transmitter Preset (DPL7TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                            |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                           |  |
| 14:12        | 7h<br>RW            | Upstream Port Lane 6 Receiver Preset Hint (UPL6RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | Upstream Port Lane 6 Transmitter Preset (UPL6TP):<br>Field contains the Transmit Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.        |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                           |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 6 Receiver Preset Hint (DPL6RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                      |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 6 Transmitter Preset (DPL6TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                            |  |

## 3.5.69 Lane 8 And Lane 9 Equalization Control (L89EC) – Offset A4Ch

Lane 8 And Lane 9 Equalization Control



| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | DMIBAR + A4Ch | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                       |  |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                           |  |  |
| 30:28        | 7h<br>RW            | Upstream Port Lane 9 Receiver Preset Hint (UPL9RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |  |
| 27:24        | Fh<br>RW            | Upstream Port Lane 9 Transmitter Preset (UPL9TP):<br>Field contains the Transmit Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.        |  |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                           |  |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 9 Receiver Preset Hint (DPL9RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                      |  |  |
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 9 Transmitter Preset (DPL9TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                            |  |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                           |  |  |
| 14:12        | 7h<br>RW            | Upstream Port Lane 8 Receiver Preset Hint (UPL8RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |  |
| 11:8         | Fh<br>RW            | Upstream Port Lane 8 Transmitter Preset (UPL8TP):<br>Field contains the Transmit Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.        |  |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                           |  |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 8 Receiver Preset Hint (DPL8RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                      |  |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                            |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 8 Transmitter Preset (DPL8TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port. |  |

## 3.5.70 Lane 10 And Lane 11 Equalization Control (L1011EC) – Offset A50h

Lane 10 And Lane 11 Equalization Control

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | DMIBAR + A50h | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                         |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                             |  |
| 30:28        | 7h<br>RW            | Upstream Port Lane 11 Receiver Preset Hint (UPL11RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 27:24        | Fh<br>RW            | Upstream Port Lane 11 Transmitter Preset (UPL11TP):<br>Field contains the Transmit Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.        |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                             |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 11 Receiver Preset Hint (DPL11RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                      |  |
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 11 Transmitter Preset (DPL11TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                            |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                             |  |
| 14:12        | 7h<br>RW            | Upstream Port Lane 10 Receiver Preset Hint (UPL10RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                  |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 11:8         | Fh<br>RW            | Upstream Port Lane 10 Transmitter Preset (UPL10TP):<br>Field contains the Transmit Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                      |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 10 Receiver Preset Hint (DPL10RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                               |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 10 Transmitter Preset (DPL10TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                     |  |

## 3.5.71 Lane 12 And Lane 13 Equalization Control (L1213EC) – Offset A54h

Lane 12 And Lane 13 Equalization Control

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | DMIBAR + A54h | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access                                                                                                                            | Field Name (ID): Description                                                                                                                                                                                                                                                                         |  |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO                                                                                                                                       | Reserved                                                                                                                                                                                                                                                                                             |  |
| 30:28        | 7h<br>RW                                                                                                                                       | Upstream Port Lane 13 Receiver Preset Hint (UPL13RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 27:24        | 7:24 Fh<br>RW Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |                                                                                                                                                                                                                                                                                                      |  |
| 23           | 0h<br>RO                                                                                                                                       | Reserved                                                                                                                                                                                                                                                                                             |  |
| 22:20        | 7h<br>RW                                                                                                                                       | <b>Downstream Port Lane 13 Receiver Preset Hint (DPL13RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                      |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                         |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 13 Transmitter Preset (DPL13TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                            |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                             |  |
| 14:12        | 7h<br>RW            | Upstream Port Lane 12 Receiver Preset Hint (UPL12RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | Upstream Port Lane 12 Transmitter Preset (UPL12TP):<br>Field contains the Transmit Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.        |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                             |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 12 Receiver Preset Hint (DPL12RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                      |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 12 Transmitter Preset (DPL12TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                            |  |

#### 3.5.72 Lane 14 And Lane 15 Equalization Control (L1415EC) – Offset A58h

Lane 14 And Lane 15 Equalization Control

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | DMIBAR + A58h | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                         |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                             |  |
| 30:28        | 7h<br>RW            | Upstream Port Lane 15 Receiver Preset Hint (UPL15RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                         |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 27:24        | Fh<br>RW            | Upstream Port Lane 15 Transmitter Preset (UPL15TP):<br>Field contains the Transmit Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.        |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                             |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 15 Receiver Preset Hint (DPL15RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                      |  |
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 15 Transmitter Preset (DPL15TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                            |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                             |  |
| 14:12        | 7h<br>RW            | Upstream Port Lane 14 Receiver Preset Hint (UPL14RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | Upstream Port Lane 14 Transmitter Preset (UPL14TP):<br>Field contains the Transmit Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.        |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                             |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 14 Receiver Preset Hint (DPL14RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                      |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 14 Transmitter Preset (DPL14TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                            |  |

### 3.5.73 Data Link Feature Extended Capability Header (DLFECH) – Offset A90h

Data Link Feature Extended Capability Header

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + A90h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 000h<br>RW/O        | Next Capability Offset (NCO):<br>This field contains the offset to the next PCI Express Capability structure or 000h if n<br>other items exist in the linked list of Capabilities.<br>For Extended Capabilities implemented in Configuration Space, this offset is relative<br>to the beginning of PCI compatible Configuration Space and thus must always be<br>either 000h (for terminating list of Capabilities) or greater than 0FFh.<br>The bottom 2 bits of this offset are Reserved and must be implemented as 00b<br>although software must mask them to allow for future uses of these bits. |  |
| 19:16        | 0h<br>RW/O          | Capability Version (CV):<br>This field is a PCI-SIG defined version number that indicates the version of the<br>Capability structure present.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 15:0         | 0000h<br>RW/O       | PCI Express Extended Capability ID (PCIECID):<br>This field is a PCI-SIG defined ID number that indicates the nature and format of<br>Extended Capability.                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |

#### 3.5.74 Data Link Feature Capabilities Register (DLFCAP) - Offset A94h

Data Link Feature Capabilities Register

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + A94h | 8000000h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                              |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 1h<br>RW/O          | <b>Data Link Feature Exchange Enable (DLFEE):</b><br>If set, this bit indicates that this Port will enter the DL_Feature negotiation state.<br>Default is 1b.                                             |
| 30:23        | 0h<br>RO            | Reserved                                                                                                                                                                                                  |
| 22:1         | 000000h<br>RW/O     | <b>Local Feature Supported (LFS):</b><br>These bits indicate that the Downstream Port supports the associated Data Link<br>Feature. For this version of this specification, this field is hardwired to 0. |
| 0            | 0h<br>RW/O          | <b>Local Scaled Flow Control Supported (LSFCS):</b><br>This bit indicates that the Port supports the Scaled Flow Control Feature.                                                                         |



### 3.5.75 Data Link Feature Status Register (DLFSTS) – Offset A98h

Data Link Feature Status Register

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | DMIBAR + A98h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                  |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO/V          | <b>Data Link Feature Status Valid (DLFSV):</b><br>This bit indicates that the Downstream Port has received a Data Link Feature DLLP after the Link entered L0.<br>When this bit is 1b, bits 23:0 are frozen. Software must clear this bit to re-enable capturing information. This bit is cleared on DL_Down. |  |
| 30:23        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                      |  |
| 22:1         | 000000h<br>RO/V     | <b>Remote Feature Supported (RFS):</b><br>These bits indicate that the Remote Port supports the corresponding Data Link<br>Feature. These bits capture all information from the Data Link Feature DLLP even<br>when this Port does not support the corresponding feature.                                     |  |
| 0            | 0h<br>RO/V          | <b>Remote Scaled Flow Control Supported (RSFCS):</b><br>This bit indicates that the Remote Port indicated it supports the Scaled Flow Control Feature                                                                                                                                                         |  |

#### 3.5.76 Physical Layer 16.0 GT/s Extended Capability Header (PL16GECH) — Offset A9Ch

Physical Layer 16.0 GT/s Extended Capability Header

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | DMIBAR + A9Ch | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 000h<br>RW/O        | Next Capability Offset (NCO):<br>This field contains the offset to the next PCI Express Capability structure or 000h if no<br>other items exist in the linked list of Capabilities.<br>For Extended Capabilities implemented in Configuration Space, this offset is relative<br>to the beginning of PCI compatible Configuration Space and thus must always be<br>either 000h (for terminating list of Capabilities) or greater than 0FFh. |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                         |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19:16        | 0h<br>RW/O          | <b>Capability Version (CV):</b><br>This field is a PCI-SIG defined version number that indicates the version of the Capability structure present.                                                                                    |
| 15:0         | 0000h<br>RW/O       | PCI Express Extended Capability ID (PCIECID):<br>This field is a PCI-SIG defined ID number that indicates the nature and format of the<br>Extended Capability.<br>Extended Capability ID for the Physical Layer 16.0 GT/s Capability |

## 3.5.77 Physical Layer 16.0 GT/s Capability Register (PL16CAP) – Offset AA0h

Physical Layer 16.0 GT/s Capability Register

*Note:* Bit definitions are the same as DSTS2, offset 6Ah.

#### 3.5.78 Physical Layer 16.0 GT/s Control Register (PL16CTL) – Offset AA4h

Physical Layer 16.0 GT/s Control Register

*Note:* Bit definitions are the same as DSTS2, offset 6Ah.

## 3.5.79 Physical Layer 16.0 GT/s Status Register (PL16S) – Offset AA8h

Physical Layer 16.0 GT/s Status Register

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | DMIBAR + AA8h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                              |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:5         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                  |  |
| 4            | 0h<br>RW/1C/V/<br>P | Link Equalization Request 16.0 GT/s (LERG4):<br>This bit is Set by hardware to request the 16.0 GT/s Link equalization process to be<br>performed on the Link.<br>The default value of this bit is 0b.                                    |  |
| 3            | 0h<br>RO/V/P        | <b>Equalization 16.0 GT/s Phase 3 Successful (EQP3SG4):</b><br>When set to 1b, this bit indicates that Phase 3 of the 16.0 GT/s Transmitter<br>Equalization procedure has successfully completed.<br>The default value of this bit is 0b. |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                              |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2            | 0h<br>RO/V/P        | <b>Equalization 16.0 GT/s Phase 2 Successful (EQP2SG4):</b><br>When set to 1b, this bit indicates that Phase 2 of the 16.0 GT/s Transmitter<br>Equalization procedure has successfully completed.<br>The default value of this bit is 0b. |
| 1            | 0h<br>RO/V/P        | <b>Equalization 16.0 GT/s Phase 1 Successful (EQP1SG4):</b><br>When set to 1b, this bit indicates that Phase 1 of the 16.0 GT/s Transmitter<br>Equalization procedure has successfully completed.<br>The default value of this bit is 0b. |
| 0            | 0h<br>RO/V/P        | <b>Equalization 16.0 GT/s Complete (EQG4):</b><br>When set to 1b, this bit indicates that the Transmitter Equalization procedure at the 16.0 GT/s data rate has completed.<br>The default value of this bit is 0b.                        |

### **3.5.80** Physical Layer 16.0 GT/s Local Data Parity Mismatch Status Register (PL16LDPMS) — Offset AACh

Physical Layer 16.0 GT/s Local Data Parity Mismatch Status Register

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + AACh | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access    | Field Name (ID): Description                                                                                                                                                                                                                                  |  |
|--------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:16        | 0h<br>RO               | Reserved                                                                                                                                                                                                                                                      |  |
| 15:0         | 0000h<br>RW/1C/V/<br>P | Local Data Parity Mismatch Status (LDPMS):<br>Each bit indicates if the corresponding Lane detected a Data Parity mismatch. A value<br>of 1b indicates that a mismatch was detected on the corresponding Lane Number.<br>The default value of each bit is 0b. |  |

#### **3.5.81** Physical Layer 16.0 GT/s First Retimer Data Parity Mismatch Status Register (PL16FRDPMS) — Offset AB0h

Physical Layer 16.0 GT/s First Retimer Data Parity Mismatch Status Register

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + AB0h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access    | Field Name (ID): Description                                                                                                                                                                                                                                            |  |
|--------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:16        | 0h<br>RO               | Reserved                                                                                                                                                                                                                                                                |  |
| 15:0         | 0000h<br>RW/1C/V/<br>P | <b>First Retimer Data Parity Mismatch Status (FRDPMS):</b><br>Each bit indicates if the corresponding Lane detected a Data Parity mismatch. A value of 1b indicates that a mismatch was detected on the corresponding Lane Number. The default value of each bit is 0b. |  |

#### **3.5.82** Physical Layer 16.0 GT/s Second Retimer Data Parity Mismatch Status Register (PL16SRDPMS) — Offset AB4h

Physical Layer 16.0 GT/s Second Retimer Data Parity Mismatch Status Register

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + AB4h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access    | Field Name (ID): Description                                                                                                                                                                                                                                            |  |
|--------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:16        | 0h<br>RO               | Reserved                                                                                                                                                                                                                                                                |  |
| 15:0         | 0000h<br>RW/1C/V/<br>P | Second Retimer Data Parity Mismatch Status (SRDPMS):<br>Each bit indicates if the corresponding Lane detected a Data Parity mismatch. A value<br>of 1b indicates that a mismatch was detected on the corresponding Lane Number.<br>The default value of each bit is 0b. |  |

#### 3.5.83 Physical Layer 16.0 GT/s Extra Status Register (PL16ES) - Offset AB8h

Physical Layer 16.0 GT/s Extra Status Register

*Note:* Bit definitions are the same as DSTS2, offset 6Ah.



#### 3.5.84 Physical Layer 16.0 GT/s Lane 01 Equalization Control Register (PL16L01EC) — Offset ABCh

Physical Layer 16.0 GT/s Lane 01 Equalization Control Register

| Туре | Size   | Offset        | Default |
|------|--------|---------------|---------|
| MMIO | 16 bit | DMIBAR + ABCh | FFFFh   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 1 Transmitter Preset (UP16L1TP):<br>Field contains the Transmit Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 1 Transmitter Preset (DP16L1TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                          |  |
| 7:4          | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 0 Transmitter Preset (UP16L0TP):<br>Field contains the Transmit Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 0 Transmitter Preset (DP16L0TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                          |  |

#### 3.5.85 Physical Layer 16.0 GT/s Lane 23 Equalization Control Register (PL16L23EC) — Offset ABEh

Physical Layer 16.0 GT/s Lane 23 Equalization Control Register

| Туре | Size   | Offset        | Default |
|------|--------|---------------|---------|
| MMIO | 16 bit | DMIBAR + ABEh | FFFFh   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 3 Transmitter Preset (UP16L3TP):<br>Field contains the Transmit Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 3 Transmitter Preset (DP16L3TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                          |  |
| 7:4          | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 2 Transmitter Preset (UP16L2TP):<br>Field contains the Transmit Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 2 Transmitter Preset (DP16L2TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                          |  |

### 3.5.86 Physical Layer 16.0 GT/s Lane 45 Equalization Control Register (PL16L45EC) — Offset AC0h

Physical Layer 16.0 GT/s Lane 45 Equalization Control Register

| Туре | Size   | Offset        | Default |
|------|--------|---------------|---------|
| MMIO | 16 bit | DMIBAR + AC0h | FFFFh   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 5 Transmitter Preset (UP16L5TP):<br>Field contains the Transmit Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 11:8         | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 5 Transmitter Preset (DP16L5TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                          |  |
| 7:4          | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 4 Transmitter Preset (UP16L4TP):<br>Field contains the Transmit Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 4 Transmitter Preset (DP16L4TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                          |  |

### 3.5.87 Physical Layer 16.0 GT/s Lane 67 Equalization Control Register (PL16L67EC) — Offset AC2h

Physical Layer 16.0 GT/s Lane 67 Equalization Control Register

| Туре | Size   | Offset        | Default |
|------|--------|---------------|---------|
| MMIO | 16 bit | DMIBAR + AC2h | FFFFh   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 7 Transmitter Preset (UP16L7TP):<br>Field contains the Transmit Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 7 Transmitter Preset (DP16L7TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                          |  |
| 7:4          | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 6 Transmitter Preset (UP16L6TP):<br>Field contains the Transmit Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 6 Transmitter Preset (DP16L6TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                          |  |

#### 3.5.88 Physical Layer 16.0 GT/s Lane 89 Equalization Control Register (PL16L89EC) — Offset AC4h

Physical Layer 16.0 GT/s Lane 89 Equalization Control Register

| Туре | Size   | Offset        | Default |
|------|--------|---------------|---------|
| MMIO | 16 bit | DMIBAR + AC4h | FFFFh   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 9 Transmitter Preset (UP16L9TP):<br>Field contains the Transmit Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 9 Transmitter Preset (DP16L9TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                          |  |
| 7:4          | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 8 Transmitter Preset (UP16L8TP):<br>Field contains the Transmit Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 8 Transmitter Preset (DP16L8TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                          |  |

#### 3.5.89 Physical Layer 16.0 GT/s Lane 1011 Equalization Control Register (PL16L1011EC) — Offset AC6h

Physical Layer 16.0 GT/s Lane 1011 Equalization Control Register



| Туре | Size   | Offset        | Default |
|------|--------|---------------|---------|
| MMIO | 16 bit | DMIBAR + AC6h | FFFFh   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                  |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 11 Transmitter Preset (UP16L11TP):<br>Field contains the Transmit Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 11 Transmitter Preset (DP16L11TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                          |  |
| 7:4          | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 10 Transmitter Preset (UP16L10TP):<br>Field contains the Transmit Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 10 Transmitter Preset (DP16L10TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                          |  |

### 3.5.90 Physical Layer 16.0 GT/s Lane 1213 Equalization Control Register (PL16L1213EC) — Offset AC8h

Physical Layer 16.0 GT/s Lane 1213 Equalization Control Register

| Туре | Size   | Offset        | Default |
|------|--------|---------------|---------|
| MMIO | 16 bit | DMIBAR + AC8h | FFFFh   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:12        | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 13 Transmitter Preset (UP16L13TP):<br>Field contains the Transmit Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11:8         | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 13 Transmitter Preset (DP16L13TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                          |
| 7:4          | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 12 Transmitter Preset (UP16L12TP):<br>Field contains the Transmit Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |
| 3:0          | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 12 Transmitter Preset (DP16L12TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                          |

## 3.5.91 Physical Layer 16.0 GT/s Lane 1415 Equalization Control Register (PL16L1415EC) — Offset ACAh

Physical Layer 16.0 GT/s Lane 1415 Equalization Control Register

| Туре | Size   | Offset        | Default |
|------|--------|---------------|---------|
| MMIO | 16 bit | DMIBAR + ACAh | FFFFh   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:12        | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 15 Transmitter Preset (UP16L15TP):<br>Field contains the Transmit Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |
| 11:8         | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 15 Transmitter Preset (DP16L15TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                          |
| 7:4          | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 14 Transmitter Preset (UP16L14TP):<br>Field contains the Transmit Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |
| 3:0          | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 14 Transmitter Preset (DP16L14TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                          |



### **3.5.92** Device ID Override (DIDOVR) – Offset D00h

Device ID Override

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + D00h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                       |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:25        | 0h<br>RO            | Reserved                                                                                                                                                                                                                           |
| 24           | 0h<br>RW/L          | Device Identifier 0 Override Enable (DID00VRE):<br>When this register is set, the register field DID00VR will override DID bit [6:0]<br>This register is Read-Only if LPCR.DID0VR_LOCK field is set<br>Locked by: LPCR.DID0VR_LOCK |
| 23:16        | 00h<br>RW           | <b>Device Identifier 0 Override (DID00VR):</b><br>These bits will override the current DID bit[6:0] using the lower 7-bit of this register                                                                                         |
| 15:9         | 0h<br>RO            | Reserved                                                                                                                                                                                                                           |
| 8            | 0h<br>RW/L          | Device Identifier 2 Override Enable (DID2OVRE):<br>When this register is set, the register field DID00VR will override DID bit [6:0]<br>This register is Read-Only if LPCR.DID0VR_LOCK field is set<br>Locked by: LPCR.DID0VR_LOCK |
| 7:0          | 00h<br>RW           | <b>Device Identifier 2 Override (DID2OVR):</b><br>These bits will override the current DID bit[6:0] using the lower 7-bit of this register                                                                                         |

#### 3.5.93 Physical Layer 16.0 GT/s Margining Extended Capability Header (PL16MECH) — Offset EDCh

Physical Layer 16.0 GT/s Margining Extended Capability Header

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | DMIBAR + EDCh | 00010027h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 000h<br>RW/O        | Next Capability Offset (NCO):<br>This field contains the offset to the next PCI Express Capability structure or 000h if no<br>other items exist in the linked list of Capabilities.<br>For Extended Capabilities implemented in Configuration Space, this offset is relative<br>to the beginning of PCI compatible Configuration Space and thus must always be<br>either 000h (for terminating list of Capabilities) or greater than 0FFh.<br>The bottom 2 bits of this offset are Reserved and must be implemented as 00b |  |
|              |                     | although software must mask them to allow for future uses of these bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 19:16        | 1h<br>RW/O          | <b>Capability Version (CV):</b><br>This field is a PCI-SIG defined version number that indicates the version of the Capability structure present.                                                                                                                                                                                                                                                                                                                                                                          |  |
| 15:0         | 0027h<br>RW/O       | PCI Express Extended Capability ID (PCIECID):<br>This field is a PCI-SIG defined ID number that indicates the nature and format of the<br>Extended Capability.<br>Extended Capability ID for the Physical Layer 16.0 GT/s Margining Capability                                                                                                                                                                                                                                                                             |  |

### 3.5.94 Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status (PL16MPCPS) — Offset EE0h

Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | DMIBAR + EE0h | 0000000h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                          |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:18        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                              |
| 17           | 0h<br>RO/V          | Margining Software Ready (MARGINSWRDY):<br>When Margining uses Driver Software is Set, then this bit, when Set, indicates that<br>the required software has performed the required initialization. The value of this bit is<br>Undefined if Margining users Driver Software is Clear. |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16           | 0h<br>RO/V          | Margining Ready (MARGINRDY):<br>Indicates when the Margining feature is ready to accept margining commands.<br>Behavior is undefined if this bit is Clear and, for any Lane, any of the Receiver<br>Number, Margin Type, Usage Model, or Margin Payload fields are written.<br>If Margining uses Driver Software is Set, Margining Ready must be Set no later than<br>100 ms after the later of Margining Software Ready becoming Set or the link training<br>to 16.0 GT/s.<br>If Margining uses Driver Software is Clear, Margining Ready must be Set no later than |
|              |                     | 100 ms after the Link trains to 16.0 GT/s.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 15:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0            | 0h<br>RW/O          | Margining uses Driver Software (MARGINDRISW):<br>If Set, indicates that Margining is partially implemented using Device Driver software.<br>Margining Software Ready indicates when this software is initialized. If Clear,<br>Margining does not require device driver software. In this case the value read from<br>Margining Software Ready is undefined                                                                                                                                                                                                          |

### 3.5.95 Physical Layer 16.0 GT/s Lane0 Margin Control and Status Register (PL16L0MCS) — Offset EE4h

Physical Layer 16.0 GT/s Lane0 Margin Control and Status Register

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | DMIBAR + EE4h | 00009C38h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                   |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 00h<br>RO/V         | Margin Payload Status (MPSTS):<br>This field is only meaningful, when the Margin Type<br>This field must be reset to the default value if the Port goes to DL_Down status.                                     |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                       |
| 22           | 0h<br>RO/V          | <b>Usage Model Status (UMS):</b><br>This field must be reset to the default value if the Port goes to DL_Down status.                                                                                          |
| 21:19        | 0h<br>RO/V          | Margin Type Status (MTS):<br>This field must be reset to the default value if the Port goes to DL_Down status.                                                                                                 |
| 18:16        | 0h<br>RO/V          | <b>Receiver Number Status (RNS):</b><br>This field must be reset to the default value if the Port goes to DL_Down status.                                                                                      |
| 15:8         | 9Ch<br>RW           | Margin Payload (MP):<br>This fields value is used in conjunction with the Margin Type field.<br>The default value is 9Ch.<br>This field must be reset to the default value if the Port goes to DL_Down status. |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                       |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                    |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 6            | 0h<br>RW            | <b>Usage Model (UM):</b><br>The default value is 0b.<br>This field must be reset to the default value if the Port goes to DL_Down status.       |
| 5:3          | 7h<br>RW            | Margin Type (MT):<br>The default value is 111b.<br>This field must be reset to the default value if the Port goes to DL_Down status.            |
| 2:0          | 0h<br>RW            | <b>Receiver Number (RN):</b><br>The default value is 000b.<br>This field must be reset to the default value if the Port goes to DL_Down status. |

#### 3.5.96 Physical Layer 16.0 GT/s Lane1 Margin Control and Status Register (PL16L1MCS) — Offset EE8h

Physical Layer 16.0 GT/s Lane1 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

#### 3.5.97 Physical Layer 16.0 GT/s Lane2 Margin Control and Status Register (PL16L2MCS) — Offset EECh

Physical Layer 16.0 GT/s Lane2 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

#### 3.5.98 Physical Layer 16.0 GT/s Lane3 Margin Control and Status Register (PL16L3MCS) — Offset EF0h

Physical Layer 16.0 GT/s Lane3 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

#### 3.5.99 Physical Layer 16.0 GT/s Lane4 Margin Control and Status Register (PL16L4MCS) — Offset EF4h

Physical Layer 16.0 GT/s Lane4 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

#### 3.5.100 Physical Layer 16.0 GT/s Lane5 Margin Control and Status Register (PL16L5MCS) — Offset EF8h

Physical Layer 16.0 GT/s Lane5 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

#### **3.5.101** Physical Layer 16.0 GT/s Lane6 Margin Control and Status Register (PL16L6MCS) — Offset EFCh

Physical Layer 16.0 GT/s Lane6 Margin Control and Status Register



**Note:** Bit definitions are the same as PL16L0MCS, offset EE4h.

#### 3.5.102 Physical Layer 16.0 GT/s Lane7 Margin Control and Status Register (PL16L7MCS) — Offset F00h

Physical Layer 16.0 GT/s Lane7 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

#### 3.5.103 Physical Layer 16.0 GT/s Lane8 Margin Control and Status Register (PL16L8MCS) — Offset F04h

Physical Layer 16.0 GT/s Lane8 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

#### 3.5.104 Physical Layer 16.0 GT/s Lane9 Margin Control and Status Register (PL16L9MCS) — Offset F08h

Physical Layer 16.0 GT/s Lane9 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

#### 3.5.105 Physical Layer 16.0 GT/s Lane10 Margin Control and Status Register (PL16L10MCS) — Offset F0Ch

Physical Layer 16.0 GT/s Lane10 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

#### 3.5.106 Physical Layer 16.0 GT/s Lane11 Margin Control and Status Register (PL16L11MCS) — Offset F10h

Physical Layer 16.0 GT/s Lane11 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

#### 3.5.107 Physical Layer 16.0 GT/s Lane12 Margin Control and Status Register (PL16L12MCS) — Offset F14h

Physical Layer 16.0 GT/s Lane12 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

#### 3.5.108 Physical Layer 16.0 GT/s Lane13 Margin Control and Status Register (PL16L13MCS) — Offset F18h

Physical Layer 16.0 GT/s Lane13 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

#### 3.5.109 Physical Layer 16.0 GT/s Lane14 Margin Control and Status Register (PL16L14MCS) — Offset F1Ch

Physical Layer 16.0 GT/s Lane14 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

#### 3.5.110 Physical Layer 16.0 GT/s Lane15 Margin Control and Status Register (PL16L15MCS) — Offset F20h

Physical Layer 16.0 GT/s Lane15 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

### 3.6 **REGBAR Registers**

This chapter documents the REGBAR registers.

Base address of these registers are defined in the REGBAR\_0\_0\_MCHBAR\_IMPH register which resides in the MCHBAR register collection.

REGBAR is a 16MB continuous memory mapped block for System Agent registers.

The memory mapped physical address of a given register of a specific port ID is calculated as follows:

• REGBAR + (Port ID << 16) + Register offset

#### Table 3-7. REGBAR Port ID Table for TypeC Subsystem (TCSS) Components

| Component          | Port ID |
|--------------------|---------|
| IOM                | C1h     |
| ТВТО               | C3h     |
| TBT1               | D1h     |
| PCIe0              | C6h     |
| PCIe1              | C7h     |
| PCIe2              | CEh     |
| PCIe3              | CFh     |
| Processor USB xHCI | C8h     |
| Processor USB xDCI | CCh     |

#### 3.6.1 Summary of Registers

#### Table 3-8. Summary of REGBAR Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                  | Default Value |
|--------|-----------------|------------------------------------------------------------------|---------------|
| 0h     | 4               | IOM PCH Request FIFO Last Entry<br>(IOM_PCH_REQ_FIFO_LAST_ENTRY) | 00000000h     |
| 4h     | 4               | IOM PCH Task FIFO Last Entry (IOM_PCH_REQ_FIFO_EXT_ENTRY)        | 00000000h     |
| Ch     | 4               | IOM Firmware IMR Status (IOM_CSME_IMR_IOM_STATUS)                | 00000000h     |
| 10h    | 4               | PHY Image Status in IMR (IOM_CSME_IMR_PHY_STATUS)                | 00000000h     |
| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                                   | Default Value |
|--------|-----------------|-----------------------------------------------------------------------------------|---------------|
| 14h    | 4               | Thunderbolt Firmware Status in IMR<br>(IOM_CSME_IMR_TBT_STATUS)                   | 00000000h     |
| 3Ch    | 4               | IOM TypeC Configuration Strap 1<br>(IOM_TYPEC_CONFIGURATION_1)                    | 00000000h     |
| 40h    | 4               | TypeC Configuration 1 (IOM_TYPEC_SW_CONFIGURATION_1)                              | 00000000h     |
| 48h    | 4               | TypeC Configuration 3 (IOM_TYPEC_SW_CONFIGURATION_3)                              | 00000000h     |
| 50h    | 4               | TypeC Subsystem Status 1 (IOM_TYPEC_STATUS_1)                                     | 00000000h     |
| 58h    | 4               | IOM TCSS Device Enable (IOM_TCSS_DEVEN)                                           | 00000000h     |
| 5Ch    | 4               | IOM TCSS Port Map (IOM_TCSS_PORT_MAP)                                             | 00000800h     |
| 98h    | 4               | TypeC Configuration 4 (IOM_TYPEC_SW_CONFIGURATION_4)                              | 00000000h     |
| ACh    | 4               | IOM DisplayPort Resource Management 0<br>(IOM_DP_RESOURCE_MNG[0])                 | 00000000h     |
| 570h   | 4               | Port Status 0 (IOM_PORT_STATUS[0])                                                | 00000000h     |
| 574h   | 4               | Port Status 1 (IOM_PORT_STATUS[1])                                                | 00000000h     |
| 578h   | 4               | Port Status 2 (IOM_PORT_STATUS[2])                                                | 00000000h     |
| 57Ch   | 4               | Port Status 3 (IOM_PORT_STATUS[3])                                                | 00000000h     |
| 590h   | 4               | IOM USB Port Reset Message DWORD 0<br>(IOM_USB_PORT_RESET_MSG_DW0[0])             | 00000000h     |
| 5A0h   | 4               | IOM USB Port Reset Message DWORD 1<br>(IOM_USB_PORT_RESET_MSG_DW1[0])             | 00000000h     |
| 708h   | 4               | IOM Error Hardware Event 0 (IOM_ERROR_HW_EVENT_0)                                 | 00000000h     |
| 7A0h   | 4               | IOM PM Configuration (IOM_PM_CONFIG)                                              | 80000000h     |
| 7ACh   | 4               | IOM PM Status (IOM_PM_STATUS)                                                     | 000001Fh      |
| 82Ch   | 4               | IOM USB Port Reset Events (IOM_USB_PORT_RESET_EVENTS)                             | 00000000h     |
| 830h   | 4               | IOM USB Port Reset Events Enable<br>(IOM_USB_PORT_RESET_EVENTS_ENABLE)            | 0000000Fh     |
| B48h   | 4               | IOM DisplayPort Input Port Status 0 (IOM_DPIN_PORT_STATUS[0])                     | 00000000h     |
| 1038h  | 4               | IOM DisplayPort HW Resource Semaphore 0<br>(IOM_DP_HW_RESOURCE_SEMAPHORE[0])      | 00000000h     |
| 1044h  | 4               | DisplayPort Input Graphics Source Policy Management<br>(DPIN_GFX_SRC_POLICY_MGMT) | 00000000h     |
| 1050h  | 4               | IOM Thunderbolt Status 0 (IOM_TBT_STATUS_0)                                       | 00000000h     |
| 1054h  | 4               | IOM Thunderbolt Status 1 (IOM_TBT_STATUS_1)                                       | 00000000h     |
| 1070h  | 4               | IOM AUX Orientation Bias Control 0<br>(IOM_AUX_ORI_BIAS_CTRL_PUP[0])              | 00000000h     |
| 1088h  | 4               | IOM AUX Orientation Bias Control 0<br>(IOM_AUX_ORI_BIAS_CTRL_PDN[0])              | 00000000h     |
| 1528h  | 4               | PCIe PM Configuration 0 (PCIE_PM_CONFIG[0])                                       | 80000000h     |
| 1554h  | 4               | FIA PM Configuration 0 (FIA_PM_CONFIG[0])                                         | 80000000h     |
| 1564h  | 4               | Thunderbolt PM Configuration 0 (TBT_PM_CONFIG[0])                                 | 80000000h     |
| 15ACh  | 4               | DisplayPort Input Status 1 (IOM_DPIN_STATUS_1)                                    | 00000000h     |
| 15B0h  | 4               | IOM Error Firmware Events 0 (IOM_ERROR_FW_EVENTS_0)                               | 00000000h     |
| 15B8h  | 4               | IOM Firmware Current Task (IOM_FW_CURRENT_TASK)                                   | 00000000h     |
| 15BCh  | 4               | IOM Firmware Info (IOM_FW_INFO)                                                   | 00000000h     |
| 15C0h  | 4               | IOM Firmware Info Engineering (IOM_FW_INFO_ENGR)                                  | 00000000h     |
| 1640h  | 4               | xDCI PM Configuration (USB_XDCI_PM_CONFIG)                                        | 80000000h     |



| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                      | Default Value |
|--------|-----------------|------------------------------------------------------|---------------|
| 1648h  | 4               | xHCI PM Configuration (USB_XHCI_PM_CONFIG)           | 80000000h     |
| 2808h  | 4               | DisplayPort Input Mailbox Command (DPIN_MAILBOX_CMD) | 00000000h     |
| 280Ch  | 4               | DisplayPort Input Mailbox Data (DPIN_MAILBOX_DATA)   | 00000000h     |
| 2820h  | 4               | DisplayPort Input PM Configuration (DPIN_PM_CONFIG)  | 80000000h     |

#### 3.6.2 IOM PCH Request FIFO Last Entry (IOM\_PCH\_REQ\_FIFO\_LAST\_ENTRY) - Offset 0h

This is the entry pointed to by the rd\_ptr of the fifo, every read from this register will update the rd\_ptr, thus loading the next entry to this register.

| Туре | Size   | Offset      | Default  |
|------|--------|-------------|----------|
| MMIO | 32 bit | REGBAR + 0h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                   |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                       |
| 30:27        | 0h<br>RW/V/P        | <b>Execution Stage (STAGE):</b><br>Stage of the execution. Always starts with 0. Progress according to the progress of the thread.                             |
| 26:24        | 0h<br>RW/V/P        | GROUP:<br>000b: PCH initiated<br>001b: IOM Firmware initiated<br>010b: IOM Hardware initiated<br>011b: Power Management initiated                              |
| 23:16        | 00h<br>RW/V/P       | DATA:<br>With Command 3, equals ModeData                                                                                                                       |
| 15:12        | 0h<br>RW/V/P        | PARAMS:<br>Command 1: x, x, ORI, UFP<br>Command 3: ModeType<br>Command 4: x, x, IRQ, LVL                                                                       |
| 11:8         | 0h<br>RW/V/P        | USB2 Port Number (USB2_PORT_NUM):<br>USB2 Port Number: 1's based number (first port = port 1). Up to 16 ports can be<br>encoded. A value of '0h' means port 16 |
| 7:4          | 0h<br>RW/V/P        | USB3 Port Number (USB3_PORT_NUM):<br>USB3 Port Number: 1's based number (first port = port 1). Up to 16 ports can be<br>encoded. A value of '0h' means port 16 |
| 3:0          | 0h<br>RW/V/P        | Request Opcode (OPCODE):<br>Request Opcode.                                                                                                                    |



#### 3.6.3 IOM PCH Task FIFO Last Entry (IOM\_PCH\_REQ\_FIFO\_EXT\_ENTRY) - Offset 4h

This is the entry pointed to by the rd\_ptr of the FIFO, every read from this register will update the rd\_ptr, thus loading the next entry to this register.

| Туре | Size   | Offset      | Default  |
|------|--------|-------------|----------|
| MMIO | 32 bit | REGBAR + 4h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description      |
|--------------|-------------------------|-----------------------------------|
| 31:0         | 00000000<br>h<br>RW/V/P | Last Entry (DATA):<br>Last Entry. |

#### 3.6.4 IOM Firmware IMR Status (IOM\_CSME\_IMR\_IOM\_STATUS) - Offset Ch

IOM FW Status in IMR

| Туре | Size   | Offset      | Default  |
|------|--------|-------------|----------|
| MMIO | 32 bit | REGBAR + Ch | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                  |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RW/P          | FW Download Done (DONE):<br>FW download to IMR is done                                                                                                                                                                                                        |  |
| 30           | 0h<br>RW/P          | <ul> <li>Valid Authentication (VALID):</li> <li>Valid: although the FW is in the IMR, it failed authentication and therefore shouldn't be trusted.</li> <li>0: Untrusted FW,</li> <li>1: Successful authentication, FW is trusted and can be used.</li> </ul> |  |
| 29:22        | 00h<br>RW/P         | Error Code (ERROR_CODE):<br>Error code Logged by CSME while populating IOM FW portion of the IOM image.                                                                                                                                                       |  |
| 21:0         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                      |  |



#### 3.6.5 PHY Image Status in IMR (IOM\_CSME\_IMR\_PHY\_STATUS) - Offset 10h

PHY Image Status in IMR

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | REGBAR + 10h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RW/P          | FW Download Done (DONE):<br>FW download to IMR is done                                                                                                                                                                                                        |
| 30           | 0h<br>RW/P          | <ul> <li>Valid Authentication (VALID):</li> <li>Valid: although the FW is in the IMR, it failed authentication and therefore shouldn't be trusted.</li> <li>0: Untrusted FW,</li> <li>1: Successful authentication, FW is trusted and can be used.</li> </ul> |
| 29:22        | 00h<br>RW/P         | Error Code (ERROR_CODE):<br>ERROR CODE Logged by CSME while populating PHY IMR.                                                                                                                                                                               |
| 21:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                      |
| 15:0         | 0000h<br>RW/P       | Firmware Version (FW_VERSION):<br>The version of firmware that the PHY is using.                                                                                                                                                                              |

#### 3.6.6 Thunderbolt Firmware Status in IMR (IOM\_CSME\_IMR\_TBT\_STATUS) - Offset 14h

Thunderbolt Firmware Status in IMR.

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | REGBAR + 14h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                           |
|--------------|---------------------|--------------------------------------------------------|
| 31           | 0h<br>RW/P          | FW Download Done (DONE):<br>FW download to IMR is done |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30           | 0h<br>RW/P          | <ul> <li>Valid Authentication (VALID):</li> <li>Valid: although the FW is in the IMR, it failed authentication and therefore shouldn't be trusted.</li> <li>0: Untrusted FW,</li> <li>1: Successful authentication, FW is trusted and can be used.</li> </ul> |
| 29:22        | 00h<br>RW/P         | Error Code (ERROR_CODE):<br>ERROR CODE Logged by CSME while populating Thunderbolt IMR.                                                                                                                                                                       |
| 21:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                      |
| 15:0         | 0000h<br>RW/P       | Firmware Version (FW_VERSION):<br>The version of firmware that Thunderbolt is using.                                                                                                                                                                          |

#### 3.6.7 IOM TypeC Configuration Strap 1 (IOM\_TYPEC\_CONFIGURATION\_1) - Offset 3Ch

This register hold the TypeC configuration.

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | REGBAR + 3Ch | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                   |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                                                                                                                                                                       |
| 15:12        | 0h<br>RO            | Fixed Connection Port 4 (FIXED_CONNECTION_PORT4): <ul> <li>0001b: DisplayPort or HDMI</li> <li>0010b: DisplayPort Input</li> <li>Other values are reserved</li> </ul>          |
| 11:8         | 0h<br>RO            | Fixed Connection Port 3 (FIXED_CONNECTION_PORT3): <ul> <li>0001b: DisplayPort or HDMI</li> <li>0010b: DisplayPort Input</li> <li>Other values are reserved</li> </ul>          |
| 7:4          | 0h<br>RO            | <ul> <li>Fixed Connection Port 2 (FIXED_CONNECTION_PORT2):</li> <li>0001b: DisplayPort or HDMI</li> <li>0010b: DisplayPort Input</li> <li>Other values are reserved</li> </ul> |
| 3:0          | 0h<br>RO            | <ul> <li>Fixed Connection Port 1 (FIXED_CONNECTION_PORT1):</li> <li>0001b: DisplayPort or HDMI</li> <li>0010b: DisplayPort Input</li> <li>Other values are reserved</li> </ul> |

#### 3.6.8 TypeC Configuration 1 (IOM\_TYPEC\_SW\_CONFIGURATION\_1) - Offset 40h

Various configuration options for the TypeC subsystem

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | REGBAR + 40h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                    |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RW/L          | LOCK:<br>Locks this register from further changes.<br>Locked by: IOM_TYPEC_SW_CONFIGURATION_1.LOCK                                                                                                              |
| 30:19        | 0h<br>RO            | Reserved                                                                                                                                                                                                        |
| 18           | 0h<br>RW/L          | Compatibility Revision ID Enable (CRID_EN):<br>Enable for Compatibility Revision ID(CRID)<br>Locked by: IOM_TYPEC_SW_CONFIGURATION_1.LOCK                                                                       |
| 17           | 0h<br>RW            | All Monitors Off (ALL_MONITORS_OFF):<br>ALL Monitors are off BIOS indication that all monitors are off and it is allowed to<br>enable deeper PM states.<br>Locked by: MEM_IOM_TYPEC_SW_CONFIGURATION_1.LOCK     |
| 16           | 0h<br>RW/V          | D3 Cold Acknowledge (D3_COLD_ACK):<br>IOM acknowledge for D3 cold request.<br>0: TCSS out of D3Cold<br>1: TCSS is in D3Cold<br>Locked by: MEM_IOM_TYPEC_SW_CONFIGURATION_1.LOCK                                 |
| 15           | 0h<br>RW/P          | D3 Cold Request (D3_COLD_REQ):<br>BIOS sets this bit when all devices are in D3 Hot.<br>It indicates that the IOM can try putting the TCSS in TCCOLD state.<br>Locked by: MEM_IOM_TYPEC_SW_CONFIGURATION_1.LOCK |
| 14           | 0h<br>RW/L          | <b>EC Replay Connection S4/S5 (EC_REPLAY_CONNECTION_S4S5):</b><br>EC has capability to replay connection messages.<br><b>Locked by:</b> IOM_TYPEC_SW_CONFIGURATION_1.LOCK                                       |
| 13           | 0h<br>RW/L          | EC Replay Connection S3 (EC_REPLAY_CONNECTION_S3):<br>EC has capability to replay connection messages.<br>Locked by: IOM_TYPEC_SW_CONFIGURATION_1.LOCK                                                          |
| 12:10        | 0h<br>RO            | Reserved                                                                                                                                                                                                        |
| 9            | 0h<br>RW/L          | D3 Cold Enable (D3_COLD_EN):<br>Enable D3 cold for TCSS.<br>Locked by: IOM_TYPEC_SW_CONFIGURATION_1.LOCK                                                                                                        |
| 8            | 0h<br>RW/L          | D3 Hot Enable (D3_HOT_EN):<br>Enable D3 hot for TCSS.<br>Locked by: IOM_TYPEC_SW_CONFIGURATION_1.LOCK                                                                                                           |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 00h<br>RW/L         | DisplayPort Input (DPin) Map (DPIN_MAP):<br>Active DPin port.<br>BIOS read DPin present from PCH's GPIO and updates this field accordingly.<br>Locked by: IOM_TYPEC_SW_CONFIGURATION_1.LOCK |

#### 3.6.9 TypeC Configuration 3 (IOM\_TYPEC\_SW\_CONFIGURATION\_3) - Offset 48h

Define AUX orientation.

If Aux Orientation override is enabled and set, the AUX orientation is flipped

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | REGBAR + 48h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RW/L          | LOCK:<br>Locks this register from further changes.<br>Locked by: IOM_TYPEC_SW_CONFIGURATION_3.LOCK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 30:8         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 7            | 0h<br>RW/L          | <ul> <li>Port 4 Aux Orientation (PORT4_AUX_ORIENTATION):<br/>This bit's value is used only if Aux Orientation Override enable bit is set.<br/>This bit indicates if SBU lanes are swapped on the motherboard for routing ease<br/>ONLY.</li> <li>This bit is set to 0, when Aux lines are correctly routed to the USB-C connector.</li> <li>This bit is set to 1, when Aux lines are swapped on the motherboard to the USB-C<br/>connector.</li> <li>Locked by: IOM_TYPEC_SW_CONFIGURATION_3.LOCK</li> </ul>                                                                                                        |  |
| 6            | 0h<br>RW/L          | <ul> <li>Port 4 Retimer Disabled (PORT4_RETIMER_DISABLED):         This bit controls if SBU orientation is done by the processor or externally by platform component (retimer/PD/Port controller).         This bit is set to 0, when retimer is present on the system. i.e. SBU orientation is done by retimer.         This bit is set to 1, when retimer is NOT present on the system &amp; discrete aux bias resistors and FETs are used on the board. i.e. SBU orientation is done by the processor + platform level discrete components.         Locked by: IOM_TYPEC_SW_CONFIGURATION_3.LOCK     </li> </ul> |  |
| 5            | 0h<br>RW/L          | Port 3 Aux Orientation (PORT3_AUX_ORIENTATION):<br>This bit's value is used only if Aux Orientation Override enable bit is set.<br>This bit indicates if SBU lanes are swapped on the motherboard for routing ease<br>ONLY.<br>This bit is set to 0, when Aux lines are correctly routed to the USB-C connector.<br>This bit is set to 1, when Aux lines are swapped on the motherboard to the USB-C<br>connector.<br>Locked by: IOM_TYPEC_SW_CONFIGURATION_3.LOCK                                                                                                                                                  |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4            | 0h<br>RW/L          | <ul> <li>Port 3 Retimer Disabled (PORT3_RETIMER_DISABLED):         This bit controls if SBU orientation is done by the processor or externally by platform component (retimer/PD/Port controller).         This bit is set to 0, when retimer is present on the system. i.e. SBU orientation is done by retimer.         This bit is set to 1, when retimer is NOT present on the system &amp; discrete aux bias resistors and FETs are used on the board. i.e. SBU orientation is done by the processor + platform level discrete components.         Locked by: IOM_TYPEC_SW_CONFIGURATION_3.LOCK     </li> </ul> |
| 3            | Oh<br>RW/L          | <ul> <li>Port 2 Aux Orientation (PORT2_AUX_ORIENTATION):<br/>This bit's value is used only if Aux Orientation Override enable bit is set.<br/>This bit indicates if SBU lanes are swapped on the motherboard for routing ease<br/>ONLY.</li> <li>This bit is set to 0, when Aux lines are correctly routed to the USB-C connector.</li> <li>This bit is set to 1, when Aux lines are swapped on the motherboard to the USB-C connector.</li> <li>Locked by: IOM_TYPEC_SW_CONFIGURATION_3.LOCK</li> </ul>                                                                                                            |
| 2            | 0h<br>RW/L          | <ul> <li>Port 2 Retimer Disabled (PORT2_RETIMER_DISABLED):         This bit controls if SBU orientation is done by the processor or externally by platform component (retimer/PD/Port controller).         This bit is set to 0, when retimer is present on the system. i.e. SBU orientation is done by retimer.         This bit is set to 1, when retimer is NOT present on the system &amp; discrete aux bias resistors and FETs are used on the board. i.e. SBU orientation is done by the processor + platform level discrete components.         Locked by: IOM_TYPEC_SW_CONFIGURATION_3.LOCK     </li> </ul> |
| 1            | 0h<br>RW/L          | Port 1 Aux Orientation (PORT1_AUX_ORIENTATION):         This bit's value is used only if Aux Orientation Override enable bit is set.         This bit indicates if SBU lanes are swapped on the motherboard for routing ease ONLY.         This bit is set to 0, when Aux lines are correctly routed to the USB-C connector.         This bit is set to 1, when Aux lines are swapped on the motherboard to the USB-C connector.         Locked by: IOM_TYPEC_SW_CONFIGURATION_3.LOCK                                                                                                                               |
| 0            | 0h<br>RW/L          | <ul> <li>Port 1 Retimer Disabled (PORT1_RETIMER_DISABLED): This bit controls if SBU orientation is done by the processor or externally by platform component (retimer/PD/Port controller). This bit is set to 0, when retimer is present on the system. i.e. SBU orientation is done by retimer. This bit is set to 1, when retimer is NOT present on the system &amp; discrete aux bias resistors and FETs are used on the board. i.e. SBU orientation is done by the processor + platform level discrete components. Locked by: IOM_TYPEC_SW_CONFIGURATION_3.LOCK</li></ul>                                       |

### 3.6.10 TypeC Subsystem Status 1 (IOM\_TYPEC\_STATUS\_1) - Offset 50h

Indicate TCSS status.



| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | REGBAR + 50h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                              |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RO            | TypeC Subsystem Ready (TYPEC_SS_READY):<br>TypeC Subsystem is ready                                                                       |
| 30           | 0h<br>RO            | <b>IOM Ready (IOM_READY):</b><br>This indication means IOM FW got out of reset and ready.                                                 |
| 29           | 0h<br>RO            | <b>TypeC PHY Ready (TCPHY_READY):</b><br>IOM FW sets this bit after all the enabled TypeC PHY wake up is completed including FW download. |
| 28:8         | 0h<br>RO            | Reserved                                                                                                                                  |
| 7:0          | 00h<br>RO           | Fixed Connection Configured (FIXED_CONNECTION_CONFIGURED):<br>DP fixed connection are configured.                                         |

#### 3.6.11 IOM TCSS Device Enable (IOM\_TCSS\_DEVEN) — Offset 58h

IOM TCSS Device enable Register

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | REGBAR + 58h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                         |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:12        | 0h<br>RO            | Reserved                                                                                                                                                             |
| 11           | 0h<br>RO            | Thunderbolt DMA1 Enable (TBT_DMA1_EN):<br>0: DMA1 is disabled and hidden.<br>1: DMA1 is enabled and visible.                                                         |
| 10           | 0h<br>RO            | Thunderbolt DMA0 Enable (TBT_DMA0_EN):<br>0: DMA0 is disabled and hidden.<br>1: DMA0 is enabled and visible.                                                         |
| 9            | 0h<br>RO            | <ul><li>XDCI Enable (XDCI_EN):</li><li>0: Bus 0 Device 13 Function 1 is disabled and hidden.</li><li>1: Bus 0 Device 13 Function 1 is enabled and visible.</li></ul> |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                         |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8            | 0h<br>RO            | <ul><li>XHCI Enable (XHCI_EN):</li><li>0: Bus 0 Device 13 Function 1 is disabled and hidden.</li><li>1: Bus 0 Device 13 Function 1 is enabled and visible.</li></ul> |
| 7:4          | 0h<br>RO            | Reserved                                                                                                                                                             |
| 3            | 0h<br>RO            | PCIe3 Enable (PCIE3_EN):<br>0: TypeC PCIe root port 3 is disabled<br>1: TypeC PCIe root port 3 is enabled.                                                           |
| 2            | 0h<br>RO            | PCIe2 Enable (PCIE2_EN):<br>0: TypeC PCIe root port2 is disabled<br>1: TypeC PCIe root port 2 is enabled.                                                            |
| 1            | 0h<br>RO            | PCIe1 Enable (PCIE1_EN):<br>0: TypeC PCIe root port 1 is disabled<br>1: TypeC PCIe root port 1 is enabled.                                                           |
| 0            | 0h<br>RO            | PCIe0 Enable (PCIE0_EN):<br>0: TypeC PCIe root port 0 is disabled<br>1: TypeC PCIe root port 0 is enabled.                                                           |

#### 3.6.12 IOM TCSS Port Map (IOM\_TCSS\_PORT\_MAP) - Offset 5Ch

IOM TCSS Port Map register

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | REGBAR + 5Ch | 00000800h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                       |
|--------------|---------------------|----------------------------------------------------------------------------------------------------|
| 31:12        | 0h<br>RO            | Reserved                                                                                           |
| 11           | 1h<br>RO            | HTI DIS (HTI_DIS):<br>High Speed Tracing Interface Disable.                                        |
| 10:8         | 0h<br>RO            | Max Number of DisplayPort Input Ports (MAX_NUM_OF_DPIN):<br>Max Number of DisplayPort Input Ports. |
| 7:4          | 0h<br>RO            | Reserved                                                                                           |
| 3            | 0h<br>RO            | Port 4 Enable (PORT_4_EN):<br>PORT 4 Enable                                                        |
| 2            | 0h<br>RO            | Port 3 Enable (PORT_3_EN):<br>PORT 3 Enable                                                        |
| 1            | 0h<br>RO            | Port 2 Enable (PORT_2_EN):<br>PORT 2 Enable                                                        |
| 0            | 0h<br>RO            | Port 1 Enable (PORT_1_EN):<br>PORT 1 Enable                                                        |



#### 3.6.13 TypeC Configuration 4 (IOM\_TYPEC\_SW\_CONFIGURATION\_4) - Offset 98h

Defines High Speed Lane (HSL) orientation.

If High Speed Lane Orientation override is enabled and set, the High Speed Lane Orientation is flipped.

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | REGBAR + 98h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RW/L          | LOCK:<br>Locks this register from further changes.<br>Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 30:8         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 7            | 0h<br>RW/L          | <ul> <li>Port 4 High Speed Lane Orientation (PORT4_HSL_ORIENTATION):<br/>This bit's value is used only if High Speed Lane Orientation Override enable bit is set.<br/>This bit indicates if HSL lanes are swapped on the motherboard for routing ease<br/>ONLY.</li> <li>This bit is set to 0, when HSL lines are correctly routed to the USB-C connector.</li> <li>This bit is set to 1, when HSL lines are swapped on the motherboard to the USB-C connector.</li> <li>Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK</li> </ul>                                                                                                                                                                                                                                                                                                                                |  |
| 6            | Oh<br>RW/L          | <ul> <li>Port 4 High Speed Lane Orientation Override<br/>(PORT4_HSL_ORIENTATION_OVRRD_EN):</li> <li>This bit controls if High Speed Lane Orientation is done by the processor or externally<br/>by platform component (retimer/PD/Port controller).</li> <li>This bit is set to 0, when retimer is present on the system. i.e. High Speed Lane<br/>Orientation is done by retimer.</li> <li>This bit is set to 1, when retimer is NOT present on the system i.e. High Speed Lane<br/>Orientation is done by the processor.</li> <li>This bit is set to 0, when retimer is NOT present on the system &amp; PD or Port controller<br/>has High Speed Lane Orientation mux i.e. USB orientation is done by PD or Port<br/>controller &amp; the processor does NOT do High Speed Lane Orientation.</li> <li>Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK</li> </ul> |  |
| 5            | 0h<br>RW/L          | <ul> <li>Port 3 High Speed Lane Orientation (PORT3_HSL_ORIENTATION):         This bit's value is used only if High Speed Lane Orientation Override enable bit is set.         This bit indicates if HSL lanes are swapped on the motherboard for routing ease ONLY.         This bit is set to 0, when HSL lines are correctly routed to the USB-C connector.         This bit is set to 1, when HSL lines are swapped on the motherboard to the USB-C connector.         Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK     </li> </ul>                                                                                                                                                                                                                                                                                                                          |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                     |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |                     | Port 3 High Speed Lane Orientation Override<br>(PORT3_HSL_ORIENTATION_OVRRD_EN):                                                                                                                                                                 |
|              |                     | This bit controls if High Speed Lane Orientation is done by the processor or externally by platform component (retimer/PD/Port controller).                                                                                                      |
| 4            | 0h                  | This bit is set to 0, when retimer is present on the system. i.e. High Speed Lane<br>Orientation is done by retimer.                                                                                                                             |
| 4            | RW/L                | This bit is set to 1, when retimer is NOT present on the system i.e. High Speed Lane Orientation is done by the processor.                                                                                                                       |
|              |                     | This bit is set to 0, when retimer is NOT present on the system & PD or Port controller has High Speed Lane Orientation mux i.e. USB orientation is done by PD or Port controller & the processor does NOT do High Speed Lane Orientation.       |
|              |                     | Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK                                                                                                                                                                                                     |
|              |                     | Port 2 High Speed Lane Orientation (PORT2_HSL_ORIENTATION):                                                                                                                                                                                      |
|              | Ob                  | This bit's value is used only if High Speed Lane Orientation Override enable bit is set.<br>This bit indicates if HSL lanes are swapped on the motherboard for routing ease                                                                      |
| 3            | RW/L                | This bit is set to 0, when HSL lines are correctly routed to the USB-C connector.                                                                                                                                                                |
|              |                     | connector.                                                                                                                                                                                                                                       |
|              |                     | Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK                                                                                                                                                                                                     |
|              |                     | Port 2 High Speed Lane Orientation Override<br>(PORT2_HSL_ORIENTATION_OVRRD_EN):                                                                                                                                                                 |
|              |                     | This bit controls if High Speed Lane Orientation is done by the processor or externally by platform component (retimer/PD/Port controller).                                                                                                      |
| 2            | 0h                  | This bit is set to 0, when retimer is present on the system. i.e. High Speed Lane Orientation is done by retimer.                                                                                                                                |
| 2            | RW/L                | This bit is set to 1, when retimer is NOT present on the system i.e. High Speed Lane Orientation is done by the processor.                                                                                                                       |
|              |                     | This bit is set to 0, when retimer is NOT present on the system & PD or Port controller has High Speed Lane Orientation mux i.e. USB orientation is done by PD or Port controller & the processor does NOT do High Speed Lane Orientation.       |
|              |                     | Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK                                                                                                                                                                                                     |
|              |                     | Port 1 High Speed Lane Orientation (PORT1_HSL_ORIENTATION):                                                                                                                                                                                      |
|              | 0h                  | This bit indicates if HSL lanes are swapped on the motherboard for routing ease<br>ONLY.                                                                                                                                                         |
| 1            | RW/L                | This bit is set to 0, when HSL lines are correctly routed to the USB-C connector.                                                                                                                                                                |
|              |                     | This bit is set to 1, when HSL lines are swapped on the motherboard to the USB-C connector.                                                                                                                                                      |
|              |                     | Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK                                                                                                                                                                                                     |
|              |                     | Port 1 High Speed Lane Orientation Override<br>(PORT1_HSL_ORIENTATION_OVRRD_EN):                                                                                                                                                                 |
|              |                     | This bit controls if High Speed Lane Orientation is done by the processor or externally by platform component (retimer/PD/Port controller).                                                                                                      |
| 0            | 0h                  | This bit is set to 0, when retimer is present on the system. i.e. High Speed Lane<br>Orientation is done by retimer.                                                                                                                             |
|              | KW/L                | This bit is set to 1, when retimer is NOT present on the system i.e. High Speed Lane Orientation is done by the processor.                                                                                                                       |
|              |                     | Inis bit is set to 0, when retimer is NOI present on the system & PD or Port controller<br>has High Speed Lane Orientation mux i.e. USB orientation is done by PD or Port<br>controller & the processor does NOT do High Speed Lane Orientation. |
|              |                     | LOCKED DY: 10M_11PEC_SW_CONFIGURATION_4.LOCK                                                                                                                                                                                                     |

#### 3.6.14 IOM DisplayPort Resource Management 0 (IOM\_DP\_RESOURCE\_MNG[0]) - Offset ACh

IOM DisplayPort Resource Management

**Note**: There are 2 instances of this register. The offset between instances is 4.



| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | REGBAR + ACh | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                  |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------|--|
| 31:8         | 0h<br>RO            | Reserved                                                                                      |  |
| 7:4          | 0h<br>RO            | DisplayPort 1 Ownership (DP1_ALLOC):<br>0x0: Free<br>0x1: CM<br>0x2: IOM<br>0x3-0xF: Reserved |  |
| 3:0          | 0h<br>RO            | DisplayPort 0 Ownership (DP0_ALLOC):<br>0x0: Free<br>0x1: CM<br>0x2: IOM<br>0x3-0xF: Reserved |  |

#### 3.6.15 Port Status 0 (IOM\_PORT\_STATUS[0]) - Offset 570h

TypeC port (PHY) status and control.

Note that 'Port' and 'PHY' are used interchangeably

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | REGBAR + 570h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RO            | Port Is Connected (PORT_IS_CONNECTED):<br>Status indication that the port is connected.<br>0x0: Port is not connected.<br>0x1: Port is connected (IOM FW is done configuring the port). |
| 30:29        | 0h<br>RO            | Reserved                                                                                                                                                                                |
| 28           | 0h<br>RO            | Aux Orientation (AUX_ORI):         Aux orientation status Status.         0: Orientation is not flipped.         1: Orientation is flipped.                                             |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 27:20        | 00h<br>RO           | Mode Type (MODE_TYPE):<br>Various usage models. Example is to specify the NiDnT overlay mode or Intel debug<br>overlay mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 19:12        | 00h<br>RO           | HPD Status (DHPD):HPD status.DHPD[1:0] - HPD current state. 0x0: No HPD. 0x1: HPD asserted. 0x2: HPDdeasserted. 0x3 Invalid.DHPD[2:2] - HPD current state source. 0x0: PCH. 0x1: ThunderboltDHPD[3:3] - HPD current state destination. 0x0: DP. 0x1: DPin.DHPD[5:4] - Deferred HPD current state. 0x0: No HPD. 0x1: HPD asserted. 0x2: HPDdeasserted. 0x3 Invalid.DHPD[6:6] - Deferred HPD current state source. 0x0: PCH. 0x1: ThunderboltDHPD[6:6] - Deferred HPD current state source. 0x0: PCH. 0x1: ThunderboltDHPD[7:7] - Reserved.                                                                                                                                                                                                           |  |
| 11           | 0h<br>RO            | High Speed Link Orientation Status (HSL_ORI):High-Speed Link Orientation Status.0: Orientation is not flipped.1: Orientation is flipped.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 10           | 0h<br>RO            | <b>Upstream Facing Port Status (UFP):</b><br>0: Downstream facing port. TCSS USB is configured to be the Host.<br>1: Upstream facing port. TCSS USB is configured to be the Device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 9:6          | 0h<br>RO            | <ul> <li>Port Activity Type (ACTIVITY_TYPE):<br/>Port activity type. The TypeC PHY is flexible thus it can be configured for various possible connections.</li> <li>0x0: Undefined</li> <li>0x1: Fixed connection</li> <li>0x2: DisplayPort Input</li> <li>0x3: USB3</li> <li>0x4: Safe mode</li> <li>0x5: Alt mode DisplayPort</li> <li>0x6: Alt mode DisplayPort MFD (Multi Function Device)</li> <li>0x7: Alt mode Thunderbolt</li> <li>0x8: HTI (High-speed Trace Interface - used for debug)</li> <li>0x9: Alt mode NiDnT (Debug mode)</li> <li>0x8: DBGACC (Debug accessory)</li> <li>0x8: HTI direct (Debug)</li> <li>0xC: Alt mode Thunderbolt USB3</li> <li>0xD: Alt mode Thunderbolt USB3</li> <li>0xE: No Thunderbolt allowed</li> </ul> |  |
| 5            | 0h<br>RO            | Configuration Done (CFG_DONE):<br>Control / Status bit to indicate that the port configuration is complete.<br>This bit is also tied to the PHY common lane reset.<br>1: Port configuration is complete. Deassert TypeC PHY (port) common lane reset.<br>0: Port configuration is not complete. Assert TypeC PHY (port) common lane reset.                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 4            | 0h<br>RO            | Port in Transition (PORT_IN_TRANSITION):<br>Indicator that the port bring-up is in progress.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 3            | 0h<br>RO            | Port Enabled (PORT_EN):<br>Status indicator if the PHY is enabled by BIOS.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 2:0          | 0h<br>RO            | PHY Command (CMD):<br>PHY Command: 0x0: NO-OP, 0x1: Wake PHY, 0x2: VNN OFF prep, 0x3: VNNAON OFF<br>prep                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |



#### 3.6.16 Port Status 1 (IOM\_PORT\_STATUS[1]) - Offset 574h

TypeC port (PHY) status and control.

Note that 'Port' and 'PHY' are used interchangeably

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | REGBAR + 574h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Port Is Connected (PORT_IS_CONNECTED):<br>Status indication that the port is connected.<br>0x0: Port is not connected.<br>0x1: Port is connected (IOM FW is done configuring the port).                                                                                                                                                                                                                                                                          |  |
| 30:29        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 28           | 0h<br>RO            | Aux Orientation (AUX_ORI):<br>Aux orientation status Status.<br>0: Orientation is not flipped.<br>1: Orientation is flipped.                                                                                                                                                                                                                                                                                                                                     |  |
| 27:20        | 00h<br>RO           | Mode Type (MODE_TYPE):<br>Various usage models. Example is to specify the NiDnT overlay mode or Intel debug<br>overlay mode.                                                                                                                                                                                                                                                                                                                                     |  |
| 19:12        | 00h<br>RO           | HPD Status (DHPD):HPD status.DHPD[1:0] - HPD current state. 0x0: No HPD. 0x1: HPD asserted. 0x2: HPDdeasserted. 0x3 Invalid.DHPD[2:2] - HPD current state source. 0x0: PCH. 0x1: ThunderboltDHPD[3:3] - HPD current state destination. 0x0: DP. 0x1: DPin.DHPD[5:4] - Deferred HPD current state. 0x0: No HPD. 0x1: HPD asserted. 0x2: HPDdeasserted. 0x3 Invalid.DHPD[6:6] - Deferred HPD current state source. 0x0: PCH. 0x1: ThunderboltDHPD[7:7] - Reserved. |  |
| 11           | 0h<br>RO            | High Speed Link Orientation Status (HSL_ORI):<br>0: Orientation is not flipped.<br>1: Orientation is flipped.                                                                                                                                                                                                                                                                                                                                                    |  |
| 10           | 0h<br>RO            | <b>Upstream Facing Port Status (UFP):</b><br>0: Downstream facing port. TCSS USB is configured to be the Host.<br>1: Upstream facing port. TCSS USB is configured to be the Device.                                                                                                                                                                                                                                                                              |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 9:6          | 0h<br>RO            | <ul> <li>Port Activity Type (ACTIVITY_TYPE):<br/>Port activity type. The TypeC PHY is flexible thus it can be configured for various possible connections.</li> <li>0x0: Undefined</li> <li>0x1: Fixed connection</li> <li>0x2: DisplayPort Input</li> <li>0x3: USB3</li> <li>0x4: Safe mode</li> <li>0x5: Alt mode DisplayPort</li> <li>0x6: Alt mode DisplayPort MFD (Multi Function Device)</li> <li>0x7: Alt mode Thunderbolt</li> <li>0x8: HTI (High-speed Trace Interface - used for debug)</li> <li>0x9: Alt mode NiDnT (Debug mode)</li> <li>0x4: DBGACC (Debug accessory)</li> <li>0x8: HTI direct (Debug)</li> <li>0xC: Alt mode Thunderbolt USB3</li> <li>0xD: Alt mode Thunderbolt USB3</li> <li>0xE: No Thunderbolt allowed</li> </ul> |  |
| 5            | 0h<br>RO            | Configuration Done (CFG_DONE):<br>Control / Status bit to indicate that the port configuration is complete. This bit is also<br>tied to the PHY common lane reset.<br>1: Port configuration is complete. Deassert TypeC PHY (port) common lane reset.<br>0: Port configuration is not complete. Assert TypeC PHY (port) common lane reset.                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 4            | 0h<br>RO            | Port in Transition (PORT_IN_TRANSITION):<br>Indicator that the port bring-up is in progress.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 3            | 0h<br>RO            | Port Enabled (PORT_EN):<br>Status indicator if the PHY is enabled by BIOS.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 2:0          | 0h<br>RO            | PHY Command (CMD):<br>PHY Command: 0x0: NO-OP, 0x1: Wake PHY, 0x2: VNN OFF prep, 0x3: VNNAON OFF<br>prep                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |

#### 3.6.17 Port Status 2 (IOM\_PORT\_STATUS[2]) - Offset 578h

TypeC port (PHY) status and control.

Note that 'Port' and 'PHY' are used interchangeably



| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | REGBAR + 578h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | <ul> <li>Port Is Connected (PORT_IS_CONNECTED):</li> <li>Status indication that the port is connected.</li> <li>0: Port is not connected.</li> <li>1: Port is connected (IOM FW is done configuring the port).</li> </ul>                                                                                                                                                                                                                                                                                                                         |  |
| 30:29        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 28           | 0h<br>RO            | Aux Orientation (AUX_ORI):<br>0: Orientation is not flipped.<br>1: Orientation is flipped.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 27:20        | 00h<br>RO           | Mode Type (MODE_TYPE):<br>Various usage models. Example is to specify the NiDnT overlay mode or Intel debug<br>overlay mode.                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 19:12        | 00h<br>RO           | HPD Status (DHPD):HPD status.DHPD[1:0] - HPD current state. 0x0: No HPD. 0x1: HPD asserted. 0x2: HPD<br>deasserted. 0x3 Invalid.DHPD[2:2] - HPD current state source. 0x0: PCH. 0x1: ThunderboltDHPD[3:3] - HPD current state destination. 0x0: DP. 0x1: DPin.DHPD[5:4] - Deferred HPD current state. 0x0: No HPD. 0x1: HPD asserted. 0x2: HPD<br>deasserted. 0x3 Invalid.DHPD[6:6] - Deferred HPD current state source. 0x0: PCH. 0x1: ThunderboltDHPD[6:6] - Deferred HPD current state source. 0x0: PCH. 0x1: ThunderboltDHPD[7:7] - Reserved. |  |
| 11           | 0h<br>RO            | High Speed Link Orientation Status (HSL_ORI):<br>0: Orientation is not flipped.<br>1: Orientation is flipped.                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 10           | 0h<br>RO            | <b>Upstream Facing Port Status (UFP):</b><br>0: Downstream facing port. TCSS USB is configured to be the Host.<br>1: Upstream facing port. TCSS USB is configured to be the Device.                                                                                                                                                                                                                                                                                                                                                               |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 9:6          | 0h<br>RO            | <ul> <li>Port Activity Type (ACTIVITY_TYPE):<br/>Port activity type. The TypeC PHY is flexible thus it can be configured for various possible connections.</li> <li>0x0: Undefined</li> <li>0x1: Fixed connection</li> <li>0x2: DisplayPort Input</li> <li>0x3: USB3</li> <li>0x4: Safe mode</li> <li>0x5: Alt mode DisplayPort</li> <li>0x6: Alt mode DisplayPort MFD (Multi Function Device)</li> <li>0x7: Alt mode Thunderbolt</li> <li>0x8: HTI (High-speed Trace Interface - used for debug)</li> <li>0x9: Alt mode NiDnT (Debug mode)</li> <li>0x4: DBGACC (Debug accessory)</li> <li>0x8: HTI direct (Debug)</li> <li>0xC: Alt mode Thunderbolt USB3</li> <li>0xD: Alt mode Thunderbolt USB3</li> <li>0xE: No Thunderbolt allowed</li> </ul> |  |
| 5            | 0h<br>RO            | Configuration Done (CFG_DONE):<br>Control / Status bit to indicate that the port configuration is complete. This bit is also<br>tied to the PHY common lane reset.<br>1: Port configuration is complete. Deassert TypeC PHY (port) common lane reset.<br>0: Port configuration is not complete. Assert TypeC PHY (port) common lane reset.                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 4            | 0h<br>RO            | Port in Transition (PORT_IN_TRANSITION):<br>Indicator that the port bring-up is in progress.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 3            | 0h<br>RO            | Port Enabled (PORT_EN):<br>Status indicator if the PHY is enabled by BIOS.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 2:0          | 0h<br>RO            | PHY Command (CMD):<br>PHY Command: 0x0: NO-OP, 0x1: Wake PHY, 0x2: VNN OFF prep, 0x3: VNNAON OFF<br>prep                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |

#### 3.6.18 Port Status 3 (IOM\_PORT\_STATUS[3]) - Offset 57Ch

TypeC port (PHY) status and control.

Note that 'Port' and 'PHY' are used interchangeably



| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | REGBAR + 57Ch | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RO            | Port Is Connected (PORT_IS_CONNECTED):<br>Status indication that the port is connected.<br>0x0: Port is not connected.<br>0x1: Port is connected (IOM FW is done configuring the port).                                                                                                                                                                                                                                                                                                                                                   |
| 30:29        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 28           | 0h<br>RO            | Aux Orientation (AUX_ORI):<br>0: Orientation is not flipped.<br>1: Orientation is flipped.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 27:20        | 00h<br>RO           | Mode Type (MODE_TYPE):<br>Various usage models. Example is to specify the NiDnT overlay mode or Intel debug<br>overlay mode.                                                                                                                                                                                                                                                                                                                                                                                                              |
| 19:12        | 00h<br>RO           | HPD Status (DHPD):HPD status.DHPD[1:0] - HPD current state. 0x0: No HPD. 0x1: HPD asserted. 0x2: HPDdeasserted. 0x3 Invalid.DHPD[2:2] - HPD current state source. 0x0: PCH. 0x1: ThunderboltDHPD[3:3] - HPD current state destination. 0x0: DP. 0x1: DPin.DHPD[5:4] - Deferred HPD current state. 0x0: No HPD. 0x1: HPD asserted. 0x2: HPDdeasserted. 0x3 Invalid.DHPD[5:6] - Deferred HPD current state source. 0x0: PCH. 0x1: ThunderboltDHPD[6:6] - Deferred HPD current state source. 0x0: PCH. 0x1: ThunderboltDHPD[7:7] - Reserved. |
| 11           | 0h<br>RO            | High Speed Link Orientation Status (HSL_ORI):<br>0: Orientation is not flipped.<br>1: Orientation is flipped.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 10           | 0h<br>RO            | <b>Upstream Facing Port Status (UFP):</b><br>0: Downstream facing port. TCSS USB is configured to be the Host.<br>1: Upstream facing port. TCSS USB is configured to be the Device.                                                                                                                                                                                                                                                                                                                                                       |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9:6          | 0h<br>RO            | <ul> <li>Port Activity Type (ACTIVITY_TYPE):<br/>Port activity type. The TypeC PHY is flexible thus it can be configured for various possible connections.</li> <li>0x0: Undefined</li> <li>0x1: Fixed connection</li> <li>0x2: DisplayPort Input</li> <li>0x3: USB3</li> <li>0x4: Safe mode</li> <li>0x5: Alt mode DisplayPort</li> <li>0x6: Alt mode DisplayPort MFD (Multi Function Device)</li> <li>0x7: Alt mode Thunderbolt</li> <li>0x8: HTI (High-speed Trace Interface - used for debug)</li> <li>0x9: Alt mode NiDnT (Debug mode)</li> <li>0x4: DBGACC (Debug accessory)</li> <li>0x8: HTI direct (Debug)</li> <li>0x2: Alt mode Thunderbolt USB3</li> <li>0x2: Alt mode Thunderbolt USB3</li> <li>0x2: No Thunderbolt allowed</li> </ul> |
| 5            | 0h<br>RO            | Configuration Done (CFG_DONE):<br>Control / Status bit to indicate that the port configuration is complete. This bit is also<br>tied to the PHY common lane reset.<br>1: Port configuration is complete. Deassert TypeC PHY (port) common lane reset.<br>0: Port configuration is not complete. Assert TypeC PHY (port) common lane reset.                                                                                                                                                                                                                                                                                                                                                                                                          |
| 4            | 0h<br>RO            | Port in Transition (PORT_IN_TRANSITION):<br>Indicator that the port bring-up is in progress.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 3            | 0h<br>RO            | Port Enabled (PORT_EN):<br>Status indicator if the PHY is enabled by BIOS.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2:0          | 0h<br>RO            | PHY Command (CMD):<br>PHY Command: 0x0: NO-OP, 0x1: Wake PHY, 0x2: VNN OFF prep, 0x3: VNNAON OFF<br>prep                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

#### 3.6.19 IOM USB Port Reset Message DWORD 0 (IOM\_USB\_PORT\_RESET\_MSG\_DW0[0]) - Offset 590h

Contains DW0 of the USB2 port reset message fields so the Microcontroller can regenerate the message and send it to XHCI:

DWORD 0:

SBE[3:0]

FBE[3:0]

FID[7:0]

ADDRESS[15:0]

DWORD 1:

DATA[31:0]

Note: There are 4 instances of this register. The offset between instances is 4.



| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | REGBAR + 590h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:16        | 0000h<br>RW/V       | ADDRESS:<br>USB port reset address SB MWr ADDRESS field. Used by Microcontroller to<br>reconstruct message and send to XHCI.                                                                                                                                                                                                                                                                                                                                                 |  |
| 15:8         | 00h<br>RW/V         | Function ID (FID):<br>USB port reset address SB MWr FID field. Used by Microcontroller to reconstruct<br>message and send to XHCI.                                                                                                                                                                                                                                                                                                                                           |  |
| 7:4          | 0h<br>RW/V          | Second Byte Enable (SBE):<br>USB port reset address SB MWr SBE field. Used by Microcontroller to reconstruct<br>message and send to XHCI.                                                                                                                                                                                                                                                                                                                                    |  |
| 3:0          | 0h<br>RW/V          | <pre>First Byte Enable (FBE):<br/>USB port reset address SB MWr FBE field. Used by Microcontroller to reconstruct<br/>message and send to XHCI.<br/>The FBE is a 1-hot encoding for which USB3 port to send the port reset message to:<br/>* ((USB3 port number - 1)%4 == 0)&gt; FBE = 4'b0001<br/>* ((USB3 port number - 1)%4 == 1)&gt; FBE = 4'b0010<br/>* ((USB3 port number - 1)%4 == 2)&gt; FBE = 4'b0100<br/>* ((USB3 port number - 1)%4 == 3)&gt; FBE = 4'b1000</pre> |  |

#### 3.6.20 IOM USB Port Reset Message DWORD 1 (IOM\_USB\_PORT\_RESET\_MSG\_DW1[0]) - Offset 5A0h

IOM\_USB\_PORT\_RESET\_MSG\_DW1 contains DW1 of the USB2 port reset message fields so the Microcontroller can regenerate the message and send it to XHCI:

DWORD 0:

SBE[3:0]

FBE[3:0]

FID[7:0]

ADDRESS[15:0]

DWORD 1:

DATA[31:0]

Note: There are 4 instances of this register. The offset between instances is 4.

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | REGBAR + 5A0h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access   | Field Name (ID): Description                                                                                               |
|--------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW/V | <b>DATA:</b><br>USB port reset address SB MWr DATA field. Used by Microcontroller to reconstruct message and send to XHCI. |

#### 3.6.21 IOM Error Hardware Event 0 (IOM\_ERROR\_HW\_EVENT\_0) - Offset 708h

Hold various IOM hardware events

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | REGBAR + 708h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                      |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:13        | 0h<br>RO            | Reserved                                                                                                                                          |
| 12           | 0h<br>RO            | PCIe Request FIFO Overflow (PCIE_PHY_REQ_FIFO_WRAP_ARND):<br>The PCIe request FIFO has Overflowed.                                                |
| 11           | 0h<br>RO            | Save/Restore Error (SAVE_RESTORE_ERROR):<br>Save/Restore has failed.                                                                              |
| 10           | 0h<br>RO            | HP Request FIFO Overflow (HP_FIFO_WRAP_ARND):<br>The HP request FIFO has Overflowed.                                                              |
| 9            | 0h<br>RO            | Illegal PM Request (ILLEGAL_PMREQ):<br>Illegal PM Request received.                                                                               |
| 8            | 0h<br>RO            | RAM ECC Error (RAM_ECC_EROR):<br>RAM ECC Error                                                                                                    |
| 7:6          | 0h<br>RO            | Reserved                                                                                                                                          |
| 5            | 0h<br>RO            | Primary to Sideband Filtered (P2SB_FILTERED):<br>Request has been rejected due to allowlist policy.                                               |
| 4            | 0h<br>RO            | DMA UR (DMA_UR):<br>Boot FSM observed that IOM Firmware is located in IMR but it is not authenticated.<br>CSME_IMR_IOM_STATUS: done=1 and Valid=0 |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                       |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3            | 0h<br>RO            | <b>IOM Firmware Not Authenticated (IOM_FW_NOT_AUTHENTICATED):</b><br>Boot FSM observed that IOM Firmware is located in IMR but it is not authenticated.<br>CSME_IMR_IOM_STATUS: done=1 and Valid=0 |
| 2            | 0h<br>RO            | Task Request FIFO Overflow (TASK_FIFO_WRAP_ARND):<br>The task request FIFO has Overflowed.                                                                                                         |
| 1            | 0h<br>RO            | Thunderbolt Request FIFO Overflow (TBT_REQ_FIFO_WRAP_ARND):<br>The Thunderbolt request FIFO has Overflowed.                                                                                        |
| 0            | 0h<br>RO            | PCH Request FIFO Overflow (PCH_REQ_FIFO_WRAP_ARND):<br>The PCH request FIFO has Overflowed.                                                                                                        |

#### 3.6.22 IOM PM Configuration (IOM\_PM\_CONFIG) – Offset 7A0h

IOM PM Configuration.

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | REGBAR + 7A0h | 8000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 1h<br>RO            | <b>Controller Enabled (ENABLE):</b><br>Controller is Enabled at a platform level to receive PM requests.                                                                                                                                                                      |
| 30           | 0h<br>RO            | PM Response Received (PMRESP_RECVD):<br>0: Did not receive PM response<br>1: received PM response                                                                                                                                                                             |
| 29:28        | 0h<br>RO            | <ul> <li>Idle Duration Available (IDLE_DUR_AVAIL):</li> <li>00b: No requirement (if set, bit fields 25-29 are ignored)</li> <li>01b: Estimated Idle Duration (DID). Not in use.</li> <li>10b: Deterministic Idle Duration (NDE)</li> <li>11b: Reserved</li> </ul>             |
| 27           | 0h<br>RO            | VccSTTPC Off OK (IP_VCCSTTPC_OFFOK):<br>VccSTTPC Off OK.                                                                                                                                                                                                                      |
| 26           | 0h<br>RO            | VccTPC Off OK (IP_VCCTPC_OFFOK):<br>VccTPC Off OK.                                                                                                                                                                                                                            |
| 25           | 0h<br>RO            | No Device Connected (NODEV_CONN):<br>0: One or more device Slots are active.<br>1: No Active Device Slot present<br>Note that this is derived purely based on driver enabling/disabling the device slot and<br>doesn't factor in the actual connection status on the USB pin. |
| 24:22        | 0h<br>RO            | <ul> <li>Power State (POWER_STATE):</li> <li>000b: D0</li> <li>011b: D0i3/D3</li> <li>Other values are reserved</li> </ul>                                                                                                                                                    |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                 |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21           | 0h<br>RO            | Block State (BLOCK_STATE):<br>0: Unblocked<br>1: Blocked                                                                                                                                                                                                                                                     |
| 20:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                     |
| 15           | 0h<br>RO            | <ul><li>Snoop Latency Requirement (SNP_LATENCY_REQD):</li><li>0: If the aggregate LTR value of the host controller is No Requirement.</li><li>1: If there is an LTR value to report.</li></ul>                                                                                                               |
| 14:13        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                     |
| 12:10        | 0h<br>RO            | <ul> <li>Snoop Latency Scale (SNP_SCALE):</li> <li>000b: Value times 1 ns</li> <li>001b: Value times 32 ns</li> <li>010b: Value times 1,024 ns</li> <li>011b: Value times 32,768 ns</li> <li>100b: Value times 1,048,576 ns</li> <li>101b: Value times 33,554,432 ns</li> <li>110b-111b: Reserved</li> </ul> |
| 9:0          | 000h<br>RO          | Snoop Latency (SNP_LAT_MSB):<br>Snoop Latency value.                                                                                                                                                                                                                                                         |

#### 3.6.23 IOM PM Status (IOM\_PM\_STATUS) - Offset 7ACh

Holds the current power management status of the TCSS.

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | REGBAR + 7ACh | 0000001Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                             |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:6         | 0h<br>RO            | Reserved                                                                                                                                                 |  |
| 5            | 0h<br>RO            | GoSS Message Received (GOSS_RECVD):<br>HW Sets upon receiving it and Clears on a PM Response.                                                            |  |
| 4            | 1h<br>RO            | <b>Global IOM Blocked (GLOBAL_IOM_BLOCKED):</b><br>IOM Global Blocked Status. Set by Firmware on a Block Ack to the PCU and Cleared<br>by HW on Unblock. |  |
| 3:0          | Fh<br>RO            | TCSS PM State (TCSS_PM_STATE):<br>Current TCSS PM state TC0-TC7 [0000b-0111b]. 1111b is TCReset state                                                    |  |



#### 3.6.24 IOM USB Port Reset Events (IOM\_USB\_PORT\_RESET\_EVENTS) - Offset 82Ch

Contains events field for Microcontroller HW events caused by USB2 port reset messages.

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | REGBAR + 82Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:4         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3:0          | 0h<br>RO            | Message Pending (MSG_PENDING):<br>Each bit in this field corresponds to each USB port, respectively (indexed from 0; i.e.,<br>port 1 = index 0, port 2 = index 1, etc.).<br>0: port reset messages from USB2 to USB3 port [index+1] not received<br>1: port reset message from USB2 to USB3 port [index+1] received<br>Each of these bits are qualified with the corresponding bits in<br>IOM_USB_PORTRESET_EVENTS_ENABLE. And this entire field is bitwise-OR'd to<br>trigger a HW event in the Microcontroller.<br>Default value is 4'b0000. |

#### 3.6.25 IOM USB Port Reset Events Enable (IOM\_USB\_PORT\_RESET\_EVENTS\_ENABLE) - Offset 830h

Contains the enable bits for port reset events.

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | REGBAR + 830h | 000000Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31:4         | 0h<br>RO            | Reserved                     |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                              |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|              |                     | Message Pending Enable (MSG_PENDING_EN):                                                                                                                  |  |
| 3:0          | Fh<br>RO            | Each bit in this field corresponds to each USB port, respectively (indexed from 0; i.e., port $1 = \text{index } 0$ , port $2 = \text{index } 1$ , etc.). |  |
|              |                     | 0: port reset messages from USB2 to USB3 port [index+1] ignored                                                                                           |  |
|              |                     | 1: port reset message from USB2 to USB3 port [index+1] causes event in Microcontroller                                                                    |  |
|              |                     | For example, setting this field to 4'b1101, would mean that port reset messages from USB2 to USB3 port 2 are ignored.                                     |  |
|              |                     | Derault value is 4 DIIII.                                                                                                                                 |  |

#### 3.6.26 IOM DisplayPort Input Port Status 0 (IOM\_DPIN\_PORT\_STATUS[0]) - Offset B48h

IOM DisplayPort Input (DPin) Port Status.

**Note**: There are 4 instances of this register. The offset between instances is 4.

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | REGBAR + B48h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                          |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RO            | Port Status (PORT_IS_CONNECTED):<br>0: Port is disconnected<br>1: Port is connected                                                                                   |
| 30:29        | 0h<br>RO            | Reserved                                                                                                                                                              |
| 28           | 0h<br>RO            | Aux Orientation (AUX_ORI):<br>Aux orientation.                                                                                                                        |
| 27:20        | 00h<br>RO           | Mode Type (MODE_TYPE):<br>Mode type.                                                                                                                                  |
| 19:12        | 00h<br>RO           | Deferred HPD (DHPD):<br>Deferred HPD.                                                                                                                                 |
| 11           | 0h<br>RO            | HSL Orientation (HSL_ORI):<br>Orientation of the HSL routing.                                                                                                         |
| 10           | 0h<br>RO            | UFP:<br>0: Host: Downstream facing port<br>1: Device: Upstream facing port                                                                                            |
| 9:6          | 0h<br>RO            | <ul> <li>Port Activity Type (ACTIVITY_TYPE):</li> <li>0x0: None</li> <li>0x5: DisplayPort alt</li> <li>0x7: ThunderBolt</li> <li>Other values are reserved</li> </ul> |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                              |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 5            | 0h<br>RO            | <b>Configuration Done (CFG_DONE):</b><br>Set this bit to indicate that PHY configuration is complete.                                                                                     |  |
| 4            | 0h<br>RO            | <b>Port In Transition (PORT_IN_TRANSITION):</b><br>Indicates that the port bring-up is in progress.                                                                                       |  |
| 3            | 0h<br>RO            | Port Enabled (PORT_EN):<br>Deprecated: refer to IOM_TYPEC_SW_CONFIGURATION_1.DPIN_MAP for DPin port<br>enables                                                                            |  |
| 2:0          | 0h<br>RO            | <ul> <li>Port Command (CMD):</li> <li>00b: No operation (NOP)</li> <li>01b: Wake port/PHY</li> <li>10b: VNN off preparation</li> <li>11b: VNN AON preparation, off preparation</li> </ul> |  |

#### 3.6.27 IOM DisplayPort HW Resource Semaphore 0 (IOM\_DP\_HW\_RESOURCE\_SEMAPHORE[0]) - Offset 1038h

IOM DisplayPort HW Resource Semaphore

**Note**: There are 2 instances of this register. The offset between instances is 4.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | REGBAR + 1038h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| R           | R          | R         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                    |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO/V          | Semaphore Lock (SEMLOCK):<br>Semaphore lock bit - Master write this bit with its ID.<br>If successfully written Master Owns this resource. Master Should clear the lock as<br>soon as possible. |  |
| 30:4         | 0h<br>RO            | Reserved                                                                                                                                                                                        |  |
| 3:0          | 0h<br>RO/V          | Requester ID (REQUESTER_ID):<br>0x0: CM<br>0x1: IOM<br>0x2-0xF: Reserved                                                                                                                        |  |

#### 3.6.28 DisplayPort Input Graphics Source Policy Management (DPIN\_GFX\_SRC\_POLICY\_MGMT) - Offset 1044h

iGfx vs dGfx source policy management for TypeC port display mode

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | REGBAR + 1044h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                    |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:28        | 0h<br>RW            | External DPin Pipes (EXT_DPIN_PORTS):<br>Configured to # of DPin Pipes available                                                                                                                |  |
| 27:24        | 0h<br>RW            | Internal Display Pipes (INT_DISP_PIPES):<br>Configured to # of Display Pipes available in Display Engine                                                                                        |  |
| 23:16        | 00h<br>RW           | <b>GFX Source Policy Override Select (GFX_SRC_POLICY_OVERRIDE_SELECT):</b><br>0: iGfx<br>1: dGfx: each bit represent each ports from 0 to 7                                                     |  |
| 15:8         | 00h<br>RW           | GFX Source Policy Override Enable (GFX_SRC_POLICY_OVERRIDE_ENABLE):<br>Bit 0: Port 0 Source override enable<br>Bit 1: Port 1 Source override enable<br><br>Bit 7: Port 7 Source override enable |  |
| 7:0          | 00h<br>RW           | GFX Source Policy (GFX_SRC_POLICY):<br>0x0: All Internal<br>0x1: All external<br>0x2: Start external. When run out move to internal<br>Else Reserved until new policies identified              |  |

### 3.6.29 IOM Thunderbolt Status 0 (IOM\_TBT\_STATUS\_0) - Offset 1050h

IOM Thunderbolt Status

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | REGBAR + 1050h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                      |
|--------------|---------------------|-------------------------------------------------------------------|
| 31:6         | 0h<br>RO            | Reserved                                                          |
| 5            | 0h<br>RO            | Port 1 Round Frequency (P1_ROUND_FREQ):<br>Port 1 Round Frequency |
| 4            | 0h<br>RO            | Port 0 Round Frequency (P0_ROUND_FREQ):<br>Port 0 Round Frequency |



| Bit<br>Range                           | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                            |  |
|----------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 3                                      | 0h<br>RO            | USB1 Tunnel Enable (USB1_VAL):<br>USB tunnel Enable.                                                                                                                                                                                                                    |  |
| 2                                      | 0h<br>RO            | USB0 Tunnel Enable (USB0_VAL):<br>USB tunnel Enable.                                                                                                                                                                                                                    |  |
| 1                                      | 0h<br>RO            | <b>Port 1 Ready (P1_READY):</b><br>Thunderbolt Port 1 Ready. Thunderbolt firmware loaded and Thunderbolt out of safe<br>Mode.<br>This bit is set by Thunderbolt when getting into connect mode and cleared at<br>disconnect flow when Thunderbolt returns to safe mode. |  |
| 0 0h Thunder<br>RO This bit<br>disconn |                     | Port 0 Ready (P0_READY):<br>Thunderbolt Port 0 Ready. Thunderbolt firmware loaded and Thunderbolt out of safe<br>Mode.<br>This bit is set by Thunderbolt when getting into connect mode and cleared at<br>disconnect flow when Thunderbolt returns to safe mode.        |  |

#### 3.6.30 IOM Thunderbolt Status 1 (IOM\_TBT\_STATUS\_1) - Offset 1054h

IOM Thunderbolt Status

*Note:* Bit definitions are the same as IOM\_TBT\_STATUS\_0, offset 1050h.

#### 3.6.31 IOM AUX Orientation Bias Control 0 (IOM\_AUX\_ORI\_BIAS\_CTRL\_PUP[0]) — Offset 1070h

If no retimer exist on the board, IOM program the PCH's GPIO pins to pull up or pull down according to the connection message which inform the orientation of the AUX port and the PCH's GPIO map supplied by BIOS.

This register holds:

- GPIO endpoint side band port ID
- VW index and data bit position.

**Note**: There are 4 instances of this register. The offset between instances is 4.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | REGBAR + 1070h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31:24        | 0h<br>RO            | Reserved                     |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                  |
|--------------|---------------------|-----------------------------------------------|
| 23:16        | 00h<br>RW           | VW Index (VW_INDEX):<br>VW Index              |
| 15:11        | 0h<br>RO            | Reserved                                      |
| 10:8         | 0h<br>RW            | Bit Position (BIT_NUM):<br>Bit Position.      |
| 7:0          | 00h<br>RW           | Group ID (GROUP_ID):<br>Group ID in PCH GPIO. |

#### 3.6.32 IOM AUX Orientation Bias Control 0 (IOM\_AUX\_ORI\_BIAS\_CTRL\_PDN[0]) - Offset 1088h

If no retimer exist on the board, IOM program the PCH's GPIO pins to pull up or pull down according to the connection message which inform the orientation of the AUX port and the PCH's GPIO map supplied by BIOS.

This register holds:

- GPIO endpoint side band port ID
- VW index and data bit position.

**Note**: There are 4 instances of this register. The offset between instances is 4.

*Note:* Bit definitions are the same as IOM\_AUX\_ORI\_BIAS\_CTRL\_PUP[0], offset 1070h.

#### 3.6.33 PCIe PM Configuration 0 (PCIE\_PM\_CONFIG[0]) - Offset 1528h

PCIe PM Configuration.

**Note**: There are 4 instances of this register. The offset between instances is 4.

*Note:* Bit definitions are the same as IOM\_PM\_CONFIG, offset 7A0h.

#### 3.6.34 FIA PM Configuration 0 (FIA\_PM\_CONFIG[0]) - Offset 1554h

FIA PM Configuration.

**Note**: There are 2 instances of this register. The offset between instances is 4.

**Note:** Bit definitions are the same as IOM\_PM\_CONFIG, offset 7A0h.

### 3.6.35 Thunderbolt PM Configuration 0 (TBT\_PM\_CONFIG[0]) - Offset 1564h

Thunderbolt PM Configuration.

Note: There are 2 instances of this register. The offset between instances is 4.



*Note:* Bit definitions are the same as IOM\_PM\_CONFIG, offset 7A0h.

### 3.6.36 DisplayPort Input Status 1 (IOM\_DPIN\_STATUS\_1) - Offset 15ACh

This register maps the current status of each DisplayPort Input in the TypeC Subsystem

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | REGBAR + 15ACh | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                   |
|--------------|---------------------|--------------------------------------------------------------------------------|
| 31:8         | 0h<br>RO            | Reserved                                                                       |
| 7:0          | 00h<br>RO           | DisplayPort Input Map (DPIN_MAP):<br>Active DisplayPort Input port indication. |

#### 3.6.37 IOM Error Firmware Events 0 (IOM\_ERROR\_FW\_EVENTS\_0) - Offset 15B0h

IOM Error Firmware Events 0

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | REGBAR + 15B0h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                  |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:14        | 0h<br>RO            | Reserved                                                                                                                                      |  |
| 13           | 0h<br>RO            | <b>PHY PD Failure (PHY_PD_FAILURE):</b><br>PHY power delivery has failed.<br>More iformation on this event can be found in IOM_ERROR_FW_DATA. |  |
| 12           | 0h<br>RO            | Illegal Thunderbolt Command (ILLEGAL_TBT_CMD):<br>Thunderbolt command while Thunderbolt is disabled.                                          |  |
| 11           | 0h<br>RO            | PHY FIVR Wake Failure (PHY_FIVR_WAKE_FAILURE):<br>The PHY's voltage regulator has failed to wake.                                             |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                    |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------|
| 10           | 0h<br>RO            | Disconnect Command To Disconnected Port Error<br>(ERR_DIS_CONN_2_DIS_PORT):<br>Disconnect command to a disconnected port error. |
| 9            | 0h<br>RO            | HPD To Disconnected Port (HPD_2_DIS_PORT):<br>HPD command to disconnected port.                                                 |
| 8            | 0h<br>RO            | Safe Mode To Disconnected Port (SAFE_MODE_2_DIS_PORT):<br>Safe mode command to disconnected port.                               |
| 7            | 0h<br>RO            | Thunderbolt Firmware Failure (TBT_FW_FAILURE):<br>Error in Thunderbolt Firmware. More in formation in IOM_CSME_IMR_TBT_STATUS   |
| 6            | 0h<br>RO            | PHY Firmware Failure (PHY_FW_FAILURE):<br>Error in PHY Firmware. More in formation in IOM_CSME_IMR_PHY_STATUS                   |
| 5            | 0h<br>RO            | Unsupported Command (UNSUPPORTED_CMD):<br>Unsupported command.                                                                  |
| 4            | 0h<br>RO            | Unsupported Port Command (UNSUPPORTED_PORT_CMD):<br>Unsupported port command.                                                   |
| 3            | 0h<br>RO            | Set Sideband Is Not Accessable (SET_SB_IS_NOT_ACCESSIBLE):<br>Number of retries exceeded threshold. Clear by reset.             |
| 2            | 0h<br>RO            | Disconnect Message Status (DISCONNECT_MESSAGE_STATUS):<br>Disconnect message received for a disconnect port.                    |
| 1            | 0h<br>RO            | Connect Message Status (CONNECT_MESSAGE_STATUS):<br>Connect message received for an already connected port.                     |
| 0            | 0h<br>RO            | Reserved                                                                                                                        |

#### 3.6.38 IOM Firmware Current Task (IOM\_FW\_CURRENT\_TASK) – Offset 15B8h

Updated at the beginning of every task management.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | REGBAR + 15B8h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                    |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RO            | Reserved                                                                                                        |
| 30:27        | 0h<br>RO            | <b>Execution Stage (STAGE):</b><br>Always starts with 0.<br>Progresses according to the progress of the thread. |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 26:24        | 0h<br>RO            | Initiating Group (GROUP):<br>• 000b: PCH initiated<br>• 001b: IOM Firmware initiated<br>• 010b: IOM Hardware initiated<br>• 011b: Power Management initiated<br>• Other values are reserved |
| 23:16        | 00h<br>RO           | Task Data (DATA):<br>Task Data                                                                                                                                                              |
| 15:12        | 0h<br>RO            | Command Parameter (PARAMS):<br>IOM Firmware command parameter.                                                                                                                              |
| 11:8         | 0h<br>RO            | USB2 Port Number (USB2_PORT_NUM):<br>1s based number (first port = port 1).<br>Up to 16 ports can be encoded.<br>A value of '0h' means port 16                                              |
| 7:4          | 0h<br>RO            | USB3 Port Number (USB3_PORT_NUM):<br>1s based number (first port = port 1).<br>Up to 16 ports can be encoded.<br>A value of 0h means port 16                                                |
| 3:0          | 0h<br>RO            | OPCODE:<br>Task Opcode                                                                                                                                                                      |

#### 3.6.39 IOM Firmware Info (IOM\_FW\_INFO) – Offset 15BCh

IOM Firmware information register. This register is updated by IOM Firmware at boot time with the version info related to the loaded IOM Firmware image.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | REGBAR + 15BCh | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                         |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------|--|
| 31:24        | 00h<br>RO           | Major Version (MAJOR_VERSION):<br>Incremented at each stepping.                                      |  |
| 23:8         | 0000h<br>RO         | Minor Version (MINOR_VERSION):<br>Incremented at each firmware release.                              |  |
| 7:4          | 0h<br>RO            | Reserved                                                                                             |  |
| 3:0          | 0h<br>RO            | Platform Version (PLATFORM_VERSION):<br>Used to distinguish between releases to different platforms. |  |



### 3.6.40 IOM Firmware Info Engineering (IOM\_FW\_INFO\_ENGR) – Offset 15C0h

IOM Firmware information register for engineering versions. This register is updated by IOM Firmware at boot time with the version info related to the loaded IOM Firmware image.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | REGBAR + 15C0h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO | Engineering Version (ENGINEERING_VERSION):<br>Non-zero value used to identify engineering versions / hotfixes. Zero for official<br>releases. |

### 3.6.41 xDCI PM Configuration (USB\_XDCI\_PM\_CONFIG) — Offset 1640h

xDCI PM Configuration.

*Note:* Bit definitions are the same as IOM\_PM\_CONFIG, offset 7A0h.

### 3.6.42 xHCI PM Configuration (USB\_XHCI\_PM\_CONFIG) — Offset 1648h

xHCI PM Configuration.

*Note:* Bit definitions are the same as IOM\_PM\_CONFIG, offset 7A0h.

#### 3.6.43 DisplayPort Input Mailbox Command (DPIN\_MAILBOX\_CMD) — Offset 2808h

DisplayPort Input Mailbox Command.



| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | REGBAR + 2808h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RO            | <b>Run/Busy Bit (RUN_BUSY):</b><br>Set by DPin to indicate a valid command. Cleared by IOM when a new command can be accepted.                                                              |
| 30:24        | 0h<br>RO            | Reserved                                                                                                                                                                                    |
| 23:20        | 0h<br>RO            | <b>DPIN PORT (PORT):</b><br>Port numbering starts from 0.                                                                                                                                   |
| 19:8         | 000h<br>RO          | DPIN Vector Number (VECTOR_NUM):<br>DPIN Vector number<br>Vector number[11:0] is the mapped interrupt number.                                                                               |
| 7:4          | 0h<br>RO            | <b>DPIN Mailbox Command (CMD):</b><br>When RUN_BUSY is set, this field is for command. See IOM FAS for command details.<br>When RUN_BUSY is cleared, this field is used as completion data. |
| 3:2          | 0h<br>RO            | <b>AUX Response (AUX_RSP):</b><br>AUX Response Command indicates the Response is ACK, NACK, or DEFER. For interrupts on Writes, DPIN stuffs this field with b11.                            |
| 1            | 0h<br>RO            | Read or Write (RW):<br>Read or Write                                                                                                                                                        |
| 0            | 0h<br>RO            | Pass or Fail (PF):<br>0: Successful completion<br>1: Error.                                                                                                                                 |

#### 3.6.44 DisplayPort Input Mailbox Data (DPIN\_MAILBOX\_DATA) — Offset 280Ch

DisplayPort Input Mailbox Data.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | REGBAR + 280Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31:0         | 00000000<br>h<br>RO | DATA:<br>Mailbox data        |

#### 3.6.45 DisplayPort Input PM Configuration (DPIN\_PM\_CONFIG) - Offset 2820h

DisplayPort Input PM Configuration.

*Note:* Bit definitions are the same as IOM\_PM\_CONFIG, offset 7A0h.

#### 3.7 PCI Express Egress Port BAR (PXPEPBAR) Registers

This chapter documents the PXPEPBAR registers. Base address of these registers are defined in the PXPEPBAR\_0\_0\_0\_PCI register in Bus: 0, Device: 0, Function: 0.

#### 3.7.1 Summary of Registers

#### Table 3-9. Summary of PXPEPBAR Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                                 | Default Value |
|--------|-----------------|---------------------------------------------------------------------------------|---------------|
| 0h     | 4               | Egress Port Virtual Channel Capabilities<br>(EPVCECH_0_0_0_PXPEPBAR)            | 04010002h     |
| 4h     | 4               | Egress Port Virtual Channel Capability Register 1<br>(EPPVCCAP1_0_0_0_PXPEPBAR) | 00000001h     |
| 8h     | 4               | Egress Port Virtual Channel Capability Register 2<br>(EPPVCCAP2_0_0_0_PXPEPBAR) | 00000000h     |
| Ch     | 2               | Egress Port Virtual Channel Control (EPPVCCTL_0_0_0_PXPEPBAR)                   | 0000h         |
| 10h    | 4               | Egress Port Virtual Channel 0 Resource Capability<br>(EPVC0RCAP_0_0_0_PXPEPBAR) | 00000001h     |
| 14h    | 4               | Egress Port Virtual Channel 0 Resource Control<br>(EPVC0RCTL_0_0_0_PXPEPBAR)    | 800000FFh     |
| 1Ah    | 2               | Egress Port Virtual Channel 0 Resource Status (EPVC0RSTS_0_0_0_PXPEPBAR)        | 0000h         |
| 1Ch    | 4               | Egress Port Virtual Channel 1 Resource Capability (EPVC1RCAP_0_0_0_PXPEPBAR)    | 00008001h     |
| 20h    | 4               | Egress Port Virtual Channel 1 Resource Control<br>(EPVC1RCTL_0_0_0_PXPEPBAR)    | 01000000h     |


| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                             | Default Value |
|--------|-----------------|-----------------------------------------------------------------------------|---------------|
| 26h    | 2               | Egress Port Virtual Channel 1 Resource Status (EPVC1RSTS_0_0_0_PXPEPBAR)    | 0000h         |
| 40h    | 4               | Egress Port Capablity Declaration (EPRCLDECH_0_0_0_PXPEPBAR)                | 00010005h     |
| 44h    | 4               | Egress Port Element Declaration Capability (EPESD_0_0_0_PXPEPBAR)           | 00000501h     |
| 50h    | 4               | Egress Port Link Element Declaration 1<br>(EPLE1D_0_0_0_PXPEPBAR)           | 01000000h     |
| 58h    | 4               | Egress Port Link Another Root Complex Declaration 1 (EPLE1A_0_0_0_PXPEPBAR) | 00000000h     |
| 5Ch    | 4               | Egress Port Second Link Declaration 1<br>(EPULE1A_0_0_0_PXPEPBAR)           | 00000000h     |
| 60h    | 4               | Egress Port Link Element Declaration 2<br>(EPLE2D_0_0_0_PXPEPBAR)           | 02000002h     |
| 68h    | 4               | Egress Port Link Another Root Complex Declaration 2 (EPLE2A_0_0_0_PXPEPBAR) | 00000000h     |
| 6Ch    | 4               | Egress Port Second Link Declaration 2<br>(EPULE2A_0_0_0_PXPEPBAR)           | 00000000h     |
| 70h    | 4               | Egress Port Link Element Declaration 3<br>(EPLE3D_0_0_PXPEPBAR)             | 03000002h     |
| 78h    | 4               | Egress Port Link Another Root Complex Declaration 3 (EPLE3A_0_0_0_PXPEPBAR) | 00000000h     |
| 7Ch    | 4               | Egress Port Second Link Declaration 3<br>(EPULE3A_0_0_0_PXPEPBAR)           | 00000000h     |
| 80h    | 4               | Egress Port Link Element Declaration 4<br>(EPLE4D_0_0_0_PXPEPBAR)           | 04000002h     |
| 88h    | 4               | Egress Port Link Another Root Complex Declaration 4 (EPLE4A_0_0_0_PXPEPBAR) | 00000000h     |
| 8Ch    | 4               | Egress Port Second Link Declaration 4<br>(EPULE4A_0_0_0_PXPEPBAR)           | 00000000h     |
| 90h    | 4               | Egress Port Link Element Declaration 5<br>(EPLE5D_0_0_0_PXPEPBAR)           | 05000002h     |
| 98h    | 4               | Egress Port Link Another Root Complex Declaration 5 (EPLE5A_0_0_0_PXPEPBAR) | 00000000h     |
| 9Ch    | 4               | Egress Port Second Link Declaration 5<br>(EPULE5A_0_0_0_PXPEPBAR)           | 00000000h     |

#### 3.7.2 Egress Port Virtual Channel Capabilities (EPVCECH\_0\_0\_0\_PXPEPBAR) - Offset 0h

Indicates Egress Port Virtual Channel capabilities.

| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | PXPEPBAR + 0h | 04010002h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 040h<br>RO          | Pointer to Next Capability (PNC):<br>This field contains the offset to the next PCI<br>Express capability structure in the linked list of capabilities (Link Declaration<br>Capability).<br>Bits [21:20] are reserved and software must mask them to allow for future uses of<br>these bits |  |
| 19:16        | 1h<br>RO            | <b>PCI Express Virtual Channel Capability Version (PCIEVCCV):</b><br>Hardwired to 1 to indicate compliances with the 1.1 version of the PCI Express specification.<br>Note: This version does not change for 2.0 compliance.                                                                |  |
| 15:0         | 0002h<br>RO         | <b>Extended Capability ID (ECID):</b><br>Value of 0002h identifies this linked list item (capability structure) as being for PCI Express Virtual Channel registers.                                                                                                                         |  |

#### 3.7.3 Egress Port Virtual Channel Capability Register 1 (EPPVCCAP1\_0\_0\_PXPEPBAR) - Offset 4h

Egress Port Virtual Channel Capability Register 1

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | PXPEPBAR + 4h | 0000001h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                  |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:12        | 0h<br>RO            | Reserved                                                                                                                                      |  |
| 11:10        | 0h<br>RO            | <b>Port Arbitration Table Entry Size (PATES):</b><br>Indicates that the size of the Port Arbitration table entry is 1 bit.                    |  |
| 9:8          | 0h<br>RO            | <b>Reference Clock (RC):</b><br>Indicates the reference clock for Virtual Channels that support time-based WRR Port<br>Arbitration. 00:100 ns |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                      |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:4          | 0h<br>RO            | Low Priority Extended Virtual Channel Count (LPEVCC):<br>Indicates the number of Virtual Channels (extended).<br>Virtual Channels in addition to the default Virtual Channel belonging to the low-<br>priority Virtual Channel (LPVC) group that has the lowest priority with respect to<br>other Virtual Channel resources in a strict-priority Virtual Channel Arbitration. The<br>value of 0 in this field implies strict Virtual Channel arbitration. |
| 3            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2:0          | 1h<br>RW/L          | Extended Virtual Channel Count (EVCC):<br>Indicates the number of (extended) Virtual Channels in addition to the default Virtual<br>Channel supported by the device.<br>Locked by: TLDMIREGS.WO_STATUS0_0_0_0_DMIBAR.EVCCPWOS                                                                                                                                                                                                                             |

#### 3.7.4 Egress Port Virtual Channel Capability Register 2 (EPPVCCAP2\_0\_0\_0\_PXPEPBAR) - Offset 8h

Egress Port Virtual Channel Capability Register 2

| Туре | Size   | Offset        | Default  |
|------|--------|---------------|----------|
| MMIO | 32 bit | PXPEPBAR + 8h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                        |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------|
| 31:24        | 00h<br>RO           | VC Arbitration Table Offset (VCATO):<br>This field is reserved for Virtual Channel Arbitration Table Offset (VCATO) |
| 23:0         | 0h<br>RO            | Reserved                                                                                                            |

#### 3.7.5 Egress Port Virtual Channel Control (EPPVCCTL\_0\_0\_0\_PXPEPBAR) - Offset Ch

Egress Port Virtual Channel Control

| Туре | Size   | Offset        | Default |
|------|--------|---------------|---------|
| MMIO | 16 bit | PXPEPBAR + Ch | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:4         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 3:1          | 0h<br>RW            | VC Arbitration Select (VCAS):<br>This field will be programmed by software to the only possible value as indicated in<br>the Virtual Channel Arbitration Capability field. The value 000b when written to this<br>field will indicate the Virtual Channel arbitration scheme is hardware fixed (in the root<br>complex).<br>This field cannot be modified when more than one Virtual Channel in the LPVC group<br>is enabled. |
| 0            | 0h<br>RO            | Load Virtual Channel Arbitration Table (LVCAT):<br>This field is reserved for Load Virtual Channel Arbitration Table (LVCAT)                                                                                                                                                                                                                                                                                                  |

#### 3.7.6 Egress Port Virtual Channel 0 Resource Capability (EPVC0RCAP\_0\_0\_0\_PXPEPBAR) - Offset 10h

Egress Port Virtual Channel 0 Resource Capability

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | PXPEPBAR + 10h | 0000001h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                           |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 00h<br>RO           | Port Arbitration Table Offset (PATO):<br>No VC0 port arbitration necessary.                                                                                                                                                                                                                            |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                               |
| 22:16        | 00h<br>RO           | Maximum Time Slots (MTS):<br>No VC0 port arbitration necessary.                                                                                                                                                                                                                                        |
| 15           | 0h<br>RO            | Reject Snoop Transactions (RSNPT):0: Transactions with or without the No Snoop bit set within the TLP header are<br>allowed on this VC.1: When Set, any transaction for which the No Snoop attribute is applicable but is not<br>Set within the TLP Header will be rejected as an Unsupported Request. |
| 14:8         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                               |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 01h<br>RO           | <b>Port Arbitration Capability (PAC):</b><br>Indicates types of Port Arbitration supported by this VC0 resource. The default value of 01h indicates that the only port arbitration capability for VC0 is non-configurable, hardware-fixed arbitration scheme. |

#### 3.7.7 Egress Port Virtual Channel 0 Resource Control (EPVC0RCTL\_0\_0\_0\_PXPEPBAR) - Offset 14h

Controls the resources associated with Egress Port Virtual Channel 0.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | PXPEPBAR + 14h | 800000FFh |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 1h<br>RO            | VC0 Enable (VC0E):<br>For VC0 this is hardwired to 1 and read only as VC0 can never be disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 30:27        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 26:24        | 0h<br>RO            | VC0 ID (VC0ID):<br>Assigns a Virtual Channel ID to the Virtual Channel resource. For VC0 this is<br>hardwired to 0 and read only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 23:20        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 19:17        | 0h<br>RW            | <b>Port Arbitration Select (PAS):</b><br>This field configures the Virtual Channel resource to provide a particular Port<br>Arbitration service. The value of 0h corresponds to the bit position of the only<br>asserted bit in the Port Arbitration Capability field.                                                                                                                                                                                                                                                                                                                                       |
| 16:8         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 7:1          | 7Fh<br>RW           | <b>TC/VC0 Map (TCVCOM):</b><br>Indicates the TCs (Traffic Classes) that are mapped to the Virtual Channel resource.<br>Bit locations within this field correspond to TC values. For<br>example, when bit 7 is set in this field, TC7 is mapped to this Virtual Channel<br>resource. When more than one bit in this field is set, it indicates that multiple TCs are<br>mapped to the Virtual Channel resource. In order to remove one or more TCs from<br>the TC/VC Map of an enabled VC, software must ensure that no new or outstanding<br>transactions with the TC labels are targeted at the given Link. |
| 0            | 1h<br>RO            | TCO/VCO Map (TCOVCOM):<br>Traffic Class 0 is always routed to VC0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

#### 3.7.8 Egress Port Virtual Channel 0 Resource Status (EPVC0RSTS\_0\_0\_0\_PXPEPBAR) - Offset 1Ah

Egress Port Virtual Channel 0 Resource Status

| Туре | Size   | Offset         | Default |
|------|--------|----------------|---------|
| MMIO | 16 bit | PXPEPBAR + 1Ah | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:2         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1            | 0h<br>RO/V          | <ul> <li>VCO Negotiation Pending (VCONP):</li> <li>0: The Virtual Channel negotiation is complete.</li> <li>1: The Virtual Channel resource is still in the process of negotiation (initialization or disabling). For this default VC, this bit indicates the status of the process of Flow Control initialization. Before using a Virtual Channel, software must check whether the Virtual Channel Negotiation Pending fields for that Virtual Channel are cleared in both Components on a Link.</li> </ul> |
| 0            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

#### 3.7.9 Egress Port Virtual Channel 1 Resource Capability (EPVC1RCAP\_0\_0\_0\_PXPEPBAR) - Offset 1Ch

Egress Port Virtual Channel 1 Resource Capability

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | PXPEPBAR + 1Ch | 00008001h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                             |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:24        | 00h<br>RO           | Port Arbitration Table Offset (PATO):<br>No VC0 port arbitration is necessary.                                                                                                                                                                                                                                                           |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                 |  |
| 22:16        | 00h<br>RO           | Maximum Time Slots (MTS):<br>No VC0 port arbitration is necessary.                                                                                                                                                                                                                                                                       |  |
| 15           | 1h<br>RO            | <ul> <li>Reject Snoop Transactions (RSNPT):</li> <li>0: Transactions with or without the No Snoop bit set within the TLP header are allowed on this VC.</li> <li>1: When Set, any transaction for which the No Snoop attribute is applicable but is not Set within the TLP Header will be rejected as an Unsupported Request.</li> </ul> |  |
| 14:8         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                 |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                    |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 01h<br>RO           | <b>Port Arbitration Capability (PAC):</b><br>Indicates types of Port Arbitration supported by this VC1 resource. The default value of 01h indicates that the only port arbitration capability for VC1 is a non-configurable, hardware-fixed arbitration scheme. |

#### 3.7.10 Egress Port Virtual Channel 1 Resource Control (EPVC1RCTL\_0\_0\_0\_PXPEPBAR) — Offset 20h

Egress Port Virtual Channel 1 Resource Control

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | PXPEPBAR + 20h | 0100000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RW            | <ul> <li>VC1 Enable (VC1E):</li> <li>VC1 Enable: This bit will be ignored by the hardware. The bit is R/W for specification compliance, but writing to it will result in no behavior change in the hardware (other than the bit value reflecting the written value).</li> <li>0: Virtual Channel is disabled.</li> <li>1: Virtual Channel is enabled.</li> <li>See exceptions in note below.</li> <li>Software must use the Virtual Channel Negotiation Pending bit to check whether the Virtual Channel negotiation is complete. When Virtual Channel Negotiation Pending bit is cleared, a 1 read from this Virtual Channel Enable bit indicates that the Virtual Channel is enabled (Flow Control Initialization is completed for the PCI Express port). A 0 read from this bit indicates that the Virtual Channel is currently disabled.</li> <li>Notes:</li> <li>1. To enable a Virtual Channel, the Virtual Channel Enable bits for that Virtual Channel must be set in both Components on a Link.</li> <li>2. To disable a Virtual Channel, the Virtual Channel Enable bits for that Virtual Channel must be cleared in both Components on a Link.</li> <li>3. Software must ensure that no traffic is using a Virtual Channel at the time it is disabled.</li> <li>4. Software must fully disable a Virtual Channel in both Components on a Link before re-enabling the Virtual Channel.</li> </ul> |  |
| 30:27        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 26:24        | 1h<br>RW            | VC1 ID (VC1ID):<br>Assigns a Virtual Channel ID to the Virtual Channel resource. Assigned value must be<br>non-zero. This field can not be modified when the Virtual Channel is already enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 23:20        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 19:17        | 0h<br>RW            | <b>Port Arbitration Select (PAS):</b><br>This field configures the Virtual Channel resource to provide a particular Port<br>Arbitration service. The default value of 0h corresponds to bit<br>position of the only asserted bit in the Port Arbitration Capability field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 16:8         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 7:1          | 00h<br>RW           | <b>TC/VC1 Map (TCVC1M):</b><br>Indicates the TCs (Traffic Classes) that are mapped to the Virtual Channel resource.<br>Bit locations within this field correspond to TC values. For<br>example, when bit 7 is set in this field, TC7 is mapped to this Virtual Channel<br>resource. When more than one bit in this field is set, it indicates that multiple TCs are<br>mapped to the Virtual Channel resource. In order to remove one or more TCs from<br>the TC/VC Map of an enabled VC, software must ensure that no new or outstanding<br>transactions with the TC labels are targeted at the given Link. |  |
| 0            | 0h<br>RO            | TCO/VC1 Map (TCOVC1M):<br>Traffic Class 0 is always routed to VC0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |

#### 3.7.11 Egress Port Virtual Channel 1 Resource Status (EPVC1RSTS\_0\_0\_0\_PXPEPBAR) - Offset 26h

Egress Port Virtual Channel 1 Resource Status

| Туре | Size   | Offset         | Default |
|------|--------|----------------|---------|
| MMIO | 16 bit | PXPEPBAR + 26h | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:2         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 1            | 0h<br>RO/V          | <ul> <li>VC1 Negotiation Pending (VC1NP):</li> <li>0: The Virtual Channel negotiation is complete.</li> <li>1: The Virtual Channel resource is still in the process of negotiation (initialization or disabling).</li> <li>For this non-default Virtual Channel, software may use this bit when enabling or disabling the VC.</li> <li>Before using a Virtual Channel, software must check whether the Virtual Channel Negotiation Pending fields for that Virtual Channel are cleared in both Components on a Link.</li> </ul> |  |
| 0            | 0h<br>RO            | <b>Port Arbitration Table Status (PATS):</b><br>This field is reserved for Port Arbitration Table Status (PATS)                                                                                                                                                                                                                                                                                                                                                                                                                 |  |

#### 3.7.12 Egress Port Capablity Declaration (EPRCLDECH\_0\_0\_0\_PXPEPBAR) - Offset 40h

Egress Port Capablity Declaration



| I | Туре | Size   | Offset         | Default   |
|---|------|--------|----------------|-----------|
|   | MMIO | 32 bit | PXPEPBAR + 40h | 00010005h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                               |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 000h<br>RO          | <b>Pointer to Next Capability (PNC):</b><br>This value terminates the PCI Express extended capabilities list associated with this RCRB.                                                                    |
| 19:16        | 1h<br>RO            | <b>Link Declaration Capability Version (LDCV):</b><br>Hardwired to 1 to indicate compliances with the 1.0 version of the PCI Express specification. Note: This version does not change for 2.0 compliance. |
| 15:0         | 0005h<br>RO         | <b>Extended Capability ID (ECID):</b><br>Value of 5h identifies this linked list item (capability structure) as being for PCI Express Link Declaration Capability.                                         |

#### 3.7.13 Egress Port Element Declaration Capability (EPESD\_0\_0\_0\_PXPEPBAR) - Offset 44h

Provides information about the root complex element containing this Link Declaration Capability.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | PXPEPBAR + 44h | 00000501h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 00h<br>RO           | <b>Port Number (PN):</b><br>This field specifies the port number associated with this element with respect to the component that contains this element. Value of 00 h indicates to configuration software that this is the default egress port.                                                                                               |
| 23:16        | 00h<br>RW/L         | <b>Component ID (CID):</b><br>Identifies the physical component that contains this Root Complex Element.<br>BIOS Requirement: Must be initialized according to guidelines in the PCI Express*<br>Isochronous/Virtual Channel Support Hardware Programming Specification (HPS).<br><b>Locked by:</b> TLDMIREGS.WO_STATUSO_0_0_0_DMIBAR.CIDPWOS |
| 15:8         | 05h<br>RO           | Number of Link Entries (NLE):<br>Indicates the number of link entries following the Element Self Description. This field<br>reports 5 (one each for PEG0, PEG11 PEG12,<br>PEG1 and DMI).                                                                                                                                                      |
| 7:4          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                      |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------|
| 3:0          | 1h<br>RO            | <b>Element Type (ET):</b><br>Indicates the type of the Root Complex Element. Value of 1 h represents a port to system memory. |

#### 3.7.14 Egress Port Link Element Declaration 1 (EPLE1D\_0\_0\_0\_PXPEPBAR) - Offset 50h

First part of a Link Entry which declares an internal link to another Root Complex Element.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | PXPEPBAR + 50h | 01000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                        |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 01h<br>RO           | Target Port Number (TPN):Specifies the port number associated with the element targeted by this link entry<br>(DMI).The target port number is with respect to the component that contains this element<br>as specified by the target component ID.                                                                                                                                  |
| 23:16        | 00h<br>RW/L         | Target Component ID (TCID):         Identifies the physical or logical component that is targeted by this link entry. BIOS         Requirement: Must be initialized according to         guidelines in the PCI Express* Isochronous/Virtual Channel Support Hardware         Programming Specification (HPS).         Locked by:       TLDMIREGS.WO_STATUS0_0_0_0_DMIBAR.TCIDE1PWOS |
| 15:2         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                            |
| 1            | 0h<br>RO            | <b>Link Type (LTYP):</b><br>Indicates that the link points to memory-mapped space (for RCRB). The link address specifies the 64-bit base address of the target RCRB.                                                                                                                                                                                                                |
| 0            | 0h<br>RW/L          | Link Valid (LV):<br>0: Link Entry is not valid and will be ignored.<br>1: Link Entry specifies a valid link.<br>Locked by: TLDMIREGS.WO_STATUS0_0_0_0_DMIBAR.LVE1PWOS                                                                                                                                                                                                               |

#### 3.7.15 Egress Port Link Another Root Complex Declaration 1 (EPLE1A\_0\_0\_0\_PXPEPBAR) - Offset 58h

Second part of a Link Entry which declares an internal link to another Root Complex Element.



| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | PXPEPBAR + 58h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                         |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:12        | 00000h<br>RW/L      | Low Link Address (LLA):<br>Memory mapped base address of the RCRB that is the target element (DMI) for this<br>link entry.<br>Locked by: TLDMIREGS.WO_STATUS0_0_0_0_DMIBAR.LLAE1PWOS |
| 11:0         | 0h<br>RO            | Reserved                                                                                                                                                                             |

#### 3.7.16 Egress Port Second Link Declaration 1 (EPULE1A\_0\_0\_0\_PXPEPBAR) - Offset 5Ch

Second part of a Link Entry which declares an internal link to another Root Complex Element.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | PXPEPBAR + 5Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                           |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8         | 0h<br>RO            | Reserved                                                                                                                                                                               |
| 7:0          | 00h<br>RW/L         | Upper Link Address (ULA):<br>Memory mapped base address of the RCRB that is the target element (DMI) for this<br>link entry.<br>Locked by: TLDMIREGS.WO_STATUS0_0_0_0_DMIBAR.ULAE1PWOS |

#### 3.7.17 Egress Port Link Element Declaration 2 (EPLE2D\_0\_0\_0\_PXPEPBAR) - Offset 60h

First part of a Link Entry which declares an internal link to another Root Complex Element.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | PXPEPBAR + 60h | 0200002h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 02h<br>RO           | <b>Target Port Number (TPN):</b><br>Specifies the port number associated with the<br>element targeted by this link entry (PEG1.0). The target port number is with respect<br>to the component that contains this element as specified by the target component ID.                                                                                                                                                                                                                  |
| 23:16        | 00h<br>RW/L         | Target Component ID (TCID):Identifies the physical or logical component that is targeted by this link entry.A value of 0 is reserved. Component IDs start at 1.This value is a mirror of the value in the Component ID field of all elements in this component.BIOS Requirement: Must be initialized according to guidelines in the PCI Express*Isochronous/Virtual Channel Support Hardware Programming Specification (HPS).Locked by: TLDMIREGS.WO_STATUS0_0_0_DMIBAR.TCIDE2PWOS |
| 15:2         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1            | 1h<br>RO            | Link Type (LTYP):<br>Indicates that the link points to configuration space of the integrated device which<br>controls the x16 root port for PEG0. The link address<br>specifies the configuration address (segment, bus, device, function) of the target root<br>port.                                                                                                                                                                                                             |
| 0            | 0h<br>RW/L          | Link Valid (LV):<br>0: Link Entry is not valid and will be ignored.<br>1: Link Entry specifies a valid link.<br>Locked by: TLDMIREGS.WO_STATUS0_0_0_0MIBAR.LVE2PWOS                                                                                                                                                                                                                                                                                                                |

#### 3.7.18 Egress Port Link Another Root Complex Declaration 2 (EPLE2A\_0\_0\_0\_PXPEPBAR) - Offset 68h

Second part of a Link Entry which declares an internal link to another Root Complex Element.



| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | PXPEPBAR + 68h | 0000000h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                        |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:12        | 00000h<br>RW/L      | Low Link Address (LLA):<br>Memory mapped base address of the RCRB that is the target element (DMI) for this<br>link entry.<br>Locked by: TLDMIREGS.WO_STATUS0_0_0_0DMIBAR.LLAE2PWOS |
| 11:0         | 0h<br>RO            | Reserved                                                                                                                                                                            |

#### 3.7.19 Egress Port Second Link Declaration 2 (EPULE2A\_0\_0\_0\_PXPEPBAR) - Offset 6Ch

Second part of a Link Entry which declares an internal link to another Root Complex Element.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | PXPEPBAR + 6Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                           |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8         | 0h<br>RO            | Reserved                                                                                                                                                                               |
| 7:0          | 00h<br>RW/L         | Upper Link Address (ULA):<br>Memory mapped base address of the RCRB that is the target element (DMI) for this<br>link entry.<br>Locked by: TLDMIREGS.WO_STATUS0_0_0_0_DMIBAR.ULAE2PWOS |

#### 3.7.20 Egress Port Link Element Declaration 3 (EPLE3D\_0\_0\_0\_PXPEPBAR) - Offset 70h

First part of a Link Entry which declares an internal link to another Root Complex Element.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | PXPEPBAR + 70h | 0300002h |

Register Level Access:

| BIOS Access | SMM Access OS Access |    |
|-------------|----------------------|----|
| RW          | RW                   | RW |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 03h<br>RO           | <b>Target Port Number (TPN):</b><br>Specifies the port number associated with the<br>element targeted by this link entry (PEG1.1). The target port number is with respect<br>to the component that contains this element as specified by the target component ID.                                                                                                                                                                                                                   |
| 23:16        | 00h<br>RW/L         | Target Component ID (TCID):Identifies the physical or logical component that is targeted by this link entry.A value of 0 is reserved. Component IDs start at 1.This value is a mirror of the value in the Component ID field of all elements in this component.BIOS Requirement: Must be initialized according to guidelines in the PCI Express*Isochronous/Virtual Channel Support Hardware Programming Specification (HPS).Locked by: TLDMIREGS.WO_STATUS0_0_0_0DMIBAR.TCIDE3PWOS |
| 15:2         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1            | 1h<br>RO            | Link Type (LTYP):<br>Indicates that the link points to configuration space of the integrated device which<br>controls the x16 root port for PEG1. The link address<br>specifies the configuration address (segment, bus, device, function) of the target<br>root port.                                                                                                                                                                                                              |
| 0            | 0h<br>RW/L          | Link Valid (LV):<br>0: Link Entry is not valid and will be ignored.<br>1: Link Entry specifies a valid link.<br>Locked by: TLDMIREGS.WO_STATUS0_0_0_0_DMIBAR.LVE3PWOS                                                                                                                                                                                                                                                                                                               |

#### **3.7.21 Egress Port Link Another Root Complex Declaration 3** (EPLE3A\_0\_0\_0\_PXPEPBAR) — Offset 78h

Second part of a Link Entry which declares an internal link to another Root Complex Element.



| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | PXPEPBAR + 78h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                         |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:12        | 00000h<br>RW/L      | Low Link Address (LLA):<br>Memory mapped base address of the RCRB that is the target element (DMI) for this<br>link entry.<br>Locked by: TLDMIREGS.WO_STATUS0_0_0_0_DMIBAR.LLAE3PWOS |
| 11:0         | 0h<br>RO            | Reserved                                                                                                                                                                             |

#### 3.7.22 Egress Port Second Link Declaration 3 (EPULE3A\_0\_0\_0\_PXPEPBAR) — Offset 7Ch

Second part of a Link Entry which declares an internal link to another Root Complex Element.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | PXPEPBAR + 7Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                         |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8         | 0h<br>RO            | Reserved                                                                                                                                                                             |
| 7:0          | 00h<br>RW/L         | Upper Link Address (ULA):<br>Memory mapped base address of the RCRB that is the target element (DMI) for this<br>link entry<br>Locked by: TLDMIREGS.WO_STATUS0_0_0_0DMIBAR.ULAE3PWOS |

#### 3.7.23 Egress Port Link Element Declaration 4 (EPLE4D\_0\_0\_0\_PXPEPBAR) — Offset 80h

First part of a Link Entry which declares an internal link to another Root Complex Element.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | PXPEPBAR + 80h | 04000002h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:24        | 04h<br>RO           | <b>Target Port Number (TPN):</b><br>Specifies the port number associated with the element targeted by this link entry (PEG1.2).<br>The target port number is with respect to the component that contains this element as specified by the target component ID.                                                                                                                                                                                                                    |  |
| 23:16        | 00h<br>RW/L         | Target Component ID (TCID):Identifies the physical or logical component that is targeted by this link entry. A valueof 0 is reserved. Component IDs start at 1.This value is a mirror of the value in the Component ID field of all elements in thiscomponent.BIOS Requirement: Must be initialized according to guidelines in the PCI Express*Isochronous/Virtual Channel Support Hardware Programming Specification (HPS).Locked by: TLDMIREGS.WO_STATUS0_0_0_0DIBAR.TCIDE4PWOS |  |
| 15:2         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 1            | 1h<br>RO            | Link Type (LTYP):<br>Indicates that the link points to configuration space of the integrated device which<br>controls the x16 root port for PEG1.<br>The link address specifies the configuration address (segment, bus, device, function)<br>of the target root port.                                                                                                                                                                                                            |  |
| 0            | 0h<br>RW/L          | Link Valid (LV):<br>0: Link Entry is not valid and will be ignored.<br>1: Link Entry specifies a valid link.<br>Locked by: TLDMIREGS.WO_STATUS0_0_0_0_DMIBAR.LVE4PWOS                                                                                                                                                                                                                                                                                                             |  |

#### **3.7.24 Egress Port Link Another Root Complex Declaration 4** (EPLE4A\_0\_0\_0\_PXPEPBAR) — Offset 88h

Second part of a Link Entry which declares an internal link to another Root Complex Element.



| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | PXPEPBAR + 88h | 0000000h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                        |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:12        | 00000h<br>RW/L      | Low Link Address (LLA):<br>Memory mapped base address of the RCRB that is the target element (DMI) for this<br>link entry.<br>Locked by: TLDMIREGS.WO_STATUS0_0_0_0DMIBAR.LLAE4PWOS |  |
| 11:0         | 0h<br>RO            | Reserved                                                                                                                                                                            |  |

#### 3.7.25 Egress Port Second Link Declaration 4 (EPULE4A\_0\_0\_0\_PXPEPBAR) - Offset 8Ch

Second part of a Link Entry which declares an internal link to another Root Complex Element.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | PXPEPBAR + 8Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                           |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8         | 0h<br>RO            | Reserved                                                                                                                                                                               |
| 7:0          | 00h<br>RW/L         | Upper Link Address (ULA):<br>Memory mapped base address of the RCRB that is the target element (DMI) for this<br>link entry.<br>Locked by: TLDMIREGS.WO_STATUS1_0_0_0_DMIBAR.ULAE4PWOS |

#### 3.7.26 Egress Port Link Element Declaration 5 (EPLE5D\_0\_0\_0\_PXPEPBAR) — Offset 90h

First part of a Link Entry which declares an internal link to another Root Complex Element.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | PXPEPBAR + 90h | 0500002h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:24        | 05h<br>RO           | <b>Target Port Number (TPN):</b><br>Specifies the port number associated with the element targeted by this link entry (PEG6.0).<br>The target port number is with respect to the component that contains this element as specified by the target component ID.                                                                                                                                                                                                                      |  |
| 23:16        | 00h<br>RW/L         | Target Component ID (TCID):Identifies the physical or logical component that is targeted by this link entry.A value of 0 is reserved. Component IDs start at 1.This value is a mirror of the value in the Component ID field of all elements in this component.BIOS Requirement: Must be initialized according to guidelines in the PCI Express*Isochronous/Virtual Channel Support Hardware Programming Specification (HPS).Locked by: TLDMIREGS.WO_STATUS1_0_0_0_MIBAR.TCIDE5PWOS |  |
| 15:2         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 1            | 1h<br>RO            | Link Type (LTYP):<br>Indicates that the link points to configuration space of the integrated device which<br>controls the x16 root port for PEG1.<br>The link address specifies the configuration address (segment, bus, device, function)<br>of the target root port.                                                                                                                                                                                                              |  |
| 0            | 0h<br>RW/L          | Link Valid (LV):<br>0: Link Entry is not valid and will be ignored.<br>1: Link Entry specifies a valid link.<br>Locked by: TLDMIREGS.WO_STATUS1_0_0_0_DMIBAR.LVE5PWOS                                                                                                                                                                                                                                                                                                               |  |

#### **3.7.27 Egress Port Link Another Root Complex Declaration 5** (EPLE5A\_0\_0\_0\_PXPEPBAR) — Offset 98h

Second part of a Link Entry which declares an internal link to another Root Complex Element.



| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | PXPEPBAR + 98h | 0000000h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                         |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:12        | 00000h<br>RW/L      | Low Link Address (LLA):<br>Memory mapped base address of the RCRB that is the target element (DMI) for this<br>link entry.<br>Locked by: TLDMIREGS.WO_STATUS1_0_0_0_DMIBAR.LLAE5PWOS |  |
| 11:0         | 0h<br>RO            | Reserved                                                                                                                                                                             |  |

#### 3.7.28 Egress Port Second Link Declaration 5 (EPULE5A\_0\_0\_0\_PXPEPBAR) - Offset 9Ch

Second part of a Link Entry which declares an internal link to another Root Complex Element.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | PXPEPBAR + 9Ch | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                               |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8         | 0h<br>RO            | Reserved                                                                                                                                                                                                   |
| 7:0          | 00h<br>RW/L         | Upper Link Address (ULA):<br>Upper Link Address: Memory mapped base address of the RCRB that is the target<br>element (DMI) for this link entry.<br>Locked by: TLDMIREGS.WO_STATUS1_0_0_0_DMIBAR.ULAE5PWOS |

#### 3.8 VTDPVC0BAR Registers

This chapter documents the VC0PREMAP BAR registers. Base address of these registers are defined in the VTDPVC0BAR\_0\_0\_0\_MCHBAR\_NCU register which resides in the MCHBAR register collection.

#### 3.8.1 Summary of Registers

#### Table 3-10. Summary of VTDPVC0BAR Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                     | Default Value         |
|--------|-----------------|---------------------------------------------------------------------|-----------------------|
| 0h     | 4               | Version Register (VER_REG_0_0_0_VTDBAR)                             | 00000010h             |
| 8h     | 8               | Capability Register (CAP_REG_0_0_0_VTDBAR)                          | 00D2008C40660<br>462h |
| 10h    | 8               | Extended Capability Register (ECAP_REG_0_0_0_VTDBAR)                | 0000000000F050<br>DAh |
| 18h    | 4               | Global Command Register (GCMD_REG_0_0_VTDBAR)                       | 00000000h             |
| 1Ch    | 4               | Global Status Register (GSTS_REG_0_0_0_VTDBAR)                      | 00000000h             |
| 20h    | 8               | Root Table Address Register (RTADDR_REG_0_0_0_VTDBAR)               | 00000000000000<br>00h |
| 28h    | 8               | Context Command Register (CCMD_REG_0_0_0_VTDBAR)                    | 08000000000000<br>00h |
| 34h    | 4               | Fault Status Register (FSTS_REG_0_0_0_VTDBAR)                       | 00000000h             |
| 38h    | 4               | Fault Event Control Register (FECTL_REG_0_0_0_VTDBAR)               | 80000000h             |
| 3Ch    | 4               | Fault Event Data Register (FEDATA_REG_0_0_0_VTDBAR)                 | 00000000h             |
| 40h    | 4               | Fault Event Address Register (FEADDR_REG_0_0_0_VTDBAR)              | 00000000h             |
| 44h    | 4               | Fault Event Upper Address Register<br>(FEUADDR_REG_0_0_0_VTDBAR)    | 00000000h             |
| 58h    | 8               | Advanced Fault Log Register (AFLOG_REG_0_0_0_VTDBAR)                | 00000000000000<br>00h |
| 64h    | 4               | Protected Memory Enable Register (PMEN_REG_0_0_VTDBAR)              | 00000000h             |
| 68h    | 4               | Protected Low Memory Base Register<br>(PLMBASE_REG_0_0_0_VTDBAR)    | 00000000h             |
| 6Ch    | 4               | Protected Low-Memory Limit Register<br>(PLMLIMIT_REG_0_0_0_VTDBAR)  | 00000000h             |
| 70h    | 8               | Protected High-Memory Base Register<br>(PHMBASE_REG_0_0_VTDBAR)     | 00000000000000<br>00h |
| 78h    | 8               | Protected High-Memory Limit Register<br>(PHMLIMIT_REG_0_0_0_VTDBAR) | 00000000000000<br>00h |
| 80h    | 8               | Invalidation Queue Head Register (IQH_REG_0_0_0_VTDBAR)             | 00000000000000<br>00h |
| 88h    | 8               | Invalidation Queue Tail Register (IQT_REG_0_0_0_VTDBAR)             | 00000000000000<br>00h |
| 90h    | 8               | Invalidation Queue Address Register (IQA_REG_0_0_0_VTDBAR)          | 00000000000000<br>00h |
| 9Ch    | 4               | Invalidation Completion Status Register<br>(ICS_REG_0_0_0_VTDBAR)   | 00000000h             |
| A0h    | 4               | Invalidation Event Control Register (IECTL_REG_0_0_0_VTDBAR)        | 80000000h             |
| A4h    | 4               | Invalidation Event Data Register (IEDATA_REG_0_0_0_VTDBAR)          | 00000000h             |
| A8h    | 4               | Invalidation Event Address Register<br>(IEADDR_REG_0_0_0_VTDBAR)    | 00000000h             |



| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                        | Default Value                          |
|--------|-----------------|------------------------------------------------------------------------|----------------------------------------|
| ACh    | 4               | Invalidation Event Upper Address Register<br>(IEUADDR_REG_0_0_VTDBAR)  | 00000000h                              |
| B8h    | 8               | Interrupt Remapping Table Address Register<br>(IRTA_REG_0_0_0_VTDBAR)  | 00000000000000<br>00h                  |
| DCh    | 4               | Page Request Status Register (PRESTS_REG_0_0_0_VTDBAR)                 | 00000000h                              |
| E0h    | 4               | Page Request Event Control Register<br>(PRECTL_REG_0_0_0_VTDBAR)       | 80000000h                              |
| E4h    | 4               | Page Request Event Data Register<br>(PREDATA_REG_0_0_VTDBAR)           | 00000000h                              |
| E8h    | 4               | Page Request Event Address Register<br>(PREADDR_REG_0_0_VTDBAR)        | 00000000h                              |
| ECh    | 4               | Page Request Event Upper Address Register<br>(PREUADDR_REG_0_0_VTDBAR) | 00000000h                              |
| 400h   | 8               | Fault Recording Register Low [0] (FRCDL_REG_0_0_0_VTDBAR)              | 00000000000000000000000000000000000000 |
| 408h   | 8               | Fault Recording Register High [0] (FRCDH_REG_0_0_0_VTDBAR)             | 00000000000000<br>00h                  |
| 500h   | 8               | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR)                     | 00000000000000<br>00h                  |
| 508h   | 8               | IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR)                     | 02000000000000<br>00h                  |

#### **3.8.2** Version Register (VER\_REG\_0\_0\_0\_VTDBAR) — Offset 0h

Register to report the architecture version supported. Backward compatibility for the architecture is maintained with new revision numbers, allowing software to load remapping hardware drivers written for prior architecture versions.

| Туре | Size   | Offset          | Default   |
|------|--------|-----------------|-----------|
| MMIO | 32 bit | VTDPVC0BAR + 0h | 00000010h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                     |
|--------------|---------------------|----------------------------------------------------------------------------------|
| 31:8         | 0h<br>RO            | Reserved                                                                         |
| 7:4          | 1h<br>RO            | Major Version Number (MAJOR):<br>Indicates supported architecture version.       |
| 3:0          | 0h<br>RO            | Minor Version Number (MINOR):<br>Indicates supported architecture minor version. |

#### 3.8.3 Capability Register (CAP\_REG\_0\_0\_0\_VTDBAR) - Offset 8h

Register to report general remapping hardware capabilities.

| Туре | Size   | Offset          | Default           |
|------|--------|-----------------|-------------------|
| MMIO | 64 bit | VTDPVC0BAR + 8h | 00D2008C40660462h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:57        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 56           | 0h<br>RO            | First Level 1GB Page Support (FL1GP):<br>A value of 1 in this field indicates 1-GByte page size is supported for first-level<br>translation.                                                                                                                                                                                                                                                                                                   |  |
| 55           | 1h<br>RO            | <ul> <li>Read Draining (DRD):</li> <li>0 = Hardware does not support draining of DMA read requests.</li> <li>1 = Hardware supports draining of DMA read requests.</li> </ul>                                                                                                                                                                                                                                                                   |  |
| 54           | 1h<br>RO            | <ul> <li>Write Draining (DWD):</li> <li>0 = Hardware does not support draining of DMA write requests.</li> <li>1 = Hardware supports draining of DMA write requests.</li> </ul>                                                                                                                                                                                                                                                                |  |
| 53:48        | 12h<br>RO           | Maximum Address Mask Value (MAMV):<br>The value in this field indicates the maximum supported value for the Address Mask<br>(AM) field in the Invalidation Address register (IVA_REG) and IOTLB Invalidation<br>Descriptor (iotlb_inv_dsc) used for invalidations of second-level translation.<br>This field is valid only when the PSI field in Capability register is reported as Set.                                                       |  |
| 47:40        | 00h<br>RO           | Number of Fault-Recording Registers (NFR):<br>Number of fault recording registers is computed as N+1, where N is the value<br>reported in this field.<br>Implementations must support at least one fault recording register (NFR = 0) for<br>each remapping hardware unit in the platform.<br>The maximum number of fault recording registers per remapping hardware unit is<br>256.                                                           |  |
| 39           | 1h<br>RO            | <ul> <li>Page Selective Invalidation (PSI):</li> <li>0 = Hardware supports only domain and global invalidates for IOTLB.</li> <li>1 = Hardware supports page selective, domain and global invalidates for IOTLB.<br/>Hardware implementations reporting this field as set are recommended to support a<br/>Maximum Address Mask Value (MAMV) value of at least 9 (or 18 if supporting 1GB<br/>pages with second level translation).</li> </ul> |  |
| 38           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|              |                     | Second Level Large Page Support (SLLPS):<br>This field indicates the super page sizes supported by hardware.<br>A value of 1 in any of these bits indicates the corresponding super-page size is<br>supported. The super-page sizes corresponding to various bit positions within this<br>field are:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 37:34        | 3h<br>RO            | <ul> <li>0 = 21-bit offset to page frame (2MB)</li> <li>1 = 30-bit offset to page frame (1GB)</li> <li>2 = 39-bit offset to page frame (512GB)</li> <li>3 = 48-bit offset to page frame (1TB)</li> <li>Hardware implementations supporting a specific super-page size must support all smaller super-page sizes, i.e. only valid values for this field are 0000b, 0001b, 0011b, 0111b, 1111b.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| -            | 040b                | Fault-Recording Register Offset (FRO):<br>This field specifies the location to the first fault recording register relative to the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 33:24        | RO                  | register base address of this remapping hardware unit.<br>If the register base address is X, and the value reported in this field is Y, the address<br>for the first fault recording register is calculated as $X+(16*Y)$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 22           | 1h<br>RO            | <ul> <li>Zero Length Read (ZLR):</li> <li>0 = Indicates the remapping hardware unit blocks (and treats as fault) zero length DMA read requests to write-only pages.</li> <li>1 = Indicates the remapping hardware unit supports zero length DMA read requests to write-only pages.</li> <li>DMA remapping hardware implementations are recommended to report ZLR field as Set.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|              |                     | Maximum Guest Address Width (MGAW):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 21:16        | 26h<br>RO           | This field indicates the maximum DMA virtual addressability supported by remapping<br>hardware. The Maximum Guest Address Width (MGAW) is computed as (N+1), where<br>N is the value reported in this field. For example, a hardware implementation<br>supporting 48-bit MGAW reports a value of 47 (101111b) in this field.<br>If the value in this field is X, untranslated and translated DMA requests to addresses<br>above $2(x+1)-1$ are always blocked by hardware. Translations requests to address<br>above $2(x+1)-1$ from allowed devices return a null Translation Completion Data Entry<br>with R=W=0.<br>Guest addressability for a given DMA request is limited to the minimum of the value<br>reported through this field and the adjusted guest address width of the corresponding<br>page-table structure. (Adjusted guest address widths supported by hardware are<br>reported through the SAGAW field).<br>Implementations are recommended to support MGAW at least equal to the physical<br>addressability (host address width) of the platform. |  |
| 15:13        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 12:8         | 04h<br>RO           | <ul> <li>Supported Adjusted Guest Address Widths (SAGAW):</li> <li>This 5-bit field indicates the supported adjusted guest address widths (which in turn represents the levels of page-table walks for the 4KB base page size) supported by the hardware implementation.</li> <li>A value of 1 in any of these bits indicates the corresponding adjusted guest address width is supported. The adjusted guest address widths corresponding to various bit positions within this field are:</li> <li>0 = 30-bit AGAW (2-level page table)</li> <li>1 = 39-bit AGAW (2-level page table)</li> <li>2 = 48-bit AGAW (4-level page table)</li> <li>3 = 57-bit AGAW (5-level page table)</li> <li>4 = 64-bit AGAW (6-level page table)</li> <li>Software must ensure that the adjusted guest address width used to setup the page tables is one of the supported guest address widths reported in this field.</li> </ul> |  |
| 7            | 0h<br>RO            | <ul> <li>Caching Mode (CM):</li> <li>0 = Not-present and erroneous entries are not cached in any of the renmapping caches. Invalidations are not required for modifications to individual not present or invalid entries. However, any modifications that result in decreasing the effective permissions or partial permission increases require invalidations for them to be effective.</li> <li>1 = Not-present and erroneous mappings may be cached in the remapping caches. Any software updates to the remapping structures (including updates to not-present or erroneous entries) require explicit invalidation.</li> <li>Hardware implementations of this architecture must support a value of 0 in this field.</li> </ul>                                                                                                                                                                                 |  |
| 6            | 1h<br>RO            | <ul> <li>Protected High-Memory Region (PHMR):</li> <li>0 = Indicates protected high-memory region is not supported.</li> <li>1 = Indicates protected high-memory region is supported.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 5            | 1h<br>RO            | <ul> <li>Protected Low-Memory Region (PLMR):</li> <li>0 = Indicates protected low-memory region is not supported.</li> <li>1 = Indicates protected low-memory region is supported.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 4            | 0h<br>RO            | <ul> <li>Required Write-Buffer Flushing (RWBF):</li> <li>0 = Indicates no write-buffer flushing is needed to ensure changes to memory-resident structures are visible to hardware.</li> <li>1 = Indicates software must explicitly flush the write buffers to ensure updates made to memory-resident remapping structures are visible to hardware.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 3            | 0h<br>RO            | <ul> <li>Advanced Fault Logging (AFL):</li> <li>0 = Indicates advanced fault logging is not supported. Only primary fault logging is supported.</li> <li>1 = Indicates advanced fault logging is supported.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 2:0          | 2h<br>RO            | <ul> <li>Number of Domains Supported (ND):</li> <li>000b = Hardware supports 4-bit domain-ids with support for up to 16 domains.</li> <li>001b = Hardware supports 6-bit domain-ids with support for up to 64 domains.</li> <li>010b = Hardware supports 8-bit domain-ids with support for up to 256 domains.</li> <li>011b = Hardware supports 10-bit domain-ids with support for up to 1024 domains.</li> <li>100b = Hardware supports 12-bit domain-ids with support for up to 4K domains.</li> <li>100b = Hardware supports 14-bit domain-ids with support for up to 16K domains.</li> <li>110b = Hardware supports 16-bit domain-ids with support for up to 64K domains.</li> </ul>                                                                                                                                                                                                                           |  |



#### 3.8.4 Extended Capability Register (ECAP\_REG\_0\_0\_VTDBAR) - Offset 10h

Register to report remapping hardware extended capabilities.

| Туре | Size   | Offset           | Default           |
|------|--------|------------------|-------------------|
| MMIO | 64 bit | VTDPVC0BAR + 10h | 0000000000F050DAh |

| <b>BIOS Access</b> | SMM Access | OS Access |
|--------------------|------------|-----------|
| R                  | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:41        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 40           | 0h<br>RO            | <ul> <li>Process Address Space ID Support (PASID):</li> <li>0 = Hardware does not support requests tagged with Process Address Space IDs.</li> <li>1 = Hardware supports requests tagged with Process Address Space IDs.</li> </ul>                                                                                                                                                                                                                                                                            |  |
| 39:35        | 00h<br>RO           | <b>PASID Size Supported (PSS):</b><br>This field reports the PASID size supported by the remapping hardware for requests-<br>with-PASID. A value of N in this field indicates hardware supports PASID field of N+1<br>bits (For example, value of 7 in this field, indicates 8-bit PASIDs are supported).<br>Requests-with-PASID with PASID value beyond the limit specified by this field are<br>treated as error by the remapping hardware.<br>This field is valid only when PASID field is reported as Set. |  |
| 34           | 0h<br>RO            | <ul> <li>Extended Accessed Flag Support (EAFS):</li> <li>0 = Hardware does not support the extended-accessed (EA) bit in first-level paging-structure entries.</li> <li>1 = Hardware supports the extended accessed (EA) bit in first-level paging-structure entries.</li> <li>This field is valid only when PASID field is reported as Set.</li> </ul>                                                                                                                                                        |  |
| 33           | 0h<br>RO            | <ul> <li>No Write Flag Support (NWFS):</li> <li>0 = Hardware ignores the No Write (NW) flag in Device-TLB translationrequests, and behaves as if NW is always 0.</li> <li>1 = Hardware supports the No Write (NW) flag in Device-TLB translationrequests This field is valid only when Device-TLB support (DT) field is reported as Set.</li> </ul>                                                                                                                                                            |  |
| 32           | 0h<br>RO            | <ul> <li>PASID-Only Translations (POT):</li> <li>0 = Hardware does not support PASID-only Translation Type in extended-context-<br/>entries.</li> <li>1 = Hardware supports PASID-only Translation Type in extended-context-entries.<br/>This field is valid only when PASID field is reported as Set.</li> </ul>                                                                                                                                                                                              |  |
| 31           | 0h<br>RO            | <ul> <li>Supervisor Request Support (SRS):</li> <li>0 = H/W does not support requests-with-PASID seeking supervisor privilege.</li> <li>1 = H/W supports requests-with-PASID seeking supervisor privilege.<br/>The field is valid only when PASID field is reported as Set.</li> </ul>                                                                                                                                                                                                                         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|              |                     | Execute Request Support (ERS):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 30           | 0h<br>RO            | <ul> <li>0 = H/W does not support requests-with-PASID seeking execute permission.</li> <li>1 = H/W supports requests-with-PASID seeking execute permission.</li> <li>This field is valid only when PASID field is reported as Set.</li> </ul>                                                                                                                                                                                                                                                                      |  |
|              |                     | Page Request Support (PRS):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 29           | 0h<br>RO            | <ul> <li>0 = Hardware does not support Page Requests.</li> <li>1 = Hardware supports Page Requests</li> <li>This field is valid only when Device-TLB (DT) field is reported as Set.</li> </ul>                                                                                                                                                                                                                                                                                                                     |  |
| 28           | 0h<br>RO            | ECAP Ignore (IGN):<br>Ignore this field                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|              |                     | Deferred Invalidate Support (DIS):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 27           | 0h<br>RO            | <ul> <li>0 = Hardware does not support deferred invalidations of IOTLB and Device-TLB.</li> <li>1 = Hardware supports deferred invalidations of IOTLB and Device-TLB.</li> <li>This field is valid only when PASID field is reported as Set.</li> </ul>                                                                                                                                                                                                                                                            |  |
|              |                     | Nested Translation Support (NEST):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 26           | 0h<br>RO            | <ul> <li>0 = Hardware does not support nested translations.</li> <li>1 = Hardware supports nested translations.</li> <li>This field is valid only when PASID field is reported as Set.</li> </ul>                                                                                                                                                                                                                                                                                                                  |  |
|              |                     | Memory Type Support (MTS):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 25           | 0h<br>RO            | <ul> <li>0 = Hardware does not support Memory Type in first-level translation and Extended Memory type in second-level translation.</li> <li>1 = Hardware supports Memory Type in first-level translation and Extended Memory type in second-level translation.</li> <li>This field is valid only when PASID and ECS fields are reported as Set.</li> <li>Remapping hardware units with, one or more devices that operate in processor coherency domain, under its scope must report this field as Set.</li> </ul> |  |
|              |                     | Extended Context Support (ECS):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 24           | 0h<br>RO            | <ul> <li>0 = Hardware does not support extended-root-entries and extended-context-<br/>entries.</li> <li>1 = Hardware supports extended-root-entries and extended-context-entries.</li> <li>Implementations reporting PASID or PRS fields as Set, must report this field as Set.</li> </ul>                                                                                                                                                                                                                        |  |
|              |                     | Maximum Handle Mask Value (MHMV):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 23:20        | Fh<br>RO            | The value in this field indicates the maximum supported value for the Handle Mask (HM) field in the interrupt entry cache invalidation descriptor (iec_inv_dsc). This field is valid only when the IR field in Extended Capability register is reported as Set.                                                                                                                                                                                                                                                    |  |
| 19:18        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 17:8         | 050h<br>RO          | <b>IOTLB Register Offset (IRO):</b><br>This field specifies the offset to the IOTLB registers relative to the register base address of this remapping hardware unit.<br>If the register base address is X, and the value reported in this field is Y, the address for the first IOTLB invalidation register is calculated as X+(16*Y).                                                                                                                                                                             |  |
|              |                     | Snoop Control (SC):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 7            | 1h<br>RO            | <ul> <li>0 = Hardware does not support 1-setting of the SNP field in the page-table entries.</li> <li>1 = Hardware supports the 1-setting of the SNP field in the page-table entries.</li> </ul>                                                                                                                                                                                                                                                                                                                   |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                  |  |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|              |                     | Pass Through (PT):                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 6            | 1h<br>RO            | <ul> <li>0 = Hardware does not support pass-through translation type in context entries and extended-context-entries.</li> <li>1 = Hardware supports pass-through translation type in context entries and</li> </ul>                                                                                                                                                          |  |  |
|              |                     | extended-context-entries.<br>Pass-through translation is specified through Translation-Type (T) field value of 10b in<br>context-entries, or T field value of 010b in extended-context-entries.<br>Hardware implementations supporting PASID must report a value of 1b in this field.                                                                                         |  |  |
| 5            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|              |                     | Extended Interrupt Mode (EIM):                                                                                                                                                                                                                                                                                                                                                |  |  |
| 4            | 1h<br>RO            | <ul> <li>0 = On Intel64 platforms, hardware supports only 8-bit APIC-IDs (xAPIC mode)</li> <li>1 = On Intel64 platforms, hardware supports 32-bit APIC-IDs (x2APIC mode).</li> <li>This field is valid only on Intel64 platforms reporting Interrupt Remapping support (IR field Set).</li> </ul>                                                                             |  |  |
|              |                     | Interrupt Remapping support (IR):                                                                                                                                                                                                                                                                                                                                             |  |  |
| 3            | 1h<br>RO            | <ul> <li>0 = Hardware does not support interrupt remapping.</li> <li>1 = Hardware supports interrupt remapping.</li> <li>Implementations reporting this field as Set must also support Queued Invalidation (QI).</li> </ul>                                                                                                                                                   |  |  |
|              |                     | Device-TLB Support (DT):                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 2            | 0h<br>RO            | <ul> <li>0 = Hardware does not support device-IOTLBs.</li> <li>1 = Hardware supports Device-IOTLBs.</li> <li>Implementations reporting this field as Set must also support Queued Invalidation (QI).</li> <li>Hardware implementations supporting I/O Page Requests (PRS field Set in Extended Capability register) must report a value of 1b in this field.</li> </ul>       |  |  |
|              |                     | Queued Invalidation Support (QI):                                                                                                                                                                                                                                                                                                                                             |  |  |
| 1            | IN<br>RO            | <ul> <li>0 = Hardware does not support queued invalidations.</li> <li>1 = Hardware supports queued invalidations.</li> </ul>                                                                                                                                                                                                                                                  |  |  |
| 0            | 0h<br>RO            | <b>Page-Walk Coherency (C):</b><br>This field indicates if hardware access to the root, context, extended-context and interrupt-remap tables, and second-level paging structures for requests-without-PASID, are coherent (snooped) or not.                                                                                                                                   |  |  |
|              |                     | <ul> <li>0 = Indicates hardware accesses to remapping structures are non-coherent.</li> <li>1 = Indicates hardware accesses to remapping structures are coherent.</li> <li>Hardware access to advanced fault log, invalidation queue, invalidation semaphore, page-request queue, PASID-table, PASID-state table, and first-level page-tables are always coherent.</li> </ul> |  |  |

#### 3.8.5 Global Command Register (GCMD\_REG\_0\_0\_0\_VTDBAR) - Offset 18h

Register to control remapping hardware. If multiple control fields in this register need to be modified, software must serialize the modifications through multiple writes to this register.

| Туре | Size   | Offset           | Default  |
|------|--------|------------------|----------|
| MMIO | 32 bit | VTDPVC0BAR + 18h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 31 Oh<br>RW  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | <ul> <li>Translation Enable (TE):<br/>Software writes to this field to request hardware to enable/disable DMA-remapping:</li> <li>0 = Disable DMA remapping.</li> <li>1 = Enable DMA remapping.<br/>Hardware reports the status of the translation enable operation through the TES field<br/>in the Global Status register.<br/>There may be active DMA requests in the platform when software updates this field.<br/>Hardware must enable or disable remapping logic only at deterministic transaction<br/>boundaries, so that any in-flight transaction is either subject to remapping or not at<br/>all.<br/>Hardware implementations supporting DMA draining must drain any in-flight DMA<br/>read/write requests queued within the Root-Complex before completing the<br/>translation enable command and reflecting the status of the command through the<br/>TES field in the Global Status register.</li> </ul> |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | The value returned on a read of this field is undefined.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 30           | 30         Set Root Table Pointer (SRTP):<br>Software sets this field to set/update the root-entry table pointer used by<br>The root-entry table pointer is specified through the Root-entry Table Add<br>(RTA_REG) register.<br>Hardware reports the status of the Set Root Table Pointer operation throug<br>field in the Global Status register.<br>The Set Root Table Pointer operation must be performed before enabling of<br>enabling (after disabling) DMA remapping through the TE field.<br>.After a Set Root Table Pointer operation, software must globally invalidate<br>context cache and then globally invalidate of IOTLB. This is required to en<br>hardware uses only the remapping structures referenced by the new root<br>pointer, and not stale cached entries.<br>While DMA remapping hardware is active, software may update the root ta<br>through this field. However, to ensure valid in-flight DMA requests are<br>deterministically remapped, software must ensure that the structures referenced<br>the new root table pointer are programmed to provide the same remapping<br>the structures referenced by the previous root-table pointer. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 29           | 0h<br>RO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Set Fault Log (SFL):<br>This field is valid only for implementations supporting advanced fault logging.<br>Software sets this field to request hardware to set/update the fault-log pointer used<br>by hardware. The fault-log pointer is specified through Advanced Fault Log register.<br>Hardware reports the status of the Set Fault Log operation through the FLS field in<br>the Global Status register.<br>The fault log pointer must be set before enabling advanced fault logging (through<br>EAFL field). Once advanced fault logging is enabled, the fault log pointer may be<br>updated through this field while DMA remapping is active.<br>Clearing this bit has no effect. The value returned on read of this field is undefined.                                                                                                                                                                         |  |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|              |                     | <b>Enable Advanced Fault Logging (EAFL):</b><br>This field is valid only for implementations supporting advanced fault logging.<br>Software writes to this field to request hardware to enable or disable advanced fault logging:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 28           | 0h<br>RO            | <ul> <li>0 = Disable advanced fault logging. In this case, translation faults are reported through the Fault Recording registers.</li> <li>1 = Enable use of memory-resident fault log. When enabled, translation faults are recorded in the memory-resident log. The fault log pointer must be set in hardware (through the SFL field) before enabling advanced fault logging. Hardware reports the status of the advanced fault logging enable operation through the AFLS field in the Global Status register.</li> <li>The value returned on read of this field is undefined.</li> </ul>                                                                                                                                                                                                                                                                                          |  |
|              | Ob                  | Write Buffer Flush (WBF):<br>This bit is valid only for implementations requiring write buffer flushing.<br>Software sets this field to request that hardware flush the Root-Complex internal<br>write buffers. This is done to expute any underso to be memory resident remarking.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 27           | RO                  | structures are not held in any internal write posting buffers.<br>Hardware reports the status of the write buffer flushing operation through the WBFS<br>field in the Global Status register.<br>Clearing this bit has no effect. The value returned on a read of this field is undefined.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|              |                     | Queued Invalidation Enable (QIE):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|              | 0h<br>RW            | Software writes to this field to enable or disable queued invalidations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 26           |                     | <ul> <li>0 = Disable queued invalidations.</li> <li>1 = Enable use of queued invalidations.</li> <li>Hardware reports the status of queued invalidation enable operation through QIES field in the Global Status register.</li> <li>The value returned on a read of this field is undefined.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|              |                     | Interrupt Remapping Enable (IRE):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 25           | 0h<br>RW            | <ul> <li>0 = Disable interrupt-remapping hardware.</li> <li>1 = Enable interrupt-remapping hardware.</li> <li>Hardware reports the status of the interrupt remapping enable operation through the IRES field in the Global Status register.</li> <li>There may be active interrupt requests in the platform when software updates this field. Hardware must enable or disable interrupt-remapping logic only at deterministic transaction boundaries, so that any in-flight interrupts are either subject to remapping or not at all.</li> <li>Hardware implementations must drain any in-flight interrupts requests queued in the Root-Complex before completing the interrupt-remapping enable command and reflecting the status of the command through the IRES field in the Global Status register.</li> <li>The value returned on a read of this field is undefined.</li> </ul> |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 24           | 0h<br>WO            | Set Interrupt Remap Table Pointer (SIRTP):<br>This field is valid only for implementations supporting interrupt-remapping.<br>Software sets this field to set/update the interrupt remapping table pointer used by<br>hardware. The interrupt remapping table pointer is specified through the Interrupt<br>Remapping Table Address (IRTA_REG) register.<br>Hardware reports the status of the Set Interrupt Remap Table Pointer operation<br>through the IRTPS field in the Global Status register.<br>The Set Interrupt Remap Table Pointer operation must be performed before enabling<br>or re-enabling (after disabling) interrupt-remapping hardware through the IRE field.<br>After a Set Interrupt Remap Table Pointer operation, software must globally<br>invalidate the interrupt entry cache. This is required to ensure hardware uses only<br>the interrupt-remapping entries referenced by the new interrupt remap table pointer,<br>and not any stale cached entries.<br>While interrupt remapping is active, software may update the interrupt requests<br>are deterministically remapped, software must ensure that the structures referenced<br>by the new interrupt remap table pointer are programmed to provide the same<br>remapping results as the structures referenced by the previous interrupt remap table<br>pointer.<br>Clearing this bit has no effect. The value returned on a read of this field is undefined. |  |
| 23           | 0h<br>RW            | <ul> <li>Compatibility Format Interrupt (CFI):<br/>This field is valid only for Intel64 implementations supporting interrupt-remapping.<br/>Software writes to this field to enable or disable Compatibility Format interrupts on<br/>Intel64 platforms. The value in this field is effective only when interrupt-remapping is<br/>enabled and Extended Interrupt Mode (x2APIC mode) is not enabled.</li> <li>0 = Block Compatibility format interrupts.</li> <li>1 = Process Compatibility format interrupts as pass-through (bypass interrupt<br/>remapping).</li> <li>Hardware reports the status of updating this field through the CFIS field in the Global<br/>Status register.</li> <li>The value returned on a read of this field is undefined.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 22:0         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |

### 3.8.6 Global Status Register (GSTS\_REG\_0\_0\_0\_VTDBAR) - Offset 1Ch

Register to report general remapping hardware status.



| Туре | Size   | Offset           | Default  |
|------|--------|------------------|----------|
| MMIO | 32 bit | VTDPVC0BAR + 1Ch | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                          |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RO/V          | <ul> <li>Translation Enable Status (TES):<br/>This field indicates the status of DMA-remapping hardware.</li> <li>0 = DMA-remapping hardware is not enabled.</li> <li>1 = DMA-remapping hardware is enabled</li> </ul>                                                                                                                                                                                |
| 30           | 0h<br>RO/V          | Root Table Pointer Status (RTPS):<br>This field indicates the status of the root- table pointer in hardware.<br>This field is cleared by hardware when software sets the SRTP field in the Global<br>Command register. This field is set by hardware when hardware completes the Set<br>Root Table Pointer operation using the value provided in the Root-Entry Table Address<br>register.            |
| 29           | 0h<br>RO            | <ul> <li>Fault Log Status (FLS):<br/>This field:</li> <li>Is cleared by hardware when software Sets the SFL field in the Global Command register.</li> <li>Is Set by hardware when hardware completes the Set Fault Log Pointer operation using the value provided in the Advanced Fault Log register.</li> </ul>                                                                                     |
| 28           | 0h<br>RO            | <ul> <li>Advanced Fault Logging Status (AFLS):<br/>This field is valid only for implementations supporting advanced fault logging. It indicates the advanced fault logging status:</li> <li>0 = Advanced Fault Logging is not enabled.</li> <li>1 = Advanced Fault Logging is enabled.</li> </ul>                                                                                                     |
| 27           | 0h<br>RO            | <ul> <li>Write Buffer Flush Status (WBFS):<br/>This field is valid only for implementations requiring write buffer flushing. This field indicates the status of the write buffer flush command. It is:</li> <li>Set by hardware when software sets the WBF field in the Global Command register.</li> <li>Cleared by hardware when hardware completes the write buffer flushing operation.</li> </ul> |
| 26           | 0h<br>RO/V          | <ul> <li>Queued Invalidation Enable Status (QIES):<br/>This field indicates queued invalidation enable status.</li> <li>0 = queued invalidation is not enabled.</li> <li>1 = queued invalidation is enabled</li> </ul>                                                                                                                                                                                |
| 25           | 0h<br>RO/V          | <ul> <li>Interrupt Remapping Enable Status (IRES):<br/>This field indicates the status of Interrupt-remapping hardware.</li> <li>0 = Interrupt-remapping hardware is not enabled.</li> <li>1 = Interrupt-remapping hardware is enabled</li> </ul>                                                                                                                                                     |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24           | 0h<br>RO/V          | <b>Interrupt Remapping Pointer Status (IRTPS):</b><br>This field indicates the status of the interrupt remapping table pointer in hardware.<br>This field is cleared by hardware when software sets the SIRTP field in the Global<br>Command register. This field is Set by hardware when hardware completes the set<br>interrupt remap table pointer operation using the value provided in the Interrupt<br>Remapping Table Address register.                                                                              |
| 23           | 0h<br>RO/V          | <ul> <li>Compatibility Format Interrupt Status (CFIS):<br/>This field indicates the status of Compatibility format interrupts on Intel64 implementations supporting interrupt-remapping. The value reported in this field is applicable only when interrupt-remapping is enabled and Extended Interrupt Mode (x2APIC mode) is not enabled.</li> <li>0 = Compatibility format interrupts are blocked.</li> <li>1 = Compatibility format interrupts are processed as pass-through (bypassing interrupt remapping).</li> </ul> |
| 22:0         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

#### 3.8.7 Root Table Address Register (RTADDR\_REG\_0\_0\_VTDBAR) - Offset 20h

Register providing the base address of root-entry table.

| Туре | Size   | Offset           | Default            |
|------|--------|------------------|--------------------|
| MMIO | 64 bit | VTDPVC0BAR + 20h | 00000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access      | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:12        | 00000000<br>00000h<br>RW | Root Table Address (RTA):<br>This register points to base of page aligned, 4KB-sized root-entry table in system<br>memory. Hardware ignores and not implements bits 63:HAW, where HAW is the host<br>address width.<br>Software specifies the base address of the root-entry table through this register, and<br>programs it in hardware through the SRTP field in the Global Command register.<br>Reads of this register returns value that was last programmed to it. |
| 11           | 0h<br>RW                 | <ul> <li>Root Table Type (RTT):<br/>This field specifies the type of root-table referenced by the Root Table Address (RTA) field:</li> <li>0 = Root Table.</li> <li>1 = Extended Root Table</li> </ul>                                                                                                                                                                                                                                                                  |
| 10:0         | 0h<br>RO                 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



#### 3.8.8 Context Command Register (CCMD\_REG\_0\_0\_0\_VTDBAR) - Offset 28h

Register to manage context cache. The act of writing the uppermost byte of the CCMD\_REG with the ICC field Set causes the hardware to perform the context-cache invalidation.

| Туре | Size   | Offset           | Default           |
|------|--------|------------------|-------------------|
| MMIO | 64 bit | VTDPVC0BAR + 28h | 0800000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63           | 0h<br>RW/V          | Invalidate Context Cache (ICC):<br>Software requests invalidation of context-cache by setting this field. Software must<br>also set the requested invalidation granularity by programming the CIRG field.<br>Software must read back and check the ICC field is Clear to confirm the invalidation is<br>complete. Software must not update this register when this field is set.<br>Hardware clears the ICC field to indicate the invalidation request is complete.<br>Hardware also indicates the granularity at which the invalidation operation was<br>performed through the CAIG field.<br>Software must submit a context-cache invalidation request through this field only<br>when there are no invalidation requests pending at this remapping hardware unit.<br>Since information from the context-cache may be used by hardware to tag IOTLB<br>entries, software must perform domain-selective (or global) invalidation of IOTLB<br>after the context cache invalidation has completed.<br>Hardware implementations reporting write-buffer flushing requirement (RWBF=1 in<br>Capability register) must implicitly perform a write buffer flush before invalidating the<br>context cache. |  |
| 62:61        | 0h<br>RW            | <ul> <li>Context Invalidation Request Granularity (CIRG):<br/>Software provides the requested invalidation granularity through this field when<br/>setting the ICC field:</li> <li>00: Reserved.</li> <li>01: Global Invalidation request.</li> <li>10: Domain-selective invalidation request. The target domain-id must be specified<br/>in the DID field.</li> <li>11: Device-selective invalidation request. The target source-id(s) must be<br/>specified through the SID and FM fields, and the domain-id (that was programmed<br/>in the context-entry for these device(s)) must be provided in the DID field.</li> <li>Hardware implementations may process an invalidation request by performing<br/>invalidation at a coarser granularity than requested. Hardware indicates completion<br/>of the invalidation request by clearing the ICC field. At this time, hardware also<br/>indicates the granularity at which the actual invalidation was performed through the<br/>CAIG field.</li> </ul>                                                                                                                                                                                         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |                     | <b>Context Actual Invalidation Granularity (CAIG):</b><br>Hardware reports the granularity at which an invalidation request was processed through the CAIG field at the time of reporting invalidation completion (by clearing the ICC field).<br>The following are the encodings for this field:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 60:59        | 1h<br>RO/V          | <ul> <li>00: Reserved.</li> <li>01: Global Invalidation performed. This could be in response to a global, domain-selective or device-selective invalidation request.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|              |                     | <ul> <li>10: Domain-selective invalidation performed using the domain-id specified by<br/>software in the DID field. This could be in response to a domain-selective or<br/>device-selective invalidation request.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|              |                     | <ul> <li>11: Device-selective invalidation performed using the source-id and domain-id<br/>specified by software in the SID and FM fields. This can only be in response to a<br/>device-selective invalidation request.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 58:34        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 33:32        | 0h<br>RW            | <ul> <li>Function Mask (FM):<br/>Software may use the Function Mask to perform device-selective invalidations on<br/>behalf of devices supporting PCI Express Phantom FunctionsThis field specifies<br/>which bits of the function number portion (least significant three bits) of the SID field<br/>to mask when performing device-selective invalidations. The following encodings are<br/>defined for this field:</li> <li>00: No bits in the SID field masked.</li> <li>01: Mask most significant bit of function number in the SID field.</li> <li>10: Mask two most significant bit of function number in the SID field.</li> <li>11: Mask all three bits of function number in the SID field.</li> <li>The context-entries corresponding to all the source-ids specified through the FM and<br/>SID fields must have to the domain-id specified in the DID field.</li> </ul> |
| 31:16        | 0000h<br>RW         | Source ID (SID):<br>Indicates the source-id of the device whose corresponding context-entry needs to be<br>selectively invalidated. This field along with the FM field must be programmed by<br>software for device-selective invalidation requests.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 15:0         | 0000h<br>RW         | <b>Domain ID (DID):</b><br>Indicates the id of the domain whose context-entries need to be selectively<br>invalidated. This field must be programmed by software for both domain-selective<br>and device-selective invalidation requests.<br>The Capability register reports the domain-id width supported by hardware. Software<br>must ensure that the value written to this field is within this limit. Hardware may<br>ignore and not implement bits15:N, where N is the supported domain-id width<br>reported in the Capability register.                                                                                                                                                                                                                                                                                                                                       |

### 3.8.9 Fault Status Register (FSTS\_REG\_0\_0\_0\_VTDBAR) – Offset 34h

Register indicating the various error status.



| Туре | Size   | Offset           | Default  |
|------|--------|------------------|----------|
| MMIO | 32 bit | VTDPVC0BAR + 34h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 15:8         | 00h<br>RO           | <b>Fault Record Index (FRI):</b><br>This field is valid only when the PPF field is Set.<br>The FRI field indicates the index (from base) of the fault recording register to which<br>the first pending fault was recorded when the PPF field was Set by hardware.<br>The value read from this field is undefined when the PPF field is clear.                                                                                                                                                                  |  |
| 7            | 0h<br>RW/1C         | Page Request Overflow (PRO):<br>Hardware detected a Page Request Overflow error. Hardware implementations not<br>supporting the Page Request Queue implement this bit as RsvdZ.                                                                                                                                                                                                                                                                                                                                |  |
| 6            | 0h<br>RO            | Invalidation Time-out Error (ITE):<br>Hardware detected a Device-IOTLB invalidation completion time-out. At this time, a<br>fault event may be generated based on the programming of the Fault Event Control<br>register.<br>Hardware implementations not supporting device Device-IOTLBs implement this bit<br>as RsvdZ.                                                                                                                                                                                      |  |
| 5            | 0h<br>RO            | <b>Invalidation Completion Error (ICE):</b><br>Hardware received an unexpected or invalid Device-IOTLB invalidation completion.<br>This could be due to either an invalid ITag or invalid source-id in an invalidation<br>completion response. At this time, a fault event may be generated based on the<br>programming of hte Fault Event Control register.<br>Hardware implementations not supporting Device-IOTLBs implement this bit as<br>RsvdZ.                                                          |  |
| 4            | 0h<br>RW/1C         | <b>Invalidation Queue Error (IQE):</b><br>Hardware detected an error associated with the invalidation queue. This could be due to either a hardware error while fetching a descriptor from the invalidation queue, or hardware detecting an erroneous or invalid descriptor in the invalidation queue. At this time, a fault event may be generated based on the programming of the Fault Event Control register.<br>Hardware implementations not supporting queued invalidations implement this bit as RsvdZ. |  |
| 3            | 0h<br>RO            | Advanced Pending Fault (APF):<br>When this field is Clear, hardware sets this field when the first fault record (at index<br>0) is written to a fault log. At this time, a fault event is generated based on the<br>programming of the Fault Event Control register.<br>Software writing 1 to this field clears it. Hardware implementations not supporting<br>advanced fault logging implement this bit as RsvdZ.                                                                                             |  |
| 2            | 0h<br>RO            | Advanced Fault Overflow (AFO):<br>Hardware sets this field to indicate advanced fault log overflow condition. At this<br>time, a fault event is generated based on the programming of the Fault Event Control<br>register.<br>Software writing 1 to this field clears it.<br>Hardware implementations not supporting advanced fault logging implement this bit<br>as RsvdZ.                                                                                                                                    |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1            | 0h<br>RO/V          | <ul> <li>Primary Pending Fault (PPF):<br/>This field indicates if there are one or more pending faults logged in the fault recording registers. Hardware computes this field as the logical OR of Fault (F) fields across all the fault recording registers of this remapping hardware unit.</li> <li>0 = No pending faults in any of the fault recording registers.</li> <li>1 = One or more fault recording registers has pending faults. The FRI field is updated by hardware whenever the PPF field is set by hardware. Also, depending on the programming of Fault Event Control register, a fault event is generated when hardware sets this field.</li> </ul> |  |
| 0            | 0h<br>RW/1C         | Primary Fault Overflow (PFO):           h         Hardware sets this field to indicate overflow of fault recording registers. Software           writing 1 clears this field. When this field is Set, hardware does not record any new faults until software clears this field.                                                                                                                                                                                                                                                                                                                                                                                      |  |

#### 3.8.10 Fault Event Control Register (FECTL\_REG\_0\_0\_VTDBAR) - Offset 38h

Register specifying the fault event interrupt message control bits.

| Туре | Size   | Offset           | Default   |
|------|--------|------------------|-----------|
| MMIO | 32 bit | VTDPVC0BAR + 38h | 80000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 1h<br>RW            | <ul> <li>Interrupt Mask (IM):</li> <li>0 = No masking of interrupt. When an interrupt condition is detected, hardware issues an interrupt message (using the Fault Event Data and Fault Event Address register values).</li> <li>1 = This is the value on reset. Software may mask interrupt message generation by setting this field. Hardware is prohibited from sending the interrupt message when this field is set.</li> </ul> |


| <ul> <li>Interrupt Pending (IP):<br/>Hardware sets the IP field whenever it detects an interrupt condition, which is as:</li> <li>When primary fault logging is active, an interrupt condition occurs when har records a fault through one of the Fault Recording registers and sets the P in Fault Status register.</li> <li>When advanced fault logging is active, an interrupt condition occurs when hardware records a fault in the first fault record (at index 0) of the current log and sets the APF field in the Fault Status register.</li> <li>Hardware detected error associated with the Invalidation Queue, setting th field in the Fault Status register.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | defined<br>rdware<br>?F field                                    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
| <ul> <li>Hardware detected invalid Device-IOTLB invalidation completion, setting th field in the Fault Status register.</li> <li>Hardware detected Device-IOTLB invalidation completion time-out, setting field in the Fault Status register.</li> <li>Hardware detected Device-IOTLB invalidation completion time-out, setting field in the Fault Status register.</li> <li>If any of the status fields in the Fault Status register was already Set at the t setting any of these fields, it is not treated as a new interrupt condition. The IP field is kept set by hardware while the interrupt message is held pendin interrupt message could be held pending due to interrupt mask (IM field) bein or other transient hardware conditions. The IP field is cleared by hardware as soon as the interrupt message pending condition is serviced. This could be due to either:</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | fault<br>e IQE<br>e ICE<br>the ITE<br>me of<br>ng. The<br>ng Set |
| <ul> <li>Hardware issuing the interrupt message due to either change in the transic hardware condition that caused interrupt message to be held pending, or a software clearing the IM field.</li> <li>Software servicing all the pending interrupt status fields in the Fault Status</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ent<br>lue to                                                    |
| <ul> <li>register as follows:</li> <li>When primary fault logging is active, software clearing the Fault (F) field the Fault Recording registers with faults, causing the PPF field in Fault S register to be evaluated as clear.</li> <li>Software clearing other status fields in the Fault Status register by writing the status fields in the Fault Status register by writing the status fields in the Fault Status register by writing the status fields in the Fault Status register by writing the status fields in the Fault Status register by writing the status fields in the Fault Status register by writing the status fields in the Fault Status register by writing the status fields in the stat</li></ul> | d in all<br>tatus                                                |
| 29:0 Oh<br>Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ig buck                                                          |

# 3.8.11 Fault Event Data Register (FEDATA\_REG\_0\_0\_0\_VTDBAR) — Offset 3Ch

Register specifying the interrupt message data

| Туре | Size   | Offset           | Default  |
|------|--------|------------------|----------|
| MMIO | 32 bit | VTDPVC0BAR + 3Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0000h<br>RW         | <b>Extended Interrupt Message Data (EIMD):</b><br>This field is valid only for implementations supporting 32-bit interrupt data fields.<br>Hardware implementations supporting only 16-bit interrupt data may treat this field<br>as RsvdZ. |
| 15:0         | 0000h<br>RW         | Interrupt Message Data (IMD):<br>Data value in the interrupt request.                                                                                                                                                                       |

# 3.8.12 Fault Event Address Register (FEADDR\_REG\_0\_0\_VTDBAR) - Offset 40h

Register specifying the interrupt message address.

| Туре | Size   | Offset           | Default  |
|------|--------|------------------|----------|
| MMIO | 32 bit | VTDPVC0BAR + 40h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                              |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:2         | 00000000<br>h<br>RW | <b>Message Address (MA):</b><br>When fault events are enabled, the contents of this register specify the DWORD-<br>aligned address (bits 31:2) for the interrupt request. |
| 1:0          | 0h<br>RO            | Reserved                                                                                                                                                                  |

## 3.8.13 Fault Event Upper Address Register (FEUADDR\_REG\_0\_0\_VTDBAR) - Offset 44h

Register specifying the interrupt message upper address.



| Туре | Size   | Offset           | Default  |
|------|--------|------------------|----------|
| MMIO | 32 bit | VTDPVC0BAR + 44h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                 |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:0         | 00000000<br>h<br>RW | Message Upper Address (MUA):<br>Hardware implementations supporting Extended Interrupt Mode are required to<br>implement this register.<br>Hardware implementations not supporting Extended Interrupt Mode may treat this<br>field as RsvdZ. |  |

# 3.8.14 Advanced Fault Log Register (AFLOG\_REG\_0\_0\_0\_VTDBAR) - Offset 58h

Register to specify the base address of the memory-resident fault-log region. This register is treated as RsvdZ for implementations not supporting advanced translation fault logging (AFL field reported as 0 in the Capability register).

| Туре | Size   | Offset           | Default             |
|------|--------|------------------|---------------------|
| MMIO | 64 bit | VTDPVC0BAR + 58h | 000000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|--------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:12        | 0000000<br>00000h<br>RO | <b>Fault Log Address (FLA):</b><br>This field specifies the base of 4KB aligned fault-log region in system memory.<br>Hardware ignores and does not implement bits 63:HAW, where HAW is the host<br>address width.<br>Software specifies the base address and size of the fault log region through this<br>register, and programs it in hardware through the SFL field in the Global Command<br>register. When implemented, reads of this field return the value that was last<br>programmed to it. |  |
| 11:9         | 0h<br>RO                | <b>Fault Log Size (FLS):</b><br>This field specifies the size of the fault log region pointed by the FLA field. The size of the fault log region is 2X * 4KB, where X is the value programmed in this register. When implemented, reads of this field return the value that was last programmed to it.                                                                                                                                                                                              |  |
| 8:0          | 0h<br>RO                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |

## 3.8.15 Protected Memory Enable Register (PMEN\_REG\_0\_0\_VTDBAR) - Offset 64h

Register to enable the DMA-protected memory regions setup through the PLMBASE,...PLMLIMT, PHMBASE, PHMLIMIT registers. This register is always treated as RO for implementations not supporting protected memory regions (PLMR and PHMR fields reported as Clear in the Capability register).

Protected memory regions may be used by software to securely initialize remapping structures in memory. To avoid impact to legacy BIOS usage of memory, software is recommended to not overlap protected memory regions with any reserved memory regions of the platform reported through the Reserved Memory Region Reporting (RMRR) structures.

| Туре | Size   | Offset           | Default  |
|------|--------|------------------|----------|
| MMIO | 32 bit | VTDPVC0BAR + 64h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                  |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|              |                     | Enable Protected Memory (EPM):                                                                                                                                                                                                                                                                                                                                                |  |
|              |                     | This field controls DMA accesses to the protected low-memory and protected high-<br>memory regions.                                                                                                                                                                                                                                                                           |  |
|              |                     | • 0 = Protected memory regions are disabled.                                                                                                                                                                                                                                                                                                                                  |  |
|              |                     | • 1 = Protected memory regions are enabled.DMA requests accessing protected memory regions are handled as follows:                                                                                                                                                                                                                                                            |  |
|              |                     | <ul> <li>When DMA remapping is not enabled, all DMA requests accessing protected<br/>memory regions are blocked.</li> </ul>                                                                                                                                                                                                                                                   |  |
|              |                     | <ul> <li>When DMA remapping is enabled:</li> </ul>                                                                                                                                                                                                                                                                                                                            |  |
|              | 0h                  | <ul> <li>DMA requests processed as pass-through (Translation Type value of 10b in<br/>Context-Entry) and accessing the protected memory regions are blocked.</li> <li>DMA requests with translated address (AT=10b) and accessing the protected</li> </ul>                                                                                                                    |  |
| 51           | RW                  | memory regions are blocked.                                                                                                                                                                                                                                                                                                                                                   |  |
|              |                     | <ul> <li>DMA requests that are subject to address remapping, and accessing the<br/>protected memory regions may or may not be blocked by hardware. For such<br/>requests, software must not depend on hardware protection of the protected<br/>memory regions, and instead program the DMA-remapping page-tables to<br/>not allow DMA to protected memory regions.</li> </ul> |  |
|              |                     | Remapping hardware access to the remapping structures are not subject to protected memory region checks.                                                                                                                                                                                                                                                                      |  |
|              |                     | DMA requests blocked due to protected memory region violation are not recorded or reported as remapping faults.                                                                                                                                                                                                                                                               |  |
|              |                     | Hardware reports the status of the protected memory enable/disable operation through the PRS field in this register.Hardware implementations supporting DMA draining must drain any in-flight translated DMA requests queued within the Root-Complex before indicating the protected memory region as enabled through the PRS field.                                          |  |
| 30:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                      |  |
| 0            | 0h<br>RO/V          | Protected Region Status (PRS):<br>This field indicates the status of protected memory region(s):                                                                                                                                                                                                                                                                              |  |
|              |                     | <ul> <li>0 = Protected memory region(s) disabled.</li> <li>1 = Protected memory region(s) enabled.</li> </ul>                                                                                                                                                                                                                                                                 |  |



### 3.8.16 Protected Low Memory Base Register (PLMBASE\_REG\_0\_0\_0\_VTDBAR) — Offset 68h

Register to set up the base address of DMA-protected low-memory region below 4GB. This register must be set up before enabling protected memory through PMEN\_REG, and must not be updated when protected memory regions are enabled.

This register is always treated as RO for implementations not supporting protected low memory region (PLMR field reported as Clear in the Capability register).

The alignment of the protected low memory region base depends on the number of reserved bits (N:0) of this register. Software may determine N by writing all 1s to this register, and finding the most significant zero bit position with 0 in the value read back from the register. Bits N:0 of this register is decoded by hardware as all 0s...Software must setup the protected low memory region below 4GB.

Software must not modify this register when protected memory regions are enabled (PRS field Set in PMEN\_REG).

| Туре | Size   | Offset           | Default  |
|------|--------|------------------|----------|
| MMIO | 32 bit | VTDPVC0BAR + 68h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                           |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 000h<br>RW          | Protected Low-Memory Base (PLMB):<br>This register specifies the base of protected low-memory region in system memory. |
| 19:0         | 0h<br>RO            | Reserved                                                                                                               |

## 3.8.17 Protected Low-Memory Limit Register (PLMLIMIT\_REG\_0\_0\_VTDBAR) — Offset 6Ch

Register to set up the limit address of DMA-protected low-memory region below 4GB. This register must be set up before enabling protected memory through PMEN\_REG, and must not be updated when protected memory regions are enabled

This register is always treated as RO for implementations not supporting protected low memory region (PLMR field reported as Clear in the Capability register)

The alignment of the protected low memory region limit depends on the number of reserved bits (N:0) of this register. Software may determine N by writing all 1s to this register, and finding most significant zero bit position with 0 in the value read back from the register. Bits N:0 of the limit register is decoded by hardware as all 1s

The Protected low-memory base and limit registers functions as follows:

 Programming the protected low-memory base and limit registers with the same value in bits 31: (N+1) specifies a protected low-memory region of size 2(N+1) bytes

• Programming the protected low-memory limit register with a value less than the protected lowmemory base register disables the protected low-memory region

Software must not modify this register when protected memory regions are enabled (PRS field Set in PMEN\_REG).

| Туре | Size   | Offset           | Default  |
|------|--------|------------------|----------|
| MMIO | 32 bit | VTDPVC0BAR + 6Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                     |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 000h<br>RW          | <b>Protected Low-Memory Limit (PLML):</b><br>This register specifies the last host physical address of the DMA-protected low-<br>memory region in system memory. |  |
| 19:0         | 0h<br>RO            | Reserved                                                                                                                                                         |  |

### 3.8.18 Protected High-Memory Base Register (PHMBASE\_REG\_0\_0\_0\_VTDBAR) — Offset 70h

Register to set up the base address of DMA-protected high-memory region. This register must be set up before enabling protected memory through PMEN\_REG, and must not be updated when protected memory regions are enabled

This register is always treated as RO for implementations not supporting protected high memory region (PHMR field reported as Clear in the Capability register)

The alignment of the protected high memory region base depends on the number of reserved bits (N:0) of this register. Software may determine N by writing all 1s to this register, and finding most significant zero bit position below host address width (HAW) in the value read back from the register. Bits N:0 of this register are decoded by hardware as all 0s

Software may setup the protected high memory region either above or below 4GB

Software must not modify this register when protected memory regions are enabled (PRS field Set in PMEN\_REG).



| Туре | Size   | Offset           | Default            |
|------|--------|------------------|--------------------|
| MMIO | 64 bit | VTDPVC0BAR + 70h | 00000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                       |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                                                                                                                                                                           |
| 38:20        | 00000h<br>RW        | <b>Protected High-Memory Base (PHMB):</b><br>This register specifies the base of protected (high) memory region in system memory<br>Hardware ignores, and does not implement, bits 63:HAW, where HAW is the host<br>address width. |
| 19:0         | 0h<br>RO            | Reserved                                                                                                                                                                                                                           |

## 3.8.19 Protected High-Memory Limit Register (PHMLIMIT\_REG\_0\_0\_VTDBAR) — Offset 78h

Register to set up the limit address of DMA-protected high-memory region. This register must be set up before enabling protected memory through PMEN\_REG, and must not be updated when protected memory regions are enabled

This register is always treated as RO for implementations not supporting protected high memory region (PHMR field reported as Clear in the Capability register)

The alignment of the protected high memory region limit depends on the number of reserved bits (N:0) of this register. Software may determine the value of N by writing all 1s to this register, and finding most significant zero bit position below host address width (HAW) in the value read back from the register. Bits N:0 of the limit register is decoded by hardware as all 1s

The protected high-memory base & limit registers functions as follows

- Programming the protected low-memory base and limit registers with the same value in bits HAW:(N+1) specifies a protected low-memory region of size 2(N+1) bytes
- Programming the protected high-memory limit register with a value less than the protected highmemory base register disables the protected high-memory region

Software must not modify this register when protected memory regions are enabled (PRS field Set in PMEN\_REG).

| Туре | Size   | Offset           | Default             |
|------|--------|------------------|---------------------|
| MMIO | 64 bit | VTDPVC0BAR + 78h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                               |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:39        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                   |  |
| 38:20        | 00000h<br>RW        | Protected High-Memory Limit (PHML):<br>This register specifies the last host physical address of the DMA-protected high-<br>memory region in system memory<br>Hardware ignores and does not implement bits 63:HAW, where HAW is the host<br>address width. |  |
| 19:0         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                   |  |

# 3.8.20 Invalidation Queue Head Register (IQH\_REG\_0\_0\_0\_VTDBAR) - Offset 80h

Register indicating the invalidation queue head. This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register.

| Туре | Size   | Offset           | Default             |
|------|--------|------------------|---------------------|
| MMIO | 64 bit | VTDPVC0BAR + 80h | 000000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:19        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                            |  |
| 18:4         | 0000h<br>RO/V       | <b>Queue Head (QH):</b><br>Specifies the offset (128-bit aligned) to the invalidation queue for the command that will be fetched next by hardware<br>Hardware resets this field to 0 whenever the queued invalidation is disabled (QIES field Clear in the Global Status register). |  |
| 3:0          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                            |  |



### 3.8.21 Invalidation Queue Tail Register (IQT\_REG\_0\_0\_VTDBAR) - Offset 88h

Register indicating the invalidation tail head. This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register.

| Туре | Size   | Offset           | Default            |
|------|--------|------------------|--------------------|
| MMIO | 64 bit | VTDPVC0BAR + 88h | 00000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                       |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:19        | 0h<br>RO            | Reserved                                                                                                                                           |
| 18:4         | 0000h<br>RW         | <b>Queue Tail (QT):</b><br>Specifies the offset (128-bit aligned) to the invalidation queue for the command that will be written next by software. |
| 3:0          | 0h<br>RO            | Reserved                                                                                                                                           |

# 3.8.22 Invalidation Queue Address Register (IQA\_REG\_0\_0\_0\_VTDBAR) - Offset 90h

Register to configure the base address and size of the invalidation queue. This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register.

| Туре | Size   | Offset           | Default            |
|------|--------|------------------|--------------------|
| MMIO | 64 bit | VTDPVC0BAR + 90h | 00000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:39        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |  |
| 38:12        | 0000000h<br>RW      | <b>Invalidation Queue Base Address (IQA):</b><br>This field points to the base of 4KB aligned invalidation request queue. Hardware ignores and does not implement bits 63:HAW, where HAW is the host address width Reads of this field return the value that was last programmed to it. |  |
| 11:3         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                      |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2:0          | 0h<br>RW            | <b>Queue Size (QS):</b><br>This field specifies the size of the invalidation request queue. A value of X in this field indicates an invalidation request queue of (2X) 4KB pages. The number of entries in the invalidation queue is $2(X + 8)$ . |  |

# 3.8.23 Invalidation Completion Status Register (ICS\_REG\_0\_0\_0\_VTDBAR) — Offset 9Ch

Register to report completion status of invalidation wait descriptor with Interrupt Flag (IF) Set

This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register.

| Туре | Size   | Offset           | Default  |
|------|--------|------------------|----------|
| MMIO | 32 bit | VTDPVC0BAR + 9Ch | 0000000h |

Register Level Access:

| <b>BIOS Access</b> | SMM Access | OS Access |
|--------------------|------------|-----------|
| RW                 | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                      |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                          |
| 0            | 0h<br>RW/1C         | <b>Invalidation Wait Descriptor Complete (IWC):</b><br>Indicates completion of Invalidation Wait Descriptor with Interrupt Flag (IF) field Set.<br>Hardware implementations not supporting queued invalidations implement this field<br>as RsvdZ. |

### 3.8.24 Invalidation Event Control Register (IECTL\_REG\_0\_0\_VTDBAR) - Offset A0h

Register specifying the invalidation event interrupt control bits

This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register.



| Туре | Size   | Offset           | Default  |
|------|--------|------------------|----------|
| MMIO | 32 bit | VTDPVC0BAR + A0h | 8000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range                  | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31                            | 1h<br>RW            | <ul> <li>Interrupt Mask (IM):</li> <li>0= No masking of interrupt. When a invalidation event condition is detected, hardware issues an interrupt message (using the Invalidation Event Data &amp; Invalidation Event Address register values)</li> <li>1= This is the value on reset. Software may mask interrupt message generation by setting this field. Hardware is prohibited from sending the interrupt message when this field is Set.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 30                            | 0h<br>RO/V          | <ul> <li>Interrupt Pending (IP):<br/>Hardware sets the IP field whenever it detects an interrupt condition. Interrupt condition is defined as:</li> <li>An Invalidation Wait Descriptor with Interrupt Flag (IF) field Set completed, setting the IWC field in the Invalidation Completion Status register</li> <li>If the IWC field in the Invalidation Completion Status register was already Set at the time of setting this field, it is not treated as a new interrupt condition</li> <li>The IP field is kept Set by hardware while the interrupt message is held pending. The interrupt message could be held pending due to interrupt mask (IM field) being Set, or due to other transient hardware conditions. The IP field is cleared by hardware as soon as the interrupt message pending condition is serviced. This could be due to either:</li> <li>0= Hardware issuing the interrupt message due to either change in the transient hardware condition that caused interrupt message to be held pending or due to software clearing the IM field</li> <li>1= Software servicing the IWC field in the Invalidation Completion Status register.</li> </ul> |
| 29:0 Oh<br>RO <b>Reserved</b> |                     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

# 3.8.25 Invalidation Event Data Register (IEDATA\_REG\_0\_0\_VTDBAR) — Offset A4h

Register specifying the Invalidation Event interrupt message data

This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register.

| Туре | Size   | Offset           | Default  |
|------|--------|------------------|----------|
| MMIO | 32 bit | VTDPVC0BAR + A4h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                          |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0000h<br>RW         | <b>Extended Interrupt Message Data (EIMD):</b><br>This field is valid only for implementations supporting 32-bit interrupt data fields<br>Hardware implementations supporting only 16-bit interrupt data treat this field as<br>Rsvd. |
| 15:0         | 0000h<br>RW         | Interrupt Message Data (IMD):<br>Data value in the interrupt request.                                                                                                                                                                 |

# 3.8.26 Invalidation Event Address Register (IEADDR\_REG\_0\_0\_VTDBAR) — Offset A8h

Register specifying the Invalidation Event Interrupt message address

This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register.

*Note:* Bit definitions are the same as FEADDR\_REG\_0\_0\_0\_VTDBAR, offset 40h.

## **3.8.27** Invalidation Event Upper Address Register (IEUADDR\_REG\_0\_0\_VTDBAR) — Offset ACh

Register specifying the Invalidation Event interrupt message upper address.

| Туре | Size   | Offset           | Default  |
|------|--------|------------------|----------|
| MMIO | 32 bit | VTDPVC0BAR + ACh | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                 |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | Message Upper Address (MUA):<br>Hardware implementations supporting Queued Invalidations and Extended Interrupt<br>Mode are required to implement this register<br>Hardware implementations not supporting Queued Invalidations or Extended<br>Interrupt Mode may treat this field as RsvdZ. |



### 3.8.28 Interrupt Remapping Table Address Register (IRTA\_REG\_0\_0\_0\_VTDBAR) - Offset B8h

Register providing the base address of Interrupt remapping table. This register is treated as RsvdZ by implementations reporting Interrupt Remapping (IR) as not supported in the Extended Capability register.

| Туре | Size   | Offset           | Default            |
|------|--------|------------------|--------------------|
| MMIO | 64 bit | VTDPVC0BAR + B8h | 00000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access      | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:12        | 00000000<br>00000h<br>RW | <b>Interrupt Remapping Table Address (IRTA):</b><br>This field points to the base of 4KB aligned interrupt remapping table<br>Hardware ignores and does not implement bits 63:HAW, where HAW is the host<br>address width<br>Reads of this field returns value that was last programmed to it.                                                                                                                                                                                                                                                                                |
| 11           | 0h<br>RW                 | <ul> <li>Extended Interrupt Mode Enable (EIME):<br/>This field is used by hardware on Intel64 platforms as follows:</li> <li>0=xAPIC mode is active. Hardware interprets only low 8-bits of Destination-ID field in the IRTEs. The high 24-bits of the Destination-ID field are treated as reserved</li> <li>1= x2APIC mode is active. Hardware interprets all 32-bits of Destination-ID field in the IRTEs</li> <li>This field is implemented as RsvdZ on implementations reporting Extended Interrupt Mode (EIM) field as Clear in Extended Capability register.</li> </ul> |
| 10:4         | 0h<br>RO                 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 3:0          | 0h<br>RW                 | <b>IRTA Size (S):</b><br>This field specifies the size of the interrupt remapping table.<br>The number of entries in the interrupt remapping table is 2(X+1), where X is the value programmed in this field.                                                                                                                                                                                                                                                                                                                                                                  |

### 3.8.29 Page Request Status Register (PRESTS\_REG\_0\_0\_0\_VTDBAR) — Offset DCh

Register to report pending page request in page request queue. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register.

| Туре | Size   | Offset           | Default  |
|------|--------|------------------|----------|
| MMIO | 32 bit | VTDPVC0BAR + DCh | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                               |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                   |
| 0            | 0h<br>RO            | <b>Pending Page Request (PPR):</b><br>Pending Page Request: Indicates pending page requests to be serviced by software in<br>the page request queue. This field is Set by hardware when a streaming page request<br>entry (page_stream_reg_dsc) or a page group request (page_grp_req_dsc) with Last<br>Page in Group (LPG) field Set, is added to the page request queue. |

# 3.8.30 Page Request Event Control Register (PRECTL\_REG\_0\_0\_VTDBAR) - Offset E0h

Register specifying the page request event interrupt control bits. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register

| Туре | Size   | Offset           | Default  |
|------|--------|------------------|----------|
| MMIO | 32 bit | VTDPVC0BAR + E0h | 8000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 1h<br>RO            | <ul> <li>Interrupt Mask (IM):<br/>Interrupt Mask</li> <li>0=No masking of interrupt. When a page request event condition is detected,<br/>hardware issues an interrupt message (using the Page Request Event Data and<br/>Page Request Event Address register values)</li> <li>1=This is the value on reset. Software may mask interrupt message generation by<br/>setting this field. Hardware is prohibited from sending the interrupt message when<br/>this field is Set.</li> </ul> |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30           | 0h<br>RO            | <ul> <li>Interrupt Pending (IP):</li> <li>Interrupt Pending: Hardware sets the IP field whenever it detects an interrupt condition. Interrupt condition is defined as:</li> <li>A streaming page request entry (page_stream_req_dsc) or a page group request (page_grp_req_dsc) with Last Page in Group (LPG) field Set, was added to page request queue, resulting in hardware setting the Pending Page Request (PPR) field in Page Request Status register</li> <li>If the PPR field in the Page Request Event Status register was already Set at the time of setting this field, it is not treated as a new interrupt condition</li> <li>The IP field is kept Set by hardware while the interrupt message is held pending. The interrupt message could be held pending due to interrupt mask (IM field) being Set, or due to other transient hardware conditions. The IP field is cleared by hardware as soon as the interrupt message pending condition is serviced. This could be due to either:</li> <li>Hardware issuing the interrupt message due to either change in the transient hardware condition that caused interrupt message to be held pending or due to software clearing the IM field</li> <li>Software servicing the PPR field in the Page Request Event Status register.</li> </ul> |
| 29:0         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

# 3.8.31 Page Request Event Data Register (PREDATA\_REG\_0\_0\_VTDBAR) - Offset E4h

Register specifying the Page Request Event interrupt message data. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register.

| Туре | Size   | Offset           | Default  |
|------|--------|------------------|----------|
| MMIO | 32 bit | VTDPVC0BAR + E4h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                       |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0000h<br>RO         | Extended Interrupt Message Data (EIMD):<br>Extended Interrupt Message Data                                                                                                         |
| 15:0         | 0000h<br>RO         | <b>Interrupt Message Data (IMD):</b><br>Interrupt Message Data: Data value in the interrupt request. Software requirements for programming this register are described in VTd Spec |

### 3.8.32 Page Request Event Address Register (PREADDR\_REG\_0\_0\_VTDBAR) - Offset E8h

Register specifying the Page Request Event Interrupt message address. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register.

| Туре | Size   | Offset           | Default  |
|------|--------|------------------|----------|
| MMIO | 32 bit | VTDPVC0BAR + E8h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                       |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:2         | 00000000<br>h<br>RO | Message Address (MA):<br>Message Address: When fault events are enabled, the contents of this register specify<br>the DWORD-aligned address (bits 31:2) for the interrupt request. |
| 1:0          | 0h<br>RO            | Reserved                                                                                                                                                                           |

## 3.8.33 Page Request Event Upper Address Register (PREUADDR\_REG\_0\_0\_0\_VTDBAR) — Offset ECh

Register specifying the Page Request Event interrupt message upper address.

| Туре | Size   | Offset           | Default  |
|------|--------|------------------|----------|
| MMIO | 32 bit | VTDPVC0BAR + ECh | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                            |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO | <b>Message Upper Address (MUA):</b><br>Message Upper Address: This field specifies the upper address (bits 63:32) for the page request event interrupt. |

### 3.8.34 Fault Recording Register Low [0] (FRCDL\_REG\_0\_0\_0\_VTDBAR) — Offset 400h

Register to record fault information when primary fault logging is active. Hardware reports the number and location of fault recording registers through the Capability register. This register is relevant only for primary fault logging

This register is sticky and can be cleared only through power good reset or by software clearing the RW1C fields by writing a 1.



| Туре | Size   | Offset            | Default            |
|------|--------|-------------------|--------------------|
| MMIO | 64 bit | VTDPVC0BAR + 400h | 00000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access       | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:12        | 0000000<br>00000h<br>RO/V | Fault Info (FI):<br>When the Fault Reason (FR) field indicates one of the DMA-remapping fault<br>conditions, bits 63:12 of this field contain the page address in the faulted DMA<br>request. Hardware treats bits 63:N as reserved (0), where N is the maximum guest<br>address width (MGAW) supported<br>When the Fault Reason (FR) field indicates one of the interrupt-remapping fault<br>conditions, bits 63:48 of this field indicate the interrupt_index computed for the<br>faulted interrupt request, and bits 47:12 are cleared<br>This field is relevant only when the F field is Set. |
| 11:0         | 0h<br>RO                  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

# 3.8.35 Fault Recording Register High [0] (FRCDH\_REG\_0\_0\_0\_VTDBAR) - Offset 408h

Register to record fault information when primary fault logging is active. Hardware reports the number and location of fault recording registers through the Capability register. This register is relevant only for primary fault logging

This register is sticky and can be cleared only through power good reset or by software clearing the RW1C fields by writing a 1.

| Туре | Size   | Offset            | Default            |
|------|--------|-------------------|--------------------|
| MMIO | 64 bit | VTDPVC0BAR + 408h | 00000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                              |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63           | 0h<br>RW/1C         | <b>FRCDH Fault (F):</b><br>Hardware sets this field to indicate a fault is logged in this Fault Recording register.<br>The F field is set by hardware after the details of the fault is recorded in other fields<br>When this field is Set, hardware may collapse additional faults from the same source- |
|              |                     | id (SID)                                                                                                                                                                                                                                                                                                  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 62           | 0h<br>RO/V          | <ul> <li>FRCDH Type (T):<br/>Type of the faulted request:</li> <li>0: Write request</li> <li>1: Read request or AtomicOp request<br/>This field is relevant only when the F field is Set, and when the fault reason (FR) indicates one of the DMA-remapping fault conditions.</li> </ul>                                                                                                                                                                       |
| 61:60        | 0h<br>RO/V          | Address Type (AT):<br>This field captures the AT field from the faulted DMA request<br>Hardware implementations not supporting Device-IOTLBs (DI field Clear in Extended<br>Capability register) treat this field as RsvdZ<br>When supported, this field is valid only when the F field is Set, and when the fault<br>reason (FR) indicates one of the DMA-remapping fault conditions.                                                                         |
| 59:40        | 00000h<br>RO/V      | <b>PASID Value (PN):</b><br>PASID value in the faulted request. This field is relevant only when the PP field is set.<br>Hardware implementations not supporting PASID (PASID field Clear in Extended<br>Capability register) implement this field as RsvdZ.                                                                                                                                                                                                   |
| 39:32        | 00h<br>RO/V         | Fault Reason (FR):<br>Reason for the fault<br>This field is relevant only when the F field is set.                                                                                                                                                                                                                                                                                                                                                             |
| 31           | 0h<br>RO/V          | <b>PASID Present (PP):</b><br>When set, indicates the faulted request has a PASID tag. The value of the PASID field is reported in the PASID Value (PV) field. This field is relevant only when the F field is Set, and when the fault reason (FR) indicates one of the non-recoverable address translation fault conditions. Hardware implementations not supporting PASID (PASID field Clear in Extended Capability register) implement this field as RsvdZ. |
| 30           | 0h<br>RO/V          | <b>Execute Permission Requested (EXE):</b><br>When set, indicates Execute permission was requested by the faulted read request.<br>This field is relevant only when the PP field and T field are both Set. Hardware<br>implementations not supporting PASID (PASID field Clear in Extended Capability<br>register) implement this field as RsvdZ.                                                                                                              |
| 29           | 0h<br>RO/V          | <b>Privilege Mode Requested (PRIV):</b><br>When set, indicates Supervisor privilege was requested by the faulted request. This field is relevant only when the PP field is Set. Hardware implementations not supporting PASID (PASID field Clear in Extended Capability register) implement this field as RsvdZ.                                                                                                                                               |
| 28:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 15:0         | 0000h<br>RO/V       | Source Identifier (SID):<br>Requester-id associated with the fault condition<br>This field is relevant only when the F field is set.                                                                                                                                                                                                                                                                                                                           |

# 3.8.36 Invalidate Address Register (IVA\_REG\_0\_0\_0\_VTDBAR) - Offset 500h

Register to provide the DMA address whose corresponding IOTLB entry needs to be invalidated through the corresponding IOTLB Invalidate register. This register is a write-only register.



| Туре | Size   | Offset            | Default            |
|------|--------|-------------------|--------------------|
| MMIO | 64 bit | VTDPVC0BAR + 500h | 00000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access      | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|--------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:12        | 00000000<br>00000h<br>RW | <b>IVA Address (ADDR):</b><br>Software provides the DMA address that needs to be page-selectively invalidated. To make a page-selective invalidation request to hardware, software must first write the appropriate fields in this register, and then issue the appropriate page-selective invalidate command through the IOTLB_REG. Hardware ignores bits 63:N, where N is the maximum guest address width (MGAW) supported.<br>A value returned on a read of this field is undefined<br>A value returned on a read of this field is undefined                                                                                                                                                                                                                                                                                                                                              |  |
| 11:7         | 0h<br>RO                 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 6            | 0h<br>RW                 | <ul> <li>Invalidation Hint (IH):</li> <li>The field provides hint to hardware about preserving or flushing the non-leaf (page-directory) entries that may be cached in hardware:</li> <li>0 = Software may have modified both leaf and non-leaf page-table entries corresponding to mappings specified in the ADDR and AM fields. On a page-selective invalidation request, hardware must flush both the cached leaf and non-leaf page-table entries corresponding to the mappings specified by ADDR and AM fields.</li> <li>1 = Software has not modified any non-leaf page-table entries corresponding to mappings specified in the ADDR and AM fields. On a page-selective invalidation request, hardware may preserve the cached non-leaf page-table entries corresponding to mappings specified by ADDR and AM fields. A value returned on a read of this field is undefined</li> </ul> |  |
| 5:0          | 00h<br>RW                | Address Mask (AM):<br>The value in this field specifies the number of low order bits of the ADDR field that<br>must be masked for the invalidation operation. This field enables software to request<br>invalidation of contiguous mappings for size-aligned regions. For example:Mask<br>ADDR bits PagesValue masked invalidated 0 None 1 1 12 2 2 13:12 4 3 14:12<br>8 4 15:12 16<br>When invalidating mappings for super-pages, software must specify the appropriate<br>mask value. For example, when invalidating mapping for a 2MB page, software must<br>specify an address mask value of at least 9Hardware implementations report the<br>maximum supported mask value through the Capability register.                                                                                                                                                                              |  |

# 3.8.37 IOTLB Invalidate Register (IOTLB\_REG\_0\_0\_0\_VTDBAR) - Offset 508h

Register to invalidate IOTLB. The act of writing the upper byte of the IOTLB\_REG with IVT field Set causes the hardware to perform the IOTLB invalidation.

| Туре | Size   | Offset            | Default           |
|------|--------|-------------------|-------------------|
| MMIO | 64 bit | VTDPVC0BAR + 508h | 0200000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63           | 0h<br>RW/V          | Invalidate IOTLB (IVT):<br>Software requests IOTLB invalidation by setting this field. Software must also set the<br>requested invalidation granularity by programming the IIRG field<br>Hardware clears the IVT field to indicate the invalidation request is complete.<br>Hardware also indicates the granularity at which the invalidation operation was<br>performed through the IAIG field. Software must not submit another invalidation<br>request through this register while the IVT field is Set, nor update the associated<br>Invalidate Address register<br>Software must not submit IOTLB invalidation requests when there is a context-cache<br>invalidation request pending at this remapping hardware unit.<br>Hardware implementations reporting write-buffer flushing requirement (RWBF=1 in<br>Capability register) must implicitly perform a write buffer flushing before invalidating<br>the IOTLB.                                                                 |  |
| 62           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 61:60        | 0h<br>RW            | <ul> <li>IOTLB Invalidation Request Granularity (IIRG):</li> <li>When requesting hardware to invalidate the IOTLB (by setting the IVT field), software writes the requested invalidation granularity through this field. The following are the encodings for the field</li> <li>00 = Reserved</li> <li>01 = Global invalidation request</li> <li>10 = Domain-selective invalidation request. The target domain-id must be specified in the DID field</li> <li>11 = Page-selective invalidation request. The target address, mask and invalidation hint must be specified in the DID field</li> <li>11 = Page-selective invalidation request. The target address register, and the domain-id must be provided in the DID field</li> <li>Hardware implementations may process an invalidation request by performing invalidation request by clearing the IVT field. At this time, the granularity at which actual invalidation was performed is reported through the IAIG field</li> </ul> |  |
| 59           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 58:57        | 1h<br>RO/V          | <ul> <li>IOTLB Actual Invalidation Granularity (IAIG):<br/>Hardware reports the granularity at which an invalidation request was processed through this field when reporting invalidation completion (by clearing the IVT field). The following are the encodings for this field</li> <li>00 = Reserved. This indicates hardware detected an incorrect invalidation request and ignored the request. Examples of incorrect invalidation requests include detecting an unsupported address mask value in Invalidate Address register for page-selective invalidation performed. This could be in response to a global, domain-selective, or page-selective invalidation performed using the domain-id specified by software in the DID field. This could be in response to a domain-selective or a page-selective invalidation performed using the address, mask and hint specified by software in the Invalidation performed using the address, mask and hint specified by software in the Invalidation performed using the address, mask and hint specified in DID field. This can be in response to a page-selective invalidation request.</li> </ul> |  |
| 56:50        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 49           | 0h<br>RW            | <ul> <li>Drain Reads (DR):<br/>This field is ignored by hardware if the DRD field is reported as clear in the Capability register. When the DRD field is reported as Set in the Capability register, the following encodings are supported for this field:</li> <li>0 = Hardware may complete the IOTLB invalidation without draining any translated DMA read requests</li> <li>1 = Hardware must drain DMA read requests.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 48           | 0h<br>RW            | <ul> <li>Drain Writes (DW):<br/>This field is ignored by hardware if the DWD field is reported as Clear in the Capability register. When the DWD field is reported as Set in the Capability register, the following encodings are supported for this field:</li> <li>0 = Hardware may complete the IOTLB invalidation without draining DMA write requests</li> <li>1 = Hardware must drain relevant translated DMA write requests.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 47:32        | 0000h<br>RW         | <b>Domain ID (DID):</b><br>Indicates the ID of the domain whose IOTLB entries need to be selectively<br>invalidated. This field must be programmed by software for domain-selective and<br>page-selective invalidation requests.<br>The Capability register reports the domain-id width supported by hardware. Software<br>must ensure that the value written to this field is within this limit. Hardware ignores<br>and not implements bits 47:(32+N), where N is the supported domain-id width<br>reported in the Capability register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 31:0         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |

# 4 **Processor Graphics (D2:F0)**

This chapter documents the Processor Graphics Registers.

#### Table 4-1. Summary of Processor Graphics (D2:F0)

Processor Graphics Registers (D2:F0) Graphics VT BAR (GFXVTBAR) Registers

# 4.1 **Processor Graphics Registers (D2:F0)**

This chapter documents the registers in Bus: 0, Device 2, Function 0.

### 4.1.1 Summary of Registers

#### Table 4-2. Summary of Bus: 0, Device: 2, Function: 0 Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                                 | Default Value |
|--------|-----------------|---------------------------------------------------------------------------------|---------------|
| 0h     | 2               | Vendor ID (VID2_0_2_0_PCI)                                                      | 8086h         |
| 2h     | 2               | Device ID (DID2_0_2_0_PCI)                                                      | 9A40h         |
| 4h     | 2               | PCI Command (PCICMD_0_2_0_PCI)                                                  | 0000h         |
| 6h     | 2               | PCI Status (PCISTS2_0_2_0_PCI)                                                  | 0010h         |
| 8h     | 4               | Revision Identification and Class Code register (RID2_CC_0_2_0_PCI)             | 03000000h     |
| Ch     | 1               | Cache Line Size (CLS_0_2_0_PCI)                                                 | 00h           |
| Dh     | 1               | Master Latency Timer (MLT2_0_2_0_PCI)                                           | 00h           |
| Eh     | 1               | Header Type (HDR2_0_2_0_PCI)                                                    | 00h           |
| Fh     | 1               | Built In Self Test (BIST_0_2_0_PCI)                                             | 00h           |
| 10h    | 4               | Graphics Translation Table Memory Mapped Range Address<br>(GTTMMADR0_0_2_0_PCI) | 00000004h     |
| 14h    | 4               | Graphics Translation Table Memory Mapped Range Address<br>(GTTMMADR1_0_2_0_PCI) | 00000000h     |
| 18h    | 4               | Graphics Memory Range Address (GMADR0_0_2_0_PCI)                                | 0000000Ch     |
| 1Ch    | 4               | Graphics Memory Range Address (GMADR1_0_2_0_PCI)                                | 00000000h     |
| 20h    | 4               | I/O Base Address (IOBAR_0_2_0_PCI)                                              | 0000001h      |
| 2Ch    | 2               | Subsystem Vendor Identification (SVID2_0_2_0_PCI)                               | 0000h         |
| 2Eh    | 2               | Subsystem Identification (SID2_0_2_0_PCI)                                       | 0000h         |
| 30h    | 4               | Video BIOS ROM Base Address (ROMADR_0_2_0_PCI)                                  | 00000000h     |
| 34h    | 1               | Capabilities Pointer (CAPPOINT_0_2_0_PCI)                                       | 40h           |
| 3Ch    | 1               | Interrupt Line (INTRLINE_0_2_0_PCI)                                             | 00h           |
| 3Dh    | 1               | Interrupt Pin (INTRPIN_0_2_0_PCI)                                               | 01h           |
| 3Eh    | 1               | Minimum Grant (MINGNT_0_2_0_PCI)                                                | 00h           |
| 3Fh    | 1               | Maximum Latency (MAXLAT_0_2_0_PCI)                                              | 00h           |
| 40h    | 2               | Capability Identifier (CAPID0_0_2_0_PCI)                                        | 7009h         |



| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                             | Default Value |
|--------|-----------------|-----------------------------------------------------------------------------|---------------|
| 42h    | 2               | Capabilities Control (CAPCTRL0_0_2_0_PCI)                                   | 010Ch         |
| 44h    | 4               | Capabilities A (CAPID0_A_0_2_0_PCI)                                         | 00000000h     |
| 48h    | 4               | Capabilities B (CAPID0_B_0_2_0_PCI)                                         | 00000000h     |
| 50h    | 2               | PCI Mirror of GMCH Graphics Control (MGGC0_0_2_0_PCI)                       | 0500h         |
| 54h    | 2               | Mirror of Device Enable (DEVEN0_0_2_0_PCI)                                  | 00BFh         |
| 58h    | 1               | Device 2 Control (DEV2CTL_0_2_0_PCI)                                        | 00h           |
| 60h    | 4               | Multi Size Aperture Control (MSAC_0_2_0_PCI)                                | 00000000h     |
| 68h    | 4               | Push Aperture (PUSHAP_0_2_0_PCI)                                            | 00000000h     |
| 6Ch    | 1               | VTd Status (VTD_STATUS_0_2_0_PCI)                                           | 00h           |
| 70h    | 2               | PCI Express Capability Header (PCIECAPHDR_0_2_0_PCI)                        | AC10h         |
| 72h    | 2               | PCI Express Capability (PCIECAP_0_2_0_PCI)                                  | 0092h         |
| 74h    | 4               | Device Capabilities (DEVICECAP_0_2_0_PCI)                                   | 10008000h     |
| 78h    | 2               | PCI Express Device Control (DEVICECTL_0_2_0_PCI)                            | 0000h         |
| 7Ah    | 2               | PCI Express Capability Structure (DEVICESTS_0_2_0_PCI)                      | 0000h         |
| ACh    | 2               | Message Signaled Interrupts Capability ID<br>(MSI_CAPID_0_2_0_PCI)          | D005h         |
| AEh    | 2               | Message Control (MC_0_2_0_PCI)                                              | 0100h         |
| B0h    | 4               | Message Address (MA_0_2_0_PCI)                                              | 00000000h     |
| B4h    | 2               | Message Data (MD_0_2_0_PCI)                                                 | 0000h         |
| B8h    | 4               | MSI Mask Bits (MSI_MASK_0_2_0_PCI)                                          | 00000000h     |
| BCh    | 4               | MSI Pending Bits (MSI_PEND_0_2_0_PCI)                                       | 00000000h     |
| C0h    | 4               | Mirror of Base Data of Stolen Memory (BDSM0_0_2_0_PCI)                      | 00000000h     |
| C4h    | 4               | Mirror of Base Data of Stolen Memory (BDSM1_0_2_0_PCI)                      | 00000000h     |
| C8h    | 4               | Graphics VTD Base Address LSB (GFXVTDBAR_LSB_0_2_0_PCI)                     | 00000000h     |
| CCh    | 4               | Graphics VTD Base Address MSB (GFXVTDBAR_MSB_0_2_0_PCI)                     | 00000000h     |
| D0h    | 2               | Power Management Capabilities ID (PMCAPID_0_2_0_PCI)                        | 0001h         |
| D2h    | 2               | Power Management Capabilities (PMCAP_0_2_0_PCI)                             | 0022h         |
| D4h    | 2               | Power Management Control and Status (PMCS_0_2_0_PCI)                        | 0000h         |
| E0h    | 2               | Software SMI (SWSMI_0_2_0_PCI)                                              | 0000h         |
| E4h    | 4               | Graphics System Event (GSE_0_2_0_PCI)                                       | 00000000h     |
| E8h    | 2               | Software SCI (SWSCI_0_2_0_PCI)                                              | 0000h         |
| F0h    | 4               | Device 2 Mirror of Protected Audio Video Path Control (PAVPC0_0_2_0_PCI)    | 00000000h     |
| F4h    | 4               | Device 2 Mirror of Protected Audio Video Path Control<br>(PAVPC1_0_2_0_PCI) | 00000000h     |
| F8h    | 4               | Stepping Revision ID (SRID_0_2_0_PCI)                                       | 00000000h     |
| FCh    | 4               | ASL Storage (ASLS_0_2_0_PCI)                                                | 00000000h     |
| 100h   | 4               | PASID Extended Capability Header (PASID_EXTCAP_0_2_0_PCI)                   | 2001001Bh     |
| 104h   | 2               | PASID Capability (PASID_CAP_0_2_0_PCI)                                      | 1400h         |
| 106h   | 2               | PASID Control (PASID_CTRL_0_2_0_PCI)                                        | 0000h         |
| 200h   | 4               | ATS Extended Capability Header (ATS_EXTCAP_0_2_0_PCI)                       | 3001000Fh     |
| 204h   | 2               | ATS Capability (ATS_CAP_0_2_0_PCI)                                          | 0060h         |

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                  | Default Value |
|--------|-----------------|------------------------------------------------------------------|---------------|
| 206h   | 2               | ATS Control (ATS_CTRL_0_2_0_PCI)                                 | 0000h         |
| 300h   | 4               | Page Request Extended Capability Header<br>(PR_EXTCAP_0_2_0_PCI) | 00010013h     |
| 304h   | 2               | Page Request Control (PR_CTRL_0_2_0_PCI)                         | 0000h         |
| 306h   | 2               | Page Request Status (PR_STATUS_0_2_0_PCI)                        | 8100h         |
| 308h   | 4               | Outstanding Page Request Capacity (OPRC_0_2_0_PCI)               | 00008000h     |
| 30Ch   | 4               | Outstanding Page Request Allocation (OPRA_0_2_0_PCI)             | 00000000h     |
| 320h   | 4               | SRIOV Extended Capability Header (SRIOV_ECAPHDR_0_2_0_PCI)       | 00010010h     |
| 324h   | 4               | SRIOV Capabilities (SRIOV_CAP_0_2_0_PCI)                         | 00000000h     |
| 32Ah   | 2               | SRIOV Status (SRIOV_STS_0_2_0_PCI)                               | 0000h         |
| 32Ch   | 2               | SRIOV Initial VFs (SRIOV_INITVFS_0_2_0_PCI)                      | 0007h         |
| 32Eh   | 2               | SRIOV Total VFs (SRIOV_TOTVFS_0_2_0_PCI)                         | 0007h         |
| 334h   | 2               | First VF Offset (FIRST_VF_OFFSET_0_2_0_PCI)                      | 0001h         |
| 336h   | 2               | VF Stride (VF_STRIDE_0_2_0_PCI)                                  | 0001h         |
| 33Ah   | 2               | VF Device ID (VF_DEVICEID_0_2_0_PCI)                             | 9A40h         |
| 33Ch   | 4               | Supported Page Sizes (SUPPORTED_PAGE_SIZES_0_2_0_PCI)            | 00000553h     |
| 340h   | 4               | System Page Sizes (SYSTEM_PAGE_SIZES_0_2_0_PCI)                  | 0000001h      |
| 344h   | 4               | VF BAR0 Lower DWORD (VF_BAR0_LDW_0_2_0_PCI)                      | 00000004h     |
| 348h   | 4               | VF BAR0 Upper DWORD (VF_BAR0_UDW_0_2_0_PCI)                      | 00000000h     |
| 34Ch   | 4               | VF BAR1 LDW (VF_BAR1_LDW_0_2_0_PCI)                              | 0000000Ch     |
| 350h   | 4               | VF BAR1 UDW (VF_BAR1_UDW_0_2_0_PCI)                              | 00000000h     |
| 35Ch   | 4               | VF Migration State Array Offset (VF_MIGST_OFFSET_0_2_0_PCI)      | 00000000h     |

# 4.1.2 Vendor ID (VID2\_0\_2\_0\_PCI) - Offset 0h

This register combined with the Device Identification register uniquely identifies any PCI device.

| Type | Size   | Offset               | Default |
|------|--------|----------------------|---------|
| Type | 0120   |                      |         |
| PCI  | 16 bit | [B:0, D:2, F:0] + 0h | 8086h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                               |  |
|--------------|---------------------|------------------------------------------------------------|--|
| 15:0         | 8086h<br>RO         | Vendor ID (VID):<br>PCI standard identification for Intel. |  |

# 4.1.3 Device ID (DID2\_0\_2\_0\_PCI) - Offset 2h



This register combined with the Vendor Identification register uniquely identifies any PCI device.

| Туре | Size   | Offset               | Default |
|------|--------|----------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 2h | 9A40h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                             |
|--------------|---------------------|----------------------------------------------------------|
| 15:7         | 134h<br>RO          | Device ID MSB (DID_MSB):<br>Upper byte of the Device ID. |
| 6:0          | 40h<br>RO/V         | Device ID LSB (DID_LSB):<br>Lower byte of the Device ID. |

# 4.1.4 PCI Command (PCICMD\_0\_2\_0\_PCI) – Offset 4h

This 16-bit register provides basic control over the IGD's ability to respond to PCI cycles. The PCICMD Register in the IGD disables the IGD PCI compliant master accesses to main memory.

| Туре | Size   | Offset               | Default |
|------|--------|----------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 4h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                      |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:11        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                          |
| 10           | 0h<br>RW/V          | <b>Interrupt Disable (INTDIS):</b><br>This bit disables the device from asserting INTx#. 0: Enable the assertion of this device's INTx# signal. 1: Disable the assertion of this device's INTx# signal. DO_INTx messages will not be sent to DMI. |
| 9            | 0h<br>RO            | Fast Back-To-Back (FB2B):<br>Not Implemented. Hardwired to 0.                                                                                                                                                                                     |
| 8            | 0h<br>RO            | SERR Enable (SEN):<br>Not Implemented. Hardwired to 0.                                                                                                                                                                                            |
| 7            | 0h<br>RO            | Wait Cycle Control (WCC):<br>Not Implemented. Hardwired to 0.                                                                                                                                                                                     |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                           |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 6            | 0h<br>RO            | Parity Error Enable (PER):<br>Not Implemented.<br>Hardwired to 0. Since the IGD belongs to the category of devices that does not<br>corrupt programs or data in system memory or hard drives, the IGD ignores any<br>parity error that it detects and continues with normal operation. |  |
| 5            | 0h<br>RO            | Video Palette Snooping (VPS):<br>This bit is hardwired to 0 to disable snooping.                                                                                                                                                                                                       |  |
| 4            | 0h<br>RO            | Memory Write and Invalidate Enable (MWIE):<br>Hardwired to 0.<br>The IGD does not support memory write and invalidate commands.                                                                                                                                                        |  |
| 3            | 0h<br>RO            | Special Cycle Enable (SCE):<br>This bit is hardwired to 0.<br>The IGD ignores Special cycles.                                                                                                                                                                                          |  |
| 2            | 0h<br>RW/V          | <b>Bus Master Enable (BME):</b><br>0: Disable IGD bus mastering.<br>1: Enable the IGD to function as a PCI compliant master.                                                                                                                                                           |  |
| 1            | 0h<br>RW/V          | Memory Access Enable (MAE):<br>This bit controls the IGD's response to memory space accesses.<br>0: Disable.<br>1: Enable.                                                                                                                                                             |  |
| 0            | 0h<br>RW/V/L        | <ul> <li>I/O Access Enable (IOAE):<br/>This bit controls the IGD's response to I/O space accesses.</li> <li>0: Disable.</li> <li>1: Enable.</li> <li>This field is read-only 0 if DEV2CTL[0].IOBARDIS at offset 58h is 1.</li> <li>Locked by: DEV2CTL_0_2_0_PCI.IOBARDIS</li> </ul>    |  |

# 4.1.5 PCI Status (PCISTS2\_0\_2\_0\_PCI) - Offset 6h

PCISTS is a 16-bit status register that reports the occurrence of a PCI compliant master abort and PCI compliant target abort. PCISTS also indicates the DEVSEL# timing that has been set by the IGD.

| Туре | Size   | Offset               | Default |
|------|--------|----------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 6h | 0010h   |

| -           |            |           |
|-------------|------------|-----------|
| BIOS Access | SMM Access | OS Access |
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                            |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------|--|
| 15           | 0h<br>RO            | <b>Detected Parity Error (DPE):</b><br>Since the IGD does not detect parity, this bit is always hardwired to 0.         |  |
| 14           | 0h<br>RO            | Signaled System Error (SSE):<br>The IGD never asserts SERR#, therefore this bit is hardwired to 0.                      |  |
| 13           | 0h<br>RO            | <b>Received Master Abort Status (RMAS):</b><br>The IGD never gets a Master Abort, therefore this bit is hardwired to 0. |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                         |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 12           | 0h<br>RO            | <b>Received Target Abort Status (RTAS):</b><br>The IGD never gets a Target Abort, therefore this bit is hardwired to 0.                                                                                                                              |  |
| 11           | 0h<br>RO            | Signaled Target Abort Status (STAS):<br>Hardwired to 0. The IGD does not use target abort semantics.                                                                                                                                                 |  |
| 10:9         | 0h<br>RO            | Device Select Timing (DEVT):<br>Hardwired to 00.                                                                                                                                                                                                     |  |
| 8            | 0h<br>RO            | Master Data Parity Error Detected (DPD):<br>Since Parity Error Response is hardwired to disabled, and the IGD does not do any<br>parity detection, this bit is hardwired to 0.                                                                       |  |
| 7            | 0h<br>RO            | Fast Back-To-Back (FB2B):<br>Hardwired to 0 to be compliant to PCI Express Base Spec (rev 3.0).                                                                                                                                                      |  |
| 6            | 0h<br>RO            | User Defined Format (UDF):<br>Hardwired to 0.                                                                                                                                                                                                        |  |
| 5            | 0h<br>RO            | 66MHz PCI Capable (C66):<br>Hardwired to 0.                                                                                                                                                                                                          |  |
| 4            | 1h<br>RO            | <b>Capability List (CLIST):</b><br>This bit is hardwired to 1 to indicate that the register at 34h provides an offset into the function's PCI Configuration Space containing a pointer to the location of the first item in the list.                |  |
| 3            | 0h<br>RO/V          | <b>Interrupt Status (INTSTS):</b><br>This bit reflects the state of the interrupt in the device. Only when the Interrupt Disable bit in the command register is a 0 and this Interrupt Status bit is a 1, will the devices INTx# signal be asserted. |  |
| 2:0          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                             |  |

### 4.1.6 Revision Identification and Class Code register (RID2\_CC\_0\_2\_0\_PCI) - Offset 8h

This register contains the revision number for Device #2 Functions 0 and contains the device programming interface information related to the Sub-Class Code and Base Class Code definition for the IGD. This register also contains the Base Class Code and the function sub-class in relation to the Base Class Code.

| Туре | Size   | Offset               | Default  |
|------|--------|----------------------|----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 8h | 0300000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                 |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:24        | 03h<br>RO/V         | <b>Base Class Code (BCC):</b><br>This is an 8-bit value that indicates the base class code. When MGGC0[VAMEN] is 0 this code has the value 03h, indicating a Display Controller. When MGGC0[VAMEN] is 1 this code has the value 03h, indicating a Display Controller Device. |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23:16        | 00h<br>RO/V         | Sub-Class Code (SUBCC):<br>When MGGC0[VAMEN] is 0, this value is 00h. When MGGC0[VAMEN] is 1, this value<br>is 80h, indicating other display device.                        |
| 15:8         | 00h<br>RO           | <b>Programming Interface (PI):</b><br>When MGGC0[VAMEN] is 0 this value is 00h, indicating a Display Controller.When MGGC0[VAMEN] is 1 this value is 00h, indicating a NOP. |
| 7:0          | 00h<br>RO           | Revision ID (RID):<br>Revision ID of the device                                                                                                                             |

# 4.1.7 Cache Line Size (CLS\_0\_2\_0\_PCI) – Offset Ch

PCI standard Cache Line Size register

| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:2, F:0] + Ch | 00h     |

Register Level Access:

| BIOS Access | SMM Access OS Access |    |
|-------------|----------------------|----|
| RW          | RW                   | RW |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                      |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 00h<br>RW           | Cache Line Size Value (CLS):<br>This field is implemented by PCI Express devices as a read-write field for legacy<br>compatibility purposes but has no effect on any PCI Express device behavior. |

# 4.1.8 Master Latency Timer (MLT2\_0\_2\_0\_PCI) – Offset Dh

The IGD does not support the programmability of the master latency timer because it does not perform bursts.

| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:2, F:0] + Dh | 00h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                  |
|--------------|---------------------|---------------------------------------------------------------|
| 7:0          | 00h<br>RO           | Master Latency Timer Count Value (MLTCV):<br>Hardwired to 0s. |



# 4.1.9 Header Type (HDR2\_0\_2\_0\_PCI) – Offset Eh

This register contains the Header Type of the IGD.

| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:2, F:0] + Eh | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                             |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7            | 0h<br>RO            | <b>Multi Function Status (MFUNC):</b><br>Indicates if the device is a Multi-Function Device. The Value of this register is hardwired to 0, internal graphics is a single function.       |
| 6:0          | 00h<br>RO           | <b>Header Code (H):</b><br>This is a 7-bit value that indicates the Header Code for the IGD. This code is<br>hardwired to the value 00h, indicating a type 0 configuration space format. |

# 4.1.10 Built In Self Test (BIST\_0\_2\_0\_PCI) – Offset Fh

This register is used for control and status of Built In Self Test (BIST).

| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:2, F:0] + Fh | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                         |
|--------------|---------------------|--------------------------------------------------------------------------------------|
| 7            | 0h<br>RO            | <b>BIST Supported (BISTS):</b><br>BIST is not supported. This bit is hardwired to 0. |
| 6:0          | 0h<br>RO            | Reserved                                                                             |

### 4.1.11 Graphics Translation Table Memory Mapped Range Address (GTTMMADR0\_0\_2\_0\_PCI) — Offset 10h

This register requests allocation for the combined Graphics Translation Table Modification Range and Memory Mapped Range. The range requires 16 MB combined for MMIO and Global GTT aperture, with 2MB of that used by MMIO, 6MB reserved, and 8MB used by GTT. GTTADR will begin at (GTTMMADR + 8 MB) while the MMIO base address will be the same as GTTMMADR. The region between (GTTMMADR + 2MB) -(GTTMMADR + 8MB) is reserved. For the Global GTT, this range is defined as a memory



BAR in graphics device configuration space. It is an alias into which software is required to write Page Table Entry values (PTEs). Software may read PTE values from the global Graphics Translation Table (GTT). PTEs cannot be written directly into the global GTT memory area. The device snoops writes to this region in order to invalidate any cached translations within the various TLBs implemented on-chip. The allocation is for 16MB and the base address is defined by bits [38:24].

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 10h | 0000004h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                     |
|--------------|---------------------|--------------------------------------------------------------------------------------------------|
| 31:24        | 00h<br>RW/V         | Memory Base Address (MBA_0):<br>Set by the OS, these bits correspond to address signals [63:24]. |
| 23:4         | 00000h<br>RO        | Address Mask (ADM):<br>Hardwired to 0s to indicate at least 16MB address range.                  |
| 3            | 0h<br>RO            | Prefetchable Memory (PREFMEM):<br>Hardwired to 0 to prevent prefetching.                         |
| 2:1          | 2h<br>RO            | Memory Type (MEMTYP):<br>Hardwired to 2h to indicate 64 bit base address.                        |
| 0            | 0h<br>RO            | Memory I/O Space (MIOS):<br>Hardwired to 0 to indicate memory space.                             |

### 4.1.12 Graphics Translation Table Memory Mapped Range Address (GTTMMADR1\_0\_2\_0\_PCI) — Offset 14h

This register requests allocation for the combined Graphics Translation Table Modification Range and Memory Mapped Range. The range requires 16 MB combined for MMIO and Global GTT aperture, with 2MB of that used by MMIO, 6MB reserved, and 8MB used by GTT. GTTADR will begin at (GTTMMADR + 8 MB) while the MMIO base address will be the same as GTTMMADR. The region between (GTTMMADR + 2MB) -(GTTMMADR + 8MB) is reserved. For the Global GTT, this range is defined as a memory BAR in graphics device configuration space. It is an alias into which software is required to write Page Table Entry values (PTEs). Software may read PTE values from the global Graphics Translation Table (GTT). PTEs cannot be written directly into the global GTT memory area. The device snoops writes to this region in order to invalidate any cached translations within the various TLBs implemented on-chip. The allocation is for 16MB and the base address is defined by bits [38:24].



| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 14h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access   | Field Name (ID): Description                                                                     |
|--------------|-----------------------|--------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW/V | Memory Base Address (MBA_1):<br>Set by the OS, these bits correspond to address signals [63:24]. |

## 4.1.13 Graphics Memory Range Address (GMADR0\_0\_2\_0\_PCI) – Offset 18h

GMADR is the PCI aperture used by S/W to access tiled GFX surfaces in a linear fashion.

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 18h | 000000Ch |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RW/V/L        | <b>4096MB Address Mask (ADMSK4096):</b><br>This bit is either part of the Memory Base Address (R/W) or part of Address Mask (RO) depending on the value of MSAC.APSZ.RO and forced to 0 when MSAC.APSZ >= 4096MB. (i.e. MSAC.APSZ[4]=1)<br><b>Locked by:</b> MSAC_0_2_0_PCI.APSZ4     |  |
| 30           | 0h<br>RW/V/L        | 2048MB Address Mask (ADMSK2048):<br>This bit is either part of the Memory Base Address (R/W) or part of the Address Mask<br>(RO) depending on the value of MSAC.APSZ.RO and forced to 0 when MSAC.APSZ >=<br>2048MB. (i.e. MSAC.APSZ[3]=1)<br>Locked by: MSAC_0_2_0_PCI.APSZ3         |  |
| 29           | 0h<br>RW/V/L        | <b>1024MB Address Mask (ADMSK1024):</b><br>This bit is either part of the Memory Base Address (R/W) or part of the Address Mask (RO) depending on the value of MSAC.APSZ.RO and forced to 0 when MSAC.APSZ >= 1024MB. (i.e. MSAC.APSZ[2]=1)<br><b>Locked by:</b> MSAC_0_2_0_PCI.APSZ2 |  |
| 28           | 0h<br>RW/V/L        | <b>512MB Address Mask (ADMSK512):</b><br>This bit is either part of the Memory Base Address (R/W) or part of the Address Mask (RO) depending on the value of MSAC.APSZ.RO and forced to 0 when MSAC.APSZ >= 512MB. (i.e. MSAC.APSZ[1]=1)<br><b>Locked by:</b> MSAC_0_2_0_PCI.APSZ1    |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                       |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27           | 0h<br>RW/V/L        | <b>256MB Address Mask (ADMSK256):</b><br>This bit is either part of the Memory Base Address (R/W) or part of the Address Mask (RO) depending on the value of MSAC.APSZ.RO and forced to 0 when MSAC.APSZ >= 256MB. (i.e. MSAC.APSZ[0]=1)<br><b>Locked by:</b> MSAC_0_2_0_PCI.APSZ0 |
| 26:4         | 000000h<br>RO       | Address Mask (ADM):<br>Hardwired to 0s to indicate at least 128MB address range.                                                                                                                                                                                                   |
| 3            | 1h<br>RO            | Prefetchable Memory (PREFMEM):<br>Hardwired to 1 to enable prefetching.                                                                                                                                                                                                            |
| 2:1          | 2h<br>RO            | Memory Type (MEMTYP):<br>Hardwired to 2h to indicate 64 bit base address.                                                                                                                                                                                                          |
| 0            | 0h<br>RO            | Memory I/O Space (MIOS):<br>Hardwired to 0 to indicate memory space.                                                                                                                                                                                                               |

### 4.1.14 Graphics Memory Range Address (GMADR1\_0\_2\_0\_PCI) – Offset 1Ch

GMADR is the PCI aperture used by S/W to access tiled GFX surfaces in a linear fashion.

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 1Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access   | Field Name (ID): Description                                                                   |
|--------------|-----------------------|------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW/V | Memory Base Address (MBA):<br>Set by the OS, these bits correspond to address signals [63:32]. |

# 4.1.15 I/O Base Address (IOBAR\_0\_2\_0\_PCI) - Offset 20h

This register provides the Base offset of the I/O registers within Device #2.

Bits 15:6 are programmable allowing the I/O Base to be located anywhere in 16bit I/O Address Space.

Bits 2:1 are fixed and return zero

Bit 0 is hardwired to a one indicating that 8 bytes of I/O space are decoded.

Access to the 8Bs of IO space is allowed in PM state D0 when IO Enable (PCICMD bit 0) set.

Access is disallowed in PM states D1-D3 or if IO Enable is clear or if Device #2 is turned off or if Internal graphics is disabled.



Note that access to this IO BAR is independent of VGA functionality within Device #2.

If accesses to this IO bar is allowed then all 8, 16 or 32 bit IO cycles from IA cores that falls within the 8B are claimed.

This IO BAR can be disabled and hidden from system software via DEV2CTL[0] IOBARDIS at offset 0x58.

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 20h | 0000001h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                    |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                        |
| 15:6         | 000h<br>RW/V/L      | <b>IO Base Address (IOBASE):</b><br>Set by the OS, these bits correspond to address signals [15:6]. Note: This field is RO<br>0's if DEV2CTL[0] IOBARDIS is 1b.<br><b>Locked by:</b> DEV2CTL_0_2_0_PCI.IOBARDIS |
| 5:3          | 0h<br>RO            | Reserved                                                                                                                                                                                                        |
| 2:1          | 0h<br>RO            | Memory Type (MEMTYPE):<br>Hardwired to 0s to indicate 32-bit address.                                                                                                                                           |
| 0            | 1h<br>RO            | <b>Memory I/O Space (MIOS):</b><br>Hardwired to '1' to indicate IO space. Note: This field is RO 0's if DEV2CTL[0]<br>IOBARDIS is 1b.                                                                           |

# 4.1.16 Subsystem Vendor Identification (SVID2\_0\_2\_0\_PCI) – Offset 2Ch

This register is used to uniquely identify the subsystem where the PCI device resides.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 2Ch | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                 |
|--------------|---------------------|----------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RW         | Subsystem Vendor Id (SUBVID):<br>This value is used to identify the vendor of the subsystem. |

# 4.1.17 Subsystem Identification (SID2\_0\_2\_0\_PCI) – Offset 2Eh

This register is used to uniquely identify the subsystem where the PCI device resides.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 2Eh | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                      |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RW         | <b>Subsystem ID (SUBID):</b><br>This value is used to identify a particular subsystem. This field should be<br>programmed by BIOS during boot-up. |

# 4.1.18 Video BIOS ROM Base Address (ROMADR\_0\_2\_0\_PCI) - Offset 30h

The IGD does not use a separate BIOS ROM, therefore this register is hardwired to 0s.

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 30h | 00000000h |

Register Level Access:

| <b>BIOS Access</b> | SMM Access | OS Access |
|--------------------|------------|-----------|
| RW                 | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 31:18        | 0000h<br>RO         | ROM Base Address (RBA):<br>Hardwired to 0's.                               |
| 17:11        | 00h<br>RO           | Address Mask (ADMSK):<br>Hardwired to 0s to indicate 256 KB address range. |
| 10:1         | 0h<br>RO            | Reserved                                                                   |
| 0            | 0h<br>RO            | ROM BIOS Enable (RBE):<br>Hardwired to 0 to indicate ROM not accessible.   |

# 4.1.19 Capabilities Pointer (CAPPOINT\_0\_2\_0\_PCI) – Offset 34h

This register points to a linked list of capabilities implemented by this device.



| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:2, F:0] + 34h | 40h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                 |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 40h<br>RO           | Capabilities Pointer Value (CPV):<br>This field contains an offset into the function's PCI Configuration Space for the first<br>item in the New Capabilities Linked List, the CAPID0 register at offset 40h. |

# 4.1.20 Interrupt Line (INTRLINE\_0\_2\_0\_PCI) – Offset 3Ch

This register is used to communicate interrupt line routing information. The device itself does not use this value, rather it is used by device drivers and operating systems to determine priority and vector information.

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:2, F:0] + 3Ch | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 00h<br>RW           | <b>Interrupt Connection (INTCON):</b><br>Used to communicate interrupt line routing information. POST software writes the routing information into this register as it initializes and configures the system. The value in this register indicates to which input of the system interrupt controller the device's interrupt pin is connected. |

# 4.1.21 Interrupt Pin (INTRPIN\_0\_2\_0\_PCI) — Offset 3Dh

This register tells which interrupt pin the device uses.

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:2, F:0] + 3Dh | 01h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                 |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 01h<br>RO           | <b>Interrupt Pin Value (INTPIN):</b><br>As a single function device, the IGD specifies INTA# as its interrupt pin. Hardwired to 01h = INTA#. |

# 4.1.22 Minimum Grant (MINGNT\_0\_2\_0\_PCI) – Offset 3Eh

The Integrated Graphics Device has no requirement for the settings of Latency Timers.

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:2, F:0] + 3Eh | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                              |
|--------------|---------------------|---------------------------------------------------------------------------|
| 7.0          | 00h                 | Minimum Grant Value (MGV):                                                |
| 7:0          | RO                  | Hardwired to 0s because the IGD does not burst as a PCI compliant master. |

# 4.1.23 Maximum Latency (MAXLAT\_0\_2\_0\_PCI) – Offset 3Fh

The Integrated Graphics Device has no requirement for the settings of Latency Timers.


| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:2, F:0] + 3Fh | 00h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 00h<br>RO           | Maximum Latency Value (MLV):<br>Hardwired to 0s because the IGD has no specific requirements for how often it needs<br>to access the PCI bus. |

### 4.1.24 Capability Identifier (CAPID0\_0\_2\_0\_PCI) - Offset 40h

PCI standard Capability Identifier

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 40h | 7009h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                   |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8         | 70h<br>RO           | <b>Next Capability Pointer (NEXT_CAP):</b><br>This field is hardwired to point to the next PCI Capability structure, the PCIe Capabilities structure at 70h.                   |
| 7:0          | 09h<br>RO           | <b>Capability Identifier (CAP_ID):</b><br>This field is hardwired to the value 09h to identify the CAP_ID assigned by the PCI<br>SIG for vendor dependent capability pointers. |

### 4.1.25 Capabilities Control (CAPCTRL0\_0\_2\_0\_PCI) – Offset 42h

Capabilities Control

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 42h | 010Ch   |

Register Level Access:

| BIOS Access | SMM Access OS Access |    |
|-------------|----------------------|----|
| RW          | RW                   | RW |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 15:12        | 0h<br>RO            | Reserved                                                                                                                                      |
| 11:8         | 1h<br>RO            | <b>CAPID Version (CAPID_VER):</b><br>This field is hardwired to the value 1h to identify the first revision of the CAPID register definition. |
| 7:0          | 0Ch<br>RO           | <b>CAPID Length (CAPIDLEN):</b><br>This field is hardwired to the value 0Ch to indicate the structure length (12 bytes).                      |

### 4.1.26 Capabilities A (CAPID0\_A\_0\_2\_0\_PCI) - Offset 44h

Various Capabilities of the device.

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 44h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                   |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:25        | 0h<br>RO            | Reserved                                                                                                                                                                                                       |
| 24           | 0h<br>RO/V          | <b>Display FuSa Disabled (DISPLAY_FUSA_DIS):</b><br>0: Display FuSa is enabled<br>1: Display FuSa is disabled<br>Note: FuSa is an acronym for Functional Safety.                                               |
| 23:4         | 0h<br>RO            | Reserved                                                                                                                                                                                                       |
| 3            | 0h<br>RO/V          | VGT Enabled (VGT_EN):<br>0: VGT is disabled<br>1: VGT is enabled                                                                                                                                               |
| 2            | 0h<br>RO/V          | Use Dedicated Memory Path (VC1_USEDIRECTPATH):<br>This bit indicates if the direct memory path is enabled or not.1'b0 (Default) -<br>Dedicated memory path is disabled1'b1 - Dedicated memory path is enabled. |
| 1            | 0h<br>RO/V          | SVM Disabled (SVMD):<br>0: SVM is enabled<br>1: SVM is disabled                                                                                                                                                |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                   |
|--------------|---------------------|----------------------------------------------------------------|
| 0            | 0h<br>RO/V          | VTD Disable (VTDD):<br>0: VTD is enabled<br>1: VTD is disabled |

### 4.1.27 Capabilities B (CAPID0\_B\_0\_2\_0\_PCI) – Offset 48h

Various Capabilities of the device.

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 48h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31:0         | 0h<br>RO            | Reserved                     |

#### 4.1.28 PCI Mirror of GMCH Graphics Control (MGGC0\_0\_2\_0\_PCI) - Offset 50h

Mirror of GGC register from GTTMMADR Space at offset 0x108040.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 50h | 0500h   |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8         | 05h<br>RO/V         | Graphics Memory Size (GMS):<br>This field is used to select the amount of Main Memory that is pre-allocated to<br>support the Internal Graphics device in VGA (non-linear) and Native (linear) modes.<br>It corresponds to DSM (Data Stolen Memory region) region. The BIOS ensures that<br>memory is pre-allocated only when Internal graphics is enabled. Hardware does not<br>clear or set any of these bits automatically based on IGD being disabled/enabled.<br>BIOS Requirement: BIOS must not set this field to 0h if IVD (bit 1 of this register) is<br>0. BIOS Requirement: Given new sizes allow down to 8MB allocation, BIOS has to<br>ensure there is sufficient space for WOPCM and basic GFX Stolen functions.<br>00h: 0MB<br>01h - 10h: 32MB, 64MB, 96MB,, 512MB<br>11h - 1Fh: Reserved<br>20h: 1024MB<br>21h - 2Fh: Reserved<br>30h: 1536MB 31h - 3Fh: Reserved<br>40h: 2048MB<br>41h - EFh: Reserved<br>FOh - FEh: 4MB, 8MB, 12MB,, 60MB<br>FFh: Reserved Hardware functionality in case of programming this value to Reserved<br>is not guaranteed. |
| 7:6          | 0h<br>RO/V          | <b>Graphics Translation Table Memory Size (GGMS):</b><br>This field is used to select the amount of Main Memory that is pre-allocated to<br>support the Internal Graphics Translation Table. The BIOS ensures that memory is<br>pre-allocated only when Internal graphics is enabled. GSM is assumed to be a<br>contiguous physical DRAM space with DSM, and BIOS needs to allocate a contiguous<br>memory chunk. Hardware will derive the base of GSM from DSM only using the GSM<br>size programmed in the register. Hardware functionality in case of programming this<br>value to Reserved is not guaranteed. 0x0:No Preallocated Memory 0x1:2MB of<br>Preallocated Memory 0x2:4MB of Preallocated Memory 0x3:8MB of Preallocated<br>Memory                                                                                                                                                                                                                                                                                                                        |
| 5:3          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2            | 0h<br>RO/V          | <ul> <li>Versatile Acceleration Mode Enable (VAMEN):</li> <li>Enables the use of the iGFX engines for Versatile Acceleration.</li> <li>0: iGFX engines are in iGFX Mode. Device 2 Class Code is 030000h.</li> <li>1: iGFX engines are in Versatile Acceleration Mode. Device 2 Class Code is 038000h.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1            | 0h<br>RO/V          | IVD:<br>0: Enable. Device 2 (IGD) claims VGA memory and IO cycles<br>1: Disable. Device 2 (IGD) does not claim VGA cycles (Mem and IO)<br>BIOS Requirement: If a value of 1 is written, GGC[VAMEN] (ie. bit 2 in this register)<br>should be also written to '1 so the sub-class field changes to 80.<br>BIOS Requirement: BIOS must not set this bit to 0 if the GMS field (bits 7:3 of this<br>register) pre-allocates no memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



### 4.1.29 Mirror of Device Enable (DEVEN0\_0\_2\_0\_PCI) - Offset 54h

Mirror of DEVEN\_0\_0\_0\_PCI.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 54h | 00BFh   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                           |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                               |
| 14           | 0h<br>RO/V          | CHAP Enable (D7EN):<br>0: Device 7 is disabled<br>1: Device 7 is enabled                                                                                                                                                               |
| 13           | 0h<br>RO            | Device 6 Enable (D6EN):<br>0: Device 6 is disabled<br>1: Device 6 is enabled                                                                                                                                                           |
| 12:11        | 0h<br>RO            | Reserved                                                                                                                                                                                                                               |
| 10           | 0h<br>RO            | Device 5 Enable (D5EN):<br>0: Device 5 is disabled<br>1: Device 5 is enabled                                                                                                                                                           |
| 9:8          | 0h<br>RO            | Reserved                                                                                                                                                                                                                               |
| 7            | 1h<br>RO/V          | Device 4 Enable (D4EN):<br>0: Device 4 is disabled<br>1: Device 4 is enabled                                                                                                                                                           |
| 6            | 0h<br>RO            | Reserved                                                                                                                                                                                                                               |
| 5            | 1h<br>RO/V          | Device 3 Enable For Display HD Audio (D3EN):<br>0: Device 3 is disabled<br>1: Device 3 is enabled                                                                                                                                      |
| 4            | 1h<br>RO/V          | <ul> <li>Internal Graphics Engine (D2EN):</li> <li>0: Bus 0 Device 2 is disabled and hidden</li> <li>1: Bus 0 Device 2 is enabled and visible. This bit will be set to 0b and remain 0b if Device 2 capability is disabled.</li> </ul> |
| 3            | 1h<br>RO/V          | PEG10 Enable (D1F0EN):<br>Device 1, Function 0 is enabled                                                                                                                                                                              |
| 2            | 1h<br>RO/V          | PEG11 Enable (D1F1EN):<br>Device 1, Function 1 is enabled                                                                                                                                                                              |
| 1            | 1h<br>RO/V          | PEG12 Enable (D1F2EN):<br>Device 1, Function 2 is enabled                                                                                                                                                                              |
| 0            | 1h<br>RO            | Host Bridge Enable (DOEN):<br>Device 0, Function 0 is enabled                                                                                                                                                                          |



### 4.1.30 Device 2 Control (DEV2CTL\_0\_2\_0\_PCI) – Offset 58h

This register implements a control bit to disable and hide the IOBAR register in systems that do not require legacy IOBAR access to Gfx MMIO registers.

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:2, F:0] + 58h | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                             |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:1          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 0            | 0h<br>RW            | <ul> <li>IO BAR Disable (IOBARDIS):</li> <li>System BIOS can choose to disable and hide the IOBAR for systems that do not require legacy IOBAR access to GFX MMIO registers.</li> <li>0b: IOBAR is enabled and exposed at offset 0x20 in Device 2 Configuration space (Default).</li> <li>1b: IOBAR is disabled and not visible in PCI Configuration Space. Behaves as if hardwired to zeros.</li> </ul> |  |

### 4.1.31 Multi Size Aperture Control (MSAC\_0\_2\_0\_PCI) - Offset 60h

This register contains MSAC register which determines the size of the graphics memory aperture (GMADR) in function 0 and in the trusted space, and affects certain bits of the GMADR register. Bits [20:16] 00000b: 128MB, GMADR[26:4] is hardwired to all 0 Bits [20:16] 0001b: 256MB, GMADR[27:4] overridden to all 0 Bits [20:16] 00010b: illegal (hardware will treat this as 00011b) Bits [20:16] 00011b: 512MB, GMADR[28:27] overridden to all 0 Bits [20:16] 00110b: illegal (hardware will treat this as 00111b) Bits [20:16] 00110b: illegal (hardware will treat this as 00111b) Bits [20:16] 00111b: 1024MB, GMADR[29:27] overridden to all 0 Bits [20:16] 01111b: 2048MB, GMADR[30:27] overridden to all 0 Bits [20:16] 11111b: 4096MB, GMADR[31:27] overridden to all 0



| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 60h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                            |  |
|--------------|---------------------|-------------------------------------------------------------------------|--|
| 31:21        | 0h<br>RO            | Reserved                                                                |  |
| 20           | 0h<br>RW/V          | Untrusted Aperture Size Bit 4 (APSZ4):<br>Untrusted Aperture Size Bit 4 |  |
| 19           | 0h<br>RW/V          | Untrusted Aperture Size Bit 3 (APSZ3):<br>Untrusted Aperture Size Bit 3 |  |
| 18           | 0h<br>RW/V          | Untrusted Aperture Size Bit 2 (APSZ2):<br>Untrusted Aperture Size Bit 2 |  |
| 17           | 0h<br>RW/V          | Untrusted Aperture Size Bit 1 (APSZ1):<br>Untrusted Aperture Size Bit 1 |  |
| 16           | 0h<br>RW/V          | Untrusted Aperture Size Bit 0 (APSZ0):<br>Untrusted Aperture Size Bit 0 |  |
| 15:0         | 0h<br>RO            | Reserved                                                                |  |

### 4.1.32 Push Aperture (PUSHAP\_0\_2\_0\_PCI) – Offset 68h

GT writes this Push Aperture register to ensure aperture writes have been pushed to  $\ensuremath{\mathsf{DRAM}}$  .

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 68h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access   | Field Name (ID): Description                                                                                                                                                                                                                  |
|--------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW/V | <b>Token Value (TOKEN_VALUE):</b><br>32 bit Token Value. GT (GuC) writes a DWORD Token value to this field. A write to this<br>register triggers a write response to GT. The response write will use the value written<br>into this register. |

### 4.1.33 VTd Status (VTD\_STATUS\_0\_2\_0\_PCI) - Offset 6Ch

This register contains indicator bits for Graphics VTd mode.

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:2, F:0] + 6Ch | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                             |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------|--|
| 7:1          | 0h<br>RO            | Reserved                                                                                                                 |  |
| 0            | 0h<br>RO            | GFX VTd Active (VTACT):<br>Reflects GFX VTd Mode is active.<br>1: GFX VTd Mode is active<br>0: GFX VTd Mode is inactive. |  |

#### 4.1.34 PCI Express Capability Header (PCIECAPHDR\_0\_2\_0\_PCI) - Offset 70h

PCI Express Capability Header

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 70h | AC10h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                      |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8         | ACh<br>RO           | <b>Next Capability Pointer (NEXT_PTR):</b><br>This field is hardwired to point to the next PCI Capability structure, the MSI Capabilities at ACh. |
| 7:0          | 10h<br>RO           | <b>Capability Identifier (CAP_ID):</b><br>This field is hardwired to 10h to indicate that this is a PCI Express Capability structure.             |

### 4.1.35 PCI Express Capability (PCIECAP\_0\_2\_0\_PCI) — Offset 72h

PCI Express Capability



| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 72h | 0092h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                         |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:14        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                             |
| 13:9         | 00h<br>RO           | Interrupt Message Number (INTRMSG):<br>This field indicates which MSI vector is used for the interrupt message generated in<br>association with any of the status bits of this Capability structure.Since this device<br>only supports one MSI vector, this field is hardwired to 0. |
| 8            | 0h<br>RO            | Slot Implemented (SLOTIMP):<br>This field is hardwired to 0 for an endpoint device.                                                                                                                                                                                                  |
| 7:4          | 9h<br>RO            | <b>Device Type (DEV_TYPE):</b><br>This field is hardwired to 9h to indicate a Root Complex Integrated Endpoint.                                                                                                                                                                      |
| 3:0          | 2h<br>RO            | <b>Capability Version (CAP_VER):</b><br>This field is hardwired to 2h to indicate Functions compliant to PCI Express 3.0 Base<br>Specification.                                                                                                                                      |

### 4.1.36 Device Capabilities (DEVICECAP\_0\_2\_0\_PCI) – Offset 74h

PCI Express Device Capabilities

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 74h | 10008000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                               |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:29        | 0h<br>RO            | Reserved                                                                                                                                                   |
| 28           | 1h<br>RO            | Functional Level Reset Capability (FLRCAP):<br>Hardwired to 1b to indicate the Function supports the optional Function Level Reset<br>mechanism.           |
| 27:26        | 0h<br>RO            | <b>Captured Slot Power Limit Scale (PWR_LIM_SCALE):</b><br>Not applicable for a Root Complex Integrated Endpoint with no Link or Slot.<br>Hardwired to 00b |
| 25:18        | 00h<br>RO           | Captured Slot Power Limit Value (CSPLS):<br>Not applicable for a Root Complex Integrated Endpoint with no Link or Slot.<br>Hardwired to 00h                |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 15           | 1h<br>RO            | <b>Role-Based Error Reporting (RBER):</b><br>When Set, this bit indicates that the Function implements the functionality originally defined in the Error Reporting ECN for PCI Express Base Specification, Revision 1.0a, and later incorporated into PCI Express Base Specification, Revision 1.1.Hardwired to 1b as this bit must be Set by all Functions conforming to the ECN, PCI Express Base Specification, Revision 1.1, or subsequent PCI Express Base Specification revisions. |
| 14:12        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 11:9         | 0h<br>RO            | <b>Endpoint L1 Acceptable Latency (EPL1AL):</b><br>This field indicates the acceptable total latency that an Endpoint can withstand due to the transition from the L1 state to the L0 state. This does not apply to the integrated graphics device, so it is hardwired to 000b (Maximum of 1 us).                                                                                                                                                                                        |
| 8:6          | 0h<br>RO            | <b>Endpoint LOS Acceptable Latency (EPLOAL):</b><br>This field indicates the acceptable total latency that an Endpoint can withstand due to the transition from the LOs state to the LO state. This does not apply to the integrated graphics device, so it is hardwired to 000b (Maximum of 64 ns).                                                                                                                                                                                     |
| 5            | 0h<br>RO            | <b>Extended Tag Field Supported (ETFS):</b><br>This bit indicates the maximum supported size of the Tag field as a Requester. This does not apply to the integrated graphics device, so it is hardwired to 0b (5-bit Tag field supported).                                                                                                                                                                                                                                               |
| 4:3          | 0h<br>RO            | <b>Phantom Functions Supported (PFS):</b><br>This field indicates the support for use of unclaimed Function Numbers to extend the number of outstanding transactions for PCIe devices. This does not apply to the integrated graphics device, so it is hardwired to 00b to indicate no Function Number bits are used for Phantom Functions.                                                                                                                                              |
| 2:0          | 0h<br>RO            | Max Payload Size Supported (MPSS):<br>This field indicates the maximum payload size that the Function can support for<br>TLPs.Hardwired to 000b to represents 128 bytes, the minimum allowed value.                                                                                                                                                                                                                                                                                      |

### 4.1.37 PCI Express Device Control (DEVICECTL\_0\_2\_0\_PCI) – Offset 78h

PCI Express Device Control

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 78h | 0000h   |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                               |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15           | 0h<br>RW/V          | Initiate Function Level Reset (INIT_FLR):<br>A write of 1b initiates Function Level Reset to the Function.During FLR, a read will<br>return 1b since device 2 reads abort. If a local panel is powered on and configured to<br>power down on reset, the FLR will typically take several hundred milliseconds to<br>complete. The worst possible, although unrealistic, delay is 5 seconds. |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14:12        | 0h<br>RO            | <b>Max Read Request Size (MRRS):</b><br>Functions that do not generate Read Requests larger than 128 bytes and Functions that do not generate Read Requests on their own behalf are permitted to implement this field as Read Only (RO) with a value of 000b. |
| 11           | 0h<br>RO            | <b>Enable No Snoop (ENS):</b><br>This bit is permitted to be hardwired to 0b if a Function would never Set the No<br>Snoop attribute in transactions it initiates. The graphics device never generates a PCI<br>Express TLP.                                  |
| 10           | 0h<br>RO            | Aux Power PM Enable (APPME):<br>Functions that do not implement this capability hardwire this bit to 0b.                                                                                                                                                      |
| 9            | 0h<br>RO            | Phantom Functions Enable (PFE):<br>Functions that do not implement this capability hardwire this bit to 0b.                                                                                                                                                   |
| 8            | 0h<br>RO            | Extended Tag Field Enable (ETFE):<br>Functions that do not implement this capability hardwire this bit to 0b.                                                                                                                                                 |
| 7:5          | 0h<br>RO            | Max Payload Size (MPS):<br>Functions that support only the 128-byte max payload size are permitted to hardwire<br>this field to 000b.                                                                                                                         |
| 4            | 0h<br>RO            | <b>Enable Relaxed Ordering (ERO):</b><br>A Function is permitted to hardwire this bit to 0b if it never sets the Relaxed Ordering attribute in transactions it initiates as a Requester. The graphics device never generates a PCI Express TLP.               |
| 3            | 0h<br>RO            | Unsupported Request Response Enable (URRE):<br>A Root Complex Integrated Endpoint that is not associated with a Root Complex<br>Event Collector is permitted to hardwire this bit to 0b.                                                                      |
| 2            | 0h<br>RW/V          | Fatal Error Enable (FEE):<br>This bit, in conjunction with other bits, controls sending ERR_FATAL Messages.                                                                                                                                                   |
| 1            | 0h<br>RW/V          | <b>Non-Fatal Error Enable (NFEE):</b><br>This bit, in conjunction with other bits, controls sending ERR_NONFATAL Messages.                                                                                                                                    |
| 0            | 0h<br>RW/V          | Correctable Error Enable (CEE):<br>This bit, in conjunction with other bits, controls sending ERR_COR Messages.                                                                                                                                               |

#### 4.1.38 PCI Express Capability Structure (DEVICESTS\_0\_2\_0\_PCI) - Offset 7Ah

PCI Express Capability Structure

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 7Ah | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 15:6         | 0h<br>RO            | Reserved                     |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                              |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 5            | 0h<br>RO            | <b>Transactions Pending (TP):</b><br>When Set, this bit indicates that the Function has issued Non-Posted Requests that<br>have not been completed.A Function reports this bit is cleared only when all<br>outstanding Non-Posted Requests have completed or have been terminated by the<br>Completion Timeout mechanism. This bit must also be cleared upon the completion of<br>an FLR. |  |
| 4            | 0h<br>RO            | Aux Power Detected (APD):<br>Functions that require Aux power report this bit as Set if Aux power is detected by<br>the Function. Hardwired to 0b, the integrated graphics device does not require Aux<br>power.                                                                                                                                                                          |  |
| 3            | 0h<br>RO            | Unsupported Request Detected (URD):<br>This bit indicates the Function received an Unsupported Request.Hardwired to 0b, the<br>Root Complex Integrated Endpoint graphics device does not use the PCI Express<br>error reporting mechanism.                                                                                                                                                |  |
| 2            | 0h<br>RW/V          | <b>Fatal Error Detected (FED):</b><br>This bit indicates status of fatal errors detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control Register.                                                                                                                                                                      |  |
| 1            | 0h<br>RW/V          | <b>Non-Fatal Error Detected (NFED):</b><br>This bit indicates status of non fatal errors detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control Register.                                                                                                                                                             |  |
| 0            | 0h<br>RW/V          | <b>Correctable Error Detected (CED):</b><br>This bit indicates status of correctable errors detected.<br>Errors are logged in this register regardless of whether error reporting is enabled or<br>not in the Device Control Register.                                                                                                                                                    |  |

### 4.1.39 Message Signaled Interrupts Capability ID (MSI\_CAPID\_0\_2\_0\_PCI) - Offset ACh

When a device supports MSI it can generate an interrupt request to the processor by writing a predefined data item (a message) to a predefined memory address.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + ACh | D005h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                 |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------|
| 15:8         | D0h<br>RO           | <b>Pointer To Next Capability (POINTNEXT):</b><br>This is a hardwired pointer to the next item in the capabilities list.     |
| 7:0          | 05h<br>RO           | <b>Capability ID (CAPID):</b><br>This field is hardwired to the value 05h to identify the CAP_ID as being for MSI registers. |



### 4.1.40 Message Control (MC\_0\_2\_0\_PCI) – Offset AEh

Message Signaled Interrupt control register. System software can modify bits in this register, but the device is prohibited from doing so. If the device writes the same message multiple times, only one of those messages is guaranteed to be serviced. If all of them must be serviced, the device must not generate the same message again until the driver services the earlier one.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + AEh | 0100h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                         |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:9         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                             |  |
| 8            | 1h<br>RO            | Per Vector Mask Capable (PVMASKCAP):<br>SR-IOV requires this capability.                                                                                                                                                                                                                                             |  |
| 7            | 0h<br>RO            | <b>64BIT Capable (CAP64B):</b><br>Hardwired to 0 to indicate that the function does not implement the upper 32 bits of the Message address register and is incapable of generating a 64-bit memory address.                                                                                                          |  |
| 6:4          | 0h<br>RW/V          | Multiple Message Enable (MME):<br>System software programs this field to indicate the actual number of messages<br>allocated to this device. This number will be equal to or less than the number actually<br>requested.Value: Number of requests000: 1001: 2010: 4011: 8100: 16101: 32110:<br>Reserved111: Reserved |  |
| 3:1          | 0h<br>RO            | Multiple Message Capable (MMC):<br>System Software reads this field to determine the number of messages being<br>requested by this device. Hardwired to 000b to indicate number of requests is 1.                                                                                                                    |  |
| 0            | 0h<br>RW/V          | MSI Enable (MSIEN):<br>Controls the ability of this device to generate MSIs.                                                                                                                                                                                                                                         |  |

### 4.1.41 Message Address (MA\_0\_2\_0\_PCI) - Offset B0h

This register contains the Message Address for MSIs sent by the device.

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + B0h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access   | Field Name (ID): Description                                                                                                                                                                        |  |
|--------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:2         | 00000000<br>h<br>RW/V | Message Address Field (MESSADD):<br>Used by system software to assign an MSI address to the device. The device handles<br>an MSI by writing the padded contents of the MD register to this address. |  |
| 1:0          | 0h<br>RO              | Force DWORD Align (FDWORD):<br>Hardwired to 0 so that addresses assigned by system software are always aligned on<br>a DWORD address boundary.                                                      |  |

### 4.1.42 Message Data (MD\_0\_2\_0\_PCI) - Offset B4h

This register contains the Message Data for MSIs sent by the device.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + B4h | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                     |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:0         | 0000h<br>RW/V       | <b>Message Data (MESSDATA):</b><br>Base message data pattern assigned by system software and used to handle an MSI from the device. When the device must generate an interrupt request, it writes a 32-<br>bit value to the memory address specified in the MA register. The upper 16 bits are always set to 0. The lower 16 bits are supplied by this register. |  |

### 4.1.43 MSI Mask Bits (MSI\_MASK\_0\_2\_0\_PCI) - Offset B8h

This register contains the MSI Mask Bits



| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + B8h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                          |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:1         | 0h<br>RO            | Reserved                                                                                                                              |  |
| 0            | 0h<br>RW/V          | Mask Bit For Vector 0 (MASKBIT):<br>For each Mask bit that is set, the function is prohibited from sending the associated<br>message. |  |

### 4.1.44 MSI Pending Bits (MSI\_PEND\_0\_2\_0\_PCI) - Offset BCh

This register contains the MSI Pending Bits

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + BCh | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                               |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                   |  |
| 0            | 0h<br>RO/V          | <b>Pending Bit For Vector 0 (PENDBIT):</b><br>For each Pending bit that is set, the function has a pending associated message. If<br>this bit is set when the corresponding vector's Mask bit is cleared, the function will<br>send an MSI and then clear the Pending bit. |  |

#### 4.1.45 Mirror of Base Data of Stolen Memory (BDSM0\_0\_2\_0\_PCI) — Offset C0h

Mirror of BSDM from GTTMMADR space. This register contains the base address of graphics data stolen DRAM memory.

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + C0h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                      |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 000h<br>RO/V        | Graphics Base Of Stolen Memory LSB (BDSM_LSB):<br>This register contains bits 63 to 20 of the base address of stolen DRAM memory.<br>BIOS is now able to allocate GDSM above 4GB. |
| 19:0         | 0h<br>RO            | Reserved                                                                                                                                                                          |

#### 4.1.46 Mirror of Base Data of Stolen Memory (BDSM1\_0\_2\_0\_PCI) — Offset C4h

Mirror of BSDM from GTTMMADR space. This register contains the base address of graphics data stolen DRAM memory.

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + C4h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access   | Field Name (ID): Description                                                                                                                                                      |
|--------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V | Graphics Base Of Stolen Memory MSB (BDSM_MSB):<br>This register contains bits 63 to 20 of the base address of stolen DRAM memory.<br>BIOS is now able to allocate GDSM above 4GB. |

### 4.1.47 Graphics VTD Base Address LSB (GFXVTDBAR\_LSB\_0\_2\_0\_PCI) - Offset C8h

This is the base address for the Graphics VTD configuration space.

There is no physical memory within this 4KB window that can be addressed.

The 4KB reserved by this register does not alias to any PCI 2.3 compliant memory mapped space.

On reset, the GFX-VTD configuration space is disabled and must be enabled by writing a 1 to GFXVTDBAREN.

None of the bits in this register are writable in Intel TXT mode.



BIOS programs this register, after which the register cannot be altered.

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + C8h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | R          | R         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                            |  |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|              |                     | <b>GFX-VTD Base Address Lower DWORD (GFXVTDBAR):</b><br>This field corresponds to bits 31 to 12 of the base address GFX-VTD configuration space.                                                                                        |  |  |
| 31:12        | 00000h<br>RW        | BIOS will program this register resulting in a base address for a 4KB block of contiguous memory address space.                                                                                                                         |  |  |
|              |                     | This register ensures that a naturally aligned 4KB space is allocated within the first 512GB of addressable memory space.                                                                                                               |  |  |
|              |                     | System Software uses this base address to program the GFX-VTD register set.                                                                                                                                                             |  |  |
| 11:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                |  |  |
| 0            | 0h<br>RW/V          | <b>GFX-VTBAR Enable (GFXVTDBAREN):</b><br>0: GFX-VTBAR is disabled and does not claim any memory.<br>1: GFX-VTBAR memory mapped accesses are claimed and decoded appropriately This<br>bit will remain 0 if VTd capability is disabled. |  |  |

### 4.1.48 Graphics VTD Base Address MSB (GFXVTDBAR\_MSB\_0\_2\_0\_PCI) — Offset CCh

This is the base address for the Graphics VTD configuration space.

There is no physical memory within this 4KB window that can be addressed.

The 4KB reserved by this register does not alias to any PCI 2.3 compliant memory mapped space.

On reset, the GFX-VTD configuration space is disabled and must be enabled by writing a 1 to GFXVTDBAREN.

None of the bits in this register are writable in Intel TXT mode.

BIOS programs this register, after which the register cannot be altered.

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + CCh | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:0         | 0000000<br>h<br>RW  | GFX-VTD Base Address Upper DWORD (GFXVTDBAR):<br>This field corresponds to bits 63 to 32 of the base address GFX-VTD configuration<br>space.<br>BIOS will program this register, resulting in a base address for a 4KB block of<br>contiguous memory address space.<br>This register ensures that a naturally aligned 4KB space is allocated within the first<br>512GB of addressable memory space.<br>System Software uses this base address to program the GFX-VTD register set. |  |

### 4.1.49 Power Management Capabilities ID (PMCAPID\_0\_2\_0\_PCI) - Offset D0h

This register contains the PCI Power Management Capability ID and the next capability pointer.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + D0h | 0001h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------|
| 15:8         | 00h<br>RO           | Next Capability Pointer (NEXT_PTR):<br>This is a hardwired pointer to the next item in the capabilities list. |
| 7:0          | 01h<br>RO           | Capability Identifier (CAP_ID):<br>Hardwired to 01h for power management.                                     |

### 4.1.50 Power Management Capabilities (PMCAP\_0\_2\_0\_PCI) – Offset D2h

This register provides information on the capabilities of the function related to power management.



| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + D2h | 0022h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                  |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:11        | 00h<br>RO           | <b>PME Support (PMES):</b><br>This field indicates the power states in which the IGD may assert PME#. Hardwired to 0 to indicate that the IGD does not assert the PME# signal.                                                                                |  |
| 10           | 0h<br>RO            | D2 Support (D2):<br>Hardwired to 0 to indicate the D2 power management state is not supported.                                                                                                                                                                |  |
| 9            | 0h<br>RO            | <b>D1 Support (D1):</b><br>Hardwired to 0 to indicate that the D1 power management state is not supported.                                                                                                                                                    |  |
| 8:6          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                      |  |
| 5            | 1h<br>RO            | <b>Device Specific Initialization (DSI):</b><br>Hardwired to 1 to indicate that special initialization of the IGD is required before generic class device driver is to use it.                                                                                |  |
| 4            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                      |  |
| 3            | 0h<br>RO            | <b>PME Clock (PMECLK):</b><br>Hardwired to 0 to indicate IGD does not support PME# generation.                                                                                                                                                                |  |
| 2:0          | 2h<br>RO            | <b>Power Management Interface Version (VER):</b><br>Hardwired to 010b to indicate that there are 4 bytes of power management registers<br>implemented and that this device complies with revision 1.1 of the PCI Power<br>Management Interface Specification. |  |

#### 4.1.51 Power Management Control and Status (PMCS\_0\_2\_0\_PCI) - Offset D4h

Power Management Control and Status

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + D4h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                    |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------|
| 15           | 0h<br>RO            | <b>PME Status (PMESTS):</b><br>This bit is hardwired to 0 to indicate that IGD does not support PME# generation from D3 (cold). |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 14:13        | 0h<br>RO            | Data Scale (DSCALE):<br>This field is hardwired to 00 to indicate IGD does not support data register.                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 12:9         | 0h<br>RO            | Data Select (DSEL):<br>This field is hardwired to 0h to indicate IGD does not support data register.                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 8            | 0h<br>RO            | <b>PME Enable (PMEEN):</b><br>This bit is hardwired to 0 to indicate that PME# assertion from D3 (cold) is disabled.                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 7:2          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 1:0          | 0h<br>RW/V          | <b>Power State (PWRSTAT):</b><br>This field indicates the current power state of the IGD and can be used to set the IGD into a new power state. If software attempts to write an unsupported state to this field, write operation must complete normally on the bus, but the data is discarded and no state change occurs. Behavior of the graphics controller in supported states is detailed in the power management section of the Bspec.Bits[1:0]Power state00:D0Default01:D1Not Supported10:D2Not Supported11:D3 |  |

### 4.1.52 Software SMI (SWSMI\_0\_2\_0\_PCI) – Offset E0h

As long as there is the potential that DVO port legacy drivers exist which expect this register at this address, Dev#2F0 address E0h-E1h must be reserved for this register.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + E0h | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                   |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:8         | 00h<br>RW           | Software Scratch Bits (SWSB):<br>Software Scratch Bits                                                                                                                                         |  |
| 7:1          | 00h<br>RW           | Software Flag (SWF):<br>Used to indicate caller and SMI function desired, as well as return result.                                                                                            |  |
| 0            | 0h<br>RW            | <b>Software SMI Event (GSSMIE):</b><br>When Set this bit will trigger an SMI. Software must write a '0' to clear this bit.SMI will be triggered only if SWSCI[SMISCISEL] is set to select SMI. |  |

### 4.1.53 Graphics System Event (GSE\_0\_2\_0\_PCI) – Offset E4h

This register can be accessed by either Byte, Word, or DWORD PCI configuration cycles. A write to this register will cause the Graphics System Event display interrupt if it is enabled and unmasked in the display interrupt registers.



| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + E4h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                               |
|--------------|---------------------|--------------------------------------------------------------------------------------------|
| 31:24        | 00h<br>RW           | Graphics System Event Scratch Trigger 3 (GSE3):<br>Graphics System Event Scratch Trigger 3 |
| 23:16        | 00h<br>RW           | Graphics System Event Scratch Trigger 2 (GSE2):<br>Graphics System Event Scratch Trigger 2 |
| 15:8         | 00h<br>RW           | Graphics System Event Scratch Trigger 1 (GSE1):<br>Graphics System Event Scratch Trigger 1 |
| 7:0          | 00h<br>RW           | Graphics System Event Scratch Trigger 0 (GSE0):<br>Graphics System Event Scratch Trigger 0 |

### 4.1.54 Software SCI (SWSCI\_0\_2\_0\_PCI) – Offset E8h

This register serves 2 purposes: 1) Support selection of SMI or SCI event source (SMISCISEL - bit15) 2) SCI Event trigger (GSSCIE - bit 0). To generate a SW SCI event, software should program bit 15 (SMISCISEL) to 1. This is typically programmed once (assuming SMIs are never triggered). On a '0' to '1' subsequent transition in bit 0 of this register (caused by a software write operation), a SCI message will be sent to cause the TCOSCI\_STS bit in GPE0 register to be set to 1. The corresponding SCI event handler in BIOS is to be defined as a \_Lxx method, indicating level trigger to the operating system. Once written as 1, software must write a '0' to this bit to clear it, and all other write transitions (1-0, 0-0, 1-1) will not cause a SCI message to be sent. To generate a SW SMI event, software should program bit 15 to 0 and trigger SMI via writes to SWSMI register (See SWSMI register for programming details).

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + E8h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                          |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15           | 0h<br>RW            | <b>SMI Or SCI Event Select (SMISCISEL):</b><br>0 = SMI (default)1 = SCI If selected event source is SMI, SMI trigger and associated scratch bits accesses are performed via SWSMI register. If SCI event source is selected, the rest of the bits in this register provide SCI trigger capability and associated SW scratch pad area. |
| 14:1         | 0000h<br>RW         | Software Scratch Bits (SCISB):<br>Read/write bits not used by hardware.                                                                                                                                                                                                                                                               |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                             |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | 0h<br>RW            | Software SCI Event (GSSCIE):<br>If SCI event is selected (SMISCISEL = 1), on a 0 to 1 transition of GSSCIE bit, a SCI<br>message will be sent to cause the TCOSCI_STS bit in GPE0 register to be set to 1.<br>Software must write a 0 to clear this bit. |

#### 4.1.55 Device 2 Mirror of Protected Audio Video Path Control (PAVPC0\_0\_2\_0\_PCI) - Offset F0h

Device 2 Mirror of Protected Audio Video Control.

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + F0h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 000h<br>RO/V        | <b>WOPCM Base LSB (WOPCMBASE_LSB):</b><br>Base value programmed (from Top of Stolen Memory). The programmed value must be consistent with the WOPCM Size programming.                                       |
| 19:7         | 0h<br>RO            | Reserved                                                                                                                                                                                                    |
| 6            | 0h<br>RO/V          | ASMF Method Enable (ASMFEN):<br>0: Disable ASMF<br>1: Enable ASMF                                                                                                                                           |
| 5            | 0h<br>RO            | Reserved                                                                                                                                                                                                    |
| 4            | 0h<br>RO/V          | Override Terminate Attack (OVTATTACK):<br>Override of unsolicited connection state attack and terminate<br>0: Disable override; attack terminate allowed<br>1: Enable override; attack terminate disallowed |
| 3            | 0h<br>RO/V          | Heavy Mode Select (HVYMODSEL):<br>Heavy/light encryption mode select 0: Surface encryption is disabled - Light mode 1:<br>Surface encryption is enabled                                                     |
| 2            | 0h<br>RO/V          | Lock Bit (LOCK):<br>BIOS will set this bit with bit 0 and/or bit 1.                                                                                                                                         |
| 1            | 0h<br>RO/V          | <b>PAVP Enable (PAVPE):</b><br>0: PAVP functionality disabled 1: PAVP functionality enabled                                                                                                                 |
| 0            | 0h<br>RO/V          | PCM Enable (PCME):<br>Protected content memory enable.                                                                                                                                                      |

#### 4.1.56 Device 2 Mirror of Protected Audio Video Path Control (PAVPC1\_0\_2\_0\_PCI) - Offset F4h

Device 2 Mirror of Protected Audio Video Control.



| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + F4h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access   | Field Name (ID): Description                                                                                                                                      |
|--------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V | WOPCM Base MSB (WOPCMBASE_MSB):<br>Base value programmed (from Top of Stolen Memory). The programmed value must<br>be consistent with the WOPCM Size programming. |

### 4.1.57 Stepping Revision ID (SRID\_0\_2\_0\_PCI) – Offset F8h

Stepping Revision ID of this device

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + F8h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                     |
|--------------|---------------------|----------------------------------------------------------------------------------|
| 31:20        | 000h<br>RO          | Stepping Revision ID MSB (SRID_MSB):<br>Upper 4 bit of the Stepping Revision ID. |
| 19:16        | 0h<br>RO            | Stepping Revision ID LSB (SRID_LSB):<br>Lower 4 bit of the Stepping Revision ID. |
| 15:0         | 0h<br>RO            | Reserved                                                                         |

### 4.1.58 ASL Storage (ASLS\_0\_2\_0\_PCI) – Offset FCh

This is a software scratch register.

The exact bit register usage must be worked out in common between System BIOS and driver software.

For each device, the ASL control method requires two bits for DOD (BIOS detectable yes or no, VGA/Non-VGA), one bit for DGS (enable/disable requested), and two bits for DCS (enabled now/disabled now, connected or not).

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + FCh | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                     |
|--------------|---------------------|--------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | <b>Device Switching Storage (DSS):</b><br>Software controlled usage to support device switching. |

### 4.1.59 PASID Extended Capability Header (PASID\_EXTCAP\_0\_2\_0\_PCI) - Offset 100h

PASID capability reports support for Process Address Space ID(PASID) on Device-2, compliant to PCI-Express PASID ECN.

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 100h | 2001001Bh |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                            |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------|
| 31:20        | 200h<br>RO          | Next Capability Offset (NCO):<br>This is a hardwired pointer to the next item in the capabilities list. |
| 19:16        | 1h<br>RO            | Version ID (V):<br>Hardwired to capability version 1.                                                   |
| 15:0         | 001Bh<br>RO         | Capability ID (CAPID):<br>Hardwired to the PASID Extended Capability ID                                 |

### 4.1.60 PASID Capability (PASID\_CAP\_0\_2\_0\_PCI) - Offset 104h

PASID capability reports support for Process Address Space ID(PASID) on Device-2, compliant to PCI-Express PASID ECN.



| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 104h | 1400h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                          |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:13        | 0h<br>RO            | Reserved                                                                                                                                                                              |
| 12:8         | 14h<br>RO           | Maximum PASID Width (MPW):<br>Indicates the width of the PASID field supported by the Endpoint. Hardwired to 14h to<br>indicate support for all PASID values (20 bits).               |
| 7:3          | 0h<br>RO            | Reserved                                                                                                                                                                              |
| 2            | 0h<br>RO            | <b>Privilege Mode Supported (PMS):</b><br>Hardwired to 0, the Endpoint supports operating in Non-privileged mode only, and will never request privileged mode in requests-with-PASID. |
| 1            | 0h<br>RO            | <b>Execute Permission Supported (EPS):</b><br>Hardwired to 0, the Endpoint supports requests-with-PASID that requests execute permission.                                             |
| 0            | 0h<br>RO            | Reserved                                                                                                                                                                              |

### 4.1.61 PASID Control (PASID\_CTRL\_0\_2\_0\_PCI) - Offset 106h

Process Address Space ID (PASID) control for Device-2.

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 106h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                 |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:3         | 0h<br>RO            | Reserved                                                                                                                                     |  |
| 2            | 0h<br>RO            | <b>Privileged Mode Enable (PME):</b><br>Hardwired to 0, the Endpoint is not permitted to request privileged mode in requests-<br>with-PASID. |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1            | 0h<br>RW            | <b>Execute Permission Enable (EPE):</b><br>If Set, the Endpoint is permitted to request execute permission in requests-with-<br>PASID. If Clear, the Endpoint is not permitted to do so. Behavior is undefined if this<br>bit changes value when ATS Enable field in ATS Capability is Set.Processor graphics<br>does not use this field. Software is expected to Set this field before configuring<br>extended-context-entry for Device-2 with the Execute Request Enable field Set.                                                                                                                                                   |
| 0            | 0h<br>RW            | <b>PASID Enable (PE):</b><br>If Set, the Endpoint is permitted to generate requests-with-PASID. If Clear, the<br>Endpoint is not permitted to do so. Behavior is undefined if this bit changes value<br>when ATS Enable field in ATS Capability is Set. If privileged Mode Supported field in<br>PASID Capability register is Clear, then this field is treated as Reserved(0).Processor<br>graphics does not use this field. Software is expected to Set this field before<br>configuring extended-context-entry for Device-2 with Supervisor Request Enable field<br>Set. For compatibility reasons, this field is implemented as RW. |

### 4.1.62 ATS Extended Capability Header (ATS\_EXTCAP\_0\_2\_0\_PCI) - Offset 200h

ATS Capability reports support for Device-TLBs on Device-2, compliant to PCI Express ATS specification.

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 200h | 3001000Fh |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                             |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 300h<br>RO          | <b>Next Capability Offset (NCO):</b><br>This is a hardwired pointer to the next item in the capabilities list. Value 300h in this field provides the offset for Page-Request Capability. |
| 19:16        | 1h<br>RO            | Version ID (V):<br>Hardwired to capability version 1.                                                                                                                                    |
| 15:0         | 000Fh<br>RO         | Capability ID (CAPID):<br>Hardwired to the ATS Extended Capability ID                                                                                                                    |

### 4.1.63 ATS Capability (ATS\_CAP\_0\_2\_0\_PCI) - Offset 204h

ATS Capability reports support for Device-TLBs on Device-2, compliant to PCI Express ATS specification.



| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 204h | 0060h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                 |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:7         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                     |
| 6            | 1h<br>RO            | <b>Global Invalidate Supported (GIS):</b><br>If Set, the Function supports Invalidation Requests that have the Global Invalidate bit<br>Set. If Clear, the Function ignores the Global Invalidate bit in all Invalidate<br>requests.Reserved |
| 5            | 1h<br>RO            | <b>Page Aligned Request (PAR):</b><br>Hardwired to 1, the Untranslated Address is always aligned to a 4096 byte boundary.<br>Processor Graphics reports value of 1b indicating all VT-d and SVM translations are<br>page-aligned.            |
| 4:0          | 00h<br>RO           | <b>Invalidate Queue Depth (IQE):</b><br>The number of Invalidate Requests that the endpoint can accept before putting back pressure on the upstream connection. Hardwired to 0h, the function can accept 32 Invalidate Requests.             |

### 4.1.64 ATS Control (ATS\_CTRL\_0\_2\_0\_PCI) — Offset 206h

ATS Control register

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 206h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 15           | 0h<br>RW            | <b>ATS Enable (AE):</b><br>When Set, the function is enabled to cache translations. Processor graphics ignores this field, as GT uses GTLB as IOTLB and only pretends to software that it has a Device-TLB. Software is expected to Set this field before configuring extended context-entry for Device2 with Page Request Enable field Set. For compatibility, this field is implemented as RW as software can read it to determine ATS enable status. |  |  |
| 14:5         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                              |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 4:0          | 00h<br>RW           | <b>Smallest Translation Unit (STU):</b><br>This value indicates to the Endpoint the minimum number of 4096-byte blocks that is<br>indicated in a Translation Completion or Invalidate Request. This is a power of 2<br>multiple and the number of blocks is 2^STU. A value of 0 indicates one block and<br>value 1F indicates 2^31 blocks. For IGD this must be programmed to 0h for 4KB as<br>smallest translation unit. |  |

### 4.1.65 Page Request Extended Capability Header (PR\_EXTCAP\_0\_2\_0\_PCI) — Offset 300h

Page Request Extended Capability reports support for page-faults on Device-2, compliant to PCI-Express ATS 1.1 Specification

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 300h | 00010013h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 000h<br>RO/V        | <b>Next Capability Offset (NCO):</b><br>This is a hardwired pointer to the next item in the capabilities list. Value 000h (Default) indicates that this is the end of the PCI-Express Extended capability Linked List. When Graphics Virtualization is enabled, this field is hardwired to point to the next PCI Capability structure, the SRIOV Extended Capability Header at 320h. When Graphics Virtualization is disabled, this field will be hardwired to 000h to indicate the end of PCI-Express Extended capability Linked List. |
| 19:16        | 1h<br>RO            | Version ID (V):<br>Hardwired to capability version 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 15:0         | 0013h<br>RO         | Capability ID (CAPID):<br>Hardwired to the Page Request Extended Capability ID                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

### 4.1.66 Page Request Control (PR\_CTRL\_0\_2\_0\_PCI) - Offset 304h

Page Request Control



| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 304h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:2         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 1            | 0h<br>RO            | <b>RST:</b><br>When the Enable field is clear, or is being cleared in the same register update that sets this field, writing a 1b to this field, clears the associated implementation dependent page request credit Counter and pending request state for the associated Page Request Interface. No action is initiated if this field is written to 0b or if this field is written with any value when the PRE field is set. Processor graphics does not use this field, and hardwires it as read-only (0).                                                                                     |  |
| 0            | 0h<br>RW            | <b>Page-Request Enable (PRE):</b><br>When Set, indicates that the page request interface on the endpoint is allowed to make page requests. If both this field and the Stopped field in Page Request Status register are Clear, then the Page request interface will not issue new page requests, but has outstanding page requests for which page responses is not yet received. When this field transitions from 0 to 1, all the status fields in the Page-Request Status register are cleared. Enabling a page request interface that has not successfully stopped has indeterminate results. |  |

### 4.1.67 Page Request Status (PR\_STATUS\_0\_2\_0\_PCI) - Offset 306h

Page Request Status

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 306h | 8100h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15           | 1h<br>RO            | <ul> <li>PRG Response PASID Required (PRPR):</li> <li>If set, the Function expects a PASID TLP Prefix on PRG Response Messages when the corresponding page requests had a PASID TLP Prefix.</li> <li>If Clear, the function does not expect PASID TLP Prefixes on any PRG Response Message.</li> <li>Function behavior is undefined if this bit is Clear and the Function receives a PRG Response Message with a PASID TLP Prefix.</li> <li>Function behavior is undefined if this bit is Set and the Function receives a PRG Response Message with no PASID TLP Prefix when the corresponding Page Requests had a PASID TLP Prefix.</li> <li>This bit is RsvdZ if the Function does not support the PASID TLP Prefix.</li> </ul> |  |
| 14:9         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 8            | 1h<br>RO            | <b>S:</b><br>When this field is Set, the associated page request interface has stopped issuing additional Page requests and that all previously issued Page requests have completed. When this field is clear the associate Page request interface either has not stopped or has stopped issuing new Page requests but has outstanding Page requests.                                                                                                                                                                                                                                                                                                                                                                             |  |
| 7:2          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 1            | 0h<br>RW/V          | <b>Unexpected Page Request Group Index (UPGRI):</b><br>When Set, indicates the function received a PRG response message containing a PRG index that has no matching request, a response failure. This field is Set by the Function and cleared when a 1b is written to the field.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 0            | 0h<br>RW/V          | <b>Response Failure (RF):</b><br>When Set, indicates the function received a PRG response message indicating a response failure. The function expects no further response from the host (any received are ignored). This field is Set by the Function and cleared when a 1b is written to this field.                                                                                                                                                                                                                                                                                                                                                                                                                             |  |

### 4.1.68 Outstanding Page Request Capacity (OPRC\_0\_2\_0\_PCI) – Offset 308h

Outstanding Page Request Capacity



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 308h | 00008000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                              |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0         | 00008000<br>h<br>RO | <b>Outstanding Page Request Capacity (OPRC):</b><br>This register contains the number of outstanding page request messages the<br>associated Page Request Interface physically supports. This is the upper limit on the<br>number of pages that can be usefully allocated to the Page Request Interface.<br>Hardwired to 32,768 requests. |

#### 4.1.69 Outstanding Page Request Allocation (OPRA\_0\_2\_0\_PCI) — Offset 30Ch

Outstanding Page Request Allocation

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 30Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                               |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | <b>Outstanding Page Request Allocation (OPRA):</b><br>This register contains the number of outstanding page request messages the<br>associated Page Request Interface is allowed to issue. |

### 4.1.70 SRIOV Extended Capability Header (SRIOV\_ECAPHDR\_0\_2\_0\_PCI) — Offset 320h

SR-IOV Extended Capability Header.

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 320h | 00010010h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                     |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 000h<br>RO          | Next Capability Offset (NEXT_0):<br>Next capability Offset. Value = 0x000 to indicate the end of the Extended Capability<br>List |
| 19:16        | 1h<br>RO            | Capability Version (CAP_VER):<br>Capability Version                                                                              |
| 15:0         | 0010h<br>RO         | PCIE Extended Capability ID (PCIE_ECAP_ID):<br>PCIE Extended capability ID                                                       |

### 4.1.71 SRIOV Capabilities (SRIOV\_CAP\_0\_2\_0\_PCI) - Offset 324h

Defines SR-IOV Capabilities

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 324h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                             |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------|
| 31:21        | 000h<br>RO          | VF Migration Interrupt Message Number (VF_MIG_INTR_MSG_NUM):<br>Value: 0. VF Migration is not supported. |
| 20:2         | 0h<br>RO            | Reserved                                                                                                 |
| 1            | 0h<br>RO            | ARI Capable Hierarchy Preserved (ARI_CAP_HIER_PRESERVED):<br>Value: Always 0. ARI is not supported.      |
| 0            | 0h<br>RO            | VF Migration Capable (VF_MIG_CAP):<br>Value:0. VF Migration not supported.                               |

### 4.1.72 SRIOV Status (SRIOV\_STS\_0\_2\_0\_PCI) - Offset 32Ah

SR-IOV Status Register.



| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 32Ah | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                             |
|--------------|---------------------|----------------------------------------------------------|
| 15:1         | 0h<br>RO            | Reserved                                                 |
| 0            | 0h<br>RO            | VF Migration Status (VF_MIG_STS):<br>VF Migration Status |

### 4.1.73 SRIOV Initial VFs (SRIOV\_INITVFS\_0\_2\_0\_PCI) - Offset 32Ch

Defines Initial number of VFs available to the VMM.

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 32Ch | 0007h   |

Register Level Access:

| <b>BIOS</b> Access | SMM Access | OS Access |
|--------------------|------------|-----------|
| R                  | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                         |
|--------------|---------------------|------------------------------------------------------------------------------------------------------|
| 15:0         | 0007h<br>RO/V       | Initial VFs (INITIAL_VFS):<br>For SR-IOV implementation, this value must exactly match the Total VFs |

### 4.1.74 SRIOV Total VFs (SRIOV\_TOTVFS\_0\_2\_0\_PCI) - Offset 32Eh

Defines the Total number of VFs available to the VMM.

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 32Eh | 0007h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                       |
|--------------|---------------------|----------------------------------------------------------------------------------------------------|
| 15:0         | 0007h<br>RO         | Total VFs (TOTAL_VFS):<br>Indicates the maximum number of VFs that could be associated with the PF |

### 4.1.75 First VF Offset (FIRST\_VF\_OFFSET\_0\_2\_0\_PCI) - Offset 334h

Defines the offset of the function number from the PF to the first VF.

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 334h | 0001h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:0         | 0001h<br>RO         | <b>First VF Offset Value (FIRST_VF_OFFSET):</b><br>Defines the routing ID offset of the first VF that is associated with the PF that contains this Capability structure. The first VFs 16-bit Routing ID is calculated by adding the contents of this field to the Routing ID of the PF containing this field ignoring any carry, using unsigned, 16-bit arithmetic. The value of this field is hardwired to 0001h. |  |

### 4.1.76 VF Stride (VF\_STRIDE\_0\_2\_0\_PCI) - Offset 336h

Defines the stride of the function number from one VF to the next.



| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 336h | 0001h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0001h<br>RO         | <b>VF Stride Value (VF_STRIDE):</b><br>Defines the Routing ID offset from one VF to the next one for all VFs associated with<br>the PF that contains this Capability structure. The next VFs 16-bit Routing ID is<br>calculated by adding the contents of this field to the Routing ID of the current VF,<br>ignoring any carry, using unsigned 16-bit arithmetic. The value of this field is<br>hardwired to 0001h. |

### 4.1.77 VF Device ID (VF\_DEVICEID\_0\_2\_0\_PCI) - Offset 33Ah

Defines the Device ID to be used by all Virtual Functions

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:2, F:0] + 33Ah | 9A40h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                       |
|--------------|---------------------|--------------------------------------------------------------------|
| 15:0         | 9A40h<br>RO/V       | VF Device ID (VF_DEVICEID):<br>Mirror the same device ID as the PF |

### 4.1.78 Supported Page Sizes (SUPPORTED\_PAGE\_SIZES\_0\_2\_0\_PCI) - Offset 33Ch

Defines the System Page Sizes supported by this SR-IOV implementation.

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 33Ch | 00000553h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                     |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0         | 00000553<br>h<br>RO | Supported Page Sizes Value (PAGE_SIZES):<br>This field indicates the page sizes supported by the PF. This PF supports a page size of $2^{(n+12)}$ if bit n is Set. For example, if bit 0 is Set, the PF supports 4-KB page sizes. PFs are required to support 4-KB, 8-KB, 64-KB, 256-KB, 1-MB, and 4-MB page sizes. All other page sizes are optional, and not supported in this implementation. |

### 4.1.79 System Page Sizes (SYSTEM\_PAGE\_SIZES\_0\_2\_0\_PCI) - Offset 340h

Defines the System Page Size chosen by the VMM.


| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 340h | 0000001h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0         | 00000001<br>h<br>RO | <ul> <li>Graphics System Event Scratch Trigger (SYS_PAGE_SIZES):</li> <li>This field defines the page size the system will use to map the VFs memory addresses.</li> <li>Software must set the value of the System Page Size to one of the page sizes set in the Supported Page Sizes field.</li> <li>As with Supported Page Sizes, if bit nis Set in System Page Size, the VFs associated with this PF are required to support a page size of 2^(n+12).</li> <li>For example, if bit 1 is Set, the system is using an 8-KB page size.</li> <li>The results are undefined if System Page Size is zero. The results are undefined if more than one bit is set in System Page Size.</li> <li>The results are undefined if a bit is Set in System Page Size that is not Set in Supported Page Sizes.</li> <li>When System Page Size is set, the VF associated with this PF is required to align all BAR resources 20 on a System Page Size boundary.</li> <li>Each VF BARn or VF BARn pair shall be aligned on a System Page Size boundary.</li> <li>Each VF BARn or VF BARn pair defining a non-zero address space shall be sized to consume an integer multiple of System Page Size bytes.</li> <li>All data structures requiring page size alignment within a VF shall be aligned on a System Page Size boundary.</li> <li>VF Enable must be zero when System Page Size is written.</li> <li>The results are undefined if System Page Size is written when VF Enable is Set.</li> <li>Default value is 1h (i.e., 4 KB), and that is the only value allowed for this implementation</li> </ul> |

## 4.1.80 VF BAR0 Lower DWORD (VF\_BAR0\_LDW\_0\_2\_0\_PCI) - Offset 344h

Lower DWORD of the BAR that defines the base Host Physical Address (HPA) of GTTMMADR for all VFs.

The HPA of the GTTMMADR for Virtual Function n = VF GTTMMADDR (Upper and Lower DWORD) + (n - 1) \* (16MB \* num Tiles)

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 344h | 0000004h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------|
| 31:24        | 00h<br>RW/V         | VF GTTMMADDR Lower DWORD (VF_GTTMMADDR_LDW):<br>VF GTTMMADDR Lower DWORD                |
| 23:4         | 00000h<br>RO        | VF GTTMMADDR Lower DWORD Mask (VF_GTTMMADDR_LDW_MASK):<br>VF GTTMMADDR Lower DWORD Mask |
| 3            | 0h<br>RO            | BAR is Prefetchable (PREFETCHABLE):<br>BAR is Prefetchable                              |
| 2:1          | 2h<br>RO            | <b>BAR Type (BAR_TYPE):</b><br>A value of 10 indicates a 64 bit BAR.                    |
| 0            | 0h<br>RO            | Memory Space Indicator (MEM_SPACE_IND):<br>A value 0 indicates a memory space.          |

## 4.1.81 VF BAR0 Upper DWORD (VF\_BAR0\_UDW\_0\_2\_0\_PCI) - Offset 348h

Upper DWORD of the BAR that defines the base Host Physical Address of the GTTMMADR for all VFs

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 348h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access   | Field Name (ID): Description                                             |
|--------------|-----------------------|--------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW/V | VF GTTMMADDR Upper DWORD (VF_GTTMMADDR_UDW):<br>VF GTTMMADDR Upper DWORD |

### 4.1.82 VF BAR1 LDW (VF\_BAR1\_LDW\_0\_2\_0\_PCI) - Offset 34Ch

Lower DWORD of the BAR that defines the base Host Physical Address of GMADR for all VFs.



| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 34Ch | 000000Ch |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                   |
|--------------|---------------------|--------------------------------------------------------------------------------|
| 31:29        | 0h<br>RW/V          | VF GMADDR Lower DWORD (VF_GMADDR_LDW):<br>VF GMADDR Lower DWORD                |
| 28:4         | 0000000h<br>RO      | VF GMADDR Lower DWORD Mask (VF_GMADDR_LDW_MASK):<br>VF GMADDR Lower DWORD Mask |
| 3            | 1h<br>RO            | BAR is Prefetchable (PREFETCHABLE):<br>BAR is Prefetchable                     |
| 2:1          | 2h<br>RO            | <b>BAR Type (BAR_TYPE):</b><br>A value of 10 indicates a 64 bit BAR.           |
| 0            | 0h<br>RO            | Memory Space Indicator (MEM_SPACE_IND):<br>A value 0 indicates a memory space. |

## 4.1.83 VF BAR1 UDW (VF\_BAR1\_UDW\_0\_2\_0\_PCI) - Offset 350h

Upper DWORD of the BAR that defines the base Host Physical Address of GMADR for all VFs  $% \mathcal{A} = \mathcal{A} + \mathcal$ 

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:2, F:0] + 350h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access   | Field Name (ID): Description                                    |
|--------------|-----------------------|-----------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW/V | VF GMADDR Upper DWORD (VF_GMADDR_UDW):<br>VF GMADDR Upper DWORD |

### 4.1.84 VF Migration State Array Offset (VF\_MIGST\_OFFSET\_0\_2\_0\_PCI) - Offset 35Ch

Defines offset from a PF BAR to the VF Migration State Array. VF Migration not supported in this implementation

*Note:* Bit definitions are the same as CAPID0\_B\_0\_2\_0\_PCI, offset 48h.



### 4.2 Graphics VT BAR (GFXVTBAR) Registers

This chapter documents the GFXVTBAR registers. Base address of these registers are defined in the GFXVTBAR\_0\_0\_0\_MCHBAR\_NCU register which resides in the MCHBAR register collection.

### 4.2.1 Summary of Registers

#### Table 4-3. Summary of GFXVTBAR Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                     | Default Value         |
|--------|-----------------|---------------------------------------------------------------------|-----------------------|
| 0h     | 4               | Version Register (VER_REG_0_0_0_VTDBAR)                             | 00000040h             |
| 8h     | 8               | Capability Register (CAP_REG_0_0_0_VTDBAR)                          | 09C0000C406F04<br>66h |
| 10h    | 8               | Extended Capability Register (ECAP_REG_0_0_0_VTDBAR)                | 0000079E2FF050<br>DFh |
| 18h    | 4               | Global Command Register (GCMD_REG_0_0_VTDBAR)                       | 00000000h             |
| 1Ch    | 4               | Global Status Register (GSTS_REG_0_0_0_VTDBAR)                      | 00000000h             |
| 20h    | 8               | Root Table Address Register (RTADDR_REG_0_0_0_VTDBAR)               | 00000000000000<br>00h |
| 28h    | 8               | Context Command Register (CCMD_REG_0_0_0_VTDBAR)                    | 0800000000000<br>00h  |
| 34h    | 4               | Fault Status Register (FSTS_REG_0_0_0_VTDBAR)                       | 00000000h             |
| 38h    | 4               | Fault Event Control Register (FECTL_REG_0_0_0_VTDBAR)               | 80000000h             |
| 3Ch    | 4               | Fault Event Data Register (FEDATA_REG_0_0_0_VTDBAR)                 | 00000000h             |
| 40h    | 4               | Fault Event Address Register (FEADDR_REG_0_0_0_VTDBAR)              | 00000000h             |
| 44h    | 4               | Fault Event Upper Address Register<br>(FEUADDR_REG_0_0_0_VTDBAR)    | 00000000h             |
| 58h    | 8               | Advanced Fault Log Register (AFLOG_REG_0_0_0_VTDBAR)                | 00000000000000<br>00h |
| 64h    | 4               | Protected Memory Enable Register (PMEN_REG_0_0_VTDBAR)              | 00000000h             |
| 68h    | 4               | Protected Low Memory Base Register<br>(PLMBASE_REG_0_0_VTDBAR)      | 00000000h             |
| 6Ch    | 4               | Protected Low-Memory Limit Register<br>(PLMLIMIT_REG_0_0_VTDBAR)    | 00000000h             |
| 70h    | 8               | Protected High-Memory Base Register<br>(PHMBASE_REG_0_0_VTDBAR)     | 00000000000000<br>00h |
| 78h    | 8               | Protected High-Memory Limit Register<br>(PHMLIMIT_REG_0_0_0_VTDBAR) | 00000000000000<br>00h |
| 80h    | 8               | Invalidation Queue Head Register (IQH_REG_0_0_0_VTDBAR)             | 00000000000000<br>00h |
| 88h    | 8               | Invalidation Queue Tail Register (IQT_REG_0_0_0_VTDBAR)             | 00000000000000<br>00h |
| 90h    | 8               | Invalidation Queue Address Register (IQA_REG_0_0_0_VTDBAR)          | 00000000000000<br>00h |
| 9Ch    | 4               | Invalidation Completion Status Register<br>(ICS_REG_0_0_0_VTDBAR)   | 00000000h             |
| A0h    | 4               | Invalidation Event Control Register (IECTL_REG_0_0_0_VTDBAR)        | 80000000h             |
| A4h    | 4               | Invalidation Event Data Register (IEDATA_REG_0_0_0_VTDBAR)          | 00000000h             |
| A8h    | 4               | Invalidation Event Address Register<br>(IEADDR_REG_0_0_0_VTDBAR)    | 00000000h             |



| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                                 | Default Value         |
|--------|-----------------|---------------------------------------------------------------------------------|-----------------------|
| ACh    | 4               | Invalidation Event Upper Address Register<br>(IEUADDR_REG_0_0_0_VTDBAR)         | 00000000h             |
| B8h    | 8               | Interrupt Remapping Table Address Register<br>(IRTA_REG_0_0_0_VTDBAR)           | 00000000000000<br>00h |
| C0h    | 8               | Page Request Queue Head Register (PQH_REG_0_0_0_VTDBAR)                         | 00000000000000<br>00h |
| C8h    | 8               | Page Request Queue Tail Register (PQT_REG_0_0_0_VTDBAR)                         | 00000000000000<br>00h |
| D0h    | 8               | Page Request Queue Address Register (PQA_REG_0_0_0_VTDBAR)                      | 00000000000000<br>00h |
| DCh    | 4               | Page Request Status Register (PRS_REG_0_0_0_VTDBAR)                             | 00000000h             |
| E0h    | 4               | Page Request Event Control Register<br>(PECTL_REG_0_0_VTDBAR)                   | 80000000h             |
| E4h    | 4               | Page Request Event Data Register (PEDATA_REG_0_0_0_VTDBAR)                      | 00000000h             |
| E8h    | 4               | Page Request Event Address Register<br>(PEADDR_REG_0_0_VTDBAR)                  | 00000000h             |
| ECh    | 4               | Page Request Event Upper Address Register<br>(PEUADDR_REG_0_0_VTDBAR)           | 00000000h             |
| 100h   | 8               | MTRR Capability Register (MTRRCAP_0_0_0_VTDBAR)                                 | 00000000000000<br>00h |
| 108h   | 8               | MTRR Default Type Register (MTRRDEFAULT_0_0_0_VTDBAR)                           | 00000000000000<br>00h |
| 120h   | 8               | Fixed-Range MTRR Format 64K-00000<br>(MTRR_FIX64K_00000_REG_0_0_VTDBAR)         | 00000000000000<br>00h |
| 128h   | 8               | Fixed-Range MTRR Format 16K-80000<br>(MTRR_FIX16K_80000_REG_0_0_0_VTDBAR)       | 00000000000000<br>00h |
| 130h   | 8               | Fixed-Range MTRR Format 16K-A0000<br>(MTRR_FIX16K_A0000_REG_0_0_VTDBAR)         | 00000000000000<br>00h |
| 138h   | 8               | Fixed-Range MTRR Format 4K-C0000<br>(MTRR_FIX4K_C0000_REG_0_0_VTDBAR)           | 00000000000000<br>00h |
| 140h   | 8               | Fixed-Range MTRR Format 4K-C8000<br>(MTRR_FIX4K_C8000_REG_0_0_VTDBAR)           | 00000000000000<br>00h |
| 148h   | 8               | Fixed-Range MTRR Format 4K-D0000<br>(MTRR_FIX4K_D0000_REG_0_0_VTDBAR)           | 00000000000000<br>00h |
| 150h   | 8               | Fixed-Range MTRR Format 4K-D8000<br>(MTRR_FIX4K_D8000_REG_0_0_VTDBAR)           | 00000000000000<br>00h |
| 158h   | 8               | Fixed-Range MTRR Format 4K-E0000<br>(MTRR_FIX4K_E0000_REG_0_0_VTDBAR)           | 00000000000000<br>00h |
| 160h   | 8               | Fixed-Range MTRR Format 4K-E8000<br>(MTRR_FIX4K_E8000_REG_0_0_VTDBAR)           | 00000000000000<br>00h |
| 168h   | 8               | Fixed-Range MTRR Format 4K-F0000<br>(MTRR_FIX4K_F0000_REG_0_0_VTDBAR)           | 00000000000000<br>00h |
| 170h   | 8               | Fixed-Range MTRR Format 4K-F8000<br>(MTRR_FIX4K_F8000_REG_0_0_VTDBAR)           | 00000000000000<br>00h |
| 180h   | 8               | Variable-Range MTRR Format Physical Base 0<br>(MTRR_PHYSBASE0_REG_0_0_0_VTDBAR) | 00000000000000<br>00h |
| 188h   | 8               | Variable-Range MTRR Format Physical Mask 0<br>(MTRR_PHYSMASK0_REG_0_0_VTDBAR)   | 00000000000000<br>00h |
| 190h   | 8               | Variable-Range MTRR Format Physical Base 1<br>(MTRR_PHYSBASE1_REG_0_0_0_VTDBAR) | 00000000000000<br>00h |
| 198h   | 8               | Variable-Range MTRR Format Physical Mask 1<br>(MTRR_PHYSMASK1_REG_0_0_VTDBAR)   | 00000000000000<br>00h |

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                                 | Default Value         |
|--------|-----------------|---------------------------------------------------------------------------------|-----------------------|
| 1A0h   | 8               | Variable-Range MTRR Format Physical Base 2<br>(MTRR_PHYSBASE2_REG_0_0_0_VTDBAR) | 00000000000000<br>00h |
| 1A8h   | 8               | Variable-Range MTRR Format Physical Mask 2<br>(MTRR_PHYSMASK2_REG_0_0_VTDBAR)   | 00000000000000<br>00h |
| 1B0h   | 8               | Variable-Range MTRR Format Physical Base 3<br>(MTRR_PHYSBASE3_REG_0_0_0_VTDBAR) | 00000000000000<br>00h |
| 1B8h   | 8               | Variable-Range MTRR Format Physical Mask 3<br>(MTRR_PHYSMASK3_REG_0_0_VTDBAR)   | 00000000000000<br>00h |
| 1C0h   | 8               | Variable-Range MTRR Format Physical Base 4<br>(MTRR_PHYSBASE4_REG_0_0_0_VTDBAR) | 00000000000000<br>00h |
| 1C8h   | 8               | Variable-Range MTRR Format Physical Mask 4<br>(MTRR_PHYSMASK4_REG_0_0_VTDBAR)   | 00000000000000<br>00h |
| 1D0h   | 8               | Variable-Range MTRR Format Physical Base 5<br>(MTRR_PHYSBASE5_REG_0_0_0_VTDBAR) | 00000000000000<br>00h |
| 1D8h   | 8               | Variable-Range MTRR Format Physical Mask 5<br>(MTRR_PHYSMASK5_REG_0_0_VTDBAR)   | 00000000000000<br>00h |
| 1E0h   | 8               | Variable-Range MTRR Format Physical Base 6<br>(MTRR_PHYSBASE6_REG_0_0_0_VTDBAR) | 00000000000000<br>00h |
| 1E8h   | 8               | Variable-Range MTRR Format Physical Mask 6<br>(MTRR_PHYSMASK6_REG_0_0_VTDBAR)   | 00000000000000<br>00h |
| 1F0h   | 8               | Variable-Range MTRR Format Physical Base 7<br>(MTRR_PHYSBASE7_REG_0_0_0_VTDBAR) | 00000000000000<br>00h |
| 1F8h   | 8               | Variable-Range MTRR Format Physical Mask 7<br>(MTRR_PHYSMASK7_REG_0_0_0_VTDBAR) | 00000000000000<br>00h |
| 200h   | 8               | Variable-Range MTRR Format Physical Base 8<br>(MTRR_PHYSBASE8_REG_0_0_0_VTDBAR) | 00000000000000<br>00h |
| 208h   | 8               | Variable-Range MTRR Format Physical Mask 8<br>(MTRR_PHYSMASK8_REG_0_0_0_VTDBAR) | 00000000000000<br>00h |
| 210h   | 8               | Variable-Range MTRR Format Physical Base 9<br>(MTRR_PHYSBASE9_REG_0_0_0_VTDBAR) | 00000000000000<br>00h |
| 218h   | 8               | Variable-Range MTRR Format Physical Mask 9<br>(MTRR_PHYSMASK9_REG_0_0_VTDBAR)   | 00000000000000<br>00h |
| 400h   | 8               | Fault Recording Register Low [0] (FRCDL_REG_0_0_0_VTDBAR)                       | 00000000000000<br>00h |
| 408h   | 8               | Fault Recording Register High [0] (FRCDH_REG_0_0_0_VTDBAR)                      | 0000000000000<br>00h  |
| 500h   | 8               | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR)                              | 00000000000000<br>00h |
| 508h   | 8               | IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR)                              | 0200000000000<br>00h  |

### 4.2.2 Version Register (VER\_REG\_0\_0\_0\_VTDBAR) – Offset 0h

Register to report the architecture version supported. Backward compatibility for the architecture is maintained with new revision numbers, allowing software to load remapping hardware drivers written for prior architecture versions.



| Туре | Size   | Offset        | Default   |
|------|--------|---------------|-----------|
| MMIO | 32 bit | GFXVTBAR + 0h | 00000040h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                     |
|--------------|---------------------|----------------------------------------------------------------------------------|
| 31:8         | 0h<br>RO            | Reserved                                                                         |
| 7:4          | 4h<br>RO            | Major Version Number (MAJOR):<br>Indicates supported architecture version.       |
| 3:0          | 0h<br>RO            | Minor Version Number (MINOR):<br>Indicates supported architecture minor version. |

#### 4.2.3 Capability Register (CAP\_REG\_0\_0\_0\_VTDBAR) - Offset 8h

Register to report general remapping hardware capabilities.

| Туре | Size   | Offset        | Default           |
|------|--------|---------------|-------------------|
| MMIO | 64 bit | GFXVTBAR + 8h | 09C0000C406F0466h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| R           | R          | R         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                 |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:61        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                     |
| 60           | 0h<br>RO            | <ul> <li>First Level 5-level Paging (FL5LP):</li> <li>0: Hardware does not support 5-level paging for requests-with-PASID subject to first-level translation.</li> <li>1: Hardware supports 5-level paging for requests-with-PASID subject to first-level translation.</li> </ul>                                            |
| 59           | 1h<br>RO            | <ul> <li>Posted Interrupt Support (PI):</li> <li>0 = Hardware does not support Posting of Interrupts.</li> <li>1 = Hardware supports Posting of Interrupts.</li> <li>Hardware implementations reporting this field as Set must also report Interrupt Remapping support (IR field in Extended Capability Register)</li> </ul> |
| 58:57        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                     |

| Bit<br>Range | Default &<br>Access                                                                                   | Field Name (ID): Description                                                                                                                                                                                                                                                                                                              |  |
|--------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|              | 1h                                                                                                    | First Level 1-GByte Page Support (FL1GP):                                                                                                                                                                                                                                                                                                 |  |
| 56           | 56         A value of 1 in this field indicates 1-GByte page size is supported for first-translation. |                                                                                                                                                                                                                                                                                                                                           |  |
|              |                                                                                                       | Read Draining (DRD):                                                                                                                                                                                                                                                                                                                      |  |
| 55           | 1h                                                                                                    |                                                                                                                                                                                                                                                                                                                                           |  |
| 55           | RO                                                                                                    | <ul> <li>0 = Hardware does not support draining of DMA read requests.</li> <li>1 = Hardware supports draining of DMA read requests.</li> </ul>                                                                                                                                                                                            |  |
|              |                                                                                                       | Write Draining (DWD):                                                                                                                                                                                                                                                                                                                     |  |
| 54           | 1h                                                                                                    |                                                                                                                                                                                                                                                                                                                                           |  |
|              | RO                                                                                                    | <ul> <li>0 = Hardware does not support draining of DMA write requests.</li> <li>1 = Hardware supports draining of DMA write requests.</li> </ul>                                                                                                                                                                                          |  |
|              |                                                                                                       | Maximum Address Mask Value (MAMV):                                                                                                                                                                                                                                                                                                        |  |
| 53:48        | 00h<br>RO                                                                                             | The value in this field indicates the maximum supported value for the Address Mask (AM) field in the Invalidation Address register (IVA_REG) and IOTLB Invalidation Descriptor (iotlb_inv_dsc) used for invalidations of second-level translation. This field is valid only when the PSI field in Capability register is reported as Set. |  |
|              |                                                                                                       | Number of Fault-Recording Registers (NFR)                                                                                                                                                                                                                                                                                                 |  |
|              | 00b                                                                                                   | Number of fault recording registers is computed as N+1, where N is the value reported in this field.                                                                                                                                                                                                                                      |  |
| 47:40        | RO                                                                                                    | Implementations must support at least one fault recording register (NFR = 0) for each remanning bardware unit in the platform                                                                                                                                                                                                             |  |
|              |                                                                                                       | The maximum number of fault recording registers per remapping hardware unit is                                                                                                                                                                                                                                                            |  |
|              |                                                                                                       | 256.                                                                                                                                                                                                                                                                                                                                      |  |
|              |                                                                                                       | Page Selective Invalidation (PSI):                                                                                                                                                                                                                                                                                                        |  |
|              | 0h<br>RO                                                                                              |                                                                                                                                                                                                                                                                                                                                           |  |
| 39           |                                                                                                       | <ul> <li>0 = Hardware supports only domain and global invalidates for IOTLB.</li> <li>1 = Hardware supports page selective, domain and global invalidates for IOTLB.</li> </ul>                                                                                                                                                           |  |
|              |                                                                                                       | Hardware implementations reporting this field as set are recommended to support a                                                                                                                                                                                                                                                         |  |
|              |                                                                                                       | Maximum Address Mask Value (MAMV) value of at least 9 (or 18 if supporting 1GB pages with second level translation).                                                                                                                                                                                                                      |  |
| 38           | 0h                                                                                                    | Reserved                                                                                                                                                                                                                                                                                                                                  |  |
|              | RO                                                                                                    |                                                                                                                                                                                                                                                                                                                                           |  |
|              |                                                                                                       | Second Level Large Page Support (SLLPS):                                                                                                                                                                                                                                                                                                  |  |
|              |                                                                                                       | Inis field indicates the super page sizes supported by hardware.                                                                                                                                                                                                                                                                          |  |
|              |                                                                                                       | supported. The super-page sizes corresponding to various bit positions within this field are:                                                                                                                                                                                                                                             |  |
| 27.24        | 3h                                                                                                    |                                                                                                                                                                                                                                                                                                                                           |  |
| 37:34        | RO                                                                                                    | • $0 = 21$ -bit offset to page frame (2MB)                                                                                                                                                                                                                                                                                                |  |
|              |                                                                                                       | • $I = 30$ -bit offset to page frame (IGB)<br>• $2 = 39$ -bit offset to page frame (512GB)                                                                                                                                                                                                                                                |  |
|              |                                                                                                       | • $3 = 48$ -bit offset to page frame (1TB)                                                                                                                                                                                                                                                                                                |  |
|              |                                                                                                       | Hardware implementations supporting a specific super-page size must support all                                                                                                                                                                                                                                                           |  |
|              |                                                                                                       | smaller super-page sizes, i.e. only valid values for this field are 0000b, 0001b, 0011b, 0111b, 1111b.                                                                                                                                                                                                                                    |  |
|              |                                                                                                       | Fault-Recording Register Offset (FRO):                                                                                                                                                                                                                                                                                                    |  |
| 33:24        | 040h                                                                                                  | This field specifies the location to the first fault recording register relative to the register hase address of this remanning hardware unit                                                                                                                                                                                             |  |
| 55.24        | RO                                                                                                    | If the register base address is X, and the value reported in this field is Y, the address                                                                                                                                                                                                                                                 |  |
|              |                                                                                                       | for the first fault recording register is calculated as $X+(16*Y)$ .                                                                                                                                                                                                                                                                      |  |
| 23           | 0h<br>RO                                                                                              | Reserved                                                                                                                                                                                                                                                                                                                                  |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|              |                     | Zero Length Read (ZLR):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 22           | 1h<br>RO            | <ul> <li>0 = Indicates the remapping hardware unit blocks (and treats as fault) zero length DMA read requests to write-only pages.</li> <li>1 = Indicates the remapping hardware unit supports zero length DMA read requests to write-only pages.</li> <li>DMA remapping hardware implementations are recommended to report ZLR field as Set.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|              |                     | Maximum Guest Address Width (MGAW):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 21:16        | 2Fh<br>RO           | This field indicates the maximum DMA virtual addressability supported by remapping hardware. The Maximum Guest Address Width (MGAW) is computed as (N+1), where N is the value reported in this field. For example, a hardware implementation supporting 48-bit MGAW reports a value of 47 (101111b) in this field. If the value in this field is X, untranslated and translated DMA requests to addresses above $2(x+1)-1$ are always blocked by hardware. Translations requests to address above $2(x+1)-1$ from allowed devices return a null Translation Completion Data Entry with R=W=0.                                                                                                                                                                                                                                                                                             |  |
|              |                     | Guest addressability for a given DMA request is limited to the minimum of the value reported through this field and the adjusted guest address width of the corresponding page-table structure. (Adjusted guest address widths supported by hardware are reported through the SAGAW field).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|              |                     | Implementations are recommended to support MGAW at least equal to the physical addressability (host address width) of the platform.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 15:13        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 12:8         | 04h<br>RO           | <ul> <li>Supported Adjusted Guest Address Widths (SAGAW):</li> <li>This 5-bit field indicates the supported adjusted guest address widths (which in turn represents the levels of page-table walks for the 4KB base page size) supported by the hardware implementation.</li> <li>A value of 1 in any of these bits indicates the corresponding adjusted guest address width is supported. The adjusted guest address widths corresponding to various bit positions within this field are:</li> <li>0 = 30-bit AGAW (2-level page table)</li> <li>1 = 39-bit AGAW (2-level page table)</li> <li>2 = 48-bit AGAW (3-level page table)</li> <li>3 = 57-bit AGAW (5-level page table)</li> <li>4 = Reserved</li> <li>Software must ensure that the adjusted guest address width used to setup the page tables is one of the supported guest address widths reported in this field.</li> </ul> |  |
| 7            | 0h<br>RO            | <ul> <li>Caching Mode (CM):</li> <li>0 = Not-present and erroneous entries are not cached in any of the renmapping caches. Invalidations are not required for modifications to individual not present or invalid entries. However, any modifications that result in decreasing the effective permissions or partial permission increases require invalidations for them to be effective.</li> <li>1 = Not-present and erroneous mappings may be cached in the remapping caches. Any software updates to the remapping structures (including updates to not-present or erroneous entries) require explicit invalidation.</li> <li>Hardware implementations of this architecture must support a value of 0 in this field.</li> </ul>                                                                                                                                                         |  |
| 6            | 1h<br>RO            | <ul> <li>Protected High-Memory Region (PHMR):</li> <li>0 = Indicates protected high-memory region is not supported.</li> <li>1 = Indicates protected high-memory region is supported.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 5            | 1h<br>RO            | <ul> <li>Protected Low-Memory Region (PLMR):</li> <li>0 = Indicates protected low-memory region is not supported.</li> <li>1 = Indicates protected low-memory region is supported.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 4            | 0h<br>RO            | <ul> <li>Required Write-Buffer Flushing (RWBF):</li> <li>0 = Indicates no write-buffer flushing is needed to ensure changes to memory-resident structures are visible to hardware.</li> <li>1 = Indicates software must explicitly flush the write buffers to ensure updates made to memory-resident remapping structures are visible to hardware.</li> </ul>                                                                                                                                                                                                                                                                                                                            |  |
| 3            | 0h<br>RO            | <ul> <li>Advanced Fault Logging (AFL):</li> <li>0 = Indicates advanced fault logging is not supported. Only primary fault logging is supported.</li> <li>1 = Indicates advanced fault logging is supported.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 2:0          | 6h<br>RO            | <ul> <li>Number of Domains Supported (ND):</li> <li>000b = Hardware supports 4-bit domain-ids with support for up to 16 domains.</li> <li>001b = Hardware supports 6-bit domain-ids with support for up to 64 domains.</li> <li>010b = Hardware supports 8-bit domain-ids with support for up to 256 domains.</li> <li>011b = Hardware supports 10-bit domain-ids with support for up to 1024 domains.</li> <li>100b = Hardware supports 12-bit domain-ids with support for up to 4K domains.</li> <li>100b = Hardware supports 14-bit domain-ids with support for up to 16K domains.</li> <li>110b = Hardware supports 16-bit domain-ids with support for up to 64K domains.</li> </ul> |  |

### 4.2.4 Extended Capability Register (ECAP\_REG\_0\_0\_VTDBAR) - Offset 10h

Register to report remapping hardware extended capabilities.

| Туре | Size   | Offset         | Default           |
|------|--------|----------------|-------------------|
| MMIO | 64 bit | GFXVTBAR + 10h | 0000079E2FF050DFh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 63:44        | 0h<br>RO            | Reserved                     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 43           | 0h<br>RO            | <b>PASID Support Limitation (PSL):</b><br>This field is valid only when Process Address Space ID Support (PASID) field (bit 40) is reported as Set. When this field is reported as Set, extendedcontext-entries with PASID Enable (PASIDE) field Set do not support Requests-withoutPASID.<br>Hardware implementations must report a value of 0 in this field. Virtual implementations may report a value of 1 in this field to disallow guest software from using an extended-context-entry for both Virtual Address (VA) and I/O Virtual Address (IOVA) concurrently. |  |
| 42           | 1h<br>RO            | <ul> <li>Page Request Draining Support (PDS):</li> <li>0 = Hardware does not support Page-Request Drain (PD) flag in Inv_wait_dsc.</li> <li>1 = Hardware supports Page-Request Drain (PD) flag in Inv_wait_dsc.<br/>This field is valid only when Device-TLB support field is reported as Set.</li> </ul>                                                                                                                                                                                                                                                               |  |
| 41           | 1h<br>RO            | <ul> <li>Device-TLB Invalidation Throttle (DIT):</li> <li>0 = Hardware does not support Device-TLB Invalidation Throttling.</li> <li>1 = Hardware supports Device-TLB Invalidation Throttling.</li> <li>This field is valid only when Page Request Support (PRS) field is reported as Set.</li> </ul>                                                                                                                                                                                                                                                                   |  |
| 40           | 1h<br>RO            | <ul> <li>Process Address Space ID Support (PASID):</li> <li>0 = Hardware does not support requests tagged with Process Address Space IDs.</li> <li>1 = Hardware supports requests tagged with Process Address Space IDs.</li> </ul>                                                                                                                                                                                                                                                                                                                                     |  |
| 39:35        | 13h<br>RO           | <b>PASID Size Supported (PSS):</b><br>This field reports the PASID size supported by the remapping hardware for requests-<br>with-PASID. A value of N in this field indicates hardware supports PASID field of N+1<br>bits (For example, value of 7 in this field, indicates 8-bit PASIDs are supported).<br>Requests-with-PASID with PASID value beyond the limit specified by this field are<br>treated as error by the remapping hardware.<br>This field is valid only when PASID field is reported as Set.                                                          |  |
| 34           | 1h<br>RO            | <ul> <li>Extended Accessed Flag Support (EAFS):</li> <li>0 = Hardware does not support the extended-accessed (EA) bit in first-level paging-structure entries.</li> <li>1 = Hardware supports the extended accessed (EA) bit in first-level paging-structure entries.</li> <li>This field is valid only when PASID field is reported as Set.</li> </ul>                                                                                                                                                                                                                 |  |
| 33           | 1h<br>RO            | <ul> <li>No Write Flag Support (NWFS):</li> <li>0 = Hardware ignores the No Write (NW) flag in Device-TLB translationrequests, and behaves as if NW is always 0.</li> <li>1 = Hardware supports the No Write (NW) flag in Device-TLB translationrequests. This field is valid only when Device-TLB support (DT) field is reported as Set.</li> </ul>                                                                                                                                                                                                                    |  |
| 32           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 31           | 0h<br>RO            | <ul> <li>Supervisor Request Support (SRS):</li> <li>0 = H/W does not support requests-with-PASID seeking supervisor privilege.</li> <li>1 = H/W supports requests-with-PASID seeking supervisor privilege.<br/>The field is valid only when PASID field is reported as Set.</li> </ul>                                                                                                                                                                                                                                                                                  |  |
| 30           | 0h<br>RO            | <ul> <li>Execute Request Support (ERS):</li> <li>0 = H/W does not support requests-with-PASID seeking execute permission.</li> <li>1 = H/W supports requests-with-PASID seeking execute permission.<br/>This field is valid only when PASID field is reported as Set.</li> </ul>                                                                                                                                                                                                                                                                                        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|              |                     | Page Request Support (PRS):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 29           | 1h<br>RO            | <ul> <li>0 = Hardware does not support Page Requests.</li> <li>1 = Hardware supports Page Requests</li> <li>This field is valid only when Device-TLB (DT) field is reported as Set.</li> </ul>                                                                                                                                                                                                                                                                                                                                                |  |
| 28           | 0h<br>RO            | IGN:<br>Ignore this field                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 27           | 1h<br>RO            | <ul> <li>Deferred Invalidate Support (DIS):</li> <li>0 = Hardware does not support deferred invalidations of IOTLB and Device-TLB.</li> <li>1 = Hardware supports deferred invalidations of IOTLB and Device-TLB.<br/>This field is valid only when PASID field is reported as Set.</li> </ul>                                                                                                                                                                                                                                                |  |
| 26           | 1h<br>RO            | <ul> <li>Nested Translation Support (NEST):</li> <li>0 = Hardware does not support nested translations.</li> <li>1 = Hardware supports nested translations.</li> <li>This field is valid only when PASID field is reported as Set.</li> </ul>                                                                                                                                                                                                                                                                                                 |  |
| 25           | 1h<br>RO            | <ul> <li>Memory Type Support (MTS):</li> <li>0 = Hardware does not support Memory Type in first-level translation and Extended Memory type in second-level translation.</li> <li>1 = Hardware supports Memory Type in first-level translation and Extended Memory type in second-level translation.</li> <li>This field is valid only when PASID and ECS fields are reported as Set. Remapping hardware units with, one or more devices that operate in processor coherency domain, under its scope must report this field as Set.</li> </ul> |  |
| 24           | 1h<br>RO            | <ul> <li>Extended Context Support (ECS):</li> <li>0 = Hardware does not support extended-root-entries and extended-context-entries.</li> <li>1 = Hardware supports extended-root-entries and extended-context-entries.</li> <li>Implementations reporting PASID or PRS fields as Set, must report this field as Set.</li> </ul>                                                                                                                                                                                                               |  |
| 23:20        | Fh<br>RO            | Maximum Handle Mask Value (MHMV):<br>The value in this field indicates the maximum supported value for the Handle Mask<br>(HM) field in the interrupt entry cache invalidation descriptor (iec_inv_dsc).<br>This field is valid only when the IR field in Extended Capability register is reported as<br>Set.                                                                                                                                                                                                                                 |  |
| 19:18        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 17:8         | 050h<br>RO          | <b>IOTLB Register Offset (IRO):</b><br>This field specifies the offset to the IOTLB registers relative to the register base address of this remapping hardware unit.<br>If the register base address is X, and the value reported in this field is Y, the address for the first IOTLB invalidation register is calculated as X+(16*Y).                                                                                                                                                                                                        |  |
| 7            | 1h<br>RO            | <ul> <li>Snoop Control (SC):</li> <li>0 = Hardware does not support 1-setting of the SNP field in the page-table entries.</li> <li>1 = Hardware supports the 1-setting of the SNP field in the page-table entries.</li> </ul>                                                                                                                                                                                                                                                                                                                 |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |                     | Pass Through (PT):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 6            | 1h<br>RO            | <ul> <li>0 = Hardware does not support pass-through translation type in context entries and extended-context-entries.</li> <li>1 = Hardware supports pass-through translation type in context entries and extended-context-entries.</li> <li>Pass-through translation is specified through Translation-Type (T) field value of 10b in</li> </ul>                                                                                                                                                                                        |
|              |                     | context-entries, or 1 field value of 010b in extended-context-entries.<br>Hardware implementations supporting PASID must report a value of 1b in this field.                                                                                                                                                                                                                                                                                                                                                                            |
| 5            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|              |                     | Extended Interrupt Mode (EIM):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 4            | 1h<br>RO            | <ul> <li>0 = On Intel64 platforms, hardware supports only 8-bit APIC-IDs (xAPIC mode).</li> <li>1 = On Intel64 platforms, hardware supports 32-bit APIC-IDs (x2APIC mode).<br/>This field is valid only on Intel64 platforms reporting Interrupt Remapping support (IR field Set).</li> </ul>                                                                                                                                                                                                                                           |
|              |                     | Interrupt Remapping Support (IR):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3            | 1h<br>RO            | <ul> <li>0 = Hardware does not support interrupt remapping.</li> <li>1 = Hardware supports interrupt remapping.</li> <li>Implementations reporting this field as Set must also support Queued Invalidation (QI).</li> </ul>                                                                                                                                                                                                                                                                                                             |
|              |                     | Device-TLB Support (DT):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2            | 1h<br>RO            | <ul> <li>0 = Hardware does not support device-IOTLBs.</li> <li>1 = Hardware supports Device-IOTLBs.</li> <li>Implementations reporting this field as Set must also support Queued Invalidation (QI).</li> <li>Hardware implementations supporting I/O Page Requests (PRS field Set in Extended Capability register) must report a value of 1b in this field.</li> </ul>                                                                                                                                                                 |
|              | 16                  | Queued Invalidation Support (QI):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1            | RO                  | <ul> <li>0 = Hardware does not support queued invalidations.</li> <li>1 = Hardware supports queued invalidations.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0            | 1h<br>RO            | <ul> <li>Page-Walk Coherency (C):<br/>This field indicates if hardware access to the root, context, extended-context and interrupt-remap tables, and second-level paging structures for requests-without-PASID, are coherent (snooped) or not.</li> <li>0 = Indicates hardware accesses to remapping structures are non-coherent.</li> <li>1 = Indicates hardware accesses to remapping structures are coherent.</li> <li>Hardware access to advanced fault log, invalidation queue, invalidation semaphore, page-tables are</li> </ul> |
|              |                     | always coherent.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

### 4.2.5 Global Command Register (GCMD\_REG\_0\_0\_VTDBAR) - Offset 18h

Register to control remapping hardware. If multiple control fields in this register need to be modified, software must serialize the modifications through multiple writes to this register

Register to control r mapping hardware. If multiple control fields in this register need to be modified, software must serialize the modifications through multiple writes to this register

- 1. Tmp = Read GSTS\_REG
- 2. Status = (Tmp & 96FFFFFh) // Reset the one-shot bits
- 3. Command = (Status | (Y << X))
- 4. Write Command to GCMD\_REG
- 5. Wait until GSTS\_REG[X] indicates command is serviced.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | GFXVTBAR + 18h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit   | Default & |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|-------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Range | Access    | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 31    | 0h<br>RW  | <ul> <li>Translation Enable (TE):<br/>Software writes to this field to request hardware to enable/disable DMA-remapping:</li> <li>0 = Disable DMA remapping.</li> <li>1 = Enable DMA remapping.<br/>Hardware reports the status of the translation enable operation through the TES field<br/>in the Global Status register.<br/>There may be active DMA requests in the platform when software updates this field.<br/>Hardware must enable or disable remapping logic only at deterministic transaction<br/>boundaries, so that any in-flight transaction is either subject to remapping or not at<br/>all.<br/>Hardware implementations supporting DMA draining must drain any in-flight DMA<br/>read/write requests queued within the Root-Complex before completing the<br/>translation enable command and reflecting the status of the command through the<br/>TES field in the Global Status register.<br/>The value returned on a read of this field is undefined.</li> </ul> |  |
|       |           | Set Root Table Pointer (SRTP):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|       | 0h<br>WO  | Software sets this field to set/update the root-entry table pointer used by hardware.<br>The root-entry table pointer is specified through the Root-entry Table Address<br>(RTA_REG) register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|       |           | field in the Global Status register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|       |           | The Set Root Table Pointer operation must be performed before enabling or re-<br>enabling (after disabling) DMA remapping through the TE field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 30    |           | .After a Set Root Table Pointer operation, software must globally invalidate the context cache and then globally invalidate of IOTLB. This is required to ensure hardware uses only the remapping structures referenced by the new root table pointer, and not stale cached entries.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|       |           | While DMA remapping hardware is active, software may update the root table pointer through this field. However, to ensure valid in-flight DMA requests are deterministically remapped, software must ensure that the structures referenced by the new root table pointer are programmed to provide the same remapping results as the structures referenced by the previous root-table pointer. Clearing this bit has no effect. The value returned on read of this field is undefined.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 29           | 0h<br>RO            | Set Fault Log (SFL):<br>This field is valid only for implementations supporting advanced fault logging.<br>Software sets this field to request hardware to set/update the fault-log pointer used<br>by hardware. The fault-log pointer is specified through Advanced Fault Log register.<br>Hardware reports the status of the Set Fault Log operation through the FLS field in<br>the Global Status register.<br>The fault log pointer must be set before enabling advanced fault logging (through<br>EAFL field). Once advanced fault logging is enabled, the fault log pointer may be<br>updated through this field while DMA remapping is active.                                                                                                                                                                                                                                                                                                                      |  |
|              |                     | Clearing this bit has no effect. The value returned on read of this field is undefined. Enable Advanced Fault Logging (EAFL): This field is valid only for implementations supporting advanced fault logging. Software writes to this field to request hardware to enable or disable advanced fault logging:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 28           | 0h<br>RO            | <ul> <li>0 = Disable advanced fault logging. In this case, translation faults are reported through the Fault Recording registers.</li> <li>1 = Enable use of memory-resident fault log. When enabled, translation faults are recorded in the memory-resident log. The fault log pointer must be set in hardware (through the SFL field) before enabling advanced fault logging. Hardware reports the status of the advanced fault logging enable operation through the AFLS field in the Global Status register.</li> <li>The value returned on read of this field is undefined.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                |  |
| 27           | 0h<br>RO            | <ul> <li>Write Buffer Flush (WBF):</li> <li>This bit is valid only for implementations requiring write buffer flushing.</li> <li>Software sets this field to request that hardware flush the Root-Complex internal write buffers. This is done to ensure any updates to the memory-resident remapping structures are not held in any internal write posting buffers.</li> <li>Hardware reports the status of the write buffer flushing operation through the WBFS field in the Global Status register.</li> <li>Clearing this bit has no effect. The value returned on a read of this field is undefined.</li> </ul>                                                                                                                                                                                                                                                                                                                                                       |  |
| 26           | 0h<br>RW            | <ul> <li>Queued Invalidation Enable (QIE):<br/>This field is valid only for implementations supporting queued invalidations.<br/>Software writes to this field to enable or disable queued invalidations.</li> <li>0 = Disable queued invalidations.</li> <li>1 = Enable use of queued invalidations.<br/>Hardware reports the status of queued invalidation enable operation through QIES field in the Global Status register.<br/>The veloce returned on a read of this field is undefined.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|              |                     | Interrupt Remapping Enable (IRE):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 25           | 0h<br>RW            | <ul> <li>This field is valid only for implementations supporting interrupt remapping.</li> <li>0 = Disable interrupt-remapping hardware.</li> <li>1 = Enable interrupt-remapping hardware.</li> <li>Hardware reports the status of the interrupt remapping enable operation through the IRES field in the Global Status register.</li> <li>There may be active interrupt requests in the platform when software updates this field. Hardware must enable or disable interrupt-remapping logic only at deterministic transaction boundaries, so that any in-flight interrupts are either subject to remapping or not at all.</li> <li>Hardware implementations must drain any in-flight interrupts requests queued in the Root-Complex before completing the interrupt-remapping enable command and reflecting the status of the command through the IRES field in the Global Status register.</li> <li>The value returned on a read of this field is undefined.</li> </ul> |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 24           | 0h<br>WO            | <ul> <li>Set Interrupt Remap Table Pointer (SIRTP):</li> <li>This field is valid only for implementations supporting interrupt-remapping.</li> <li>Software sets this field to set/update the interrupt remapping table pointer used by hardware. The interrupt remapping table pointer is specified through the Interrupt Remapping Table Address (IRTA_REG) register.</li> <li>Hardware reports the status of the Set Interrupt Remap Table Pointer operation through the IRTPS field in the Global Status register.</li> <li>The Set Interrupt Remap Table Pointer operation must be performed before enabling or re-enabling (after disabling) interrupt-remapping hardware through the IRE field.</li> <li>After a Set Interrupt Remap Table Pointer operation, software must globally invalidate the interrupt entry cache. This is required to ensure hardware uses only the interrupt remapping is active, software may update the interrupt remapping table pointer, and not any stale cached entries.</li> <li>While interrupt remapping is active, software must ensure that the structures referenced by the new interrupt remapping table pointer are programmed to provide the same remapping results as the structures referenced by the previous interrupt remap table pointer.</li> <li>Clearing this bit has no effect. The value returned on a read of this field is undefined.</li> </ul> |  |
| 23           | 0h<br>RW            | <ul> <li>Clearing this bit has no effect. The value returned on a read of this field is undefined.</li> <li>Compatibility Format Interrupt (CFI):<br/>This field is valid only for Intel64 implementations supporting interrupt-remapping.<br/>Software writes to this field to enable or disable Compatibility Format interrupts on<br/>Intel64 platforms. The value in this field is effective only when interrupt-remapping is<br/>enabled and Extended Interrupt Mode (x2APIC mode) is not enabled.</li> <li>0 = Block Compatibility format interrupts.</li> <li>1 = Process Compatibility format interrupts as pass-through (bypass interrupt<br/>remapping).</li> <li>Hardware reports the status of updating this field through the CFIS field in the Global<br/>Status register.</li> <li>The value returned on a read of this field is undefined.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 22:0         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |

### 4.2.6 Global Status Register (GSTS\_REG\_0\_0\_0\_VTDBAR) – Offset 1Ch

Register to report general remapping hardware status.



| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | GFXVTBAR + 1Ch | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO/V          | <ul> <li>Translation Enable Status (TES):<br/>This field indicates the status of DMA-remapping hardware.</li> <li>0 = DMA-remapping hardware is not enabled.</li> <li>1 = DMA-remapping hardware is enabled</li> </ul>                                                                                                                                                                                |  |
| 30           | 0h<br>RO/V          | Root Table Pointer Status (RTPS):<br>This field indicates the status of the root- table pointer in hardware.<br>This field is cleared by hardware when software sets the SRTP field in the Global<br>Command register. This field is set by hardware when hardware completes the Set<br>Root Table Pointer operation using the value provided in the Root-Entry Table Address<br>register.            |  |
| 29           | 0h<br>RO            | <ul> <li>Fault Log Status (FLS):<br/>This field:</li> <li>Is cleared by hardware when software Sets the SFL field in the Global Command register.</li> <li>Is Set by hardware when hardware completes the Set Fault Log Pointer operation using the value provided in the Advanced Fault Log register.</li> </ul>                                                                                     |  |
| 28           | 0h<br>RO            | <ul> <li>Advanced Fault Logging Status (AFLS):<br/>This field is valid only for implementations supporting advanced fault logging. It indicates the advanced fault logging status:</li> <li>0 = Advanced Fault Logging is not enabled.</li> <li>1 = Advanced Fault Logging is enabled.</li> </ul>                                                                                                     |  |
| 27           | 0h<br>RO            | <ul> <li>Write Buffer Flush Status (WBFS):<br/>This field is valid only for implementations requiring write buffer flushing. This field indicates the status of the write buffer flush command. It is:</li> <li>Set by hardware when software sets the WBF field in the Global Command register.</li> <li>Cleared by hardware when hardware completes the write buffer flushing operation.</li> </ul> |  |
| 26           | 0h<br>RO/V          | <ul> <li>Queued Invalidation Enable Status (QIES):<br/>This field indicates queued invalidation enable status.</li> <li>0 = queued invalidation is not enabled.</li> <li>1 = queued invalidation is enabled</li> </ul>                                                                                                                                                                                |  |
| 25           | 0h<br>RO/V          | <ul> <li>Interrupt Remapping Enable Status (IRES):<br/>This field indicates the status of Interrupt-remapping hardware.</li> <li>0 = Interrupt-remapping hardware is not enabled.</li> <li>1 = Interrupt-remapping hardware is enabled</li> </ul>                                                                                                                                                     |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 24           | 0h<br>RO/V          | <b>Interrupt Remapping Pointer Status (IRTPS):</b><br>This field indicates the status of the interrupt remapping table pointer in hardware.<br>This field is cleared by hardware when software sets the SIRTP field in the Global<br>Command register. This field is Set by hardware when hardware completes the set<br>interrupt remap table pointer operation using the value provided in the Interrupt<br>Remapping Table Address register.                                                                                               |  |
| 23           | 0h<br>RO/V          | <ul> <li>Compatibility Format Interrupt Status (CFIS):</li> <li>his field indicates the status of Compatibility format interrupts on Intel64<br/>nplementations supporting interrupt-remapping. The value reported in this field is<br/>pplicable only when interrupt-remapping is enabled and Extended Interrupt Mode<br/>x2APIC mode) is not enabled.</li> <li>0 = Compatibility format interrupts are blocked.</li> <li>1 = Compatibility format interrupts are processed as pass-through (bypassing<br/>interrupt remapping).</li> </ul> |  |
| 22:0         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |

### 4.2.7 Root Table Address Register (RTADDR\_REG\_0\_0\_VTDBAR) - Offset 20h

Register providing the base address of root-entry table.

| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 20h | 000000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access   | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:52        | 0h<br>RO              | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 51:12        | 00000000<br>00h<br>RW | Root Table Address (RTA):<br>This register points to base of page aligned, 4KB-sized root-entry table in system<br>memory. Hardware ignores and not implements bits 63:HAW, where HAW is the host<br>address width.<br>Software specifies the base address of the root-entry table through this register, and<br>programs it in hardware through the SRTP field in the Global Command register.<br>Reads of this register returns value that was last programmed to it. |
| 11           | 0h<br>RW              | <ul> <li>Root Table Type (RTT):<br/>This field specifies the type of root-table referenced by the Root Table Address (RTA) field:</li> <li>0 = Root Table.</li> <li>1 = Extended Root Table</li> </ul>                                                                                                                                                                                                                                                                  |
| 10:0         | 0h<br>RO              | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



#### 4.2.8 Context Command Register (CCMD\_REG\_0\_0\_0\_VTDBAR) - Offset 28h

Register to manage context cache. The act of writing the uppermost byte of the CCMD\_REG with the ICC field Set causes the hardware to perform the context-cache invalidation.

| Туре | Size   | Offset         | Default           |
|------|--------|----------------|-------------------|
| MMIO | 64 bit | GFXVTBAR + 28h | 0800000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63           | 0h<br>RW/V          | Invalidate Context Cache (ICC):<br>Software requests invalidation of context-cache by setting this field. Software must<br>also set the requested invalidation granularity by programming the CIRG field.<br>Software must read back and check the ICC field is Clear to confirm the invalidation is<br>complete. Software must not update this register when this field is set.<br>Hardware clears the ICC field to indicate the invalidation request is complete.<br>Hardware also indicates the granularity at which the invalidation operation was<br>performed through the CAIG field.<br>Software must submit a context-cache invalidation request through this field only<br>when there are no invalidation requests pending at this remapping hardware unit.<br>Since information from the context-cache may be used by hardware to tag IOTLB<br>entries, software must perform domain-selective (or global) invalidation of IOTLB<br>after the context cache invalidation has completed.<br>Hardware implementations reporting write-buffer flushing requirement (RWBF=1 in<br>Capability register) must implicitly perform a write buffer flush before invalidating the<br>context cache. |  |
| 62:61        | 0h<br>RW            | <ul> <li>context cache.</li> <li>Context Invalidation Request Granularity (CIRG):<br/>Software provides the requested invalidation granularity through this field when setting the ICC field:</li> <li>00: Reserved.</li> <li>01: Global Invalidation request.</li> <li>10: Domain-selective invalidation request. The target domain-id must be specified in the DID field.</li> <li>11: Device-selective invalidation request. The target source-id(s) must be specified through the SID and FM fields, and the domain-id (that was programmed in the context-entry for these device(s)) must be provided in the DID field.</li> <li>Hardware implementations may process an invalidation request by performing invalidation at a coarser granularity than requested. Hardware indicates completion of the invalidation request by clearing the ICC field. At this time, hardware also indicates the granularity at which the actual invalidation was performed through the CAIG field.</li> </ul>                                                                                                                                                                                                 |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 60:59        |                     | <b>Context Actual Invalidation Granularity (CAIG):</b><br>Hardware reports the granularity at which an invalidation request was processed through the CAIG field at the time of reporting invalidation completion (by clearing the ICC field).<br>The following are the encodings for this field:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|              | 1h<br>RO/V          | <ul> <li>00: Reserved.</li> <li>01: Global Invalidation performed. This could be in response to a global, domain-selective or device-selective invalidation request.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|              |                     | <ul> <li>10: Domain-selective invalidation performed using the domain-id specified by<br/>software in the DID field. This could be in response to a domain-selective or<br/>device-selective invalidation request.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|              |                     | • 11: Device-selective invalidation performed using the source-id and domain-id specified by software in the SID and FM fields. This can only be in response to a device-selective invalidation request.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 58:34        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 33:32        | 0h<br>RW            | <ul> <li>Function Mask (FM):<br/>Software may use the Function Mask to perform device-selective invalidations on<br/>behalf of devices supporting PCI Express Phantom FunctionsThis field specifies<br/>which bits of the function number portion (least significant three bits) of the SID field<br/>to mask when performing device-selective invalidations. The following encodings are<br/>defined for this field:</li> <li>00: No bits in the SID field masked.</li> <li>01: Mask most significant bit of function number in the SID field.</li> <li>10: Mask two most significant bit of function number in the SID field.</li> <li>11: Mask all three bits of function number in the SID field.</li> <li>The context-entries corresponding to all the source-ids specified through the FM and<br/>SID fields must have to the domain-id specified in the DID field.</li> </ul> |  |
| 31:16        | 0000h<br>RW         | <b>SID:</b><br>Indicates the source-id of the device whose corresponding context-entry needs to be selectively invalidated. This field along with the FM field must be programmed by software for device-selective invalidation requests.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 15:0         | 0000h<br>RW         | <b>DID:</b><br>Indicates the id of the domain whose context-entries need to be selectively<br>invalidated. This field must be programmed by software for both domain-selective<br>and device-selective invalidation requests.<br>The Capability register reports the domain-id width supported by hardware. Software<br>must ensure that the value written to this field is within this limit. Hardware may<br>ignore and not implement bits15:N, where N is the supported domain-id width<br>reported in the Capability register.                                                                                                                                                                                                                                                                                                                                                   |  |

### 4.2.9 Fault Status Register (FSTS\_REG\_0\_0\_0\_VTDBAR) – Offset 34h

Register indicating the various error status.



| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | GFXVTBAR + 34h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 15:8         | 00h<br>RO           | <b>Fault Record Index (FRI):</b><br>This field is valid only when the PPF field is Set.<br>The FRI field indicates the index (from base) of the fault recording register to which<br>the first pending fault was recorded when the PPF field was Set by hardware.<br>The value read from this field is undefined when the PPF field is clear.                                                                                                                                                                               |  |
| 7            | 0h<br>RW/1C         | <b>Page Request Overflow (PRO):</b><br>Hardware detected a Page Request Overflow error. Hardware implementations not<br>supporting the Page Request Queue implement this bit as RsvdZ.                                                                                                                                                                                                                                                                                                                                      |  |
| 6            | 0h<br>RW/1C         | <b>Invalidation Time-out Error (ITE):</b><br>Hardware detected a Device-IOTLB invalidation completion time-out. At this time, a fault event may be generated based on the programming of the Fault Event Control register.<br>Hardware implementations not supporting device Device-IOTLBs implement this bit as RsvdZ.                                                                                                                                                                                                     |  |
| 5            | 0h<br>RW/1C         | Invalidation Completion Error (ICE):<br>Hardware received an unexpected or invalid Device-IOTLB invalidation completion.<br>This could be due to either an invalid ITag or invalid source-id in an invalidation<br>completion response. At this time, a fault event may be generated based on the<br>programming of hte Fault Event Control register.<br>Hardware implementations not supporting Device-IOTLBs implement this bit as<br>RsvdZ.                                                                              |  |
| 4            | 0h<br>RW/1C         | <b>Invalidation Queue Error (IQE):</b><br>Hardware detected an error associated with the invalidation queue. This could be du<br>to either a hardware error while fetching a descriptor from the invalidation queue, of<br>hardware detecting an erroneous or invalid descriptor in the invalidation queue. At<br>this time, a fault event may be generated based on the programming of the Fault<br>Event Control register.<br>Hardware implementations not supporting queued invalidations implement this bit a<br>RsvdZ. |  |
| 3            | 0h<br>RO            | Advanced Pending Fault (APF):<br>When this field is Clear, hardware sets this field when the first fault record (at inde<br>0) is written to a fault log. At this time, a fault event is generated based on the<br>programming of the Fault Event Control register.<br>Software writing 1 to this field clears it. Hardware implementations not supporting<br>advanced fault logging implement this bit as RsvdZ.                                                                                                           |  |
| 2            | 0h<br>RO            | Advanced Fault Overflow (AFO):<br>Hardware sets this field to indicate advanced fault log overflow condition. At this<br>time, a fault event is generated based on the programming of the Fault Event Control<br>register.<br>Software writing 1 to this field clears it.<br>Hardware implementations not supporting advanced fault logging implement this bit<br>as RsvdZ.                                                                                                                                                 |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1            | 0h<br>RO/V          | <ul> <li>Primary Pending Fault (PPF):<br/>This field indicates if there are one or more pending faults logged in the fault recording registers. Hardware computes this field as the logical OR of Fault (F) fields across all the fault recording registers of this remapping hardware unit.</li> <li>0 = No pending faults in any of the fault recording registers.</li> <li>1 = One or more fault recording registers has pending faults. The FRI field is updated by hardware whenever the PPF field is set by hardware. Also, depending on the programming of Fault Event Control register, a fault event is generated when hardware sets this field.</li> </ul> |
| 0            | 0h<br>RW/1C         | <b>Primary Fault Overflow (PFO):</b><br>Hardware sets this field to indicate overflow of fault recording registers. Software writing 1 clears this field. When this field is Set, hardware does not record any new faults until software clears this field.                                                                                                                                                                                                                                                                                                                                                                                                          |

### 4.2.10 Fault Event Control Register (FECTL\_REG\_0\_0\_VTDBAR) - Offset 38h

Register specifying the fault event interrupt message control bits.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | GFXVTBAR + 38h | 80000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 1h<br>RW            | <ul> <li>Interrupt Mask (IM):</li> <li>0 = No masking of interrupt. When an interrupt condition is detected, hardware issues an interrupt message (using the Fault Event Data and Fault Event Address register values).</li> <li>1 = This is the value on reset. Software may mask interrupt message generation by setting this field. Hardware is prohibited from sending the interrupt message when this field is set.</li> </ul> |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|              |                     | Interrupt Pending (IP):<br>Hardware sets the IP field whenever it detects an interrupt condition, which is defined<br>as:                                                                                                                           |  |
|              |                     | <ul> <li>When primary fault logging is active, an interrupt condition occurs when hardware<br/>records a fault through one of the Fault Recording registers and sets the PPF field<br/>in Fault Status register.</li> </ul>                         |  |
|              |                     | <ul> <li>When advanced fault logging is active, an interrupt condition occurs when<br/>hardware records a fault in the first fault record (at index 0) of the current fault<br/>log and sets the APF field in the Fault Status register.</li> </ul> |  |
|              |                     | <ul> <li>Hardware detected error associated with the Invalidation Queue, setting the IQE<br/>field in the Fault Status register.</li> </ul>                                                                                                         |  |
|              |                     | <ul> <li>Hardware detected invalid Device-IOTLB invalidation completion, setting the ICE<br/>field in the Fault Status register.</li> </ul>                                                                                                         |  |
|              | 0h<br>RO/V          | <ul> <li>Hardware detected Device-IOTLB invalidation completion time-out, setting the ITE<br/>field in the Fault Status register.</li> </ul>                                                                                                        |  |
| 30           |                     | If any of the status fields in the Fault Status register was already Set at the time of setting any of these fields, it is not treated as a new interrupt condition.                                                                                |  |
|              |                     | The IP field is kept set by hardware while the interrupt message is held pending. The interrupt message could be held pending due to interrupt mask (IM field) being Set or other transient hardware conditions.                                    |  |
|              |                     | The IP field is cleared by hardware as soon as the interrupt message pending condition is serviced. This could be due to either:                                                                                                                    |  |
|              |                     | <ul> <li>Hardware issuing the interrupt message due to either change in the transient<br/>hardware condition that caused interrupt message to be held pending, or due to<br/>software clearing the IM field.</li> </ul>                             |  |
|              |                     | <ul> <li>Software servicing all the pending interrupt status fields in the Fault Status<br/>register as follows:</li> </ul>                                                                                                                         |  |
|              |                     | <ul> <li>When primary fault logging is active, software clearing the Fault (F) field in all<br/>the Fault Recording registers with faults, causing the PPF field in Fault Status<br/>register to be evaluated as clear.</li> </ul>                  |  |
|              |                     | <ul> <li>Software clearing other status fields in the Fault Status register by writing back<br/>the value read from the respective fields.</li> </ul>                                                                                               |  |
| 29:0         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                            |  |

### 4.2.11 Fault Event Data Register (FEDATA\_REG\_0\_0\_0\_VTDBAR) - Offset 3Ch

Register specifying the interrupt message data

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | GFXVTBAR + 3Ch | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0000h<br>RW         | <b>Extended Interrupt Message Data (EIMD):</b><br>This field is valid only for implementations supporting 32-bit interrupt data fields.<br>Hardware implementations supporting only 16-bit interrupt data may treat this field<br>as RsvdZ. |
| 15:0         | 0000h<br>RW         | Interrupt Message Data (IMD):<br>Data value in the interrupt request.                                                                                                                                                                       |

### 4.2.12 Fault Event Address Register (FEADDR\_REG\_0\_0\_0\_VTDBAR) - Offset 40h

Register specifying the interrupt message address.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | GFXVTBAR + 40h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                              |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:2         | 00000000<br>h<br>RW | <b>Message Address (MA):</b><br>When fault events are enabled, the contents of this register specify the DWORD-<br>aligned address (bits 31:2) for the interrupt request. |
| 1:0          | 0h<br>RO            | Reserved                                                                                                                                                                  |

### 4.2.13 Fault Event Upper Address Register (FEUADDR\_REG\_0\_0\_0\_VTDBAR) - Offset 44h

Register specifying the interrupt message upper address.



| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | GFXVTBAR + 44h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                 |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | Message Upper Address (MUA):<br>Hardware implementations supporting Extended Interrupt Mode are required to<br>implement this register.<br>Hardware implementations not supporting Extended Interrupt Mode may treat this<br>field as RsvdZ. |

### 4.2.14 Advanced Fault Log Register (AFLOG\_REG\_0\_0\_0\_VTDBAR) - Offset 58h

Register to specify the base address of the memory-resident fault-log region. This register is treated as RsvdZ for implementations not supporting advanced translation fault logging (AFL field reported as 0 in the Capability register).

| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 58h | 000000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:12        | 0000000<br>00000h<br>RO | <b>Fault Log Address (FLA):</b><br>This field specifies the base of 4KB aligned fault-log region in system memory.<br>Hardware ignores and does not implement bits 63:HAW, where HAW is the host<br>address width.<br>Software specifies the base address and size of the fault log region through this<br>register, and programs it in hardware through the SFL field in the Global Command<br>register. When implemented, reads of this field return the value that was last<br>programmed to it. |
| 11:9         | 0h<br>RO                | <b>Fault Log Size (FLS):</b><br>This field specifies the size of the fault log region pointed by the FLA field. The size of the fault log region is 2X * 4KB, where X is the value programmed in this register.<br>When implemented, reads of this field return the value that was last programmed to it.                                                                                                                                                                                           |
| 8:0          | 0h<br>RO                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

#### 4.2.15 Protected Memory Enable Register (PMEN\_REG\_0\_0\_VTDBAR) - Offset 64h

Register to enable the DMA-protected memory regions setup through the PLMBASE,..PLMLIMT, PHMBASE, PHMLIMIT registers. This register is always treated as RO for implementations not supporting protected memory regions (PLMR and PHMR fields reported as Clear in the Capability register).

Protected memory regions may be used by software to securely initialize remapping structures in memory. To avoid impact to legacy BIOS usage of memory, software is recommended to not overlap protected memory regions with any reserved memory regions of the platform reported through the Reserved Memory Region Reporting (RMRR) structures.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | GFXVTBAR + 64h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | Oh<br>RW            | <ul> <li>Enable Protected Memory (EPM):</li> <li>This field controls DMA accesses to the protected low-memory and protected highmemory regions.</li> <li>0 = Protected memory regions are disabled.</li> <li>1 = Protected memory regions are enabled.DMA requests accessing protected memory regions are handled as follows:</li> <li>When DMA remapping is not enabled, all DMA requests accessing protected memory regions are blocked.</li> <li>When DMA remapping is enabled:</li> <li>DMA requests processed as pass-through (Translation Type value of 10b in Context-Entry) and accessing the protected memory regions are blocked.</li> <li>DMA requests with translated address (AT=10b) and accessing the protected memory regions are blocked.</li> <li>DMA requests that are subject to address remapping, and accessing the protected memory regions, and instead program the DMA-remapping page-tables to not allow DMA to protected memory regions.</li> <li>Remapping hardware access to the remapping structures are not subject to protected memory region checks.</li> <li>DMA requests blocked due to protected memory region violation are not recorded or reported as remapping faults.</li> <li>Hardware reports the status of the protected memory region as supporting DMA draining must drain any in-flight translated DMA requests queed within the Root-Complex before indicating the protected memory region as enabled through the PRS field in this register.Hardware implementations supporting DMA draining must drain any in-flight translated DMA requests queed within the Root-Complex before indicating the protected memory region as enabled through the PRS field in this register.Hardware implementations to be completed and reflected in the PRS status field (bit 0) before changing the value of this field again.</li> </ul> |
| 30:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                             |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | 0h<br>RO/V          | <ul> <li>Protected Region Status (PRS):<br/>This field indicates the status of protected memory region(s):</li> <li>0 = Protected memory region(s) disabled.</li> <li>1 = Protected memory region(s) enabled.</li> </ul> |

#### 4.2.16 Protected Low Memory Base Register (PLMBASE\_REG\_0\_0\_VTDBAR) - Offset 68h

Register to set up the base address of DMA-protected low-memory region below 4GB. This register must be set up before enabling protected memory through PMEN\_REG, and must not be updated when protected memory regions are enabled.

This register is always treated as RO for implementations not supporting protected low memory region (PLMR field reported as Clear in the Capability register).

The alignment of the protected low memory region base depends on the number of reserved bits (N:0) of this register. Software may determine N by writing all 1s to this register, and finding the most significant zero bit position with 0 in the value read back from the register. Bits N:0 of this register is decoded by hardware as all 0s...Software must setup the protected low memory region below 4GB.

Software must not modify this register when protected memory regions are enabled (PRS field Set in PMEN\_REG).

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | GFXVTBAR + 68h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                           |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 000h<br>RW          | Protected Low-Memory Base (PLMB):<br>This register specifies the base of protected low-memory region in system memory. |
| 19:0         | 0h<br>RO            | Reserved                                                                                                               |

#### 4.2.17 Protected Low-Memory Limit Register (PLMLIMIT\_REG\_0\_0\_VTDBAR) — Offset 6Ch

Register to set up the limit address of DMA-protected low-memory region below 4GB. This register must be set up before enabling protected memory through PMEN\_REG, and must not be updated when protected memory regions are enabled

This register is always treated as RO for implementations not supporting protected low memory region (PLMR field reported as Clear in the Capability register)

The alignment of the protected low memory region limit depends on the number of reserved bits (N:0) of this register. Software may determine N by writing all 1s to this register, and finding most significant zero bit position with 0 in the value read back from the register. Bits N:0 of the limit register is decoded by hardware as all 1s

The Protected low-memory base and limit registers functions as follows:

- Programming the protected low-memory base and limit registers with the same value in bits 31: (N+1) specifies a protected low-memory region of size 2(N+1) bytes
- Programming the protected low-memory limit register with a value less than the protected low-memory base register disables the protected low-memory region

Software must not modify this register when protected memory regions are enabled (PRS field Set in PMEN\_REG).

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | GFXVTBAR + 6Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                              |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 000h<br>RW          | Protected Low-Memory Limit (PLML):<br>This register specifies the last host physical address of the DMA-protected low-<br>memory region in system memory. |
| 19:0         | 0h<br>RO            | Reserved                                                                                                                                                  |

#### 4.2.18 Protected High-Memory Base Register (PHMBASE\_REG\_0\_0\_VTDBAR) - Offset 70h

Register to set up the base address of DMA-protected high-memory region. This register must be set up before enabling protected memory through PMEN\_REG, and must not be updated when protected memory regions are enabled

This register is always treated as RO for implementations not supporting protected high memory region (PHMR field reported as Clear in the Capability register)

The alignment of the protected high memory region base depends on the number of reserved bits (N:0) of this register. Software may determine N by writing all 1s to this register, and finding most significant zero bit position below host address width (HAW) in the value read back from the register. Bits N:0 of this register are decoded by hardware as all 0s

Software may setup the protected high memory region either above or below 4GB

Software must not modify this register when protected memory regions are enabled (PRS field Set in PMEN\_REG).



| Туре | Size   | Offset         | Default            |
|------|--------|----------------|--------------------|
| MMIO | 64 bit | GFXVTBAR + 70h | 00000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                       |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                                                                                                                                                                           |
| 38:20        | 00000h<br>RW        | <b>Protected High-Memory Base (PHMB):</b><br>This register specifies the base of protected (high) memory region in system memory<br>Hardware ignores, and does not implement, bits 63:HAW, where HAW is the host<br>address width. |
| 19:0         | 0h<br>RO            | Reserved                                                                                                                                                                                                                           |

### 4.2.19 Protected High-Memory Limit Register (PHMLIMIT\_REG\_0\_0\_0\_VTDBAR) — Offset 78h

Register to set up the limit address of DMA-protected high-memory region. This register must be set up before enabling protected memory through PMEN\_REG, and must not be updated when protected memory regions are enabled

This register is always treated as RO for implementations not supporting protected high memory region (PHMR field reported as Clear in the Capability register)

The alignment of the protected high memory region limit depends on the number of reserved bits (N:0) of this register. Software may determine the value of N by writing all 1s to this register, and finding most significant zero bit position below host address width (HAW) in the value read back from the register. Bits N:0 of the limit register is decoded by hardware as all 1s

The protected high-memory base & limit registers functions as follows

- Programming the protected low-memory base and limit registers with the same value in bits HAW:(N+1) specifies a protected low-memory region of size 2(N+1) bytes
- Programming the protected high-memory limit register with a value less than the protected high-memory base register disables the protected high-memory region

Software must not modify this register when protected memory regions are enabled (PRS field Set in PMEN\_REG).

| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 78h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                               |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:39        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                   |  |
| 38:20        | 00000h<br>RW        | Protected High-Memory Limit (PHML):<br>This register specifies the last host physical address of the DMA-protected high-<br>memory region in system memory<br>Hardware ignores and does not implement bits 63:HAW, where HAW is the host<br>address width. |  |
| 19:0         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                   |  |

### 4.2.20 Invalidation Queue Head Register (IQH\_REG\_0\_0\_0\_VTDBAR) — Offset 80h

Register indicating the invalidation queue head. This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register.

| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 80h | 000000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:19        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                            |  |
| 18:4         | 0000h<br>RO/V       | <b>Queue Head (QH):</b><br>Specifies the offset (128-bit aligned) to the invalidation queue for the command that will be fetched next by hardware<br>Hardware resets this field to 0 whenever the queued invalidation is disabled (QIES field Clear in the Global Status register). |  |
| 3:0          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                            |  |



#### 4.2.21 Invalidation Queue Tail Register (IQT\_REG\_0\_0\_VTDBAR) - Offset 88h

Register indicating the invalidation tail head. This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register.

| Туре | Size   | Offset         | Default            |
|------|--------|----------------|--------------------|
| MMIO | 64 bit | GFXVTBAR + 88h | 00000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                       |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:19        | 0h<br>RO            | Reserved                                                                                                                                           |  |
| 18:4         | 0000h<br>RW         | <b>Queue Tail (QT):</b><br>Specifies the offset (128-bit aligned) to the invalidation queue for the command that will be written next by software. |  |
| 3:0          | 0h<br>RO            | Reserved                                                                                                                                           |  |

#### 4.2.22 Invalidation Queue Address Register (IQA\_REG\_0\_0\_0\_VTDBAR) - Offset 90h

Register to configure the base address and size of the invalidation queue. This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register.

| Туре | Size   | Offset         | Default           |
|------|--------|----------------|-------------------|
| MMIO | 64 bit | GFXVTBAR + 90h | 00000000000000000 |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |
| 38:12        | 0000000h<br>RW      | <b>Invalidation Queue Base Address (IQA):</b><br>This field points to the base of 4KB aligned invalidation request queue. Hardware ignores and does not implement bits 63:HAW, where HAW is the host address width Reads of this field return the value that was last programmed to it. |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                            |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11:3         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                |
| 2:0          | 0h<br>RW            | <b>Queue Size (QS):</b><br>This field specifies the size of the invalidation request queue. A value of X in this field indicates an invalidation request queue of $(2^X)$ 4KB pages. The number of entries in the invalidation queue is $2^{(X + 8)}$ . |

#### 4.2.23 Invalidation Completion Status Register (ICS\_REG\_0\_0\_0\_VTDBAR) — Offset 9Ch

Register to report completion status of invalidation wait descriptor with Interrupt Flag (IF) Set

This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | GFXVTBAR + 9Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                      |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                          |
| 0            | 0h<br>RW/1C         | <b>Invalidation Wait Descriptor Complete (IWC):</b><br>Indicates completion of Invalidation Wait Descriptor with Interrupt Flag (IF) field Set.<br>Hardware implementations not supporting queued invalidations implement this field<br>as RsvdZ. |

### 4.2.24 Invalidation Event Control Register (IECTL\_REG\_0\_0\_VTDBAR) — Offset A0h

Register specifying the invalidation event interrupt control bits

This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register.



| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | GFXVTBAR + A0h | 8000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 1h<br>RW            | <ul> <li>Interrupt Mask (IM):</li> <li>0= No masking of interrupt. When a invalidation event condition is detected, hardware issues an interrupt message (using the Invalidation Event Data &amp; Invalidation Event Address register values)</li> <li>1= This is the value on reset. Software may mask interrupt message generation by setting this field. Hardware is prohibited from sending the interrupt message when this field is Set.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 30           | 0h<br>RO/V          | <ul> <li>Interrupt Pending (IP):<br/>Hardware sets the IP field whenever it detects an interrupt condition. Interrupt condition is defined as:</li> <li>An Invalidation Wait Descriptor with Interrupt Flag (IF) field Set completed, setting the IWC field in the Invalidation Completion Status register</li> <li>If the IWC field in the Invalidation Completion Status register was already Set at the time of setting this field, it is not treated as a new interrupt condition</li> <li>The IP field is kept Set by hardware while the interrupt message is held pending. The interrupt message could be held pending due to interrupt mask (IM field) being Set, or due to other transient hardware conditions. The IP field is cleared by hardware as soon as the interrupt message pending condition is serviced. This could be due to either:</li> <li>0= Hardware issuing the interrupt message due to either change in the transient hardware condition that caused interrupt message to be held pending or due to software clearing the IM field</li> <li>1= Software servicing the IWC field in the Invalidation Completion Status register.</li> </ul> |
| 29:0         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

#### 4.2.25 Invalidation Event Data Register (IEDATA\_REG\_0\_0\_VTDBAR) - Offset A4h

Register specifying the Invalidation Event interrupt message data

This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | GFXVTBAR + A4h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                          |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0000h<br>RW         | <b>Extended Interrupt Message Data (EIMD):</b><br>This field is valid only for implementations supporting 32-bit interrupt data fields<br>Hardware implementations supporting only 16-bit interrupt data treat this field as<br>Rsvd. |
| 15:0         | 0000h<br>RW         | Interrupt Message Data (IMD):<br>Data value in the interrupt request.                                                                                                                                                                 |

### 4.2.26 Invalidation Event Address Register (IEADDR\_REG\_0\_0\_VTDBAR) - Offset A8h

Register specifying the Invalidation Event Interrupt message address

This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register.

*Note:* Bit definitions are the same as FEADDR\_REG\_0\_0\_0\_VTDBAR, offset 40h.

#### 4.2.27 Invalidation Event Upper Address Register (IEUADDR\_REG\_0\_0\_VTDBAR) - Offset ACh

Register specifying the Invalidation Event interrupt message upper address.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | GFXVTBAR + ACh | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                    |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h       | Message Upper Address (MUA):<br>Hardware implementations supporting Queued Invalidations and Extended Interrupt<br>Mode are required to implement this register |
|              | RW                  | Hardware implementations not supporting Queued Invalidations or Extended Interrupt Mode may treat this field as RsvdZ.                                          |



#### 4.2.28 Interrupt Remapping Table Address Register (IRTA\_REG\_0\_0\_0\_VTDBAR) - Offset B8h

Register providing the base address of Interrupt remapping table. This register is treated as RsvdZ by implementations reporting Interrupt Remapping (IR) as not supported in the Extended Capability register.

| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + B8h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access      | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:12        | 00000000<br>00000h<br>RW | Interrupt Remapping Table Address (IRTA):<br>This field points to the base of 4KB aligned interrupt remapping table<br>Hardware ignores and does not implement bits 63:HAW, where HAW is the host<br>address width<br>Reads of this field returns value that was last programmed to it.                                                                                                                                                                                                                                                                                       |
| 11           | 0h<br>RW                 | <ul> <li>Extended Interrupt Mode Enable (EIME):<br/>This field is used by hardware on Intel64 platforms as follows:</li> <li>0=xAPIC mode is active. Hardware interprets only low 8-bits of Destination-ID field in the IRTEs. The high 24-bits of the Destination-ID field are treated as reserved</li> <li>1= x2APIC mode is active. Hardware interprets all 32-bits of Destination-ID field in the IRTEs</li> <li>This field is implemented as RsvdZ on implementations reporting Extended Interrupt Mode (EIM) field as Clear in Extended Capability register.</li> </ul> |
| 10:4         | 0h<br>RO                 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 3:0          | 0h<br>RW                 | S:<br>This field specifies the size of the interrupt remapping table. The number of entries in the interrupt remapping table is $2(X+1)$ , where X is the value programmed in this field.                                                                                                                                                                                                                                                                                                                                                                                     |

### 4.2.29 Page Request Queue Head Register (PQH\_REG\_0\_0\_VTDBAR) - Offset C0h

Register indicating the page request queue head. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register.

| Туре | Size   | Offset         | Default            |
|------|--------|----------------|--------------------|
| MMIO | 64 bit | GFXVTBAR + C0h | 00000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                            |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:19        | 0h<br>RO            | Reserved                                                                                                                                                |
| 18:4         | 0000h<br>RW         | Page Queue Head (PQH):<br>Specifies the offset (16-bytes aligned) to the page request queue for the request that<br>will be processed next by software. |
| 3:0          | 0h<br>RO            | Reserved                                                                                                                                                |

### 4.2.30 Page Request Queue Tail Register (PQT\_REG\_0\_0\_VTDBAR) - Offset C8h

Register indicating the page request queue tail. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register.

| Туре | Size   | Offset         | Default             |
|------|--------|----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + C8h | 000000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                              |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:19        | 0h<br>RO            | Reserved                                                                                                                                                  |
| 18:4         | 0000h<br>RW/V       | <b>Page Queue Tail (PQT):</b><br>Specifies the offset (16-bytes aligned) to the page request queue for the request that will be written next by hardware. |
| 3:0          | 0h<br>RO            | Reserved                                                                                                                                                  |


### 4.2.31 Page Request Queue Address Register (PQA\_REG\_0\_0\_VTDBAR) - Offset D0h

Register to configure the base address and size of the page request queue. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register.

| Туре | Size   | Offset         | Default            |
|------|--------|----------------|--------------------|
| MMIO | 64 bit | GFXVTBAR + D0h | 00000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access  | Field Name (ID): Description                                                                                                                                                                                                                                                                                             |
|--------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:46        | 0h<br>RO             | Reserved                                                                                                                                                                                                                                                                                                                 |
| 45:12        | 00000000<br>0h<br>RW | <b>Page Request Queue Base Address (PQA):</b><br>This field points to the base of 4KB aligned page request queue. Hardware may<br>ignore and not implement bits 63:HAW, where HAW is the host address width.<br>Software must configure this register before enabling page requests in any extended-<br>context-entries. |
| 11:3         | 0h<br>RO             | Reserved                                                                                                                                                                                                                                                                                                                 |
| 2:0          | 0h<br>RW             | <b>Page Request Queue Size (PQS):</b><br>This field specifies the size of the page request queue. A value of X in this field indicates an invalidation request queue of $(2^X)$ 4KB pages. The number of entries in the page request queue is $2^{(X + 8)}$                                                              |

#### 4.2.32 Page Request Status Register (PRS\_REG\_0\_0\_0\_VTDBAR) — Offset DCh

Register to report pending page request in page request queue. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register.

| Туре | Size   | Offset         | Default   |
|------|--------|----------------|-----------|
| MMIO | 32 bit | GFXVTBAR + DCh | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31:1         | 0h<br>RO            | Reserved                     |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                               |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | 0h<br>RW/1C         | <b>Pending Page Request (PPR):</b><br>Pending Page Request: Indicates pending page requests to be serviced by software in<br>the page request queue. This field is Set by hardware when a streaming page request<br>entry (page_stream_reg_dsc) or a page group request (page_grp_req_dsc) with Last<br>Page in Group (LPG) field Set, is added to the page request queue. |

### 4.2.33 Page Request Event Control Register (PECTL\_REG\_0\_0\_VTDBAR) - Offset E0h

Register specifying the page request event interrupt control bits. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | GFXVTBAR + E0h | 8000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 1h<br>RW            | <ul> <li>Interrupt Mask (IM):<br/>Interrupt Mask</li> <li>0=No masking of interrupt. When a page request event condition is detected,<br/>hardware issues an interrupt message (using the Page Request Event Data and<br/>Page Request Event Address register values)</li> <li>1=This is the value on reset. Software may mask interrupt message generation by<br/>setting this field. Hardware is prohibited from sending the interrupt message when<br/>this field is Set.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 30           | 0h<br>RO/V          | <ul> <li>Interrupt Pending (IP):<br/>Interrupt Pending: Hardware sets the IP field whenever it detects an interrupt condition. Interrupt condition is defined as:</li> <li>A streaming page request entry (page_stream_req_dsc) or a page group request (page_grp_req_dsc) with Last Page in Group (LPG) field Set, was added to page request queue, resulting in hardware setting the Pending Page Request (PPR) field in Page Request Status register</li> <li>If the PPR field in the Page Request Event Status register was already Set at the time of setting this field, it is not treated as a new interrupt condition</li> <li>The IP field is kept Set by hardware while the interrupt message is held pending. The interrupt message could be held pending due to interrupt mask (IM field) being Set, or due to other transient hardware conditions. The IP field is cleared by hardware as soon as the interrupt message pending condition is serviced. This could be due to either:</li> <li>Hardware issuing the interrupt message due to either change in the transient hardware condition that caused interrupt message to be held pending or due to software clearing the IM field</li> <li>Software servicing the PPR field in the Page Request Event Status register.</li> </ul> |
| 29:0         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



### 4.2.34 Page Request Event Data Register (PEDATA\_REG\_0\_0\_0\_VTDBAR) — Offset E4h

Register specifying the Page Request Event interrupt message data. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | GFXVTBAR + E4h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                       |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:16        | 0000h<br>RW         | Extended Interrupt Message Data (EIMD):<br>Extended Interrupt Message Data                                                                                                         |  |
| 15:0         | 0000h<br>RW         | <b>Interrupt Message Data (IMD):</b><br>Interrupt Message Data: Data value in the interrupt request. Software requirements for programming this register are described in VTd Spec |  |

### 4.2.35 Page Request Event Address Register (PEADDR\_REG\_0\_0\_VTDBAR) - Offset E8h

Register specifying the Page Request Event Interrupt message address. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | GFXVTBAR + E8h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                       |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:2         | 00000000<br>h<br>RW | Message Address (MA):<br>Message Address: When fault events are enabled, the contents of this register specify<br>the DWORD-aligned address (bits 31:2) for the interrupt request. |
| 1:0          | 0h<br>RO            | Reserved                                                                                                                                                                           |



### 4.2.36 Page Request Event Upper Address Register (PEUADDR\_REG\_0\_0\_0\_VTDBAR) - Offset ECh

Register specifying the Page Request Event interrupt message upper address.

| Туре | Size   | Offset         | Default  |
|------|--------|----------------|----------|
| MMIO | 32 bit | GFXVTBAR + ECh | 0000000h |
|      |        |                |          |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                        |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | Message Upper Address (MUA):<br>Message Upper Address: This field specifies the upper address (bits 63:32) for the<br>page request event interrupt. |

# 4.2.37 MTRR Capability Register (MTRRCAP\_0\_0\_0\_VTDBAR) – Offset 100h

Register reporting the Memory Type Range Register Capability. This register is treated as RsvdZ by implementations reporting Memory Type Support (MTS) as not supported in the Extended Capability register.

When implemented, value reported in this register must match IA32\_MTRRCAP Model Specific Register (MSR) value reported by the host IA-32 processor(s).

| Туре | Size   | Offset          | Default             |
|------|--------|-----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 100h | 000000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                         |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:11        | 0h<br>RO            | Reserved                                                                                                                                                                                                                             |  |
| 10           | 0h<br>RO            | <ul> <li>Write Combining (WC):</li> <li>0 = Write-combining (WC) memory type is not supported.</li> <li>1 = Write-combining (WC) memory type is supported.Indicates whether the Write Combining memory type is supported.</li> </ul> |  |
| 9            | 0h<br>RO            | Reserved                                                                                                                                                                                                                             |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                      |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 8            | 0h<br>RO            | <ul> <li>Fixed Range MTRRs Supported (FIX):</li> <li>0 = No fixed range MTRRs are supported</li> <li>1 = Fixed range MTRRs (MTRR_FIX64K_00000 through MTRR_FIX4K_0F8000) are supported</li> </ul> |  |
| 7:0          | 00h<br>RO           | Variable MTRR Count (VCNT):<br>Indicates number of variable range MTRRs are supported.                                                                                                            |  |

### 4.2.38 MTRR Default Type Register (MTRRDEFAULT\_0\_0\_0\_VTDBAR) - Offset 108h

Register for enabling/configuring Memory Type Range Registers. This register is treated as RsvdZ by implementations reporting Memory Type Support (MTS) as not supported in the Extended Capability register.

| Туре | Size   | Offset          | Default            |
|------|--------|-----------------|--------------------|
| MMIO | 64 bit | GFXVTBAR + 108h | 00000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:12        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                           |
| 11           | 0h<br>RO            | <ul> <li>MTRR Enable (E):</li> <li>0 = Disable MTRRs; UC memory type is applied. FE field has no effect.</li> <li>1 = Enable MTRRs. FE field can disable the fixed-range MTRRs. Type specified in the default memory type field is used for areas of memory not already mapped by either fixed or variable MTRR</li> </ul>                                                                                         |
| 10           | 0h<br>RO            | <ul> <li>Fixed Range MTRR Enable (FE):</li> <li>0 = Disable fixed range MTRRs.</li> <li>1 = Enable fixed range MTRRs.</li> <li>When fixed range MTRRs are enabled, they take priority over the variable range MTRRs when overlaps in ranges occur. If the fixed-range MTRRs are disabled, the variable range MTRRs can still be used and can map the range ordinarily covered by the fixed range MTRRs.</li> </ul> |
| 9:8          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                           |
| 7:0          | 00h<br>RO           | <b>Default Memory Type (MEMTYPE):</b><br>Indicates default memory type used for physical memory address ranges that do not have a memory type specified for them by an MTRR. Legal values for this field are 0,1,4, 5 and 6.                                                                                                                                                                                       |



### 4.2.39 Fixed-Range MTRR Format 64K-00000 (MTRR\_FIX64K\_00000\_REG\_0\_0\_VTDBAR) — Offset 120h

Fixed Range MTRR covering the 64K memory space from 0x00000 - 0x7FFFF.

| Туре | Size   | Offset          | Default            |
|------|--------|-----------------|--------------------|
| MMIO | 64 bit | GFXVTBAR + 120h | 00000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 63:56        | 00h<br>RO           | R7:<br>Register Field 7      |
| 55:48        | 00h<br>RO           | R6:<br>Register Field 6      |
| 47:40        | 00h<br>RO           | R5:<br>Register Field 5      |
| 39:32        | 00h<br>RO           | R4:<br>Register Field 4      |
| 31:24        | 00h<br>RO           | R3:<br>Register Field 3      |
| 23:16        | 00h<br>RO           | R2:<br>Register Field 2      |
| 15:8         | 00h<br>RO           | R1:<br>Register Field 1      |
| 7:0          | 00h<br>RO           | RO:<br>Register Field 0      |

#### 4.2.40 Fixed-Range MTRR Format 16K-80000 (MTRR\_FIX16K\_80000\_REG\_0\_0\_VTDBAR) - Offset 128h

Fixed Range MTRR covering the 16K memory space from 0x80000 - 0x9FFFF.

*Note:* Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_VTDBAR, offset 120h.

### 4.2.41 Fixed-Range MTRR Format 16K-A0000 (MTRR\_FIX16K\_A0000\_REG\_0\_0\_VTDBAR) - Offset 130h

Fixed Range MTRR covering the 16K memory space from 0xA0000 - 0xBFFFF.



*Note:* Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_VTDBAR, offset 120h.

#### 4.2.42 Fixed-Range MTRR Format 4K-C0000 (MTRR\_FIX4K\_C0000\_REG\_0\_0\_VTDBAR) - Offset 138h

Fixed Range MTRR covering the 4K memory space 0xC0000 - 0xC7FFF.

*Note:* Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_VTDBAR, offset 120h.

#### 4.2.43 Fixed-Range MTRR Format 4K-C8000 (MTRR\_FIX4K\_C8000\_REG\_0\_0\_VTDBAR) — Offset 140h

Fixed Range MTRR covering the 4K memory space from 0xC8000 - 0xCFFFF.

*Note:* Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_VTDBAR, offset 120h.

#### 4.2.44 Fixed-Range MTRR Format 4K-D0000 (MTRR\_FIX4K\_D0000\_REG\_0\_0\_VTDBAR) — Offset 148h

Fixed Range MTRR covering the 4K memory space from 0xD0000 - 0xD7FFF.

*Note:* Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_VTDBAR, offset 120h.

#### 4.2.45 Fixed-Range MTRR Format 4K-D8000 (MTRR\_FIX4K\_D8000\_REG\_0\_0\_VTDBAR) — Offset 150h

Fixed Range MTRR covering the 4K memory space from 0xD80000 - 0xDFFFF.

*Note:* Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_VTDBAR, offset 120h.

#### 4.2.46 Fixed-Range MTRR Format 4K-E0000 (MTRR\_FIX4K\_E0000\_REG\_0\_0\_VTDBAR) - Offset 158h

Fixed Range MTRR covering the 4K memory space from 0xE0000 - 0xE7FFF.

*Note:* Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_VTDBAR, offset 120h.



### 4.2.47 Fixed-Range MTRR Format 4K-E8000 (MTRR\_FIX4K\_E8000\_REG\_0\_0\_VTDBAR) - Offset 160h

Fixed Range MTRR covering the 4K memory space from 0xE8000 - 0xEFFFF.

*Note:* Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_VTDBAR, offset 120h.

#### 4.2.48 Fixed-Range MTRR Format 4K-F0000 (MTRR\_FIX4K\_F0000\_REG\_0\_0\_VTDBAR) - Offset 168h

Fixed Range MTRR covering the 4K memory space from 0xF0000 - 0xF7FFF.

*Note:* Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_VTDBAR, offset 120h.

### 4.2.49 Fixed-Range MTRR Format 4K-F8000 (MTRR\_FIX4K\_F8000\_REG\_0\_0\_VTDBAR) - Offset 170h

Fixed Range MTRR covering the 4K memory space from 0xF8000 - 0xFFFFF.

*Note:* Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_VTDBAR, offset 120h.

### 4.2.50 Variable-Range MTRR Format Physical Base 0 (MTRR\_PHYSBASE0\_REG\_0\_0\_0\_VTDBAR) — Offset 180h

Variable-Range MTRR BASE0

| Туре | Size   | Offset          | Default            |
|------|--------|-----------------|--------------------|
| MMIO | 64 bit | GFXVTBAR + 180h | 00000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                   |
| 38:12        | 0000000h<br>RO      | Physical Base (PHYSBASE):<br>Base Address for variable memory type range 0 |
| 11:8         | 0h<br>RO            | Reserved                                                                   |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                             |
|--------------|---------------------|----------------------------------------------------------|
| 7:0          | 00h<br>RO           | MEMTYPE:<br>Memory type for variable memory type range 0 |

### 4.2.51 Variable-Range MTRR Format Physical Mask 0 (MTRR\_PHYSMASK0\_REG\_0\_0\_0\_VTDBAR) — Offset 188h

Variable-Range MTRR MASK0

| Туре | Size   | Offset          | Default             |
|------|--------|-----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 188h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                   |
| 38:12        | 0000000h<br>RO      | Physical Mask (PHYSMASK):<br>Address mask for variable memory type range 0 |
| 11           | 0h<br>RO            | VALID:<br>Valid bit for variable range 0 mask                              |
| 10:0         | 0h<br>RO            | Reserved                                                                   |

#### 4.2.52 Variable-Range MTRR Format Physical Base 1 (MTRR\_PHYSBASE1\_REG\_0\_0\_0\_VTDBAR) — Offset 190h

Variable-Range MTRR BASE1

| Туре | Size   | Offset          | Default             |
|------|--------|-----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 190h | 000000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 63:39        | 0h<br>RO            | Reserved                     |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 38:12        | 0000000h<br>RO      | Physical Base (PHYSBASE):<br>Base Address for variable memory type range 1 |
| 11:8         | 0h<br>RO            | Reserved                                                                   |
| 7:0          | 00h<br>RO           | <b>MEMTYPE:</b><br>Memory type for variable memory type range 1            |

### 4.2.53 Variable-Range MTRR Format Physical Mask 1 (MTRR\_PHYSMASK1\_REG\_0\_0\_0\_VTDBAR) — Offset 198h

Variable-Range MTRR MASK1

| Туре | Size   | Offset          | Default             |
|------|--------|-----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 198h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                   |
| 38:12        | 0000000h<br>RO      | Physical Mask (PHYSMASK):<br>Address mask for variable memory type range 1 |
| 11           | 0h<br>RO            | VALID:<br>Valid bit for variable range 1 mask                              |
| 10:0         | 0h<br>RO            | Reserved                                                                   |

#### 4.2.54 Variable-Range MTRR Format Physical Base 2 (MTRR\_PHYSBASE2\_REG\_0\_0\_0\_VTDBAR) — Offset 1A0h



| Туре | Size   | Offset          | Default             |
|------|--------|-----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 1A0h | 000000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                   |
| 38:12        | 0000000h<br>RO      | Physical Base (PHYSBASE):<br>Base Address for variable memory type range 2 |
| 11:8         | 0h<br>RO            | Reserved                                                                   |
| 7:0          | 00h<br>RO           | MEMTYPE:<br>Memory type for variable memory type range 2                   |

### 4.2.55 Variable-Range MTRR Format Physical Mask 2 (MTRR\_PHYSMASK2\_REG\_0\_0\_0\_VTDBAR) — Offset 1A8h

Variable-Range MTRR MASK2

| Туре | Size   | Offset          | Default             |
|------|--------|-----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 1A8h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                   |
| 38:12        | 0000000h<br>RO      | Physical Mask (PHYSMASK):<br>Address mask for variable memory type range 2 |
| 11           | 0h<br>RO            | VALID:<br>Valid bit for variable range 2 mask                              |
| 10:0         | 0h<br>RO            | Reserved                                                                   |

### 4.2.56 Variable-Range MTRR Format Physical Base 3 (MTRR\_PHYSBASE3\_REG\_0\_0\_0\_VTDBAR) — Offset 1B0h

| Туре | Size   | Offset          | Default            |
|------|--------|-----------------|--------------------|
| MMIO | 64 bit | GFXVTBAR + 1B0h | 00000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                   |
| 38:12        | 0000000h<br>RO      | Physical Base (PHYSBASE):<br>Base Address for variable memory type range 3 |
| 11:8         | 0h<br>RO            | Reserved                                                                   |
| 7:0          | 00h<br>RO           | MEMTYPE:<br>Memory type for variable memory type range 3                   |

### 4.2.57 Variable-Range MTRR Format Physical Mask 3 (MTRR\_PHYSMASK3\_REG\_0\_0\_0\_VTDBAR) — Offset 1B8h

Variable-Range MTRR MASK3

| Туре | Size   | Offset          | Default             |
|------|--------|-----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 1B8h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                   |
| 38:12        | 0000000h<br>RO      | Physical Mask (PHYSMASK):<br>Address mask for variable memory type range 3 |
| 11           | 0h<br>RO            | VALID:<br>Valid bit for variable range 3 mask                              |
| 10:0         | 0h<br>RO            | Reserved                                                                   |

### 4.2.58 Variable-Range MTRR Format Physical Base 4 (MTRR\_PHYSBASE4\_REG\_0\_0\_0\_VTDBAR) — Offset 1C0h



| Туре | Size   | Offset          | Default             |
|------|--------|-----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 1C0h | 000000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                   |
| 38:12        | 0000000h<br>RO      | Physical Base (PHYSBASE):<br>Base Address for variable memory type range 4 |
| 11:8         | 0h<br>RO            | Reserved                                                                   |
| 7:0          | 00h<br>RO           | MEMTYPE:<br>Memory type for variable memory type range 4                   |

### 4.2.59 Variable-Range MTRR Format Physical Mask 4 (MTRR\_PHYSMASK4\_REG\_0\_0\_0\_VTDBAR) — Offset 1C8h

Variable-Range MTRR MASK4

| Туре | Size   | Offset          | Default             |
|------|--------|-----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 1C8h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                   |
| 38:12        | 0000000h<br>RO      | Physical Mask (PHYSMASK):<br>Address mask for variable memory type range 4 |
| 11           | 0h<br>RO            | VALID:<br>Valid bit for variable range 4 mask                              |
| 10:0         | 0h<br>RO            | Reserved                                                                   |

### 4.2.60 Variable-Range MTRR Format Physical Base 5 (MTRR\_PHYSBASE5\_REG\_0\_0\_0\_VTDBAR) — Offset 1D0h

| Туре | Size   | Offset          | Default             |
|------|--------|-----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 1D0h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                   |
| 38:12        | 0000000h<br>RO      | Physical Base (PHYSBASE):<br>Base Address for variable memory type range 5 |
| 11:8         | 0h<br>RO            | Reserved                                                                   |
| 7:0          | 00h<br>RO           | MEMTYPE:<br>Memory type for variable memory type range 5                   |

### 4.2.61 Variable-Range MTRR Format Physical Mask 5 (MTRR\_PHYSMASK5\_REG\_0\_0\_0\_VTDBAR) — Offset 1D8h

Variable-Range MTRR MASK5

| Туре | Size   | Offset          | Default             |
|------|--------|-----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 1D8h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                   |
| 38:12        | 0000000h<br>RO      | Physical Mask (PHYSMASK):<br>Address mask for variable memory type range 5 |
| 11           | 0h<br>RO            | VALID:<br>Valid bit for variable range 5 mask                              |
| 10:0         | 0h<br>RO            | Reserved                                                                   |

### 4.2.62 Variable-Range MTRR Format Physical Base 6 (MTRR\_PHYSBASE6\_REG\_0\_0\_0\_VTDBAR) — Offset 1E0h



| Туре | Size   | Offset          | Default             |
|------|--------|-----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 1E0h | 000000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                   |
| 38:12        | 0000000h<br>RO      | Physical Base (PHYSBASE):<br>Base Address for variable memory type range 6 |
| 11:8         | 0h<br>RO            | Reserved                                                                   |
| 7:0          | 00h<br>RO           | MEMTYPE:<br>Memory type for variable memory type range 6                   |

### 4.2.63 Variable-Range MTRR Format Physical Mask 6 (MTRR\_PHYSMASK6\_REG\_0\_0\_0\_VTDBAR) — Offset 1E8h

Variable-Range MTRR MASK6

| Туре | Size   | Offset          | Default             |
|------|--------|-----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 1E8h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                   |
| 38:12        | 0000000h<br>RO      | Physical Mask (PHYSMASK):<br>Address mask for variable memory type range 6 |
| 11           | 0h<br>RO            | VALID:<br>Valid bit for variable range 6 mask                              |
| 10:0         | 0h<br>RO            | Reserved                                                                   |

### 4.2.64 Variable-Range MTRR Format Physical Base 7 (MTRR\_PHYSBASE7\_REG\_0\_0\_0\_VTDBAR) — Offset 1F0h

| Туре | Size   | Offset          | Default             |
|------|--------|-----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 1F0h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                   |
| 38:12        | 0000000h<br>RO      | Physical Base (PHYSBASE):<br>Base Address for variable memory type range 7 |
| 11:8         | 0h<br>RO            | Reserved                                                                   |
| 7:0          | 00h<br>RO           | MEMTYPE:<br>Memory type for variable memory type range 7                   |

### 4.2.65 Variable-Range MTRR Format Physical Mask 7 (MTRR\_PHYSMASK7\_REG\_0\_0\_0\_VTDBAR) — Offset 1F8h

Variable-Range MTRR MASK7

| Туре | Size   | Offset          | Default             |
|------|--------|-----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 1F8h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                   |
| 38:12        | 0000000h<br>RO      | Physical Mask (PHYSMASK):<br>Address mask for variable memory type range 7 |
| 11           | 0h<br>RO            | VALID:<br>Valid bit for variable range 7 mask                              |
| 10:0         | 0h<br>RO            | Reserved                                                                   |

### 4.2.66 Variable-Range MTRR Format Physical Base 8 (MTRR\_PHYSBASE8\_REG\_0\_0\_0\_VTDBAR) — Offset 200h



| Туре | Size   | Offset          | Default             |
|------|--------|-----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 200h | 000000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                   |
| 38:12        | 0000000h<br>RO      | Physical Base (PHYSBASE):<br>Base Address for variable memory type range 8 |
| 11:8         | 0h<br>RO            | Reserved                                                                   |
| 7:0          | 00h<br>RO           | MEMTYPE:<br>Memory type for variable memory type range 8                   |

### 4.2.67 Variable-Range MTRR Format Physical Mask 8 (MTRR\_PHYSMASK8\_REG\_0\_0\_0\_VTDBAR) — Offset 208h

Variable-Range MTRR MASK8

| Туре | Size   | Offset          | Default             |
|------|--------|-----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 208h | 000000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                   |
| 38:12        | 0000000h<br>RO      | Physical Mask (PHYSMASK):<br>Address mask for variable memory type range 8 |
| 11           | 0h<br>RO            | VALID:<br>Valid bit for variable range 8 mask                              |
| 10:0         | 0h<br>RO            | Reserved                                                                   |

### 4.2.68 Variable-Range MTRR Format Physical Base 9 (MTRR\_PHYSBASE9\_REG\_0\_0\_0\_VTDBAR) — Offset 210h

| Туре | Size   | Offset          | Default            |
|------|--------|-----------------|--------------------|
| MMIO | 64 bit | GFXVTBAR + 210h | 00000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| R           | R          | R         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                   |
| 38:12        | 0000000h<br>RO      | Physical Base (PHYSBASE):<br>Base Address for variable memory type range 9 |
| 11:8         | 0h<br>RO            | Reserved                                                                   |
| 7:0          | 00h<br>RO           | MEMTYPE:<br>Memory type for variable memory type range 9                   |

### 4.2.69 Variable-Range MTRR Format Physical Mask 9 (MTRR\_PHYSMASK9\_REG\_0\_0\_0\_VTDBAR) — Offset 218h

Variable-Range MTRR MASK9

| Туре | Size   | Offset          | Default             |
|------|--------|-----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 218h | 000000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                   |
| 38:12        | 0000000h<br>RO      | Physical Mask (PHYSMASK):<br>Address mask for variable memory type range 9 |
| 11           | 0h<br>RO            | VALID:<br>Valid bit for variable range 9 mask                              |
| 10:0         | 0h<br>RO            | Reserved                                                                   |



### 4.2.70 Fault Recording Register Low [0] (FRCDL\_REG\_0\_0\_VTDBAR) — Offset 400h

Register to record fault information when primary fault logging is active. Hardware reports the number and location of fault recording registers through the Capability register. This register is relevant only for primary fault logging

This register is sticky and can be cleared only through power good reset or by software clearing the RW1C fields by writing a 1.

| Туре | Size   | Offset          | Default           |
|------|--------|-----------------|-------------------|
| MMIO | 64 bit | GFXVTBAR + 400h | 0000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access        | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|--------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:12        | 00000000<br>00000h<br>RO/V | Fault Info (FI):<br>When the Fault Reason (FR) field indicates one of the address translation fault<br>conditions, bits 63:12 of this field contains the page address in the faulted request.<br>When PASID Present field is 0 (i.e, faulted request is a request without PASID),<br>hardware treat bits 63:N as reserved (0), where N is the maximum guest address<br>width (MGAW) supported. For requests-withPASID (PASID Present field = 1),<br>hardware treats bits 63:N as reserved (0), where N corresponds to the largest AGAW<br>value supported by hardware.<br>When the Fault Reason (FR) field indicates interrupt-remapping fault conditions other<br>than Fault Reason 25h, bits 63:48 of this field indicate the interrupt_index computed<br>for the faulted interrupt request, and bits 47:12 are cleared. When the Fault Reason<br>(FR) field indicates interrupt-remapping fault condition of blocked Compatibility mode<br>interrupt (Fault Reason 25h), contents of this field is undefined.<br>This field is relevant only when the F field is Set. |  |
| 11:0         | 0h<br>RO                   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |

#### 4.2.71 Fault Recording Register High [0] (FRCDH\_REG\_0\_0\_0\_VTDBAR) - Offset 408h

Register to record fault information when primary fault logging is active. Hardware reports the number and location of fault recording registers through the Capability register. This register is relevant only for primary fault logging

This register is sticky and can be cleared only through power good reset or by software clearing the RW1C fields by writing a 1.

| Туре | Size   | Offset          | Default            |
|------|--------|-----------------|--------------------|
| MMIO | 64 bit | GFXVTBAR + 408h | 00000000000000000h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63           | 0h<br>RW/1C         | <b>F:</b><br>Hardware sets this field to indicate a fault is logged in this Fault Recording register.<br>The F field is set by hardware after the details of the fault is recorded in other fields<br>When this field is Set, hardware may collapse additional faults from the same source-<br>id (SID)<br>Software writes the value read from this field to Clear it.                                                                                                     |
| 62           | 0h<br>RO/V          | <ul> <li>T:<br/>Type of the faulted request:</li> <li>0=0: Write request or Page (PRS) Request</li> <li>1=1: Read request or AtomicOp request</li> <li>This field is relevant only when the F field is Set, and when the fault reason (FR) indicates one of the DMA-remapping fault conditions.</li> </ul>                                                                                                                                                                 |
| 61:60        | 0h<br>RO/V          | Address Type (AT):<br>This field captures the AT field from the faulted DMA request<br>Hardware implementations not supporting Device-IOTLBs (DI field Clear in Extended<br>Capability register) treat this field as RsvdZ<br>When supported, this field is valid only when the F field is Set, and when the fault<br>reason (FR) indicates one of the DMA-remapping fault conditions.                                                                                     |
| 59:40        | 00000h<br>RO/V      | <b>PASID Value (PV):</b><br>PASID value in the faulted request. This field is relevant only when the PP field is set.<br>Hardware implementations not supporting PASID (PASID field Clear in Extended<br>Capability register) implement this field as RsvdZ.                                                                                                                                                                                                               |
| 39:32        | 00h<br>RO/V         | Fault Reason (FR):<br>Reason for the fault<br>This field is relevant only when the F field is set.                                                                                                                                                                                                                                                                                                                                                                         |
| 31           | 0h<br>RO/V          | <b>PASID Present (PP):</b><br>When set, indicates the faulted request has a PASID tag. The value of the PASID field<br>is reported in the PASID Value (PV) field. This field is relevant only when the F field is<br>Set, and when the fault reason (FR) indicates one of the non-recoverable address<br>translation fault conditions. Hardware implementations not supporting PASID (PASID<br>field Clear in Extended Capability register) implement this field as RsvdZ. |
| 30           | 0h<br>RO/V          | <b>Execute Permission Requested (EXE):</b><br>When set, indicates Execute permission was requested by the faulted read request.<br>This field is relevant only when the PP field and T field are both Set. Hardware<br>implementations not supporting PASID (PASID field Clear in Extended Capability<br>register) implement this field as RsvdZ.                                                                                                                          |
| 29           | 0h<br>RO/V          | <b>Privilege Mode Requested (PRIV):</b><br>When set, indicates Supervisor privilege was requested by the faulted request. This field is relevant only when the PP field is Set. Hardware implementations not supporting PASID (PASID field Clear in Extended Capability register) implement this field as RsvdZ.                                                                                                                                                           |
| 28:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                         |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RO/V       | Source Identifier (SID):<br>Requester-id associated with the fault condition<br>This field is relevant only when the F field is set. |

## 4.2.72 Invalidate Address Register (IVA\_REG\_0\_0\_VTDBAR) - Offset 500h

Register to provide the DMA address whose corresponding IOTLB entry needs to be invalidated through the corresponding IOTLB Invalidate register. This register is a write-only register.

| Туре | Size   | Offset          | Default             |
|------|--------|-----------------|---------------------|
| MMIO | 64 bit | GFXVTBAR + 500h | 000000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:12        | 0000000<br>00000h<br>RW | ADDR:<br>Software provides the DMA address that needs to be page-selectively invalidated. To<br>make a page-selective invalidation request to hardware, software must first write the<br>appropriate fields in this register, and then issue the appropriate page-selective<br>invalidate command through the IOTLB_REG. Hardware ignores bits 63:N, where N is<br>the maximum guest address width (MGAW) supported.<br>A value returned on a read of this field is undefined<br>A value returned on a read of this field is undefined                                                                                                                                                                                                                                                                                                                                          |
| 11:7         | 0h<br>RO                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 6            | 0h<br>RW                | <ul> <li>Invalidation Hint (IH):</li> <li>The field provides hint to hardware about preserving or flushing the non-leaf (page-directory) entries that may be cached in hardware:</li> <li>0 = Software may have modified both leaf and non-leaf page-table entries corresponding to mappings specified in the ADDR and AM fields. On a page-selective invalidation request, hardware must flush both the cached leaf and non-leaf page-table entries corresponding to the mappings specified by ADDR and AM fields.</li> <li>1 = Software has not modified any non-leaf page-table entries corresponding to mappings specified in the ADDR and AM fields. On a page-selective invalidation request, hardware may preserve the cached non-leaf page-table entries corresponding to ADDR and AM fields.</li> <li>A value returned on a read of this field is undefined</li> </ul> |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 5:0          | 00h<br>RW           | Address Mask (AM):<br>The value in this field specifies the number of low order bits of the ADDR field that<br>must be masked for the invalidation operation. This field enables software to request<br>invalidation of contiguous mappings for size-aligned regions. For example:Mask<br>ADDR bits PagesValue masked invalidated 0 None 1 1 12 2 2 13:12 4 3 14:12<br>8 4 15:12 16<br>When invalidating mappings for super-pages, software must specify the appropriate<br>mask value. For example, when invalidating mapping for a 2MB page, software must<br>specify an address mask value of at least 9Hardware implementations report the<br>maximum supported mask value through the Capability register. |  |

### 4.2.73 IOTLB Invalidate Register (IOTLB\_REG\_0\_0\_VTDBAR) - Offset 508h

Register to invalidate IOTLB. The act of writing the upper byte of the IOTLB\_REG with IVT field Set causes the hardware to perform the IOTLB invalidation.

| Туре | Size   | Offset          | Default           |
|------|--------|-----------------|-------------------|
| MMIO | 64 bit | GFXVTBAR + 508h | 0200000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |                     | Invalidate IOTLB (IVT):                                                                                                                                                                                                                                                                                                                                                     |
| 63           |                     | Software requests IOTLB invalidation by setting this field. Software must also set the requested invalidation granularity by programming the IIRG field                                                                                                                                                                                                                     |
|              | 0h<br>RW/V          | Hardware clears the IVT field to indicate the invalidation request is complete.<br>Hardware also indicates the granularity at which the invalidation operation was<br>performed through the IAIG field. Software must not submit another invalidation<br>request through this register while the IVT field is Set, nor update the associated<br>Invalidate Address register |
|              |                     | Software must not submit IOTLB invalidation requests when there is a context-cache invalidation request pending at this remapping hardware unit.                                                                                                                                                                                                                            |
|              |                     | Hardware implementations reporting write-buffer flushing requirement (RWBF=1 in Capability register) must implicitly perform a write buffer flushing before invalidating the IOTLB.                                                                                                                                                                                         |
| 62           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                    |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 61:60        | 0h<br>RW            | <ul> <li>IOTLB Invalidation Request Granularity (IIRG):</li> <li>When requesting hardware to invalidate the IOTLB (by setting the IVT field), software writes the requested invalidation granularity through this field. The following are the encodings for the field</li> <li>00 = Reserved</li> <li>01 = Global invalidation request</li> <li>10 = Domain-selective invalidation request. The target domain-id must be specified in the DID field</li> <li>11 = Page-selective invalidation request. The target address, mask and invalidation hint must be specified in the DID field</li> <li>11 = Page-selective invalidation request. The target address register, and the domain-id must be provided in the DID field</li> <li>Hardware implementations may process an invalidation request by performing invalidation at a coarser granularity than requested. Hardware indicates completion of the invalidation request by clearing the IVT field. At this time, the granularity at which actual invalidation was performed is reported through the IAIG field</li> </ul>                                         |  |  |
| 59           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 58:57        | 1h<br>RO/V          | <ul> <li>IOTLB Actual Invalidation Granularity (IAIG):<br/>Hardware reports the granularity at which an invalidation request was processed through this field when reporting invalidation completion (by clearing the IVT field). The following are the encodings for this field</li> <li>00 = Reserved. This indicates hardware detected an incorrect invalidation request and ignored the request. Examples of incorrect invalidation requests include detecting an unsupported address mask value in Invalidate Address register for page-selective invalidation performed. This could be in response to a global, domain-selective, or page-selective invalidation performed using the domain-id specified by software in the DID field. This could be in response to a domain-selective or a page-selective invalidation request</li> <li>11 = Domain-page-selective invalidation performed using the address, mask and hint specified by software in the Invalidation performed using the address, mask and hint specified in DID field. This can be in response to a page-selective invalidation request.</li> </ul> |  |  |
| 56:50        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 49           | 0h<br>RW            | <ul> <li>Drain Reads (DR):<br/>This field is ignored by hardware if the DRD field is reported as clear in the Capability register. When the DRD field is reported as Set in the Capability register, the following encodings are supported for this field:</li> <li>0 = Hardware may complete the IOTLB invalidation without draining any translated DMA read requests</li> <li>1 = Hardware must drain DMA read requests.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 48           | 0h<br>RW            | <ul> <li>Drain Writes (DW):<br/>This field is ignored by hardware if the DWD field is reported as Clear in the Capability register. When the DWD field is reported as Set in the Capability register, the following encodings are supported for this field:</li> <li>0 = Hardware may complete the IOTLB invalidation without draining DMA write requests</li> <li>1 = Hardware must drain relevant translated DMA write requests.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 47:32        | 0000h<br>RW         | <b>DID:</b><br>Indicates the ID of the domain whose IOTLB entries need to be selectively<br>invalidated. This field must be programmed by software for domain-selective and<br>page-selective invalidation requests.<br>The Capability register reports the domain-id width supported by hardware. Software<br>must ensure that the value written to this field is within this limit. Hardware ignores<br>and not implements bits 47:(32+N), where N is the supported domain-id width<br>reported in the Capability register. |  |
| 31:0         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |



## 5 Gauss Newton Algorithm Registers (D8:F0)

Gaussian Mixture Model and Neural Network Accelerator. This chapter documents the registers in Bus: 0, Device 8, Function 0.

### 5.1 Summary of Registers

#### Table 5-1. Summary of Bus: 0, Device: 8, Function: 0 Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                     | Default Value |
|--------|-----------------|-----------------------------------------------------|---------------|
| 0h     | 4               | Vendor & Device ID (IDENTIFICATION)                 | 00008086h     |
| 4h     | 2               | Device Control (DCTRL)                              | 0000h         |
| 6h     | 2               | Device Status (DSTS)                                | 0010h         |
| 8h     | 4               | Revision ID & Class Codes (RID_DLCO)                | 08800000h     |
| Ch     | 1               | Cache Line Size (CLS)                               | 00h           |
| Eh     | 1               | Header Type (HTYPE)                                 | 00h           |
| Fh     | 1               | Built-in Self Test (BIST)                           | 00h           |
| 10h    | 4               | GNA Base Address Low (GNABAL)                       | 0000004h      |
| 14h    | 4               | GNA Base Address High (GNABAH)                      | 00000000h     |
| 2Ch    | 2               | Sub System Vendor Identifiers (SSVI)                | 0000h         |
| 2Eh    | 2               | Sub System Identifiers (SSI)                        | 0000h         |
| 34h    | 4               | Capabilities Pointers (CAPP)                        | 00000090h     |
| 3Ch    | 1               | Interrupt Line (INTL)                               | 00h           |
| 3Dh    | 1               | Interrupt Pin Register (INTP)                       | 01h           |
| 3Eh    | 2               | Min Grant And Min Latency Register (MINGNTLAT)      | 0000h         |
| 40h    | 4               | Override Configuration Control (OVRCFGCTL)          | 00000000h     |
| 90h    | 2               | Message Signaled Interrupt Capability ID (MSICAPID) | A005h         |
| 92h    | 2               | Message Signaled Interrupt Message Control (MC)     | 0000h         |
| 94h    | 4               | Message Signaled Interrupt Message Address (MA)     | 00000000h     |
| 98h    | 4               | Message Signaled Interrupt Message Data (MD)        | 00000000h     |
| A0h    | 2               | D0i3 Capability ID (D0I3CAPID)                      | DC09h         |
| A2h    | 2               | D0i3 Capability (D0I3CAP)                           | F014h         |
| A4h    | 4               | D0i3 Vendor Extended Capability Register (D0I3VSEC) | 01400010h     |
| A8h    | 4               | D0i3 SW LTR Pointer Register (D0I3SWLTRPTR)         | 00000000h     |
| ACh    | 4               | D0i3 DevIdle Pointer Register (D0I3DEVIDLEPTR)      | 00000A81h     |
| B0h    | 2               | D0i3 DevIdle Power On Latency (D0I3DEVIDLEPOL)      | 0800h         |
| B2h    | 2               | D0i3 Power Control Enables Register (PCE)           | 0028h         |
| DCh    | 2               | Power Management Capability ID (PMCAPID)            | F001h         |
| DEh    | 2               | Power Management Capability (PMCAP)                 | 0002h         |

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)             | Default Value |
|--------|-----------------|---------------------------------------------|---------------|
| E0h    | 2               | Power Management Control Status (PMCS)      | 0000h         |
| F0h    | 2               | FLR Capability ID (FLRCAPID)                | 0013h         |
| F2h    | 2               | FLR Capability Length And Version (FLRMISC) | 0306h         |
| F4h    | 1               | FLR Control Register (FLRCTL)               | 00h           |
| F5h    | 1               | FLR Status Register (FLRSTS)                | 00h           |

### 5.2 Vendor & Device ID (IDENTIFICATION) – Offset 0h

Device ID assigned to GNA and Vendor ID

| Туре | Size   | Offset               | Default   |
|------|--------|----------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 0h | 00008086h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                        |
|--------------|---------------------|-------------------------------------------------------------------------------------|
| 31:16        | 0000h<br>RO/V       | Device Identification Number (DID):<br>Indicates the device ID assigned to the GNA. |
| 15:0         | 8086h<br>RO         | Vendor Identification Number (VID):<br>Indicates Intel's identification             |

## 5.3 Device Control (DCTRL) – Offset 4h

The Command register provides coarse control over GMM's abilities such as:

- Unsupported Request Error Reporting Enable
- Poisoned TLP Error Reporting Enable
- Interrupt Disable
- Max Aligned Payload Size
- Max Aligned Read Request Size
- Special Cycle Enable
- Bus Master Enable
- Memory Space Enable



| Туре | Size   | Offset               | Default |
|------|--------|----------------------|---------|
| PCI  | 16 bit | [B:0, D:8, F:0] + 4h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                           |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                               |  |
| 14           | 0h<br>RO            | Unsupported Request Error Reporting Enable (UNSPREQERREN):<br>Unsupported Request Error Reporting Enable                                                                                               |  |
| 13           | 0h<br>RO            | Poisoned TLP Error Reporting Enable (PTLPERREN):<br>Poisoned TLP Error Reporting Enable                                                                                                                |  |
| 12:11        | 0h<br>RO            | Reserved                                                                                                                                                                                               |  |
| 10           | 0h<br>RW            | Interrupt Disable (INTDIS):<br>Interrupt Disable:<br>Controls the ability of the function to generate INTx interrupts.<br>0: INTx allowed<br>1: INTx disabled                                          |  |
| 9:6          | 0h<br>RO            | Reserved                                                                                                                                                                                               |  |
| 5            | 0h<br>RO            | Max Aligned Payload Size (MXAPAYLDSZ):<br>Max Aligned Payload Size - Reserved                                                                                                                          |  |
| 4            | 0h<br>RO            | Max Aligned Read Request Size (MXARDREQSZ):<br>Max Aligned Read Request Size - Reserved                                                                                                                |  |
| 3            | 0h<br>RO            | Special Cycle Enable (SCEN):<br>Special Cycle Enable - Reserved                                                                                                                                        |  |
| 2            | 0h<br>RW            | Bus Master Enable (BME):         Bus Master Enable:         0: Disable (default).         1: Enabled. Device may generate bus master transactions depending on its mode of operation.                  |  |
| 1            | 0h<br>RW            | Memory Space Enable (MSE):<br>Memory Space Enable<br>Controls the GMM devices response to memory space accesses.<br>0: Disabled (default)<br>1: Enabled. Device will respond to memory space accesses. |  |
| 0            | 0h<br>RO            | IO Space Enable (IOSE):<br>IO Space Enable. Not implemented.                                                                                                                                           |  |

### 5.4 Device Status (DSTS) – Offset 6h

The Status register to record status information for PCI related events

| Туре | Size   | Offset               | Default |
|------|--------|----------------------|---------|
| PCI  | 16 bit | [B:0, D:8, F:0] + 6h | 0010h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                              |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|              |                     | Detected Parity Error (DPE):                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 15           | 0h<br>RO            | This bit is set by a function whenever it receives a Poisoned TLP, regardless of the state the parity Error Response bit in the Command register. On a Function with a Type 1 Configuration header, the bit is set when the Poisoned TLP is received by its primary side. Note: some implementations use this error type as non-fatal error indication This bit is typically RWC. Change to RO as this bit is not in use. |  |
| 14           | 0h<br>RO            | Signaled System Error (SSE):<br>This bit is set when a function sends an ERR_FATAL or ERR_NONFATAL Message, and<br>the SERR# enable bit in the command register is 1.<br>Note: some implementations use this error for fatal.<br>When received all operations are aborted.<br>This bit is typically RWC. Change to RO as this bit is not in use                                                                           |  |
| 13           | 0h<br>RW/1C/V       | Received Master Abort (RMA):<br>This bit is set when a requester receives a completion with Unsupported Request<br>Completion status.<br>On a function with a Type 1 configuration header, the bit is set when the Unsupported<br>Request is received by its primary side.                                                                                                                                                |  |
| 12           | 0h<br>RW/1C/V       | Received Target Abort (RTA):<br>This bit is set when a transaction abort is received to a GMM initiated transaction.                                                                                                                                                                                                                                                                                                      |  |
| 11           | 0h<br>RW/1C/V       | Signaled Target Abort (STA):<br>This bit is set when a Function completes a Posted or Non-Posted Request as a<br>Completer Abort Error. This applies to a function with a type 1 configuration header<br>when the Completer Abort was generated by its primary side.                                                                                                                                                      |  |
| 10:8         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 7            | 0h<br>RO            | Fast Back-to-Back (FB2B):<br>Fast Back-to-Back<br>(ignored by SW)                                                                                                                                                                                                                                                                                                                                                         |  |
| 6:5          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 4            | 1h<br>RO            | Capability List (CLIST):<br>Capability List<br>0: no capability list<br>1: the GMM contains a linked list of capabilities which is accessed via the CAPPTR<br>register at offset 34h                                                                                                                                                                                                                                      |  |
| 3            | 0h<br>RO/V          | Interrupt Status (INTSTS):<br>Reflects the state of the interrupt in the device. Only when the Interrupt Disable bit in<br>the command register is a 0 and this Interrupt Status bit is a 1, will this device send<br>a virtual INTA. Setting the Interrupt Disable bit to a 1 has no effect on the state of<br>this bit.<br>This bit is controlled by HW.<br>0: No interrupt pending<br>1: Interrupt pending             |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 2:0          | 0h<br>RO            | Reserved                     |

### 5.5 Revision ID & Class Codes (RID\_DLCO) – Offset 8h

RID: This register indicates the stepping of this device.

DLCO: This register identify the type of device.

The values are as defined in PCI 3.0 bus specification in Appendix D.

The GMM is identified as an Other system Peripheral

| Туре | Size   | Offset               | Default   |
|------|--------|----------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 8h | 08800000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                 |
|--------------|---------------------|------------------------------------------------------------------------------|
| 31:24        | 08h<br>RO           | Base Class Code (BCC):<br>Base Class (Generic system Peripherals)            |
| 23:16        | 80h<br>RO           | Sub Class Code (SCC):<br>Code for Sub Class                                  |
| 15:8         | 00h<br>RO           | Peripheral Interface (PROGINTERFACE):<br>Interface (other system peripheral) |
| 7:0          | 00h<br>RO/V         | Revision ID (RID):<br>Indicates the stepping of this device.                 |

### 5.6 Cache Line Size (CLS) – Offset Ch

The system cache-line size in units of DWORDS

| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:8, F:0] + Ch | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                           |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 00h<br>RW           | <b>Cache Line Size (CLS):</b><br>Implemented by PCI Express devices as a read-write field for legacy compatibility purposes but has no impact on any PCI Express device functionality. |

### 5.7 Header Type (HTYPE) – Offset Eh

This byte identifies the layout of the second part of the predefined header and whether or not the device contains multiple functions (GMM is a single-function device of basic configuration space format, so this register is Read-Only and hardwired to 0).

| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:8, F:0] + Eh | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                             |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------|
| 7            | 0h<br>RO            | Multi Function Device (MFD):<br>Hardwired to 0 indicating this device is not a multi-function device.    |
| 6:0          | 00h<br>RO           | Header Type (HT):<br>The value 00h, indicates a basic (i.e. single function) configuration space format. |

### 5.8 Built-in Self Test (BIST) – Offset Fh

This register describes the BIST capability of GMM and since GMM doesn't support BIST, the register is configured as Read Only.



| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:8, F:0] + Fh | 00h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                              |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------|--|
| 7            | 0h<br>RO            | <b>BIST Capable (BISTCAP):</b><br>BIST Capable. Hardwired to 0 since this device does not implement BIST. |  |
| 6            | 0h<br>RO            | Start BIST (BISTST):<br>Start BIST. Hardwired to 0 since this device does not implement BIST.             |  |
| 5:4          | 0h<br>RO            | Reserved                                                                                                  |  |
| 3:0          | 0h<br>RO            | <b>BIST Completion Code (BISTCC):</b><br>Hardwired to 0 since this device does not implement BIST.        |  |

### 5.9 GNA Base Address Low (GNABAL) – Offset 10h

GNA Base Address Low:

Lower 32-bits of the GNA Base Address register.

The GMM Base Address register may be accessed with Double Word (32bit) read/write operations.

In 32-bit OS, the address specified may be limited by 32-bit of space, and the renaming bits must stay with their default values.

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 10h | 0000004h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                 |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------|
| 31:12        | 00000h<br>RW        | Memory Base Address Low (BAL):<br>Base address of this device's memory mapped IO space. A page of 4KB of address is<br>used. |
| 11:4         | 00h<br>RO           | Address Mask (ADDRMSK):<br>Hardwired to 0s to indicate at least 4KB address range                                            |
| 3            | 0h<br>RO            | <b>Prefetchable Memory (PREF):</b><br>Hardwired to 0 indicating that this range is not prefetchable.                         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                               |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------|
| 2:1          | 2h<br>RO            | Memory Type (MEMTY):<br>Memory Type:<br>00: 32 bit base address<br>01: reserved<br>10: 64-bit base address<br>11: reserved |
| 0            | 0h<br>RO            | Space Type (SPTY):<br>Space Type:<br>Memory/IO Space<br>Hardwired to 0 indicating that this is a Memory BAR.               |

### 5.10 GNA Base Address High (GNABAH) – Offset 14h

Upper 32-bits of the GNA Base Address register.

The GNA Base Address register may be accessed with Double Word (32bit) read/write operations.

In 32-bit OS, the address specified may be limited by 32-bit of space, and the renaming bits must stay with their default values.

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 14h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                      |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 31:7         | 0000000h<br>RW      | Memory Base Address High (Reserved) (BAR):<br>These bits must be loaded with zeros.                                               |
| 6:0          | 00h<br>RW           | Memory Base Address High (BAH):<br>Includes the high bits of the base address used by 64-bit OS.<br>Must hold zero for 32-bit OS. |

# 5.11 Sub System Vendor Identifiers (SSVI) – Offset 2Ch

This register is initialized to logic 0 by the assertion of reset. This register can be written only once after reset de-assertion it is locked for writes after that.



| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:8, F:0] + 2Ch | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                     |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RW/O       | Subsystem Vendor ID (SSVID):<br>Subsystem Vendor ID (SSVID): This is written by BIOS. No hardware action taken on<br>this value. |

### 5.12 Sub System Identifiers (SSI) – Offset 2Eh

This register is initialized to logic 0 by the assertion of reset. This register can be written only once after reset de-assertion it is locked for writes after that.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:8, F:0] + 2Eh | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RW/O       | Subsystem ID (SSID):<br>Subsystem ID (SSID): This is written by BIOS. No hardware action taken on this value. |

### 5.13 Capabilities Pointers (CAPP) – Offset 34h

This register gives MSI capability pointer offset.

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 34h | 0000090h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| R           | R          | R         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                  |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------|--|
| 31:8         | 0h<br>RO            | Reserved                                                                                      |  |
| 7:0          | 90h<br>RO           | Capability Pointer (CAPP):<br>Indicates that the MSI capability pointer offset is offset 90h. |  |

### 5.14 Interrupt Line (INTL) – Offset 3Ch

This register contains interrupt line routing information. The device itself does not use this value, rather it is used by device drivers and operating systems to determine priority and vector information.

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:8, F:0] + 3Ch | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                              |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:0          | 00h<br>RW           | Interrupt Connection (INTCON):<br>Communicate interrupt line routing information.<br>BIOS Requirement: POST software writes the routing information into this register as<br>it initializes and configures the system. The value indicates to which input of the<br>system interrupt controller this device's interrupt pin is connected. |  |

### 5.15 Interrupt Pin Register (INTP) – Offset 3Dh

Tells which PCI legacy interrupt pin a device will use (GMM uses only IntA).



| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:8, F:0] + 3Dh | 01h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                       |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------|--|
| 7:3          | 0h<br>RO            | Reserved                                                                                           |  |
| 2:0          | 1h<br>RO            | Legacy Interrupt (LEGINT):<br>When Legacy interrupts are used, function use legacy interrupt INTA. |  |

### 5.16 Min Grant And Min Latency Register (MINGNTLAT) — Offset 3Eh

Specifies a device's desired settings for Latency Timer values.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:8, F:0] + 3Eh | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description      |
|--------------|---------------------|-----------------------------------|
| 15:8         | 00h<br>RO           | Min Latency (MINLAT):<br>Reserved |
| 7:0          | 00h<br>RO           | Min Grant (MINGNT):<br>Reserved   |

### 5.17 Override Configuration Control (OVRCFGCTL) – Offset 40h

This register holds bits that may be used internal mechanisms in the GMM during debug operations. Special notes will be made to BIOS writers, if any 5 of these bits will need to be set to value other than default.

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 40h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:9         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                    |
| 8            | 0h<br>RW            | Sideband Clock Gating Enable (SBDCGEN):<br>This bit, when set, enables the sideband interface clock used for GMM bus interface<br>operations (gated_side_clk) to be gated when conditions are met. When clear, clock<br>gating is disabled. |
| 7:0          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                    |

### 5.18 Message Signaled Interrupt Capability ID (MSICAPID) — Offset 90h

This register contains a pointer to the next item in the capabilities list which is the Power Management Capability and also helps to identify linked list item (capability structure) as being for MSI registers.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:8, F:0] + 90h | A005h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                 |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8         | A0h<br>RO           | <b>Pointer to Next Capability (NXTPTR):</b><br>This contains a pointer to the next item in the capabilities list which is the Power<br>Management Capability |
| 7:0          | 05h<br>RO           | Capability ID (CAPID):<br>Capability ID<br>Value of 05h identifies this linked list item (capability structure) as being for MSI<br>registers.               |


#### 5.19 Message Signaled Interrupt Message Control (MC) — Offset 92h

This register is defined to meet PCI Local Bus Specification 3.0 Section 6.8 definition of MSI messages.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:8, F:0] + 92h | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                          |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:9         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                              |
| 8            | 0h<br>RO            | Per-Vector Masking Capable (PVMCAP):<br>Per-Vector Masking Capable.<br>0: not supported by GMM.                                                                                                                                                                                                                                       |
| 7            | 0h<br>RO            | <b>64-bit Address Capable (ADDR64CAP):</b><br>Hardwired to 0 to indicate that the function does not implement the upper 32 bits of the Message Address register and is incapable of generating a 64-bit memory address. This may need to change in future implementations when addressable system memory exceeds the 32bit/4GB limit. |
| 6:4          | 0h<br>RW            | Multiple Message Enable (MMEN):<br>System software program this field to indicate the number of vectors allocated to the<br>GMM. At least one vector must be allocated when the MSI interrupts are enabled.<br>This value is ignored by HW as only a single vector is in use by GMM.                                                  |
| 3:1          | 0h<br>RO            | Multiple Message Capable (MMCAP):<br>Indicates to SW the number of vectors that the GMM module is requesting for use.<br>Value Number of Messages requested<br>000 1<br>001 2 (reserved)<br>010 4 (reserved)<br>011 8 (reserved)<br>100 16(reserved)<br>101 32(reserved)<br>0ther reserved                                            |
| 0            | 0h<br>RW            | MSI Enable (MSIEN):<br>MSI Enable Controls the ability of GMM to generate MSI Messages. A device driver is<br>prohibited from writing this bit to mask a functions service request. 0: MSI will not be<br>generated 1: MSI will be generated. INTA will not be generated and INTA status is not<br>set.                               |

#### 5.20 Message Signaled Interrupt Message Address (MA) — Offset 94h

This register is defined to meet PCI Local Bus Specification 3.0 Section 6.8 definition of MSI messages.

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 94h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:2         | 00000000<br>h<br>RW | Message Address (MADDR):<br>Used by system software to assign an MSI address to the device. The device handles<br>an MSI by writing the padded contents of the MD register to this address. |
| 1:0          | 0h<br>RO            | Reserved                                                                                                                                                                                    |

### 5.21 Message Signaled Interrupt Message Data (MD) – Offset 98h

This register is defined to meet PCI Local Bus Specification 3.0 Section 6.8 definition of MSI messages

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 98h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                            |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                |
| 15:0         | 0000h<br>RW         | Message Data (MDAT):<br>Base message data pattern assigned by system software and used to handle an MSI from the device.<br>When the device must generate an interrupt request, it writes a 32-bit value to the memory address specified in the MA register. The upper 16 bits are always set to 0.<br>The lower 16 bits are supplied by this register. |

### 5.22 D0i3 Capability ID (D0I3CAPID) – Offset A0h

Pointer to next capability and capability ID.



| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:8, F:0] + A0h | DC09h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8         | DCh<br>RO           | <b>Pointer to Next Capability (NXTPTR):</b><br>This contains a pointer to the next item in the capabilities list which is the Power<br>Management Capability. |
| 7:0          | 09h<br>RO           | <b>Capability ID (CAPID):</b><br>Value of 09h identifies this linked list item (capability structure) is a vendor specific capability.                        |

### 5.23 D0i3 Capability (D0I3CAP) – Offset A2h

Vendor-Specific Capability ID.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:8, F:0] + A2h | F014h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                      |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:12        | Fh<br>RO            | <b>Vendor-Specific Capability ID (VSID):</b><br>Indicates that this Vendor Specific Capability is an Extended Capability, which use a VSEC 16-bit Extended Vendor Capability in the subsequent 4B., differentiating this from other vendor specific capabilities. |
| 11:8         | 0h<br>RO            | Vendor Specific Capability Revision (VSREV):<br>Reserved                                                                                                                                                                                                          |
| 7:0          | 14h<br>RO           | Vendor Specific Capability Length (VSLEN):<br>This field indicates the number of bytes in this capability including the CapID and Cap<br>registers.                                                                                                               |

### 5.24 D0i3 Vendor Extended Capability Register (D0I3VSEC) — Offset A4h

Vendor Specific Extended Capability Length.

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + A4h | 01400010h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                     |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 014h<br>RO          | Vendor Specific Extended Capability Length (VSECLEN):<br>Indicates that this Vendor Specific Capability is an Extended Capability, which use a<br>VSEC 16-bit Extended Vendor Capability in the subsequent 4B., differentiating this<br>from other vendor specific capabilities. |
| 19:16        | 0h<br>RO            | Vendor Specific Extended Capability Revision (VSREV):<br>For this revision of DevIdle, this field is 0h.                                                                                                                                                                         |
| 15:0         | 0010h<br>RO         | Vendor Specific Extended Capability ID (VSECID):<br>DevIdle has been assigned the Intel VSEC ID of 10h.                                                                                                                                                                          |

### 5.25 D0i3 SW LTR Pointer Register (D0I3SWLTRPTR) – Offset A8h

SW LTR Update MMIO Offset Location.

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + A8h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                         |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------|
| 31:4         | 0000000h<br>RO      | SW LTR Update MMIO Offset Location (SWLTRLOC):<br>The value in this field is ignored as GMM does not support SW LTR. |
| 3:1          | 0h<br>RO            | Base Address Register Number (BARNUM):<br>The value in this field is ignored as GMM does not support SW LTR.         |
| 0            | 0h<br>RO            | Valid Indicator (VALID):<br>Indicates the use of SW LTR by the function.GMM does not use SW LTR.                     |

### 5.26 D0i3 DevIdle Pointer Register (D0I3DEVIDLEPTR) – Offset ACh

DevIdle MMIO Offset Location.



| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + ACh | 00000A81h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                      |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:4         | 00000A8h<br>RO      | <b>DevIdle MMIO Offset Location (DEVIDLELOC):</b><br>This location pointer to the DevIdle register in MMIO space, as an offset from the BAR base. |
| 3:1          | 0h<br>RO            | Base Address Register Number (BARNUM):<br>The DevIdle is located in BAR0.                                                                         |
| 0            | 1h<br>RO            | Valid Indicator (VALID):<br>GMM has a DevIdle register.                                                                                           |

### 5.27 D0i3 DevIdle Power On Latency (D0I3DEVIDLEPOL) - Offset B0h

D0idle\_5 Max\_Power\_On\_Latency is set by BIOS at boot and read by device driver SW to calculate approximate cost of a D0idle entry + exit cycle. This allows driver to avoid idle entry in cases where device duty cycle is larger than D0idle entry + exit cycle.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:8, F:0] + B0h | 0800h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:13        | 0h<br>RO            | Reserved                                                                                                                                                                                      |
| 12:10        | 2h<br>RO            | Power On Latency Scale (POLS):<br>Latency Scale multiplier:<br>010: 1us<br>011: 32us<br>All other settings are reserved.<br>This field is a RO as there is no need for BIOS programing of it. |
| 9:0          | 000h<br>RO          | <b>Power On Latency Value (POLV):</b><br>A value of 0 indicates a power on latency of less than 1us. This field is a RO as there is no need for BIOS programing of it.                        |

### 5.28 D0i3 Power Control Enables Register (PCE) – Offset B2h

This register controls the D0i3 features like Hardware Autonomous Enable, sleep enable, D3-Hot Enable, I3 Enable and PMC Request Enable.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:8, F:0] + B2h | 0028h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                    |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:6         | 0h<br>RO            | Reserved                                                                                                                                                                                                        |
| 5            | 1h<br>RW            | Hardware Autonomous Enable (HAE):<br>If set, then the IP may request a PG whenever it is idle.<br>NOTE: If this bit is set, then bits[2:0] must be 000.                                                         |
| 4            | 0h<br>RO            | Reserved                                                                                                                                                                                                        |
| 3            | 1h<br>RW            | Sleep Enable (SE):<br>If clear, then IP will never assert Sleep to the retention flops.<br>If set, then IP may assert Sleep during PGing.<br>Note that some platforms may default this bit to 0, others to 1.   |
| 2            | 0h<br>RW            | <b>D3-Hot Enable (D3HE):</b><br>If set, then IP will PG when idle and the PMCSR[1:0] register in the IP =11.                                                                                                    |
| 1            | 0h<br>RW            | <b>I3 Enable (I3E):</b><br>If set, then IP will PG when idle and the D0i3 register (D0i3C[2] = 1) is set. NOTE: If bits [2:1] = 11, then the IP would PG whenever either PMCSR = 11 or the D0i3C.i3 bit is set. |
| 0            | 0h<br>RW            | <b>PMC Request Enable (PMCRE):</b><br>If set, then IP will PG when idle and the PMC requests power gating by asserting the pmc_*_sw_pg_req_b signal.                                                            |

### 5.29 Power Management Capability ID (PMCAPID) – Offset DCh

This register contains a pointer to next item in capabilities list and also helps to identify linked list item as being for

PCI Power Management registers.



| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:8, F:0] + DCh | F001h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                     |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8         | F0h<br>RO           | <b>Next Pointer (NXTPTR):</b><br>This contains a pointer to next item in capabilities list. This is the final capability in the list and must be set to 00h.                                                     |
| 7:0          | 01h<br>RO           | <b>Capability Identifier (CAPID):</b><br>Identifies this linked list item as being for PCI Power Management registers.<br>This is compliant with the PCI Power Management Interface Specification (section 3.2). |

### 5.30 Power Management Capability (PMCAP) – Offset DEh

This register describes the Power Management Capability of GMM.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:8, F:0] + DEh | 0002h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                        |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:11        | 00h<br>RO           | <b>PME Support (PMES):</b><br>This device does not support PMEB signal.                                                                                             |
| 10           | 0h<br>RO            | D2 Support (D2S):<br>This device does not support D2.                                                                                                               |
| 9            | 0h<br>RO            | D1 Support (D1S):<br>This device does not support D1.                                                                                                               |
| 8:6          | 0h<br>RO            | Auxiliary Current (AUXC):<br>Reserved                                                                                                                               |
| 5            | 0h<br>RO            | <b>Device Specific Initialization (DSI):</b><br>Indicates that this device requires device specific initialization before generic class device driver is to use it. |
| 4            | 0h<br>RO            | Auxiliary Power (AUXP):<br>This device does not use Aux power.                                                                                                      |
| 3            | 0h<br>RO            | <b>PME Clock (PMEC):</b><br>Indicate this device does NOT support PMEB generation.                                                                                  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:0          | 2h<br>RO            | Version for PM (VER):<br>Hardwired to 010b to indicate there are 4 bytes of power management registers<br>implemented and that this device complies with revision 1.1 of the PCI Power<br>Management Interface Specification. |

### 5.31 Power Management Control Status (PMCS) – Offset E0h

This register has the status of PME Generation from D3(cold), Data Scale, Data Select, PME Enable and Power State.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:8, F:0] + E0h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15           | 0h<br>RO            | PME Generation from D3 (cold) (PMEGD3):<br>Not supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 14:13        | 0h<br>RO            | Data Scale (DATSC):<br>No support for Power Management Data register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 12:9         | 0h<br>RO            | Data Select (DATSEL):<br>No support for Power Management Data register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 8            | 0h<br>RO            | PME Enable (PMEE):<br>PMEB is not supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 7:2          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 1:0          | 0h<br>RW            | <ul> <li>Power State (PS):</li> <li>Indicates the current power state of this device and can be used to set the device into a new power state. If software attempts to write an unsupported state to this field, write operation must complete normally on the bus, but the data is discarded and no state change occurs.</li> <li>00: D0</li> <li>01: D1 (Not supported in this device.)</li> <li>10: D2 (Not supported in this device.)</li> <li>11: D3</li> <li>Write of reserved values is ignored and state will not change.</li> <li>Support of D3cold does not require any special action. While in the D3hot state, this device can only act as the target of PCI configuration transactions (for power management control). This device also cannot generate interrupts or respond to MMR cycles in the D3 state. The device must return to the D0 state in order to be fully-functional.</li> </ul> |  |



### 5.32 FLR Capability ID (FLRCAPID) – Offset F0h

This register contains a pointer to next item in capabilities list and capability of Advanced Features.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:8, F:0] + F0h | 0013h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                     |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:8         | 00h<br>RO           | <b>Next Pointer (NXTPTR):</b><br>This contains a pointer to next item in capabilities list. This is the final capability in the list and must be set to 00h.                                     |  |
| 7:0          | 13h<br>RO           | Capability Identifier (CAPID):<br>A value that indicates FLR (Vendor specific value).<br>0: 09h (FLR in use)<br>A value of 09h in this register indicates that this is a FLR capabilities field. |  |

### 5.33 FLR Capability Length And Version (FLRMISC) – Offset F2h

This register describes the FLR Capability, TXP Capability and Capability Length.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:8, F:0] + F2h | 0306h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                             |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:10        | 0h<br>RO            | Reserved                                                                                                                                                                 |
| 9            | 1h<br>RO            | FLR Capability (FLRCAP):<br>Indicates support for Function Level Reset (FLR).                                                                                            |
| 8            | 1h<br>RO            | TXP Capability (TXPCAP):<br>Indicates that TP bit is supported.                                                                                                          |
| 7:0          | 06h<br>RO           | <b>Capability Length (CAPLEN):</b><br>This bit indicates the number of bytes this vendor specified capability requires. it has<br>a value of 06h for the FLR capability. |

### 5.34 FLR Control Register (FLRCTL) – Offset F4h

This register controls the Functional Level reset operation of GMM.

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:8, F:0] + F4h | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                      |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:1          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                          |
| 0            | 0h<br>WO            | <b>Initiate FLR (INITFLR):</b><br>Writing 1 to this field starts the Functional Level Reset. This will act similar to the Abort + will bring all non-CFG registers to their reset value. The FLR is completed when the FLR status bit is cleared. |

### 5.35 FLR Status Register (FLRSTS) – Offset F5h

This register helps to identify whether FLR is in progress.

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:8, F:0] + F5h | 00h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:1          | 0h<br>RO            | Reserved                                                                                                                                                                    |
| 0            | 0h<br>RO/V          | Transaction Pending (XPEND):<br>0: FLR not in progress.<br>1: FLR is in progress (due to internal operation or waiting for the completion of a non-<br>posted transaction). |



### 6 Image Processing Unit Registers (D5:F0)

This chapter documents the registers in Bus: 0, Device 5, Function 0.

#### 6.1 Summary of Registers

#### Table 6-1. Summary of Bus: 0, Device: 5, Function: 0 Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                               | Default Value |
|--------|-----------------|-------------------------------------------------------------------------------|---------------|
| 0h     | 4               | Vendor ID and Device ID (VID_DID)                                             | 00008086h     |
| 4h     | 4               | Command and Status (PCICMD_PCISTS)                                            | 00100000h     |
| 8h     | 4               | Revision ID and Class Code (RID_CC)                                           | 04800000h     |
| Ch     | 4               | Cache Line Size, Master Latency Timer, Header Type and BIST (CLS_MLT_HT_BIST) | 00000000h     |
| 10h    | 4               | ISPMMADR LSB (ISPMMADR_LOW)                                                   | 0000004h      |
| 14h    | 4               | ISPMMADR MSB (ISPMMADR_HIGH)                                                  | 00000000h     |
| 2Ch    | 4               | Subsystem Vendor ID and Subsystem ID (SVID_SID)                               | 0000000h      |
| 34h    | 4               | Capabilities Pointer (CAPPOINT)                                               | 00000070h     |
| 3Ch    | 4               | Interrupt Properties (INTR)                                                   | 00000100h     |
| 70h    | 4               | PCIe Capabilities (PCIECAPHDR_PCIECAP)                                        | 0092AC10h     |
| 74h    | 4               | Device Capabilities (DEVICECAP)                                               | 10008020h     |
| 78h    | 4               | Device Capabilities and Control (DEVICECTL_DEVICESTS)                         | 00000000h     |
| ACh    | 4               | MSI Capabilities and MSI Control (MSI_CAPID)                                  | 0080D005h     |
| B0h    | 4               | MSI Address Low (MSI_ADDRESS_LO)                                              | 0000000h      |
| B4h    | 4               | MSI Address High (MSI_ADDRESS_HI)                                             | 00000000h     |
| B8h    | 4               | MSI Data (MSI_DATA)                                                           | 00000000h     |
| D0h    | 4               | Power Management Capabilities (PMCAP)                                         | 00030001h     |
| D4h    | 4               | Power Management Control and Status (PMCS)                                    | 0000008h      |
| F0h    | 4               | IPUVTDBAR Base Address Register (IPUVTDBAR_LOW)                               | 0000000h      |
| F4h    | 4               | IPUVTDBAR Base Address Register (IPUVTDBAR_HIGH)                              | 0000000h      |

### 6.2 Vendor ID and Device ID (VID\_DID) - Offset 0h

VID\_DID - Vendor ID and Device ID Register

| Туре | Size   | Offset               | Default   |
|------|--------|----------------------|-----------|
| PCI  | 32 bit | [B:0, D:5, F:0] + 0h | 00008086h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                         |
|--------------|---------------------|------------------------------------------------------------------------------------------------------|
| 31:16        | 0000h<br>RO/V       | Device ID (DID):<br>Device Identification Number.                                                    |
| 15:0         | 8086h<br>RO         | Vendor ID (VENDOR_ID):<br>Vendor Identification Number (VID): PCI standard identification for Intel. |

### 6.3 Command and Status (PCICMD\_PCISTS) - Offset 4h

Command and Status Register

| Туре | Size   | Offset               | Default   |
|------|--------|----------------------|-----------|
| PCI  | 32 bit | [B:0, D:5, F:0] + 4h | 00100000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                        |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                            |
| 30           | 0h<br>RO/V          | SERR Status (SERR_STS):<br>SERR status                                                                                                                                                              |
| 29           | 0h<br>RW/1C/V       | RMA:<br>Received Master Abort (MA): Set when IUNIT receive UR                                                                                                                                       |
| 28           | 0h<br>RW/1C/V       | RTA:<br>Received Target Abort (RTA): Set when IUNIT receive CA                                                                                                                                      |
| 27           | 0h<br>RW/1C/V       | <b>STA:</b><br>Signaled Target Abort (STA): Set when IUNIT receive P/NP transaction which is CA                                                                                                     |
| 26:21        | 0h<br>RO            | Reserved                                                                                                                                                                                            |
| 20           | 1h<br>RO            | <b>Capability List (CAP):</b><br>Indicates that the CAPPOINT register at 34h provides an offset into PCI Configuration<br>Space containing a pointer to the location of the first item in the list. |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                      |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19           | 0h<br>RO/V          | <b>Interrupt Status (IS):</b><br>Reflects the state of the interrupt in the camera device. Is set to 1 if IER and IIR are both set. Otherwise is set to 0.                                                                                                                                                        |
| 18:11        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                          |
| 10           | 0h<br>RW            | Interrupt Disable (INTA_DISABLE):<br>When set, blocks the sending of ASSERT_INTA and DEASSERT_INTA messages to the<br>Intel Legacy Block (ILB). The interrupt status is not blocked from being reflected in<br>PCICMDSTS.IS. When 0, permits the sending of ASSERT_INTA and DEASSERT_INTA<br>messages to the ILB. |
| 9            | 0h<br>RO            | Fast Back To Back Enable (FASTB2B):<br>Hardwired to 0                                                                                                                                                                                                                                                             |
| 8            | 0h<br>RO            | SERR Reporting Enable (SERR_EN):<br>SERR Reporting Enable.                                                                                                                                                                                                                                                        |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                          |
| 6            | 0h<br>RO            | Parity Error (PARITY_ERR):<br>Parity Error Reporting Enable.                                                                                                                                                                                                                                                      |
| 5            | 0h<br>RO            | VGA Snoop (VGA_SNP):<br>Not applicable to internal IIO devices. Hardwired to 0.                                                                                                                                                                                                                                   |
| 4            | 0h<br>RO            | Memory Write and Invalidate Enable (MWRINV):<br>Memory Write and Invalidate Enable<br>Not applicable to internal IIO devices. Hardwired to 0.                                                                                                                                                                     |
| 3            | 0h<br>RO            | Special Cycle (SPECIAL_CYCLE):<br>Special Cycle Enable. Hardwired to 0                                                                                                                                                                                                                                            |
| 2            | 0h<br>RW            | <b>Bus Master Enable (BME):</b><br>Enables ISP to function as a PCI compliant master. When 0, blocks the sending of MSI interrupts. When 1, permits the sending of MSI interrupts.                                                                                                                                |
| 1            | 0h<br>RW            | Memory Space Enable (MSE):<br>When set, accesses to this device's memory space is enabled.                                                                                                                                                                                                                        |
| 0            | 0h<br>RO            | IO Space Enable (IOAE):<br>The IPU doesn't support IO commands.                                                                                                                                                                                                                                                   |

### 6.4 Revision ID and Class Code (RID\_CC) – Offset 8h

RID\_CC - Revision ID and Class Code Register

| Туре | Size   | Offset               | Default   |
|------|--------|----------------------|-----------|
| PCI  | 32 bit | [B:0, D:5, F:0] + 8h | 04800000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------|
| 31:24        | 04h<br>RO           | Base-Class Code (BASECLASS_CODE):<br>04h indicates a multimedia device                        |
| 23:16        | 80h<br>RO           | Sub-Class Code (SUBCLASS_CODE):<br>80h indicates a video device                               |
| 15:8         | 00h<br>RO           | Programming Interface (PROGRAMMING_INTERFACE):<br>Default programming interface               |
| 7:0          | 00h<br>RO/V         | <b>Revision ID (REVISION_ID):</b><br>The value in this field is set by the setIDValue message |

### 6.5 Cache Line Size, Master Latency Timer, Header Type and BIST (CLS\_MLT\_HT\_BIST) — Offset Ch

Cache Line Size, Master Latency Timer, Header Type and BIST Register

| Туре | Size   | Offset               | Default  |
|------|--------|----------------------|----------|
| PCI  | 32 bit | [B:0, D:5, F:0] + Ch | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                 |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 00h<br>RO           | Built In Self Test (BIST):<br>Built In Self Test                                                                                                                                                                             |
| 23:16        | 00h<br>RO           | Header Type (HEADER_TYPE):<br>Indicates a type 0 header format.                                                                                                                                                              |
| 15:8         | 00h<br>RO           | Master Latency Timer (LATENCY_TIMER):<br>Master Latency Timer                                                                                                                                                                |
| 7:0          | 00h<br>RW           | <b>Cache Line Size (CACHELINE_SIZE):</b><br>Value is ignored. This field is implemented by PCI Express devices as a read-write field for legacy compatibility purposes but has no effect on any PCI Express device behavior. |



### 6.6 ISPMMADR LSB (ISPMMADR\_LOW) - Offset 10h

Lower Part of the ISPMMADR Base Address Register

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:5, F:0] + 10h | 0000004h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                         |
|--------------|---------------------|------------------------------------------------------------------------------------------------------|
| 31:24        | 00h<br>RW           | <b>Base Address (BASE_ADDR):</b><br>Set by the OS, these bits correspond to address signals (31:24). |
| 23:4         | 00000h<br>RO        | Address Mask (ADDR_MASK):<br>Hardwired to 0s to indicate at least 16MB address range                 |
| 3            | 0h<br>RO            | Prefetchable Memory (PREFETCHABLE):<br>Hardwired to 0 to prevent prefetching                         |
| 2:1          | 2h<br>RO            | Memory Type (TYPE):<br>2h indicates 64 bit wide addressing                                           |
| 0            | 0h<br>RO            | Message Space (MESSAGE_SPACE):<br>Oh indicates memory space                                          |

### 6.7 ISPMMADR MSB (ISPMMADR\_HIGH) - Offset 14h

Higher Part of Base Address Register

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:5, F:0] + 14h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                      |
|--------------|---------------------|---------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | Base Address MSB (BASE_ADDR):<br>Base Address MSB |



### 6.8 Subsystem Vendor ID and Subsystem ID (SVID\_SID) - Offset 2Ch

Subsystem Vendor ID and Subsystem ID Register

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:5, F:0] + 2Ch | 0000000h |

Register Level Access:

| <b>BIOS Access</b> | SMM Access | OS Access |
|--------------------|------------|-----------|
| RW                 | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                       |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0000h<br>RW/O       | Subsystem ID (SUBSYSTEM_ID):<br>Written by BIOS after reset, can be changed only after a reset cycle               |
| 15:0         | 0000h<br>RW/O       | Subsystem Vendor ID (SUBSYSTEM_VENDOR_ID):<br>Written by BIOS after reset, can be changed only after a reset cycle |

### 6.9 Capabilities Pointer (CAPPOINT) – Offset 34h

Capabilities Pointer Register

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:5, F:0] + 34h | 0000070h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                     |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8         | 0h<br>RO            | Reserved                                                                                                                                                                                                         |
| 7:0          | 70h<br>RO           | Capabilities Pointer (CAPABILITY_PTR):<br>This field contains an offset into the function's PCI Configuration Space for the first<br>item in the New Capabilities Linked List, the CAPID0 register at offset 70h |

### 6.10 Interrupt Properties (INTR) – Offset 3Ch

Interrupt Properties Register



| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:5, F:0] + 3Ch | 00000100h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                       |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 00h<br>RO           | Maximum Latency (MAXLAT):<br>Maximum latency                                                                                                                                                                       |
| 23:16        | 00h<br>RO           | Minimum Latency (MINLAT):<br>Minimum latency                                                                                                                                                                       |
| 15:8         | 01h<br>RO           | <b>Interrupt Pin (INTERRUPT_PIN):</b><br>PCI Device 0/5/0 (IPU) is a single function device.<br>If INTx is used, the PCI spec requires that it use INTA#<br>This field is hardcoded to 1 - signifies INTa is used. |
| 7:0          | 00h<br>RW           | Interrupt Line (INTERRUPT_LINE):<br>BIOS written value to communicate interrupt line routing information to the ISP<br>device driver.                                                                              |

### 6.11 PCIe Capabilities (PCIECAPHDR\_PCIECAP) – Offset 70h

PCIe Capabilities Register

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:5, F:0] + 70h | 0092AC10h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                      |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0092h<br>RO         | PCIe Capability (PCIE_CAP):<br>Bits 15:14: Reserved, 0                                                                                                            |
|              |                     | Bits 13:9: Interrupt Message Number (INTMSG): Since this device only supports one                                                                                 |
|              |                     | Bit 8: Slot Implemented (SLOTIMP): Hardwired to 0 for any endpoint device.                                                                                        |
|              |                     | Bits 7:4: DevicePort Type: Indicates the specific type of this PCI Express function. 1001b indicates a Root Complex Integrated Endpoint                           |
|              |                     | Bits 3:0 Capability Version: Must be hardwired to 2h for Functions compliant to PCI Express 3.0 Base Specification.                                               |
| 15:8         | ACh<br>RO           | <b>Next Capability Pointer (NEXT_PTR):</b><br>Indicates the next item in the capabilities list or 00h if no other items exist in the linked list of capabilities. |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                      |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 10h<br>RO           | <b>Capability ID (CAPABILITY_ID):</b><br>Indicates the PCI Express Capability structure. This field must return a Capability ID of 10h indicating that this is a PCI Express Capability structure |

### 6.12 Device Capabilities (DEVICECAP) – Offset 74h

Capabilities Register

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:5, F:0] + 74h | 10008020h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:29        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 28           | 1h<br>RO/V          | Functional Level Reset (FLRCAP):<br>A value of 1b indicates the Function supports the optional Function Level Reset<br>mechanism.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 27:0         | 0008020h<br>RO      | <ul> <li>Device Capabilities (DEVICECAP):<br/>Bits 31:29: Reserved, 0</li> <li>Bits 27:26: Power Limit Scale: Not applicable, hardwired to 00b</li> <li>Bits 25:18: Power Limit Value: Not applicable, hardwired to 00b</li> <li>Bits 17:16: Reserved, 0.</li> <li>Bit 15: Role-base Error Reporting (RBER): When Set, this bit indicates that the<br/>Function implements the functionality originally defined in the Error Reporting ECN<br/>for PCI Express Base Specification, Revision 1.0a, and later incorporated into PCI<br/>Express Base Specification, Revision 1.1a, and later incorporated into PCI</li> <li>Bits 14:12: Reserved, 0.</li> <li>Bits 11:9: Endpoint L1 Acceptable Latency: This field indicates the acceptable total<br/>latency that an Endpoint can withstand due to the transition from the L1 state to the<br/>L0 state.</li> <li>Bits 8:6: Endpoint L0S Acceptable Latency: This field indicates the acceptable total<br/>latency that an Endpoint can withstand due to the transition from the L0s state to the<br/>L0 state.</li> <li>Bits 5: Extended Tag Field Supported: This bit indicates the maximum supported size<br/>of the Tag field as a Requester.</li> <li>Bits 4:3: Phantom Functions Supported: This field indicates the support for use of<br/>unclaimed Function Numbers to extend the number of outstanding transactions for<br/>PCIe devices.</li> <li>Bits 2:0: Max_Payload_Size Supported: This field indicates the maximum payload<br/>size that the Function can support for TLPs. 000b represents 128 bytes, the minimum<br/>allowed value.</li> </ul> |  |



### 6.13 Device Capabilities and Control (DEVICECTL\_DEVICESTS) - Offset 78h

PCI Express Device Capabilities and Control Register

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:5, F:0] + 78h | 00000000h |

Register Level Access:

| <b>BIOS Access</b> | SMM Access | OS Access |
|--------------------|------------|-----------|
| RW                 | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                         |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:22        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                             |  |
| 21           | 0h<br>RO/V          | <b>Transaction Pending (DEVICESTS):</b><br>When Set, this bit indicates that the Function has issued Non-Posted Requests that have not been completed. A Function reports this bit is cleared only when all outstanding Non-Posted Requests have completed or have been terminated by the Completion Timeout mechanism. This bit must also be cleared upon the completion of an FLR. |  |
| 20           | 0h<br>RO            | AUX Power Detected (RELAX_ORD_EN):<br>Not used, always 0                                                                                                                                                                                                                                                                                                                             |  |
| 19           | 0h<br>RW/1C/V       | Unsupported Request Detected (UR_REQ_DET):<br>Unsupported Request Detected - set when IUNIT receive P/NP transaction which is<br>UR                                                                                                                                                                                                                                                  |  |
| 18:16        | 0h<br>RO            | Misc Errors (DEVICECTL_MISC_STS):<br>Bits 2:0: Various error detected bits: The Root Complex Integrated Endpoint does not<br>use the PCI Express error reporting mechanism.<br>Always return 0.                                                                                                                                                                                      |  |
| 15           | 0h<br>RW            | Initiate Function Level Reset (INIT_FLR):<br>A write of 1b initiates Function Level Reset to the Function. The value read by<br>software from this bit is always 0b.                                                                                                                                                                                                                 |  |
| 14:0         | 0000h<br>RO         | Misc Device Control (DEVICECTL_MISC_CTRL):<br>The only bit set reflect Unsupported-Request-Reporting Enable                                                                                                                                                                                                                                                                          |  |

### 6.14 MSI Capabilities and MSI Control (MSI\_CAPID) – Offset ACh

MSI Capabilities and MSI Control Register

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:5, F:0] + ACh | 0080D005h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                      |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:24        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                          |  |
| 23           | 1h<br>RO            | <b>64-bit Address Capable (AC64):</b><br>64-bit Address Capable (C64): PCIe devices must support 64b MSI addressing.                                                                                                                                                                              |  |
| 22:20        | 0h<br>RW            | Multiple Message Enable (MME):<br>Multiple Message Enable (MME): This field is RW for software compatibility, but only a<br>single message is ever generated.                                                                                                                                     |  |
| 19:17        | 0h<br>RO            | Multiple Message Capable (MMC):<br>3'h0 indicates one outstanding message is supported                                                                                                                                                                                                            |  |
| 16           | 0h<br>RW            | <b>MSI Enable (MSIEN):</b><br>If set, MSI is enabled. PCICMDSTS.BME must be set for an MSI to be generated.<br>When 0, blocks the sending of a MSI interrupt. The interrupt status is not blocked<br>from being reflected in the PCICMDSTS.IS bit. When 1, permits sending of a MSI<br>interrupt. |  |
| 15:8         | D0h<br>RO           | Next Capability Pointer (NEXT_PTR):<br>This contains a pointer to the next item in the capabilities list which is the Power<br>Management capability                                                                                                                                              |  |
| 7:0          | 05h<br>RO           | MSI Capability (CAPABILITY_ID):<br>Indicates an MSI capability.                                                                                                                                                                                                                                   |  |

### 6.15 MSI Address Low (MSI\_ADDRESS\_LO) - Offset B0h

MSI Address Register

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:5, F:0] + B0h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                    |
|--------------|---------------------|---------------------------------------------------------------------------------|
| 31:2         | 00000000<br>h<br>RW | MSI Address (MSI_ADDR):<br>System specified message address, always DW aligned. |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 1:0          | 0h<br>RO            | Reserved                     |

### 6.16 MSI Address High (MSI\_ADDRESS\_HI) - Offset B4h

MSI Address Register

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:5, F:0] + B4h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                   |
|--------------|---------------------|------------------------------------------------------------------------------------------------|
| 31:7         | 0h<br>RO            | Reserved                                                                                       |
| 6:0          | 00h<br>RW           | MSI Address (MSI_ADDR):<br>MSI Address: Upper 32 bits of the system specified message address. |

### 6.17 MSI Data (MSI\_DATA) – Offset B8h

MSI Data Register

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:5, F:0] + B8h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                    |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                                                                                                                                                                        |
| 15:0         | 0000h<br>RW         | <b>MSI Data (MSI_DATA):</b><br>This 16-bit field is programmed by system software and is driven onto the lower word of data during the data phase of the MSI write transaction. |



### 6.18 Power Management Capabilities (PMCAP) – Offset D0h

Power Management Capabilities

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:5, F:0] + D0h | 00030001h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:16        | 0003h<br>RO         | PM Capability (PMCAP):<br>Bits 31:27: PME Support (PMES): The camera controller does not generate PME#.<br>Bit 26: D2_SUPPORT (D2S): The D2 power management state is not supported.<br>Bit 25: D1_SUPPORT (D1S): The D1 power management state is not supported.<br>Bits 24:22: Reserved<br>Bit 21: Device Specific Initialization (DSI): Hardwired to 0 to indicate that no special<br>initialization of the camera controller is required before generic class device driver is<br>to use it.<br>Bits 20:19: Reserved<br>Bits 18:16: Version (VS): Indicates compliance with revision 1.2 of the PCI Power<br>Management Specification. |  |
| 15:8         | 00h<br>RO           | Next Capability Pointer (NEXT_PTR):<br>End of List                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 7:0          | 01h<br>RO           | PM Capability ID (CAPABILITY_ID):<br>PCI SIG defines this ID is 01h for power management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |

### 6.19 Power Management Control and Status (PMCS) – Offset D4h

Power Management Control and Status

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:5, F:0] + D4h | 0000008h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31:16        | 0h<br>RO            | Reserved                     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15           | 0h<br>RW/1C/V       | <b>Power Management Event Status (PMES):</b><br>Not used in this product. No PME from D3cold.                                                                                                                                                                                                                                                                                                                                                                                                 |
| 14:13        | 0h<br>RO            | Data Scale (DS):<br>Not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 12:9         | 0h<br>RO            | Data Select (DSEL):<br>Not used                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 8            | 0h<br>RO            | Power Management Event Enable (PMEEN):<br>Power Management Event Enable                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 7:4          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 3            | 1h<br>RO            | No Soft Reset (NSR):<br>This read-only bit indicates that the device does not lose internal state on a D3hot to<br>D0 transition.<br>This means that the internal state is not reset on a D3 (D3hot actually) to D0<br>transition and no additional operating system intervention is required to preserve the<br>state<br>A transition from D3 to D0 will NOT cause the IP to return to D0uninitialized.<br>The Iunit+PUnit will restore the state of the IP configuration and MMIO registers |
| 2            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1:0          | 0h<br>RW/V          | <b>Power State (PS):</b><br>Power management is implemented by writing to control registers in the PUNIT. This<br>field may be programmed by the software driver, but no action is taken based on<br>writing to this field                                                                                                                                                                                                                                                                    |

### 6.20 IPUVTDBAR Base Address Register (IPUVTDBAR\_LOW) - Offset F0h

This is the lower part of the base address for the IPU's VTDBAR register group

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:5, F:0] + F0h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                             |
|--------------|---------------------|------------------------------------------------------------------------------------------|
| 31:12        | 00000h<br>RW        | IPUVTDBAR Base Address LSB (VTD_BAR_LOW):<br>VTD BAR bits 31:12                          |
| 11:1         | 0h<br>RO            | Reserved                                                                                 |
| 0            | 0h<br>RW/L          | IPUVTDBAR Enable (VTD_ENABLE):<br>BIOS can write VTD_ENABLE only if VTD_ENABLE_LOCK is 0 |



### 6.21 IPUVTDBAR Base Address Register (IPUVTDBAR\_HIGH) - Offset F4h

This is the upper part of the base address for the IPU's VTDBAR register group

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:5, F:0] + F4h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                     |
|--------------|---------------------|------------------------------------------------------------------|
| 31:7         | 0h<br>RO            | Reserved                                                         |
| 6:0          | 00h<br>RW           | IPUVTDBAR Base Address MSB (VTD_BAR_HIGH):<br>VTD BAR bits 38:32 |



### 7 Dynamic Tuning Technology Registers (D4:F0)

This chapter documents the registers in Bus: 0, Device 4, Function 0.

### 7.1 Summary of Registers

#### Table 7-1. Summary of Bus: 0, Device: 4, Function: 0 Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                   | Default Value         |
|--------|-----------------|---------------------------------------------------|-----------------------|
| 0h     | 2               | Vendor ID (VID_0_4_0_PCI)                         | 8086h                 |
| 2h     | 2               | Device ID (DID_0_4_0_PCI)                         | 9A03h                 |
| 4h     | 2               | PCI Command (PCICMD_0_4_0_PCI)                    | 0000h                 |
| 6h     | 2               | PCI Status (PCISTS_0_4_0_PCI)                     | 0090h                 |
| 8h     | 1               | Revision ID (RID_0_4_0_PCI)                       | 00h                   |
| 9h     | 1               | Class Code (CC_0_4_0_PCI)                         | 00h                   |
| Ah     | 2               | Extended Class Code (CC_0_4_0_NOPI_PCI)           | 1180h                 |
| Ch     | 1               | Cache Line Size Register (CLS_0_4_0_PCI)          | 00h                   |
| Dh     | 1               | Master Latency Timer (MLT_0_4_0_PCI)              | 00h                   |
| Eh     | 1               | Header Type (HDR_0_4_0_PCI)                       | 00h                   |
| Fh     | 1               | Built In Self Test (BIST_0_4_0_PCI)               | 00h                   |
| 10h    | 8               | Thermal Controller Base Address (TMBAR_0_4_0_PCI) | 00000000000000<br>04h |
| 2Ch    | 2               | Subsystem Vendor ID (SVID_0_4_0_PCI)              | 0000h                 |
| 2Eh    | 2               | Subsystem ID (SID_0_4_0_PCI)                      | 0000h                 |
| 34h    | 1               | Capability Pointer (CAPPOINT_0_4_0_PCI)           | 90h                   |
| 3Ch    | 1               | Interrupt Line Register (INTRLINE_0_4_0_PCI)      | 00h                   |
| 3Dh    | 1               | Interrupt Pin Register (INTRPIN_0_4_0_PCI)        | 01h                   |
| 3Eh    | 1               | Minimum Guaranteed (MINGNT_0_4_0_PCI)             | 00h                   |
| 3Fh    | 1               | Maximum Latency (MAXLAT_0_4_0_PCI)                | 00h                   |
| 54h    | 4               | Device Enable (DEVEN_0_4_0_PCI)                   | 0002F49Fh             |
| E4h    | 4               | Capabilities A (CAPID0_A_0_4_0_PCI)               | 00000000h             |
| E8h    | 4               | Capabilities B (CAPID0_B_0_4_0_PCI)               | 00000000h             |

### 7.2 Vendor ID (VID\_0\_4\_0\_PCI) - Offset 0h

This register combined with the Vendor Identification register uniquely identifies any PCI device.

| Туре | Size   | Offset               | Default |
|------|--------|----------------------|---------|
| PCI  | 16 bit | [B:0, D:4, F:0] + 0h | 8086h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                          |
|--------------|---------------------|-------------------------------------------------------|
| 15:0         | 8086h<br>RO         | <b>VID:</b><br>PCI standard identification for Intel. |

### 7.3 Device ID (DID\_0\_4\_0\_PCI) - Offset 2h

This register combined with the Device Identification register uniquely identifies any PCI device.

| Туре | Size   | Offset               | Default |
|------|--------|----------------------|---------|
| PCI  | 16 bit | [B:0, D:4, F:0] + 2h | 9A03h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                             |
|--------------|---------------------|--------------------------------------------------------------------------|
| 15:0         | 9A03h<br>RW/V/L     | <b>DID:</b><br>Identifier assigned to the Thermal Management Controller. |

### 7.4 PCI Command (PCICMD\_0\_4\_0\_PCI) — Offset 4h

This register provides basic control over the DTT devices ability to respond to PCI cycles.

The PCICMD Register in the DTT disables the DTT PCI compliant master accesses to main memory.



| Туре | Size   | Offset               | Default |
|------|--------|----------------------|---------|
| PCI  | 16 bit | [B:0, D:4, F:0] + 4h | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                      |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:11        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                          |  |
| 10           | 0h<br>RW            | <b>INTDIS:</b><br>This bit, when set, disables the device from asserting INTA#.                                                                                                                                                                                   |  |
| 9            | 0h<br>RO            | <b>FB2B:</b><br>The DTT device does not implement this bit and it is hardwired to a 0.                                                                                                                                                                            |  |
| 8            | 0h<br>RO            | <b>SERRE:</b><br>The DTT device does not implement this bit and it is hardwired to a 0.                                                                                                                                                                           |  |
| 7            | 0h<br>RO            | <b>ADSTEP:</b><br>The DTT device does not implement this bit and it is hardwired to a 0.                                                                                                                                                                          |  |
| 6            | 0h<br>RO            | <b>PERRE:</b><br>This bit is hardwired to 0. The DTT Device belongs to the category of devices that does not corrupt programs or data in system memory or hard drives. It therefore ignores any parity error that it detects and continues with normal operation. |  |
| 5            | 0h<br>RO            | VGASNOOP:<br>The DTT device does not implement this bit and it is hardwired to a 0.                                                                                                                                                                               |  |
| 4            | 0h<br>RO            | <b>MWIE:</b><br>This bit is hardwired to 0.<br>The DTT Device will never issue memory write and invalidate commands, and therefore has no need to implement this bit.                                                                                             |  |
| 3            | 0h<br>RO            | <b>SCE:</b><br>The DTT device does not implement this bit and it is hardwired to a 0.                                                                                                                                                                             |  |
| 2            | 0h<br>RW            | <b>BME:</b><br>The DTT Device is enabled to function as a PCI-compliant bus master when this bit is set.<br>If it is not set, bus mastering is disabled.                                                                                                          |  |
| 1            | 0h<br>RW            | MAE:<br>The DTT Device will allow access to thermal registers when this bit is set. If it is not<br>set,<br>access to memory mapped thermal registers is disabled.                                                                                                |  |
| 0            | 0h<br>RO            | <b>IOAE:</b><br>The DTT device does not implement this bit and it is hardwired to a 0.                                                                                                                                                                            |  |

### 7.5 PCI Status (PCISTS\_0\_4\_0\_PCI) – Offset 6h

PCISTS is a 16-bit status register that reports the occurrence of a PCI compliant Master Abort (MA) and PCI compliant Target Abort (TA).

PCISTS also indicates the DEVSEL# timing that has been set by the DTT Device.

| Туре | Size   | Offset               | Default |
|------|--------|----------------------|---------|
| PCI  | 16 bit | [B:0, D:4, F:0] + 6h | 0090h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                              |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15           | 0h<br>RO            | <b>DPE:</b><br>The DTT device does not implement this bit and it is hardwired to a 0.                                                                                                                                                                                                                     |  |
| 14           | 0h<br>RO            | SSE:<br>This bit is hardwired to zero.<br>The DTT Device never asserts SERR#, and therefore it has no need to implement this<br>bit.                                                                                                                                                                      |  |
| 13           | 0h<br>RO            | <b>RURS:</b><br>The DTT device does not implement this bit and it is hardwired to a 0.                                                                                                                                                                                                                    |  |
| 12           | 0h<br>RO            | <b>RCAS:</b><br>The DTT device does not implement this bit and it is hardwired to a 0.                                                                                                                                                                                                                    |  |
| 11           | 0h<br>RO            | <b>STAS:</b><br>This bit is hardwired to 0.<br>The DTT Device will not generate a Target Abort DMI completion packet or Special<br>Cycle, and therefore it has no need to implement this bit.                                                                                                             |  |
| 10:9         | 0h<br>RO            | <b>DEVT:</b><br>These bits are hardwired to 0.<br>Device 4 does not physically connect to PCI_A.                                                                                                                                                                                                          |  |
| 8            | 0h<br>RO            | <b>DPD:</b><br>This bit is hardwired to 0.<br>PERR signaling and messaging are not implemented by the DTT Device, and therefore<br>it has no need to implement this bit.                                                                                                                                  |  |
| 7            | 1h<br>RO            | <b>FB2B:</b><br>This bit is hardwired to 1.<br>Device 4 does not physically connect to PCI_A, so this bit is set to 1 (indicating fast back-to-back capability) so that the optimum setting for PCI_A is not limited by the DTT Device.                                                                   |  |
| 6            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                  |  |
| 5            | 0h<br>RO            | <b>PCI66M:</b><br>The DTT device does not implement this bit and it is hardwired to a 0.                                                                                                                                                                                                                  |  |
| 4            | 1h<br>RO            | <b>CLIST:</b><br>This bit is set to 1 to indicate that the register at 34h provides an offset into the function. PCI<br>Configuration Space containing a pointer to the location of the first item in the list.                                                                                           |  |
| 3            | 0h<br>RW/V/L        | <b>IS:</b><br>Reflects the state of the INTA# signal at the input of the enable/disable circuit. This bit is set<br>by HW to 1 when the INTA# is asserted and reset by HW to 0 after the interrupt is<br>cleared (independent of the<br>state of the Interrupt Disable bit in the 0.4.0.PCICMD register). |  |
| 2:0          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                  |  |



### 7.6 Revision ID (RID\_0\_4\_0\_PCI) – Offset 8h

This register contains the revision number of the DTT Device.

This is an 8-bit value that indicates the revision identification number for the device.

| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:4, F:0] + 8h | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                              |
|--------------|---------------------|---------------------------------------------------------------------------|
| 7:4          | 0h<br>RW/L          | Revision ID Upper Bits (RID_MSB):<br>DTT device Revision ID 4 upper bits. |
| 3:0          | 0h<br>RW/L          | Revision ID Lower Bits (RID):<br>DTT device Revision ID 4 lower bits.     |

### 7.7 Class Code (CC\_0\_4\_0\_PCI) - Offset 9h

This register contains the device programming interface information related to the Sub-Class Code and

Base Class Code definition for the DTT Device. This register also contains the Base Class Code and the

function sub-class in relation to the Base Class Code.

| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:4, F:0] + 9h | 00h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                    |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 00h<br>RO           | <b>PI:</b><br>This is an 8-bit value that indicates the programming interface of this device.<br>This value does not specify a particular register set layout and provides no practical<br>use for this device. |



### 7.8 Extended Class Code (CC\_0\_4\_0\_NOPI\_PCI) - Offset Ah

This register contains the device programming interface information related to the Sub-Class Code and Base Class Code definition for the DTT Device.

This register also contains the Base Class Code and the function sub-class in relation to the Base Class Code.

| Туре | Size   | Offset               | Default |
|------|--------|----------------------|---------|
| PCI  | 16 bit | [B:0, D:4, F:0] + Ah | 1180h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                          |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:8         | 11h<br>RO           | <b>BCC:</b><br>This is an 8-bit value that indicates the base class code for the DTT Thermal Controller.<br>This code has the value 11h, indicating a device that is used for data acquisition and signal processing. |  |
| 7:0          | 80h<br>RO           | SUBCC:<br>The code is 80h which indicates Other Data Acquisition and Signal Processing<br>Controllers.                                                                                                                |  |

### 7.9 Cache Line Size Register (CLS\_0\_4\_0\_PCI) – Offset Ch

The DTT Device does not support this register as a PCI subordinate.

| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:4, F:0] + Ch | 00h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 00h<br>RO           | <b>CLS:</b><br>This field is hardwired to 0.<br>The DTT as a PCI compliant master does not use the Memory Write and Invalidate command and, in general, does not perform operations based on cache line size. |



#### 7.10 Master Latency Timer (MLT\_0\_4\_0\_PCI) – Offset Dh

The DTT Device does not support the programmability of the master latency timer because it does  $% \left( {{{\rm{DTT}}}} \right) = {{\rm{DTT}}} \left( {{{\rm{DTT}}}} \right)$ 

not perform bursts.

| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:4, F:0] + Dh | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                          |  |
|--------------|---------------------|---------------------------------------------------------------------------------------|--|
| 7:0          | 00h<br>RO           | MLT:<br>This field is hardwired to 0. The DTT Device does not support perform bursts. |  |

### 7.11 Header Type (HDR\_0\_4\_0\_PCI) – Offset Eh

This register identifies the header layout of the configuration space.

No physical register exists at this location.

| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:4, F:0] + Eh | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                        |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 00h<br>RO           | <b>HDR:</b><br>This field always returns 0 to indicate that the DTT device is a single function device with standard header layout. |

### 7.12 Built In Self Test (BIST\_0\_4\_0\_PCI) – Offset Fh

This register is used for control and status of Built In Self Test (BIST).

| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:4, F:0] + Fh | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                       |  |
|--------------|---------------------|------------------------------------------------------------------------------------|--|
| 7            | 0h<br>RO            | <b>BS:</b><br>This bit is hardwired to zero. The DTT Device does not support BIST. |  |
| 6:0          | 0h<br>RO            | Reserved                                                                           |  |

### 7.13 Thermal Controller Base Address (TMBAR\_0\_4\_0\_PCI) - Offset 10h

This is the base address for the Thermal Controller Memory Mapped space.

There is no physical memory within this 32KB window that can be addressed.

The 32KB reserved by this register does not alias to any PCI 2.2 compliant memory mapped space.

All TMBAR space maps the access to this memory space towards MCHBAR space.

For details of this BAR, refer to the MCHBAR specifications.

| Туре | Size   | Offset                | Default           |
|------|--------|-----------------------|-------------------|
| PCI  | 64 bit | [B:0, D:4, F:0] + 10h | 0000000000000004h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:39        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 38:17        | 000000h<br>RW       | <b>TMMBA:</b><br>This field corresponds to bits 38 to 16 of the base address TMBAR address space.<br>BIOS will program this register resulting in a base address for a 64KB block of<br>contiguous memory address space.<br>This register ensures that a naturally aligned 64KB space is allocated within total<br>addressable memory space.<br>The DTT driver uses this base address to program all Thermal and Throttling control<br>register set. |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                      |
|--------------|---------------------|-------------------------------------------------------------------|
| 16:4         | 0000h<br>RO         | ADM:<br>Hardwired to 0s to indicate at least 128KB address range. |
| 3            | 0h<br>RO            | PM:<br>Hardwired to 0 to prevent prefetching.                     |
| 2:1          | 2h<br>RO            | MT:<br>Hardwired to 10 to indicate 64-bit address.                |
| 0            | 0h<br>RO            | MIOS:<br>Hardwired to 0 to indicate memory space.                 |

### 7.14 Subsystem Vendor ID (SVID\_0\_4\_0\_PCI) -Offset 2Ch

This value is used to identify the vendor of the subsystem.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:4, F:0] + 2Ch | 0000h   |

Register Level Access:

| <b>BIOS</b> Access | SMM Access | OS Access |
|--------------------|------------|-----------|
| RW                 | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                               |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RW/L       | SUBVID:<br>This field should be programmed during boot-up to indicate the vendor of the system<br>board.<br>After it has been written once, it becomes read only.<br>Locked by: WRITE_ONCE_LOCK.SUBVID_WOL |

### 7.15 Subsystem ID (SID\_0\_4\_0\_PCI) - Offset 2Eh

This value is used to identify a particular subsystem.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:4, F:0] + 2Eh | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                           |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RW/L       | SUBID:<br>This field should be programmed during BIOS initialization.<br>After it has been written once, it becomes read only.<br>Locked by: WRITE_ONCE_LOCK.SUBID_WOL |

### 7.16 Capability Pointer (CAPPOINT\_0\_4\_0\_PCI) – Offset 34h

CAPPOINT provides the offset that is the pointer to the location of the first device capability in the capability list.

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:4, F:0] + 34h | 90h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:0          | 90h<br>RW/V/L       | <b>CAPPV:</b><br>This field contains an offset into the functions PCI Configuration Space for the first item in the<br>New Capabilities Linked List which is the MSI Capabilities ID register at address 90h or the Power Management<br>Capabilities ID registers at address D0h. The value is determined by CAPL[0]. |  |

### 7.17 Interrupt Line Register (INTRLINE\_0\_4\_0\_PCI) – Offset 3Ch

Used to communicate interrupt line routing information.

BIOS Requirement: POST software writes the routing information into this register as it initializes and configures the system.

The value indicates to which input of the system interrupt controller this devices interrupt pin is connected.



| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:4, F:0] + 3Ch | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                 |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:0          | 00h<br>RW           | INTCON:<br>Used to communicate interrupt line routing information.<br>BIOS Requirement: POST software writes the routing information into this register as<br>it initializes and configures the system.<br>The value indicates to which input of the system interrupt controller this devices<br>interrupt pin is connected. |  |

### 7.18 Interrupt Pin Register (INTRPIN\_0\_4\_0\_PCI) – Offset 3Dh

This register specifies which interrupt pin this device uses.

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:4, F:0] + 3Dh | 01h     |

Register Level Access:

| <b>BIOS Access</b> | SMM Access | OS Access |
|--------------------|------------|-----------|
| R                  | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                   |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------|
| 7:0          | 01h<br>RO           | <b>INTPIN:</b><br>As a single function device, the DTT device specifies INTA as its interrupt pin. 01h = INTA. |

### 7.19 Minimum Guaranteed (MINGNT\_0\_4\_0\_PCI) -Offset 3Eh

This register is hardwired to zero.

The DTT Device does not burst as a PCI compliant master.

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:4, F:0] + 3Eh | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                              |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------|
| 7:0          | 00h<br>RO           | <b>MGV:</b><br>These bits are hardwired to zero. The DTT Device does not burst as a PCI compliant master. |

### 7.20 Maximum Latency (MAXLAT\_0\_4\_0\_PCI) – Offset 3Fh

This register are hardwired to zero.

The DTT Device has no specific requirements for how often it needs to access the PCI bus.

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:4, F:0] + 3Fh | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                               |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 00h<br>RO           | <b>MLV:</b><br>These bits are hardwired to zero. The DTT Device has no specific requirements for how often it needs to access the PCI bus. |

### 7.21 Device Enable (DEVEN\_0\_4\_0\_PCI) - Offset 54h

Allows for enabling/disabling of PCI devices and functions that are within the CPU package. The table below the bit definitions describes the behavior of all combinations of transactions to devices controlled by this register. All the bits in this register are Intel TXT Lockable.


| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:4, F:0] + 54h | 0002F49Fh |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | R          | R         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                  |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:18        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                      |  |
| 17           | 1h<br>RW/L          | <b>D10EN:</b><br>0: Bus 0 Device 10 is disabled and not visible. 1: Bus 0 Device 10 is enabled and visible. This bit will be set to 0b and remain 0b if Device 10 capability is disabled.<br><b>Locked by:</b> CAPID0_B_0_0_0_PCI.DEV10_DISABLED              |  |
| 16           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                      |  |
| 15           | 1h<br>RW/L          | D8EN:0: Bus 0 Device 8 is disabled and not visible.1: Bus 0 Device 8 is enabled and visible.This bit will be set to 0b and remain 0b if Device 8 capability is disabled.Locked by: CAPID0_B_0_0_PCI.GMM_DIS                                                   |  |
| 14           | 1h<br>RW/L          | D14F0EN:<br>VMD Enable -<br>0: Bus 0 Device 14 Function 0 is disabled and hidden.<br>1: Bus 0 Device 14 Function 0 is enabled and visible.<br>Locked by: CAPID0_B_0_0_PCI.VMD_DIS                                                                             |  |
| 13           | 1h<br>RW/L          | D6EN:<br>0: Bus 0 Device 6 Function 0 is disabled and not visible.<br>1: Bus 0 Device 6 Function 0 is enabled and visible.<br>This bit will be set to 0b and remain 0b if Device 6 Function 0 capability is disabled.<br>Locked by: CAPID0_A_0_0_0_PCI.PEG60D |  |
| 12           | 1h<br>RW/L          | D9EN:0: Bus 0 Device 9 is disabled and not visible.1: Bus 0 Device 9 is enabled and visible.This bit will be set to 0b and remain 0b if Device 9 capability is disabled.Locked by: CAPID0_B_0_0_PCI.NPK_DIS                                                   |  |
| 11           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                      |  |
| 10           | 1h<br>RW/L          | D5EN:<br>0: Bus 0 Device 5 is disabled and not visible.<br>1: Bus 0 Device 5 is enabled and visible.<br>This bit will be set to 0b and remain 0b if Device 5 capability is disabled.<br>Locked by: CAPID0_B_0_0_0_PCI.IMGU_DIS                                |  |
| 9:8          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                      |  |
| 7            | 1h<br>RW/L          | <b>D4EN:</b> 0: Bus 0 Device 4 is disabled and not visible.         1: Bus 0 Device 4 is enabled and visible.         This bit will be set to 0b and remain 0b if Device 4 capability is disabled.         Locked by: CAPID0_A_0_0_0_PCI.CDD                  |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                          |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6            | 0h<br>RW/L          | D3F7EN:<br>NVMe - Device 3 function 7 enable.<br>0: Bus 0 Device 3 function 7 is disabled and hidden.<br>1: Bus 0 Device 3 function 7 is enabled and visible.<br>This bit will be set to 0b and remain 0b if Device 3 capability is disabled.<br>Locked by: CAPID0_A_0_0_PCI.NVME_F7D |
| 5            | 0h<br>RW/L          | D3F0EN:NVMe - Device 3 function 0 enable.0: Bus 0 Device 3 function 0 is disabled and hidden.1: Bus 0 Device 3 function 0 is enabled and visible.This bit will be set to 0b and remain 0b if Device 3 capability is disabled.Locked by: CAPID0_A_0_0_PCI.NVME_F0D                     |
| 4            | 1h<br>RW/L          | <b>D2EN:</b> 0: Bus 0 Device 2 is disabled and hidden         1: Bus 0 Device 2 is enabled and visible         This bit will be set to 0b and remain 0b if Device 2 capability is disabled.         Locked by: CAPID0_A_0_0_0_PCI.IGD                                                 |
| 3            | 1h<br>RW/L          | D1F0EN:<br>0: Bus 0 Device 1 Function 0 is disabled and hidden.<br>1: Bus 0 Device 1 Function 0 is enabled and visible.<br>This bit will be set to 0b and remain 0b if PEG10 capability is disabled.<br>Locked by: CAPID0_A_0_0_PCI.PEG10D                                            |
| 2            | 1h<br>RW/L          | D1F1EN:<br>0: Bus 0 Device 1 Function 1 is disabled and hidden.<br>1: Bus 0 Device 1 Function 1 is enabled and visible.<br>Locked by: CAPID0_A_0_0_PCI.PEG11D                                                                                                                         |
| 1            | 1h<br>RW/L          | D1F2EN:<br>0: Bus 0 Device 1 Function 2 is disabled and hidden.<br>1: Bus 0 Device 1 Function 2 is enabled and visible.<br>Locked by: CAPID0_A_0_0_PCI.PEG12D                                                                                                                         |
| 0            | 1h<br>RO            | <b>DOEN:</b><br>Bus 0 Device 0 Function 0 may not be disabled and is therefore hardwired to 1.                                                                                                                                                                                        |

#### 7.22 Capabilities A (CAPID0\_A\_0\_4\_0\_PCI) - Offset E4h

Processor capability enumeration.



| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:4, F:0] + E4h | 0000000h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                             |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|              |                     | NVME Device 3 Function 0 Disable (NVME_F0D):                                                                                                                                                                                                                             |  |
| 31           | 0h                  | 0: Device 3 Function 0 and associated memory spaces are accessible.                                                                                                                                                                                                      |  |
|              | RW/L                | 1: Device 3 Function 0 (NVMe F0) and associated memory space are disabled by hardwiring the D3F0EN field, bit 5 of the SoC Device Enable register                                                                                                                        |  |
|              |                     | PCIe Device 1 Function 2 Disable (PEG12D):                                                                                                                                                                                                                               |  |
|              | 0h                  | 0: Device 1 Function 2 and associated memory spaces are accessible.                                                                                                                                                                                                      |  |
| 30           | RW/L                | 1: Device 1 Function 2 and associated memory and IO spaces are disabled by hardwiring the D1F2EN field, bit 1 of the Device Enable register, (DEVEN Dev 0 Offset 54h) to 0.                                                                                              |  |
|              |                     | PCIe Device 1 Function 1 Disable (PEG11D):                                                                                                                                                                                                                               |  |
| 20           | 0h                  | 0: Device 1 Function 1 and associated memory spaces are accessible.                                                                                                                                                                                                      |  |
| 29           | RW/L                | 1: Device 1 Function 1 and associated memory and IO spaces are disabled by hardwiring the D1F1EN field, bit 2 of the Device Enable register, (DEVEN Dev 0 Offset 54h) to 0.                                                                                              |  |
|              |                     | PCIe Device 1 Function 0 Disable (PEG10D):                                                                                                                                                                                                                               |  |
| 20           | 0h                  | 0: Device 1 Function 0 and associated memory spaces are accessible.                                                                                                                                                                                                      |  |
| 28           | RW/L                | 1: Device 1 Function 0 and associated memory and IO spaces are disabled by hardwiring the D1F0EN field, bit 3 of the Device Enable register, (DEVEN Dev 0 Offset 54h) to 0.                                                                                              |  |
|              |                     | PCIe Link Width Up-config Disable (PELWUD):                                                                                                                                                                                                                              |  |
| 27           | 0h<br>RW/L          | 0: Link width upconfig is supported. The Processor advertises upconfig capability using the data rate symbol in its TS2 training ordered sets during Configuration.Complete. The CPU responds to link width upconfigs initiated by the downstream device.                |  |
|              |                     | 1: Link width upconfig is NOT supported. The Processor does not advertise upconfig capability using the data rate field in TS2 training ordered sets during Configuration.Complete. The CPU does not respond to link width upconfigs initiated by the downstream device. |  |
|              | 0h                  | DMI Width (DW):                                                                                                                                                                                                                                                          |  |
| 26           | RW/I                | 0: DMI x4                                                                                                                                                                                                                                                                |  |
|              | ,=                  | 1: DMI x2                                                                                                                                                                                                                                                                |  |
|              | 0h                  | DRAM ECC Disable (ECCDIS):                                                                                                                                                                                                                                               |  |
| 25           | RW/L                | 0: ECC is supported                                                                                                                                                                                                                                                      |  |
|              |                     | 1: ECC is not supported                                                                                                                                                                                                                                                  |  |
|              |                     | Force DRAM ECC Enable (FDEE):                                                                                                                                                                                                                                            |  |
| 24           | 0h                  | 0: DRAM ECC optional via software.                                                                                                                                                                                                                                       |  |
| 24           | RW/L                | to 1 and Read-Only.                                                                                                                                                                                                                                                      |  |
|              |                     | Note that FDEE and ECCDIS must not both be set to 1.                                                                                                                                                                                                                     |  |
|              | Ob                  | VT-d Disable (VTDD):                                                                                                                                                                                                                                                     |  |
| 23           | 0n<br>RW/L          | 0: VT-d is supported                                                                                                                                                                                                                                                     |  |
|              |                     | 1: VT-d is not supported                                                                                                                                                                                                                                                 |  |
|              | 0h                  | DMI GEN2 Disable (DMIG2DIS):                                                                                                                                                                                                                                             |  |
| 22           | RW/L                | 0: Capable of running DMI in Gen 2 mode                                                                                                                                                                                                                                  |  |
|              | , -                 | 1: Not capable of running DMI in Gen 2 mode                                                                                                                                                                                                                              |  |

| Bit<br>Range                                                                                                                                           | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 21                                                                                                                                                     | 0h                  | PCIe Controller Gen 2 Disable (PEGG2DIS):<br>0: Capable of running any of the PEG controllers in Gen 2 mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| KWV/L                                                                                                                                                  |                     | 1: Not capable of running any of the PEG controllers in Gen 2 mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|                                                                                                                                                        |                     | DRAM Maximum Size per Channel (DDRSZ):<br>This field defines the maximum allowed memory size per channel.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 20:19                                                                                                                                                  | 0h<br>RW/L          | <ul> <li>0: Unlimited (64GB per channel)</li> <li>1: Maximum 8GB per channel</li> <li>2: Maximum 4GB per channel</li> <li>3: Maximum 2GB per channel</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|                                                                                                                                                        |                     | PCIe Controller Device 6 Function 0 Disabled (PEG60D):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 18                                                                                                                                                     | 0h<br>RW/L          | <ul><li>PCIe Controller Device 6 Function 0 is disabled</li><li>0: Device 6 Function 0 is supported</li><li>1: Device 6 Function 0 is not supported</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 17                                                                                                                                                     | 0h<br>RW/L          | <b>DRAM 1N Timing Disable (D1NM):</b><br>0: Part is capable of supporting 1n mode timings on the DDR interface.<br>1: Part is not capable of supporting 1n mode. Only supported timings are 2n or greater                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 16                                                                                                                                                     | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 15                                                                                                                                                     | 0h<br>RW/L          | <b>DTT Device Disable (CDD):</b><br>0: DTT Device enabled.<br>1: DTT Device disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 14                                                                                                                                                     | 0h<br>RW/L          | <ul> <li>2 DIMMs Per Channel Enable (DDPCD):</li> <li>Allows Dual Channel operation but only supports 1 DIMM per channel.</li> <li>0: 2 DIMMs per channel enabled</li> <li>1: 2 DIMMs per channel disabled.</li> <li>This setting hardwires bits 2 and 3 of the rank population field for each channel to zero. (MCHBAR offset 260h, bits 22-23 for channel 0 and MCHBAR offset 660h, bits 22-23 for channel 1)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|                                                                                                                                                        |                     | X2APIC Enable (X2APIC EN):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 12                                                                                                                                                     | 0h                  | Extended Interrupt Mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 15                                                                                                                                                     | RW/L                | 0b: Hardware does not support Extended APIC mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|                                                                                                                                                        |                     | 1b: Hardware supports Extended APIC mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 12     Dual Memory Channel Support (PDCD):       0h     0: Capable of Dual Channel       11: Not Capable of Dual Channel - only single channel capable |                     | <b>Dual Memory Channel Support (PDCD):</b><br>0: Capable of Dual Channel<br>1: Not Capable of Dual Channel - only single channel capable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|                                                                                                                                                        |                     | Internal Granhics Disable (IGD):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 11                                                                                                                                                     | 0h<br>RW/L          | <ul> <li>0: There is a graphics engine within this CPU. Internal Graphics Device (Device 2) is enabled and all of its memory and I/O spaces are accessible. Configuration cycles to Device 2 will be completed within the CPU. All non-SMM memory and IO accesses to VGA will be handled based on Memory and IO enables of Device 2 and IO registers within Device 2 and VGA Enable of the PCI to PCI bridge control register in Devices 1 and 6 (If PCI Express GFX attach is supported). A selected amount of Graphics Memory space is pre-allocated from the main memory based on Graphics Mode Select (GMS in the GGC Register). Graphics Memory is pre-allocated above TSEG Memory.</li> <li>1: There is no graphics engine within this CPU. Internal Graphics Device (Device 2) and all of its memory and I/O functions are disabled. Configuration cycle targeted to Device 2 will be passed on to DMI. In addition, all clocks to internal graphics logic are turned off. All non-SMM memory and IO accesses to VGA will be handled based on VGA Enable of the PCI bridge control register in Devices 1 and 6. DEVEN [4:3] (Device 0, offset 54h) have no meaning. Device 2 Functions 0 and 1 are disabled and hidden.</li> </ul> |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 10           | 0h<br>RW/L          | <b>DID0 Override Enable (DID00E):</b><br>0: Disable ability to override DID0 - For production<br>1: Enable ability to override DID - For debug and samples only                                                                                     |  |
| 9            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                            |  |
| 8            | 0h<br>RW/L          | <ul> <li>2 Level Memory Support (2LM_SUPPORTED):</li> <li>0: 2 Level Memory (2LM) is not supported. Only 1LM is supported.</li> <li>1: 2 Level Memory (2LM) is supported</li> </ul>                                                                 |  |
| 7:4          | 0h<br>RW/L          | Compatibility Revision ID (CRID):<br>Compatibility Revision ID                                                                                                                                                                                      |  |
| 3            | 0h<br>RW/L          | Memory Overclocking (DDR_OVERCLOCK):<br>Memory Overclocking support<br>0: Memory Overclocking is not supported<br>1: Memory Overclocking is supported                                                                                               |  |
| 2            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                            |  |
| 1            | 0h<br>RW/L          | NVME F7D (NVME_F7D):<br>0: Device 3 Function 7 and associated memory spaces are accessible.<br>1: Device 3 Function 7 (NVMe F7) and associated memory space are disabled by<br>hardwiring the D3F7EN field, bit 6 of the SoC Device Enable register |  |
| 0            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                            |  |

### 7.23 Capabilities B (CAPID0\_B\_0\_4\_0\_PCI) - Offset E8h

Processor capability enumeration.

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:4, F:0] + E8h | 00000000h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RW/L          | <ul> <li>Image Processing Unit (IPU) Disable (IPU_DIS):</li> <li>0: Device 5 associated memory spaces are accessible.</li> <li>1: Device 5 associated memory and IO spaces are disabled.</li> </ul> |  |
| 30           | 0h<br>RW/L          | Trace Hub Disable (TRACE_HUB_DIS):         0: Trace Hub associated memory spaces are accessible.         1: Trace Hub associated memory and IO spaces are disabled.                                 |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 29           | 0h<br>RW/L          | Overclocking Enabled (OC_ENABLED):<br>0: Overclocking is Disabled<br>1: Overclocking is Enabled<br>If overclocking is enabled, MSR FLEX_RATIO.OC_BINS contains how many bits of<br>over-clocking are supported.<br>The encoding is as follows:<br>0: Overclocking is Disabled<br>1-6: Turbo ratio limits can be incremented by this amount<br>7: Unlimited<br>If overclocking is disabled, FLEX_RATIO.OC_BINS is meaningless.                                                                       |  |
| 28           | 0h<br>RW/L          | SMT Capability (SMT):<br>This setting indicates whether the processor is SMT (HyperThreading) capable.                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 27:25        | 0h<br>RW/L          | Cache Size (CACHESZ):<br>This setting indicates the supporting cache sizes.                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 24           | 0h<br>RW/L          | SVM Disable (SVM_DISABLE):<br>0: SVM enabled<br>1: SVM disabled                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 23:21        | 0h<br>RW/L          | Memory 100MHz Reference Clock (PLL_REF100_CFG):<br>DDR Maximum Frequency Capability with 100MHz memory reference clock (ref_clk).<br>0: 100 MHz memory reference clock is not supported<br>1-6: Reserved<br>7: Unlimited                                                                                                                                                                                                                                                                            |  |
| 20           | 0h<br>RW/L          | <b>PCIe Gen 3 Disable (PEGG3_DIS):</b><br>0: Capable of running any of the Gen 3-compliant PCIe controllers in Gen 3 mode<br>(Devices 0/1/0, 0/1/1, 0/1/2, 0/6/0)<br>1: Not capable of running any of the PCIe controllers in Gen 3 mode                                                                                                                                                                                                                                                            |  |
| 19           | 0h<br>RW/L          | Processor Package Type (PKGTYP):<br>This setting indicates the CPU Package Type.                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 18           | 0h<br>RW/L          | Additive Graphics Enabled (ADDGFXEN):<br>0: Additive Graphics is disabled<br>1: Additive Graphics is enabled                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 17           | 0h<br>RW/L          | Additive Graphics Capability Disable (ADDGFXCAP):<br>0: Capable of Additive Graphics<br>1: Not capable of Additive Graphics                                                                                                                                                                                                                                                                                                                                                                         |  |
| 16           | 0h<br>RW/L          | PCIe x16 Disable (PEGX16D):<br>0: Capable of x16 PCIe Port<br>1: Not Capable of x16 PCIe port, instead PCIe limited to x8 and below. Causes PCIe<br>port to enable and train logical lanes 7:0 only. Logical lanes 15:8 are powered down<br>(unless in use by the other PEG port or the embedded Display Port), and the Max Link<br>Width field of the Link Capability register reports x8 instead of x16. (In the case of<br>lane reversal, lanes 15:8 are active and lanes 7:0 are powered down.) |  |
| 15           | 0h<br>RW/L          | DMI Gen 3 Disable (DMIG3DIS):<br>DMI Gen 3 Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 14:12        | 0h<br>RW/L          | 2 Level Memory Technology Support (LTECH):<br>0: 1LM<br>1: EDRAM0<br>3: EDRAM0+1<br>4: 2LM<br>Other values are reserved.                                                                                                                                                                                                                                                                                                                                                                            |  |
| 11           | 0h<br>RW/L          | HDCP Disable (HDCPD):<br>0: Capable of HDCP<br>1: HDCP Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                              |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 10           | 0h<br>RW/L          | Device 10 Disable (DEV10_DISABLED):<br>Indicates if Device 10 (Crash Log/Telemetry) is disabled.<br>0: Device 10 capability is present<br>1: Device 10 is disabled and locked from further enabling                                                                                                                                                                       |  |
| 9            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                  |  |
| 8            | 0h<br>RW/L          | <ul> <li>GNA (GMM) Disable (GNA_DIS):</li> <li>0: Device 8 associated memory spaces are accessible.</li> <li>1: Device 8 associated memory and IO spaces are disabled by hardwiring the D8EN field, bit 1 of the Device Enable register, (DEVEN Dev 0 Offset 54h) to 0.</li> </ul>                                                                                        |  |
| 7            | 0h<br>RW/L          | DDD:<br>1: Debug mode<br>2: Production mode                                                                                                                                                                                                                                                                                                                               |  |
| 6:4          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                  |  |
| 3            | 0h<br>RW/L          | S/H OPI Enable (SH_OPI_EN):<br>Specifies if OPI or DMI are enabled for S/H models.<br>D: DMI is enabled<br>1: OPI is enabled                                                                                                                                                                                                                                              |  |
| 2            | 0h<br>RW/L          | VMD Disable (VMD_DIS):<br>Indicates if VMD is disabled.                                                                                                                                                                                                                                                                                                                   |  |
| 1            | 0h<br>RW/L          | <ul> <li>Global Single PCIe Lane (DPEGFX1):</li> <li>This bit has no effect on Device 1 unless Device 1 is configured for at least two ports via PEG0CFGSEL strap.</li> <li>0: All PCIe port widths do not depend on their respective BCTRL[VGAEN].</li> <li>1: Each PCIe port width is limited to x1 operation when its respective BCTRL[VGAEN] is set to 1b.</li> </ul> |  |
| 0            | 0h<br>RW/L          | <ul> <li>Single PCIe Lane (SPEGFX1):</li> <li>This bit has no effect on Device 1 unless Device 1 is configured for a single port via PEG0CFGSEL strap.</li> <li>0: Device 1 Function 0 width does not depend on its BCTRL[VGAEN].</li> <li>1: Device 1 Function 0 width is limited to x1 operation when its respective BCTRL[VGAEN] is set to 1.</li> </ul>               |  |

### 8 PCI Express\* Controller Registers (D1:F0-2, D6:F0)

This chapter documents the registers of the processor PCIe Gen4 Controller devices. The processor contains multiple PCIe controller devices:

- Bus: 0, Device: 1, Function: 0 (PCI0 x16)
- Bus: 0, Device: 1, Function: 1 (PCI1 x8)
- Bus: 0, Device: 1, Function: 2 (PCI2 x4)
- Bus: 0, Device: 6, Function: 0 (PCI3 x4)

**Note:** Register default values are taken from device PCI0 only. Consult Volume 1 of this document for Device IDs

#### 8.1 Summary of Registers

#### Table 8-1. Summary of Bus: 0, Device: 1, Function: 0 Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                  | Default Value |
|--------|-----------------|--------------------------------------------------|---------------|
| 0h     | 4               | Device Identifiers (ID)                          | 00008086h     |
| 4h     | 2               | Device Command (CMD)                             | 0000h         |
| 6h     | 2               | Primary Status (PSTS)                            | 0010h         |
| 8h     | 4               | Revision ID (RID_CC)                             | 060400F0h     |
| Ch     | 1               | Cache Line Size (CLS)                            | 00h           |
| Dh     | 1               | Primary Latency Timer (PLT)                      | 00h           |
| Eh     | 1               | Header Type (HTYPE)                              | 81h           |
| 18h    | 4               | Bus Numbers (BNUM_SLT)                           | 00000000h     |
| 1Ch    | 2               | I/O Base And Limit (IOBL)                        | 0000h         |
| 1Eh    | 2               | Secondary Status (SSTS)                          | 0000h         |
| 20h    | 4               | Memory Base And Limit (MBL)                      | 00000000h     |
| 24h    | 4               | Prefetchable Memory Base And Limit (PMBL)        | 00010001h     |
| 28h    | 4               | Prefetchable Memory Base Upper 32 Bits (PMBU32)  | 00000000h     |
| 2Ch    | 4               | Prefetchable Memory Limit Upper 32 Bits (PMLU32) | 00000000h     |
| 34h    | 1               | Capabilities List Pointer (CAPP)                 | 40h           |
| 3Ch    | 2               | Interrupt Information (INTR)                     | 0100h         |
| 3Eh    | 2               | Bridge Control (BCTRL)                           | 0000h         |
| 40h    | 2               | Capabilities List (CLIST)                        | 8010h         |
| 42h    | 2               | PCI Express Capabilities (XCAP)                  | 0042h         |
| 44h    | 4               | Device Capabilities (DCAP)                       | 00008001h     |
| 48h    | 2               | Device Control (DCTL)                            | 0020h         |
| 4Ah    | 2               | Device Status (DSTS)                             | 0010h         |
| 4Ch    | 4               | Link Capabilities (LCAP)                         | 01714C10h     |



| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                 | Default Value |
|--------|-----------------|-------------------------------------------------|---------------|
| 50h    | 2               | Link Control (LCTL)                             | 0000h         |
| 52h    | 2               | Link Status (LSTS)                              | 1011h         |
| 54h    | 4               | Slot Capabilities (SLCAP)                       | 00040060h     |
| 58h    | 2               | Slot Control (SLCTL)                            | 0000h         |
| 5Ah    | 2               | Slot Status (SLSTS)                             | 0000h         |
| 5Ch    | 2               | Root Control (RCTL)                             | 0000h         |
| 60h    | 4               | Root Status (RSTS)                              | 00000000h     |
| 64h    | 4               | Device Capabilities 2 (DCAP2)                   | 00080837h     |
| 68h    | 2               | Device Control 2 (DCTL2)                        | 0000h         |
| 6Ah    | 2               | Device Status 2 (DSTS2)                         | 0000h         |
| 6Ch    | 4               | Link Capabilities 2 (LCAP2)                     | 0000000Eh     |
| 70h    | 2               | Link Control 2 (LCTL2)                          | 0001h         |
| 72h    | 2               | Link Status 2 (LSTS2)                           | 0000h         |
| 74h    | 4               | Slot Capabilities 2 (SLCAP2)                    | 00000000h     |
| 78h    | 2               | Slot Control 2 (SLCTL2)                         | 0000h         |
| 7Ah    | 2               | Slot Status 2 (SLSTS2)                          | 0000h         |
| 80h    | 2               | Message Signaled Interrupt Identifiers (MID)    | 9005h         |
| 82h    | 2               | Message Signaled Interrupt Message (MC)         | 0000h         |
| 84h    | 4               | Message Signaled Interrupt Message Address (MA) | 00000000h     |
| 88h    | 2               | Message Signaled Interrupt Message Data (MD)    | 0000h         |
| 90h    | 2               | Subsystem Vendor Capability (SVCAP)             | A00Dh         |
| 94h    | 4               | Subsystem Vendor IDs (SVID)                     | 00000000h     |
| A0h    | 2               | Power Management Capability (PMCAP)             | 0001h         |
| A2h    | 2               | PCI Power Management Capabilities (PMC)         | C803h         |
| A4h    | 4               | PCI Power Management Control (PMCS)             | 00000008h     |
| 100h   | 4               | Advanced Error Extended (AECH)                  | 00000000h     |
| 104h   | 4               | Uncorrectable Error Status (UES)                | 00000000h     |
| 108h   | 4               | Uncorrectable Error Mask (UEM)                  | 00000000h     |
| 10Ch   | 4               | Uncorrectable Error Severity (UEV)              | 00060010h     |
| 110h   | 4               | Correctable Error Status (CES)                  | 00000000h     |
| 114h   | 4               | Correctable Error Mask (CEM)                    | 00002000h     |
| 118h   | 4               | Advanced Error Capabilities And Control (AECC)  | 00000000h     |
| 11Ch   | 4               | Header Log (HL_DW1)                             | 00000000h     |
| 120h   | 4               | Header Log (HL_DW2)                             | 00000000h     |
| 124h   | 4               | Header Log (HL_DW3)                             | 00000000h     |
| 128h   | 4               | Header Log (HL_DW4)                             | 00000000h     |
| 12Ch   | 4               | Root Error Command (REC)                        | 00000000h     |
| 130h   | 4               | Root Error Status (RES)                         | 00000000h     |
| 134h   | 4               | Error Source Identification (ESID)              | 00000000h     |
| 150h   | 4               | PTM Extended Capability Header (PTMECH)         | 00000000h     |
| 154h   | 4               | PTM Capability Register (PTMCAPR)               | 00000410h     |

ſ

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                | Default Value |
|--------|-----------------|----------------------------------------------------------------|---------------|
| 158h   | 4               | PTM Control Register (PTMCTLR)                                 | 00000000h     |
| 200h   | 4               | L1 Sub-States Extended Capability Header (L1SECH)              | 00000000h     |
| 204h   | 4               | L1 Sub-States Capabilities (L1SCAP)                            | 0028281Fh     |
| 208h   | 4               | L1 Sub-States Control 1 (L1SCTL1)                              | 00000000h     |
| 20Ch   | 4               | L1 Sub-States Control 2 (L1SCTL2)                              | 00000028h     |
| 220h   | 4               | ACS Extended Capability Header (ACSECH)                        | 00000000h     |
| 224h   | 2               | ACS Capability Register (ACSCAPR)                              | 001Fh         |
| 226h   | 2               | ACS Control Register (ACSCTLR)                                 | 0000h         |
| 284h   | 4               | Port VC Capability Register 1 (PVCCR1)                         | 00000000h     |
| A00h   | 4               | DPC Extended Capability Header (DPCECH)                        | 00000000h     |
| A04h   | 2               | DPC Capability Register (DPCCAPR)                              | 14E0h         |
| A06h   | 2               | DPC Control Register (DPCCTLR)                                 | 0000h         |
| A08h   | 2               | DPC Status Register (DPCSR)                                    | 1F00h         |
| A0Ah   | 2               | DPC Error Source ID Register (DPCESIDR)                        | 0000h         |
| A0Ch   | 4               | RP PIO Status Register (RPPIOSR)                               | 00000000h     |
| A10h   | 4               | RP PIO Mask Register (RPPIOMR)                                 | 00070707h     |
| A14h   | 4               | RP PIO Severity Register (RPPIOVR)                             | 00000000h     |
| A18h   | 4               | RP PIO SysError Register (RPPIOSER)                            | 00000000h     |
| A1Ch   | 4               | RP PIO Exception Register (RPPIOER)                            | 00000000h     |
| A20h   | 4               | RP PIO Header Log DW1 Register (RPPIOHLR_DW1)                  | 00000000h     |
| A24h   | 4               | RP PIO Header Log DW2 Register (RPPIOHLR_DW2)                  | 00000000h     |
| A28h   | 4               | RP PIO Header Log DW3 Register (RPPIOHLR_DW3)                  | 00000000h     |
| A2Ch   | 4               | RP PIO Header Log DW4 Register (RPPIOHLR_DW4)                  | 00000000h     |
| A30h   | 4               | Secondary PCI Express Extended Capability Header (SPEECH)      | 00000000h     |
| A34h   | 4               | Link Control 3 (LCTL3)                                         | 00000000h     |
| A38h   | 4               | Lane Error Status (LES)                                        | 00000000h     |
| A3Ch   | 4               | Lane 0 And Lane 1 Equalization Control (L01EC)                 | 7F7F7F7Fh     |
| A40h   | 4               | Lane 2 And Lane 3 Equalization Control (L23EC)                 | 7F7F7F7Fh     |
| A44h   | 4               | Lane 4 And Lane 5 Equalization Control (L45EC)                 | 7F7F7F7Fh     |
| A48h   | 4               | Lane 6 And Lane 7 Equalization Control (L67EC)                 | 7F7F7F7Fh     |
| A4Ch   | 4               | Lane 8 And Lane 9 Equalization Control (L89EC)                 | 7F7F7F7Fh     |
| A50h   | 4               | Lane 10 And Lane 11 Equalization Control (L1011EC)             | 7F7F7F7Fh     |
| A54h   | 4               | Lane 12 And Lane 13 Equalization Control (L1213EC)             | 7F7F7F7Fh     |
| A58h   | 4               | Lane 14 And Lane 15 Equalization Control (L1415EC)             | 7F7F7F7Fh     |
| A90h   | 4               | Data Link Feature Extended Capability Header (DLFECH)          | 00000000h     |
| A94h   | 4               | Data Link Feature Capabilities Register (DLFCAP)               | 80000000h     |
| A98h   | 4               | Data Link Feature Status Register (DLFSTS)                     | 00000000h     |
| A9Ch   | 4               | Physical Layer 16.0 GT/s Extended Capability Header (PL16GECH) | 00000000h     |
| AA0h   | 4               | Physical Layer 16.0 GT/s Capability Register (PL16CAP)         | 00000000h     |
| AA4h   | 4               | Physical Layer 16.0 GT/s Control Register (PL16CTL)            | 00000000h     |
| AA8h   | 4               | Physical Layer 16.0 GT/s Status Register (PL16S)               | 00000000h     |



| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                                           | Default Value |
|--------|-----------------|-------------------------------------------------------------------------------------------|---------------|
| AACh   | 4               | Physical Layer 16.0 GT/s Local Data Parity Mismatch Status<br>Register (PL16LDPMS)        | 00000000h     |
| AB0h   | 4               | Physical Layer 16.0 GT/s First Retimer Data Parity Mismatch Status Register (PL16FRDPMS)  | 00000000h     |
| AB4h   | 4               | Physical Layer 16.0 GT/s Second Retimer Data Parity Mismatch Status Register (PL16SRDPMS) | 00000000h     |
| AB8h   | 4               | Physical Layer 16.0 GT/s Extra Status Register (PL16ES)                                   | 00000000h     |
| ABCh   | 2               | Physical Layer 16.0 GT/s Lane 01 Equalization Control Register (PL16L01EC)                | FFFFh         |
| ABEh   | 2               | Physical Layer 16.0 GT/s Lane 23 Equalization Control Register (PL16L23EC)                | FFFFh         |
| AC0h   | 2               | Physical Layer 16.0 GT/s Lane 45 Equalization Control Register (PL16L45EC)                | FFFFh         |
| AC2h   | 2               | Physical Layer 16.0 GT/s Lane 67 Equalization Control Register (PL16L67EC)                | FFFFh         |
| AC4h   | 2               | Physical Layer 16.0 GT/s Lane 89 Equalization Control Register (PL16L89EC)                | FFFFh         |
| AC6h   | 2               | Physical Layer 16.0 GT/s Lane 1011 Equalization Control Register (PL16L1011EC)            | FFFFh         |
| AC8h   | 2               | Physical Layer 16.0 GT/s Lane 1213 Equalization Control Register (PL16L1213EC)            | FFFFh         |
| ACAh   | 2               | Physical Layer 16.0 GT/s Lane 1415 Equalization Control Register (PL16L1415EC)            | FFFFh         |
| EDCh   | 4               | Physical Layer 16.0 GT/s Margining Extended Capability Header (PL16MECH)                  | 00010027h     |
| EE0h   | 4               | Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status (PL16MPCPS)          | 00000000h     |
| EE4h   | 4               | Physical Layer 16.0 GT/s Lane0 Margin Control and Status Register (PL16L0MCS)             | 00009C38h     |
| EE8h   | 4               | Physical Layer 16.0 GT/s Lane1 Margin Control and Status Register (PL16L1MCS)             | 00009C38h     |
| EECh   | 4               | Physical Layer 16.0 GT/s Lane2 Margin Control and Status Register (PL16L2MCS)             | 00009C38h     |
| EF0h   | 4               | Physical Layer 16.0 GT/s Lane3 Margin Control and Status Register (PL16L3MCS)             | 00009C38h     |
| EF4h   | 4               | Physical Layer 16.0 GT/s Lane4 Margin Control and Status Register (PL16L4MCS)             | 00009C38h     |
| EF8h   | 4               | Physical Layer 16.0 GT/s Lane5 Margin Control and Status Register (PL16L5MCS)             | 00009C38h     |
| EFCh   | 4               | Physical Layer 16.0 GT/s Lane6 Margin Control and Status Register (PL16L6MCS)             | 00009C38h     |
| F00h   | 4               | Physical Layer 16.0 GT/s Lane7 Margin Control and Status Register (PL16L7MCS)             | 00009C38h     |
| F04h   | 4               | Physical Layer 16.0 GT/s Lane8 Margin Control and Status Register (PL16L8MCS)             | 00009C38h     |
| F08h   | 4               | Physical Layer 16.0 GT/s Lane9 Margin Control and Status Register (PL16L9MCS)             | 00009C38h     |
| F0Ch   | 4               | Physical Layer 16.0 GT/s Lane10 Margin Control and Status Register (PL16L10MCS)           | 00009C38h     |
| F10h   | 4               | Physical Layer 16.0 GT/s Lane11 Margin Control and Status Register (PL16L11MCS)           | 00009C38h     |
| F14h   | 4               | Physical Layer 16.0 GT/s Lane12 Margin Control and Status Register (PL16L12MCS)           | 00009C38h     |

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                                 | Default Value |
|--------|-----------------|---------------------------------------------------------------------------------|---------------|
| F18h   | 4               | Physical Layer 16.0 GT/s Lane13 Margin Control and Status Register (PL16L13MCS) | 00009C38h     |
| F1Ch   | 4               | Physical Layer 16.0 GT/s Lane14 Margin Control and Status Register (PL16L14MCS) | 00009C38h     |
| F20h   | 4               | Physical Layer 16.0 GT/s Lane15 Margin Control and Status Register (PL16L15MCS) | 00009C38h     |

#### 8.2 Device Identifiers (ID) – Offset 0h

Device ID and Vendor ID

| Туре | Size   | Offset               | Default   |
|------|--------|----------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 0h | 00008086h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                         |
|--------------|---------------------|------------------------------------------------------------------------------------------------------|
| 31:16        | 0000h<br>RO/V       | <b>Device Identification (DID):</b><br>See the Device ID table in the first volume of this document. |
| 15:0         | 8086h<br>RO         | Vendor Identification (VID):<br>Indicates Intel.                                                     |

#### 8.3 Device Command (CMD) – Offset 4h

Device Command

| Туре | Size   | Offset               | Default |
|------|--------|----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 4h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 15:11        | 0h<br>RO            | Reserved                     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 10           | 0h<br>RW/V2         | Interrupt Disable (ID):<br>This disables pin-based INTx# interrupts on enabled hot plug and power<br>management events.<br>This bit has no effect on MSI operation.<br>When set, internal INTx# messages will not be generated.<br>When cleared, internal INTx# messages are generated if there is an interrupt for hot<br>plug or power management and MSI is not enabled.<br>This bit does not affect interrupt forwarding from devices connected to the root port.<br>Assert_INTx and Deassert_INTx messages will still be forwarded to the internal<br>interrupt controllers if this bit is set.<br>For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register<br>is RO and returns a value of 0 when read, else it is RW with the functionality<br>described above. |  |
| 9            | 0h<br>RO            | Fast Back to Back Enable (FBE):<br>This field is reserved per PCI-Express spec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 8            | 0h<br>RW            | SERR# Enable (SEE):<br>When set, enables the root port to generate an SERR# message when PSTS.SSE is set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 7            | 0h<br>RO            | Wait Cycle Control (WCC):<br>This field is reserved per PCI-Express spec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 6            | 0h<br>RW            | Parity Error Response Enable (PERE):<br>Indicates that the device is capable of reporting parity errors as a master on the backbone.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 5            | 0h<br>RO            | VGA Palette Snoop (VGA_PSE):<br>This field is reserved per PCI-Express spec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 4            | 0h<br>RO            | Memory Write and Invalidate Enable (MWIE):<br>This field is reserved per PCI-Express spec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 3            | 0h<br>RO            | Special Cycle Enable (SCE):<br>This field is reserved per PCI-Express and PCI bridge spec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 2            | 0h<br>RW            | Bus Master Enable (BME):<br>When set, allows the root port to forward Memory and I/O Read/Write cycles onto the<br>backbone from a PCI-Express device.<br>When this bit is 0b, Memory and I/O requests received at a Root Port must be<br>handled as Unsupported Requests (UR). This bit does not affect forwarding of<br>Completions in either the Upstream or Downstream direction.<br>The forwarding of Requests other than Memory or I/O requests is not controlled by<br>this bit.                                                                                                                                                                                                                                                                                                              |  |
| 1            | 0h<br>RW            | Memory Space Enable (MSE):<br>When set, memory cycles within the range specified by the memory base and limit<br>registers can be forwarded to the PCI-Express device. When cleared, these memory<br>cycles are master aborted on the backbone.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 0            | 0h<br>RW            | I/O Space Enable (IOSE):<br>When set, I/O cycles within the range specified by the I/O base and limit registers<br>can be forwarded to the PCI-Express device. When cleared, these cycles are master<br>aborted on the backbone.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |

#### 8.4 Primary Status (PSTS) – Offset 6h

**Primary Status** 

| Туре | Size   | Offset               | Default |
|------|--------|----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 6h | 0010h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                             |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15           | 0h<br>RW/1C/V       | <b>Detected Parity Error (DPE):</b><br>Set when the root port receives a command or data from the backbone with a parity error. This is set even if PCMD.PERE is not set.                                                                                                |  |
| 14           | 0h<br>RW/1C/V       | Signaled System Error (SSE):<br>Set when the root port signals a system error to the internal SERR# logic.                                                                                                                                                               |  |
| 13           | 0h<br>RW/1C/V       | <b>Received Master Abort (RMA):</b><br>Set when the root port receives a completion with unsupported request status from the backbone.                                                                                                                                   |  |
| 12           | 0h<br>RW/1C/V       | <b>Received Target Abort (RTA):</b><br>Set when the root port receives a completion with completer abort from the backbone.                                                                                                                                              |  |
| 11           | 0h<br>RW/1C/V       | <b>Signaled Target Abort (STA):</b><br>Set whenever the root port forwards a target abort received from the downstream device onto the backbone.                                                                                                                         |  |
| 10:9         | 0h<br>RO            | Primary DEVSEL# Timing Status (PDTS):<br>This field is reserved per PCI-Express spec                                                                                                                                                                                     |  |
| 8            | 0h<br>RW/1C/V       | Master Data Parity Error Detected (DPD):<br>Set when the root port receives a completion with a data parity error on the<br>backbone and PCMD.PERE is set.                                                                                                               |  |
| 7            | 0h<br>RO            | Primary Fast Back to Back Capable (PFBC):<br>This field is reserved per PCI-Express spec.                                                                                                                                                                                |  |
| 6            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                 |  |
| 5            | 0h<br>RO            | Primary 66 MHz Capable (PC66):<br>This field is reserved per PCI-Express spec.                                                                                                                                                                                           |  |
| 4            | 1h<br>RO            | Capabilities List (CLIST):<br>Indicates the presence of a capabilities list.                                                                                                                                                                                             |  |
| 3            | 0h<br>RO/V          | <b>Interrupt Status (IS):</b><br>Indicates status of hot plug and power management interrupts on the root port that result in INTx# message generation. This bit is not set if MSI is enabled. If MSI is not enabled, this bit is set regardless of the state of CMD.ID. |  |
| 2:0          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                 |  |

### 8.5 Revision ID (RID\_CC) – Offset 8h

Revision ID



| Туре | Size   | Offset               | Default   |
|------|--------|----------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 8h | 060400F0h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                       |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:24        | 06h<br>RO           | Base Class Code (BCC):<br>Indicates the device is a bridge device.                                                                                                                 |  |
| 23:16        | 04h<br>RO/V         | <b>Sub-Class Code (SCC):</b><br>The default indicates the device is a PCI-to-PCI bridge. If the MPC.Bridge Type register is set to a 1 for a Host Bridge, this register reads 00h. |  |
| 15:8         | 00h<br>RO/V         | Programming Interface (PI):<br>PCI-to-PCI bridge.                                                                                                                                  |  |
| 7:0          | F0h<br>RO/V         | Revision ID (RID):<br>Indicates the revision of the bridge.                                                                                                                        |  |

#### 8.6 Cache Line Size (CLS) – Offset Ch

Cache Line Size

| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:1, F:0] + Ch | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                              |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------|--|
| 7:0          | 00h<br>RW           | Line Size (LS):<br>This is read/write but contains no functionality, per PCI-Express spec |  |

#### 8.7 Primary Latency Timer (PLT) – Offset Dh

Primary Latency Timer

| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:1, F:0] + Dh | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                       |
|--------------|---------------------|--------------------------------------------------------------------|
| 7:3          | 00h<br>RO           | Latency Count (CT):<br>This field is reserved per PCI-Express spec |
| 2:0          | 0h<br>RO            | Reserved                                                           |

#### 8.8 Header Type (HTYPE) – Offset Eh

Header Type

| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:1, F:0] + Eh | 81h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                     |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7            | 1h<br>RO            | Multi-function Device (MFD):<br>This bit is 1 to indicate a multi-function device.                                                                                                                                               |
| 6:0          | 01h<br>RO/V         | <b>Header Type (HTYPE):</b><br>The default mode identifies the header layout of the configuration space, which is a PCI-to-PCI bridge. If the MPC.Bridge Type register is set to a 1 for a Host Bridge, this register reads 00h. |

#### 8.9 Bus Numbers (BNUM\_SLT) – Offset 18h

**Bus Numbers** 



| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 18h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                 |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 00h<br>RW/V2        | <b>Secondary Latency Timer (SLT):</b><br>For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register<br>is a RW register - else this register is RO and returns 0.<br>This register does not affect the behavior of any HW logic. |
| 23:16        | 00h<br>RW           | Subordinate Bus Number (SBBN):<br>Indicates the highest PCI bus number below the bridge.                                                                                                                                                                     |
| 15:8         | 00h<br>RW           | Secondary Bus Number (SCBN):<br>Indicates the bus number the port.                                                                                                                                                                                           |
| 7:0          | 00h<br>RW           | Primary Bus Number (PBN):<br>Indicates the bus number of the backbone.                                                                                                                                                                                       |

#### 8.10 I/O Base And Limit (IOBL) – Offset 1Ch

I/O Base And Limit

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 1Ch | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                          |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | 0h<br>RW            | <b>I/O Address Limit (IOLA):</b><br>I/O Base bits corresponding to address lines 15:12 for 4KB alignment. Bits 11:0 are assumed to be padded to FFFh. |  |
| 11:8         | 0h<br>RO            | I/O Limit Address Capability (IOLC):<br>Indicates that the bridge does not support 32-bit I/O addressing.                                             |  |
| 7:4          | 0h<br>RW            | <b>I/O Base Address (IOBA):</b><br>I/O Base bits corresponding to address lines 15:12 for 4KB alignment. Bits 11:0 are assumed to be padded to 000h.  |  |
| 3:0          | 0h<br>RO            | I/O Base Address Capability (IOBC):<br>Indicates that the bridge does not support 32-bit I/O addressing.                                              |  |



#### 8.11 Secondary Status (SSTS) – Offset 1Eh

#### Secondary Status

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 1Eh | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                       |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15           | 0h<br>RW/1C/V       | <b>Detected Parity Error (DPE):</b><br>Set when the port receives a poisoned TLP.                                                                                                                                                                                  |  |
| 14           | 0h<br>RW/1C/V       | <b>Received System Error (RSE):</b><br>Set when the port receives an ERR_FATAL or ERR_NONFATAL message from the device.                                                                                                                                            |  |
| 13           | 0h<br>RW/1C/V       | <b>Received Master Abort (RMA):</b><br>Set when the port receives a completion with 'Unsupported Request' status from the device.                                                                                                                                  |  |
| 12           | 0h<br>RW/1C/V       | <b>Received Target Abort (RTA):</b><br>Set when the port receives a completion with 'Completion Abort' status from the device.                                                                                                                                     |  |
| 11           | 0h<br>RW/1C/V       | <b>Signaled Target Abort (STA):</b><br>Set when the port generates a completion with 'Completion Abort' status to the device.                                                                                                                                      |  |
| 10:9         | 0h<br>RO/V          | Secondary DEVSEL# Timing Status (SDTS):<br>This field is reserved per PCI-Express spec<br>For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register<br>returns a value of 01b when read, else this register returns a value of 00b.   |  |
| 8            | 0h<br>RW/1C/V       | <b>Data Parity Error Detected (DPD):</b><br>Set when the BCTRL.PERE, and either of the following two conditions occurs:<br>Port receives completion marked poisoned.<br>Port poisons a write request to the secondary side.                                        |  |
| 7            | 0h<br>RO/V          | Secondary Fast Back to Back Capable (SFBC):<br>This field is reserved per PCI Express spec<br>For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register<br>returns a value of 1b when read, else this register returns a value of 0b. |  |
| 6            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                           |  |
| 5            | 0h<br>RO            | Secondary 66 MHz Capable (SC66):<br>This field is reserved per PCI Express spec                                                                                                                                                                                    |  |
| 4:0          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                           |  |

#### 8.12 Memory Base And Limit (MBL) – Offset 20h

Memory Base And Limit



| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 20h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                        |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 000h<br>RW          | <b>Memory Limit (ML):</b><br>These bits are compared with bits 31:20 of the incoming address to determine the upper 1MB aligned value of the range. |
| 19:16        | 0h<br>RO            | Reserved                                                                                                                                            |
| 15:4         | 000h<br>RW          | Memory Base (MB):<br>These bits are compared with bits 31:20 of the incoming address to determine the<br>lower 1MB aligned value of the range.      |
| 3:0          | 0h<br>RO            | Reserved                                                                                                                                            |

#### 8.13 Prefetchable Memory Base And Limit (PMBL) – Offset 24h

Prefetchable Memory Base And Limit

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 24h | 00010001h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                      |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 000h<br>RW          | <b>Prefetchable Memory Limit (PML):</b><br>These bits are compared with bits 31:20 of the incoming address to determine the upper 1MB aligned value of the range. |  |
| 19:16        | 1h<br>RO            | <b>64-bit Indicator (I64L):</b><br>Indicates support for 64-bit addressing.                                                                                       |  |
| 15:4         | 000h<br>RW          | <b>Prefetchable Memory Base (PMB):</b><br>These bits are compared with bits 31:20 of the incoming address to determine the lower 1MB aligned value of the range.  |  |
| 3:0          | 1h<br>RO            | <b>64-bit Indicator (I64B):</b><br>Indicates support for 64-bit addressing.                                                                                       |  |



#### 8.14 Prefetchable Memory Base Upper 32 Bits (PMBU32) - Offset 28h

Prefetchable Memory Base Upper 32 Bits

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 28h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                      |
|--------------|---------------------|---------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | Prefetchable Memory Base Upper Portion (PMBU):<br>Upper 32-bits of the prefetchable address base. |

#### 8.15 Prefetchable Memory Limit Upper 32 Bits (PMLU32) – Offset 2Ch

Prefetchable Memory Limit Upper 32 Bits

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 2Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                        |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | Prefetchable Memory Limit Upper Portion (PMLU):<br>Upper 32-bits of the prefetchable address limit. |

#### 8.16 Capabilities List Pointer (CAPP) – Offset 34h

Capabilities List Pointer



| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:1, F:0] + 34h | 40h     |

| BIOS Access | SMM Access OS Access |    |
|-------------|----------------------|----|
| RW          | RW                   | RW |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 40h<br>RW/O         | Capabilities Pointer (PTR):<br>Indicates that the pointer for the first entry in the capabilities list.<br>BIOS can determine which capabilities will be exposed by including or removing them<br>from the capability linked list.<br>As this register is RWO, BIOS must write a value to this register, even if it is to re-<br>write the default value.<br>Capability Linked List (Default Settings)<br>Offset   Capability   Next Pointer<br>40h   PCI Express   80h<br>80h   Message Signaled Interrupt (MSI)   90h<br>90h   Subsystem Vendor   A0h<br>A0h   PCI Power Management   00h<br>Extended PCIe Capability Linked List<br>Offset   Capability   Next Pointer<br>100h   Advanced Error Reporting   000h<br>140h   Access Control Services   000h<br>200h   L1 Sub-states   000h |

#### 8.17 Interrupt Information (INTR) – Offset 3Ch

Interrupt Information

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 3Ch | 0100h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8         | 01h<br>RO/V         | Interrupt Pin (IPIN):Indicates the interrupt pin driven by the root port. At reset, this register takes on the<br>following values, which reflect the reset state of the STRPFUSECFG.PxIP field:Port Bits[15:12] Bits[11:08]1 0h STRPFUSECFG.P1IP2 0h STRPFUSECFG.P2IP3 0h STRPFUSECFG.P3IPX 0h STRPFUSECFG.PxIPThe value that is programmed into STRPFUSECFG.PxIP is always reflected in this<br>register.For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register<br>returns a value of 00h when read, else this register returns the value from the table<br>above.Note: Depending on the platform, the number of Root Ports supported may vary. In<br>this case, the encodings defined in this register will be scaled accordingly. |
| 7:0          | 00h<br>RW           | Interrupt Line (ILINE):<br>Software written value to indicate which interrupt line (vector) the interrupt is<br>connected to. No hardware action is taken on this register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

### 8.18 Bridge Control (BCTRL) – Offset 3Eh

Bridge Control

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 3Eh | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                   |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:12        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                       |
| 11           | 0h<br>RW/V2         | <b>Discard Timer SERR# Enable (DTSE):</b><br>This field is reserved per PCI-Express spec.<br>For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register<br>is RW else it is RO. This register is only maintained for SW compatibility and has no<br>functionality within the port. |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                   |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10           | 0h<br>RO            | <b>Discard Timer Status (DTS):</b><br>This field is reserved per PCI-Express spec.<br>For PCI Bus Emulation Mode compatibility, this register can remain RO as no<br>secondary discard timer exists that will ever cause it to be set.                                                                                                                         |
| 9            | 0h<br>RW/V2         | Secondary Discard Timer (SDT):<br>This field is reserved per PCI-Express spec.<br>For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register<br>is RW else it is RO. This register is only maintained for SW compatibility and has no<br>functionality within the port.                                                            |
| 8            | 0h<br>RW/V2         | Primary Discard Timer (PDT):<br>This field is reserved per PCI-Express spec.<br>For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register<br>is RW else it is RO. This register is only maintained for SW compatibility and has no<br>functionality within the port.                                                              |
| 7            | 0h<br>RO            | Fast Back to Back Enable (FBE):<br>This field is reserved per PCI-Express spec.                                                                                                                                                                                                                                                                                |
| 6            | 0h<br>RW            | Secondary Bus Reset (SBR):<br>Triggers a Hot Reset on the PCI-Express port.                                                                                                                                                                                                                                                                                    |
| 5            | 0h<br>RW/V2         | Master Abort Mode (MAM):<br>This field is reserved per PCI-Express spec.<br>For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register<br>is RW else it is RO. This register is only maintained for SW compatibility and has no<br>functionality within the port.                                                                  |
| 4            | 0h<br>RW            | <ul> <li>VGA 16-Bit Decode (V16):</li> <li>When set, indicates that the I/O aliases of the VGA range (see BCTRL:VE definition below), are not enabled.</li> <li>0: Execute 10-bit address decode on VGA I/O accesses.</li> <li>1: Execute 16-bit address decode on VGA I/O accesses.</li> </ul>                                                                |
| 3            | 0h<br>RW            | VGA Enable (VE):<br>When set, the following ranges will be claimed off the backbone by the root port:<br>Memory ranges A0000h-BFFFFh<br>I/O ranges 3B0h - 3BBh and 3C0h - 3DFh, and all aliases of bits 15:10 in any<br>combination of 1's                                                                                                                     |
| 2            | 0h<br>RW            | <b>ISA Enable (IE):</b><br>This bit only applies to I/O addresses that are enabled by the I/O Base and I/O Limit registers and are in the first 64KB of PCI I/O space. If this bit is set, the root port will block any forwarding from the backbone to the device of I/O transactions addressing the last 768 bytes in each 1KB block (offsets 100h to 3FFh). |
| 1            | 0h<br>RW            | SERR# Enable (SE):<br>When set, ERR_COR, ERR_NONFATAL, and ERR_FATAL messages received are<br>forwarded to the backbone. When cleared, they are not.                                                                                                                                                                                                           |
| 0            | 0h<br>RW            | Parity Error Response Enable (PERE):<br>When set, poisoned write TLPs and completions indicating poisoned TLPs will set the<br>SSTS.DPD.                                                                                                                                                                                                                       |

### 8.19 Capabilities List (CLIST) – Offset 40h

Capabilities List

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 40h | 8010h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8         | 80h<br>RW/O         | Next Capability (NEXT):<br>Indicates the location of the next capability.<br>The default value of this register is 80h which points to the MSI Capability structure.<br>BIOS can determine which capabilities will be exposed by including or removing them<br>from the capability linked list.<br>As this register is RWO, BIOS must write a value to this register, even if it is to re-<br>write the default value. |
| 7:0          | 10h<br>RO           | Capability ID (CID):<br>Indicates this is a PCI Express capability                                                                                                                                                                                                                                                                                                                                                     |

#### 8.20 PCI Express Capabilities (XCAP) – Offset 42h

PCI Express Capabilities

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 42h | 0042h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                       |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:14        | 0h<br>RO            | Reserved                                                                                                                                                                                           |
| 13:9         | 00h<br>RO           | Interrupt Message Number (IMN):<br>The Root Port does not have multiple MSI interrupt numbers.                                                                                                     |
| 8            | 0h<br>RW/O          | <b>Slot Implemented (SI):</b><br>Indicates whether the root port is connected to a slot. Slot support is platform specific. BIOS programs this field, and it is maintained until a platform reset. |
| 7:4          | 4h<br>RO            | Device / Port Type (DT):<br>Indicates this is a PCI-Express root port                                                                                                                              |
| 3:0          | 2h<br>RO            | <b>Capability Version (CV):</b><br>Version 2.0 indicates devices compliant to the PCI Express 2.0 and 3.0 specification which incorporates the Register Expansion ECN.                             |



#### 8.21 Device Capabilities (DCAP) – Offset 44h

#### Device Capabilities

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 44h | 00008001h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                      |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:29        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                          |  |
| 28           | 0h<br>RO            | Function Level Reset Capable (FLRC):<br>Not supported in Root Ports                                                                                                                                                                                                                                               |  |
| 27:26        | 0h<br>RO            | Captured Slot Power Limit Scale (CSPS):<br>Not supported.                                                                                                                                                                                                                                                         |  |
| 25:18        | 00h<br>RO           | Captured Slot Power Limit Value (CSPV):<br>Not supported.                                                                                                                                                                                                                                                         |  |
| 17:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                          |  |
| 15           | 1h<br>RO            | <b>Role Based Error Reporting (RBER):</b><br>Indicates that this device implements the functionality defined in the Error Reporting ECN as required by the PCI Express 1.1 spec.                                                                                                                                  |  |
| 14:12        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                          |  |
| 11:9         | 0h<br>RO            | Endpoint L1 Acceptable Latency (E1AL):<br>This field is reserved for root ports.                                                                                                                                                                                                                                  |  |
| 8:6          | 0h<br>RO            | Endpoint LOs Acceptable Latency (EOAL):<br>This field is reserved for Root port.                                                                                                                                                                                                                                  |  |
| 5            | 0h<br>RW/O          | <b>Extended Tag Field Supported (ETFS):</b><br>The Root Port never needs to initiate a transaction as a Requester with the Extended Tag bits being set. This bit does not affect the root port's ability to forward requests as a bridge as the root port always supports forwarding requests with extended tags. |  |
| 4:3          | 0h<br>RO            | Phantom Functions Supported (PFS):<br>No phantom functions supported                                                                                                                                                                                                                                              |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:0          | 1h<br>RW/O          | Max Payload Size Supported (MPS):<br>BIOS should write to this field during system initialization.<br>Max Payload Size of up to 256B is supported. Programming this field to any values<br>other than 128B or 256B max payload size will result in aliasing to 128B max payload<br>size.<br>000b: 128 bytes max payload size.<br>001b: 256 bytes max payload size.<br>010b: 512 bytes max payload size.<br>011b: 1024 bytes max payload size.<br>100b: 2048 bytes max payload size.<br>101b: 4096 bytes max payload size.<br>110b: Reserved.<br>111b: Reserved.<br>This field applies only to the PCIe link interface. |

### 8.22 Device Control (DCTL) – Offset 48h

Device Control

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 48h | 0020h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                    |
| 14:12        | 0h<br>RO            | Max Read Request Size (MRRS):<br>Hardwired to 0.<br>This field applies only to the PCIe link interface.                                                                                     |
| 11           | 0h<br>RO            | Enable No Snoop (ENS):<br>Not supported. The root port will never issue non-snoop requests.                                                                                                 |
| 10           | 0h<br>RW/P          | <b>Aux Power PM Enable (APME):</b><br>Must be RW for OS testing. The OS will set this bit to 1 if the device connected has detected aux power. It has no effect on the root port otherwise. |
| 9            | 0h<br>RO            | Phantom Functions Enable (PFE):<br>Not supported                                                                                                                                            |
| 8            | 0h<br>RO            | Extended Tag Field Enable (ETFE):<br>Not supported                                                                                                                                          |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:5          | 1h<br>RW            | Max Payload Size (MPS):         The root port supports up to 256B max payload.         Programming this field to any values greater than DCAP.MPS will result in aliasing to 128B max payload size.         000b: 128 bytes max payload size.         001b: 256 bytes max payload size.         010b: 512 bytes max payload size.         011b: 1024 bytes max payload size.         100b: 2048 bytes max payload size.         101b: 4096 bytes max payload size.         101b: Reserved.         111b: Reserved.         This field applies only to the PCIe link interface.         Note: Software should ensure that the system is quiescent and no TLP is in progress prior to changing this field. BIOS should program this field prior to enabling BME. |  |
| 4            | 0h<br>RO            | Enable Relaxed Ordering (ERO):<br>Not supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 3            | 0h<br>RW            | <b>Unsupported Request Reporting Enable (URE):</b><br>When set, allows signaling ERR_NONFATAL, ERR_FATAL, or ERR_COR to the Root<br>Control register when detecting an unmasked Unsupported Request (UR). An<br>ERR_COR is signaled when a unmasked Advisory Non-Fatal UR is received. An<br>ERR_FATAL, ERR_or NONFATAL, is sent to the Root Control Register when an<br>uncorrectable non-advisory UR is received with the severity set by the Uncorrectable<br>Error Severity register.                                                                                                                                                                                                                                                                      |  |
| 2            | 0h<br>RW            | <b>Fatal Error Reporting Enable (FEE):</b><br>Enables signaling of ERR_FATAL to the Root Control register due to internally<br>detected errors or error messages received across the link. Other bits also control the<br>full scope of related error reporting.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 1            | 0h<br>RW            | Non-Fatal Error Reporting Enable (NFE):<br>When set, enables signaling of ERR_NONFATAL to the Root Control register due to<br>internally detected errors or error messages received across the link. Other bits also<br>control the full scope of related error reporting.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 0            | 0h<br>RW            | <b>Correctable Error Reporting Enable (CEE):</b><br>When set, enables signaling of ERR_CORR to the Root Control register due to<br>internally detected errors or error messages received across the link. Other bits also<br>control the full scope of related error reporting.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |

#### 8.23 Device Status (DSTS) – Offset 4Ah

**Device Status** 

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 4Ah | 0010h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                             |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:6         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                 |  |
| 5            | 0h<br>RO            | Transactions Pending (TDP):<br>This bit has no meaning for the root port since it never initiates a non-posted request<br>with its own Requester ID.                                                                                                     |  |
| 4            | 1h<br>RO            | AUX Power Detected (APD):<br>The root port contains AUX power for wakeup                                                                                                                                                                                 |  |
| 3            | 0h<br>RW/1C/V       | Unsupported Request Detected (URD):<br>Indicates an unsupported request was detected.                                                                                                                                                                    |  |
| 2            | 0h<br>RW/1C/V       | Fatal Error Detected (FED):<br>Indicates a fatal error was detected. Set when a fatal error occurred on from a data<br>link protocol error, buffer overflow, or malformed TLP                                                                            |  |
| 1            | 0h<br>RW/1C/V       | <b>Non-Fatal Error Detected (NFED):</b><br>Indicates a non-fatal error was detected. Set when an received a non-fatal error occurred from a poisoned TLP, unexpected completions, unsupported requests, completer abort, or completer timeout            |  |
| 0            | 0h<br>RW/1C/V       | <b>Correctable Error Detected (CED):</b><br>Indicates a correctable error was detected.<br>Set when received an internal correctable error from receiver errors / framing errors,<br>TLP CRC error, DLLP CRC error, replay num rollover, replay timeout. |  |

### 8.24 Link Capabilities (LCAP) – Offset 4Ch

Link Capabilities



| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 4Ch | 01714C10h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:24        | 01h<br>RO/V         | Port Number (PN):<br>Indicates the port number for the root port. This value is different for each<br>implemented port:<br>Port # Value of PN field<br>1 01h<br>2 02h<br>3 03h<br>:<br>:<br>X 0Xh<br>Note: Depending on the platform, the number of Root Ports supported may vary. In<br>this case, the encodings defined in this register will be scaled accordingly.                                                                         |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 22           | 1h<br>RW/O          | ASPM Optionality Compliance (ASPMOC):<br>This bit must be set to 1b for PCIe 3.0 compliant port.<br>Components implemented against certain earlier versions of this specification will<br>have this bit set to 0b.<br>Software is permitted to use the value of this bit to help<br>determine whether to enable ASPM or whether to run ASPM compliance tests.                                                                                  |  |
| 21           | 1h<br>RO            | Link Bandwidth Notification Capability (LBNC):<br>This port supports Link Bandwidth Notification status and interrupt mechanisms.                                                                                                                                                                                                                                                                                                              |  |
| 20           | 1h<br>RO            | Link Active Reporting Capable (LARC):<br>This port supports the optional capability of reporting the DL_Active state of the Data<br>Link Control and Management State Machine.                                                                                                                                                                                                                                                                 |  |
| 19           | 0h<br>RO            | Surprise Down Error Reporting Capable (SDERC):<br>Set to 0 to indicate the Root Port does not support Surprise Down Error Reporting                                                                                                                                                                                                                                                                                                            |  |
| 18           | 0h<br>RO            | <b>Clock Power Management (CPM):</b><br>0' Indicates that root ports do not support the CLKREQ# mechanism.                                                                                                                                                                                                                                                                                                                                     |  |
| 17:15        | 2h<br>RW/O          | L1 Exit Latency (EL1):<br>Indicates an exit latency of 2us to 4us.<br>000b: Less than 1 us<br>001b: 1 us to less than 2 us<br>010b: 2 us to less than 4 us<br>011b: 4 us to less than 8 us<br>100b: 8 us to less than 16 us<br>101b: 16 us to less than 32 us<br>110b: 32 us to 64 us<br>111b: More than 64 us<br>Note: If power management (e.g PLL shutdown) is enabled, BIOS should program<br>this latency to comprehend PLL lock latency. |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 14:12        | 4h<br>RO/V          | LOS Exit Latency (ELO):<br>Indicates an exit latency based upon common-clock configuration:<br>LCTL.CCC Value<br>0 MPC.UCEL<br>1 MPC.CCEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 11:10        | 3h<br>RW/O          | Active State Link PM Support (APMS):<br>Indicates the level of active state power management on this link<br>Bits Definition<br>00b: No ASPM Support<br>01b: L0s Supported<br>10b: L1 Supported<br>11b: L0s and L1 Supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 9:4          | 01h<br>RO/V         | Maximum Link Width (MLW):<br>Indicates the maximum link width of the link<br>0x1: x1 Link Width<br>0x2: x2 Link Width<br>0x4: x4 Link Width<br>0x8: x8 Link Width<br>0x10: x16 Link Width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 3:0          | 0h<br>RO/V          | Max Link Speed (MLS):<br>This field indicates the maximum Link speed of the associated Port.<br>The encoded value specifies a bit location in the Supported Link Speeds Vector (in the<br>Link Capabilities 2 register) that corresponds to the maximum Link speed.<br>Defined encodings are:<br>0001b: Supported Link Speeds Vector field bit 0.<br>0010b: Supported Link Speeds Vector field bit 1.<br>0011b: Supported Link Speeds Vector field bit 2.<br>0100b: Supported Link Speeds Vector field bit 3.<br>0101b: Supported Link Speeds Vector field bit 4.<br>0110b: Supported Link Speeds Vector field bit 5.<br>0111b: Supported Link Speeds Vector field bit 5.<br>0111b: Supported Link Speeds Vector field bit 6.<br>All other encodings are reserved.<br>This field reports a value of 0010b if GEN1 data rate is supported but both GEN2 and<br>GEN3 data rate support are disabled through PCI Express Speed Limit setting or<br>MPC.PCIESD register.<br>This field reports a value of 0010b if both GEN1 and GEN2 data rate are supported<br>but GEN3 data rate support is disabled through PCI Express Speed Limit setting or<br>MPC.PCIESD register.<br>This field reports a value of 0010b if both GEN1 and GEN2 data rate are supported<br>but GEN3 data rate support is disabled through PCI Express Speed Limit setting or<br>MPC.PCIESD register.<br>This field reports a value of 0010b if both GEN1 and GEN2 data rate are supported<br>but GEN3 data rate support is disabled through PCI Express Speed Limit setting or<br>MPC.PCIESD register. |  |

### 8.25 Link Control (LCTL) – Offset 50h

Link Control



| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 50h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 11           | 0h<br>RW            | Link Autonomous Bandwidth Interrupt Enable (LABIE):<br>Link Autonomous Bandwidth Interrupt Enable - When Set, this bit enables the<br>generation of an interrupt to indicate that the Link Autonomous Bandwidth Status bit<br>has been Set.                                                                                                                                                                                                                                                                                                                                                            |  |
| 10           | 0h<br>RW            | Link Bandwidth Management Interrupt Enable (LBMIE):<br>When Set, this bit enables the generation of an interrupt to indicate that the Link<br>Bandwidth Management Status bit has been Set.<br>This bit is not applicable and is reserved for Endpoints, PCI Express-to-PCI/PCI-X<br>bridges, and Upstream Ports of Switches.<br>Functions that do not implement the Link Bandwidth Notification Capability must<br>hardwire this bit to 0b.<br>Default value of this bit is 0b.                                                                                                                       |  |
| 9            | 0h<br>RW            | Hardware Autonomous Width Disable (HAWD):<br>When Set, this bit disables hardware from changing the Link width for reasons other<br>than attempting to correct unreliable Link operation by reducing Link width.<br>Note: When operating as PCI Express, this bit defines the value of the Link<br>Upconfigure Capability in TS2 Ordered Sets.<br>Default value of this bit is 0b.                                                                                                                                                                                                                     |  |
| 8            | 0h<br>RO            | Enable Clock Power Management (ECPM):<br>Not supported on Root Ports.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 7            | 0h<br>RW            | <b>Extended Sync (ES):</b><br>When set, forces extended transmission of FTS ordered sets in FTS and extra TS2 at exit from L1 prior to entering L0.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 6            | 0h<br>RW            | <b>Common Clock Configuration (CCC):</b><br>When set, indicates that the Root Port and device are operating with a distributed common reference clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 5            | 0h<br>WO            | Retrain Link (RL):<br>When set, the root port will train its downstream link. This bit always returns 0 when<br>read. Software uses LSTS.LT and LSTS.LTE to check the status of training.<br>It is permitted to write 1b to this bit while simultaneously writing modified values to<br>other fields in this register. If the LTSSM is not already in Recovery or Configuration,<br>the resulting Link training must use the modified values. If the LTSSM is already in<br>Recovery or Configuration, the modified values are not required to affect the Link<br>training that's already in progress. |  |
| 4            | 0h<br>RW            | Link Disable (LD):<br>When set, the root port will disable the link by directing the LTSSM to the Disabled<br>state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 3            | 0h<br>RW/O          | Read Completion Boundary Control (RCBC):<br>Indicates the read completion boundary is 64 bytes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 2            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0          | 0h<br>RW            | Active State Link PM Control (ASPM):<br>Indicates whether the root port should enter L0s or L1 or both.<br>Bits Definition<br>00 Disabled<br>01 L0s Entry Enabled<br>10 L1 Entry Enabled<br>11 L0s and L1 Entry Enabled<br>The value of this register is used unless the Root Port ASPM Control Override Enable<br>register is set, in which case the Root Port ASPM Control Override value is used.<br>Note: If STRPFUSECFG.ASPMDIS is 1, hardware will always see 00 as an output from<br>this register. BIOS reading this register should always return the correct value. |

### 8.26 Link Status (LSTS) – Offset 52h

Link Status

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 52h | 1011h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|              |                     | Link Autonomous Bandwidth Status (LABS):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 15           | 0h<br>RW/1C/V       | This bit is Set by hardware to indicate that hardware has autonomously changed Link speed or width, without the Port transitioning through DL_Down status, for reasons other than to attempt to correct unreliable Link operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|              |                     | This bit must be set if the Physical Layer reports a speed or width change was<br>initiated by the Downstream component that was indicated as an autonomous<br>change.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|              |                     | The default value of this bit is 0b.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 14           | 0h<br>RW/1C/V       | Link Bandwidth Management Status (LBMS):<br>This bit is Set by hardware to indicate that either of the following has occurred<br>without the Port transitioning through DL_Down status:<br>A Link retraining has completed following a write of 1b to the Retrain Link bit<br>Note: This bit is Set following any write of 1b to the Retrain Link bit, including when<br>the Link is in the process of retraining for some other reason.<br>Hardware has changed Link speed or width to attempt to correct unreliable Link<br>operation, either through an LTSSM timeout or a higher level process<br>This bit must be set if the Physical Layer reports a speed or width change was<br>initiated by the Downstream component that was not indicated as an autonomous<br>change.<br>The default value of this bit is 0b. |  |
| 13           | 0h                  | Link Active (LA):<br>Set to 1b when the Data Link Control and Management State Machine is in the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|              | RO/V                | DL_Active state, 0b otherwise.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 12           | 1h<br>RO/V          | Slot Clock Configuration (SCC):<br>In normal mode, Root Port uses the same reference clock as on the platform and<br>does not generate its own clock.<br>Note: When operating in PCI Express mode, the default of this register bit is<br>dependent on the 'PCIe Non-Common Clock With SSC Mode Enable Strap'. If the<br>strap enables non-common clock with SSC support, this bit shall default to 0.<br>Otherwise, this bit shall default to 1.                                                                                                                                                                                                                                                                                                                               |  |
| 11           | 0h<br>RO/V          | Link Training (LT):<br>The root port sets this bit whenever link training is occurring, or that 1b was written<br>to the Retrain Link bit but Link training has not yet begun. It clears the bit upon<br>completion of link training.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 10           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 9:4          | 01h<br>RO/V         | Negotiated Link Width (NLW):<br>Negotiated link width.<br>0x1: x1 Link Width<br>0x2: x2 Link Width<br>0x4: x4 Link Width<br>0x8: x8 Link Width<br>0x10: x16 Link Width<br>The value of this register is undefined if the link has not successfully trained.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 3:0          | 1h<br>RO/V          | Current Link Speed (CLS):<br>This field indicates the negotiated Link speed of the given link. The encoded value<br>specifies a bit location in the Supported Link Speeds Vector (in the Link Capabilities 2<br>register) that corresponds to the current Link speed.<br>Defined encodings are:<br>0001b: Supported Link Speeds Vector field bit 0.<br>0010b: Supported Link Speeds Vector field bit 1.<br>0011b: Supported Link Speeds Vector field bit 2.<br>0100b: Supported Link Speeds Vector field bit 3.<br>0101b: Supported Link Speeds Vector field bit 4.<br>0110b: Supported Link Speeds Vector field bit 5.<br>0111b: Supported Link Speeds Vector field bit 6.<br>All other encodings are reserved.<br>The value of this field is undefined if the link is not up. |  |

### 8.27 Slot Capabilities (SLCAP) – Offset 54h

Slot Capabilities

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 54h | 00040060h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:19        | 0000h<br>RW/O       | <b>Physical Slot Number (PSN):</b><br>This is a value that is unique to the slot number. BIOS sets this field and it remains set until a platform reset.                                                                                                                                                |  |
| 18           | 1h<br>RO            | <b>No Command Completed Support (NCCS):</b><br>Set to 1 as this port does not implement a Hot Plug controller and can handle back-2-<br>back writes to all fields of the slot control register without delay between successive<br>writes.                                                              |  |
| 17           | 0h<br>RO            | <b>Electromechanical Interlock Present (EMIP):</b><br>Set to 0 to indicate that no electro-mechanical interlock is implemented.                                                                                                                                                                         |  |
| 16:15        | 0h<br>RW/O          | Slot Power Limit Scale (SLS):<br>specifies the scale used for the slot power limit value. BIOS sets this field and it<br>remains set until a platform reset.                                                                                                                                            |  |
| 14:7         | 00h<br>RW/O         | Slot Power Limit Value (SLV):<br>Specifies the upper limit (in conjunction with SLS value), on the upper limit on power<br>supplied by the slot. The two values together indicate the amount of power in watts<br>allowed for the slot. BIOS sets this field and it remains set until a platform reset. |  |
| 6            | 1h<br>RW/O          | Hot Plug Capable (HPC):<br>When set, Indicates that hot plug is supported.                                                                                                                                                                                                                              |  |
| 5            | 1h<br>RW/O          | Hot Plug Surprise (HPS):<br>When set, indicates the device may be removed from the slot without prior<br>notification.                                                                                                                                                                                  |  |
| 4            | 0h<br>RO            | <b>Power Indicator Present (PIP):</b><br>Indicates that a power indicator LED is not present for this slot.                                                                                                                                                                                             |  |
| 3            | 0h<br>RO            | Attention Indicator Present (AIP):<br>Indicates that an attention indicator LED is not present for this slot.                                                                                                                                                                                           |  |
| 2            | 0h<br>RO            | MRL Sensor Present (MSP):<br>Indicates that an MRL sensor is not present                                                                                                                                                                                                                                |  |
| 1            | 0h<br>RO            | Power Controller Present (PCP):<br>Indicates that a power controller is not implemented for this slot                                                                                                                                                                                                   |  |
| 0            | 0h<br>RO            | Attention Button Present (ABP):<br>Indicates that an attention button is not implemented for this slot.                                                                                                                                                                                                 |  |

#### 8.28 Slot Control (SLCTL) – Offset 58h

Slot Control



| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 58h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:14        | 0h<br>RO            | Reserved                                                                                                                                                                                    |  |
| 13           | 0h<br>RW            | Auto Slot Power Limit Disable (ASPLD):<br>When set, this bit disables automatic sending of Set_Slot_Power_Limit message<br>when the link transitions from non-DL_Up status to DL_Up status. |  |
| 12           | 0h<br>RW            | Data Link Layer State Changed Enable (DLLSCE):<br>When set, this field enables generation of a hot plug interrupt when the Data Link<br>Layer Link Active field is changed.                 |  |
| 11           | 0h<br>RO            | Electromechanical Interlock Control (EMIC):<br>This port does not support an Electromechanical Interlock.                                                                                   |  |
| 10           | 0h<br>RO            | <b>Power Controller Control (PCC):</b><br>This bit has no meaning for module based hot plug.                                                                                                |  |
| 9:8          | 0h<br>RO            | <b>Power Indicator Control (PIC):</b><br>This register is RO as this port does not implement a Hot Plug Controller.                                                                         |  |
| 7:6          | 0h<br>RO            | Attention Indicator Control (AIC):<br>This register is RO as this port does not implement a Hot Plug Controller.                                                                            |  |
| 5            | 0h<br>RW            | Hot Plug Interrupt Enable (HPE):<br>When set, enables generation of a hot plug interrupt on enabled hot plug events.                                                                        |  |
| 4            | 0h<br>RO            | <b>Command Completed Interrupt Enable (CCE):</b><br>This register is RO as this port does not implement a Hot Plug Controller.                                                              |  |
| 3            | 0h<br>RW            | <b>Presence Detect Changed Enable (PDE):</b><br>When set, enables the generation of a hot plug interrupt or wake message when the presence detect logic changes state.                      |  |
| 2            | 0h<br>RO            | MRL Sensor Changed Enable (MSE):<br>This register is RO as this port does not implement a Hot Plug Controller.                                                                              |  |
| 1            | 0h<br>RO            | <b>Power Fault Detected Enable (PFE):</b><br>This register is RO as this port does not implement a Hot Plug Controller.                                                                     |  |
| 0            | 0h<br>RO            | Attention Button Pressed Enable (ABE):<br>This register is RO as this port does not implement a Hot Plug Controller.                                                                        |  |

#### 8.29 Slot Status (SLSTS) – Offset 5Ah

Slot Status

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 5Ah | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:9         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 8            | 0h<br>RW/1C/V       | <b>Data Link Layer State Changed (DLLSC):</b><br>This bit is set when the value reported in Data Link Layer Link Active field of the Link<br>Status register is changed. In response to a Data Link Layer State Changed event,<br>software must read Data Link Layer Link Active field of the Link Status register to<br>determine if the link is active before initiating configuration cycles to the hot plugged<br>device. |  |
| 7            | 0h<br>RO            | Electromechanical Interlock Status (EMIS):<br>This port does not support and electromechanical interlock.                                                                                                                                                                                                                                                                                                                     |  |
| 6            | 0h<br>RO/V          | <b>Presence Detect State (PDS):</b><br>If XCAP.SI is set (indicating that this root port spawns a slot), then this bit indicates whether a device is connected (1) or empty (0). If XCAP.SI is cleared, this bit is a 1.                                                                                                                                                                                                      |  |
| 5            | 0h<br>RO            | MRL Sensor State (MS):<br>MRL sensor is not implemented.                                                                                                                                                                                                                                                                                                                                                                      |  |
| 4            | 0h<br>RO            | Command Completed (CC):<br>This register is RO as this port does not implement a Hot Plug Controller.                                                                                                                                                                                                                                                                                                                         |  |
| 3            | 0h<br>RW/1C/V       | Presence Detect Changed (PDC):<br>This bit is set by the root port when the PD bit changes state.                                                                                                                                                                                                                                                                                                                             |  |
| 2            | 0h<br>RO            | MRL Sensor Changed (MSC):<br>MRL sensor is not implemented.                                                                                                                                                                                                                                                                                                                                                                   |  |
| 1            | 0h<br>RO            | Power Fault Detected (PFD):<br>Power controller is not implemented.                                                                                                                                                                                                                                                                                                                                                           |  |
| 0            | 0h<br>RO            | Attention Button Pressed (ABP):<br>This register is RO as this port does not implement an attention button.                                                                                                                                                                                                                                                                                                                   |  |

#### 8.30 Root Control (RCTL) – Offset 5Ch

Root Control


| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 5Ch | 0000h   |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                    |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:4         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                        |  |
| 3            | 0h<br>RW            | <b>PME Interrupt Enable (PIE):</b><br>When set, enables interrupt generation when RSTS.PS is in a set state (either due to a 0 to 1 transition, or due to this bit being set with RSTS.PS already set).                                                                                         |  |
| 2            | 0h<br>RW            | <b>System Error on Fatal Error Enable (SFE):</b><br>When set, an SERR# will be generated if a fatal error is reported by any of the devices in the hierarchy of this root port, including fatal errors in this root port. This register is not dependent on CMD.SEE being set.                  |  |
| 1            | 0h<br>RW            | System Error on Non-Fatal Error Enable (SNE):<br>When set, an SERR# will be generated if a non-fatal error is reported by any of the<br>devices in the hierarchy of this root port, including non-fatal errors in this root port.<br>This register is not dependent on CMD.SEE being set.       |  |
| 0            | 0h<br>RW            | System Error on Correctable Error Enable (SCE):<br>When set, an SERR# will be generated if a correctable error is reported by any of the<br>devices in the hierarchy of this root port, including correctable errors in this root port.<br>This register is not dependent on CMD.SEE being set. |  |

## 8.31 Root Status (RSTS) – Offset 60h

Root Status

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 60h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                   |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:18        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                       |
| 17           | 0h<br>RO/V          | <b>PME Pending (PP):</b><br>Indicates another PME is pending when the PME status bit is set. When the original PME is cleared by software, it will be set again, the requester ID will be updated, and this bit will be cleared. Root Ports have a one deep PME pending queue. |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 16           | 0h<br>RW/1C/V       | <b>PME Status (PS):</b><br>Indicates that PME was asserted by the requester ID in RID. Subsequent PMEs are kept pending until this bit is cleared.                                                                                                                                                                    |  |
| 15:0         | 0000h<br>RO/V       | <b>PME Requester ID (RID):</b><br>Indicates the PCI requester ID of the last PME requester. Valid only when PS is set.<br>Root ports are capable of storing the requester ID for two PM_PME messages, with<br>one active (this register) and a one deep pending queue. Subsequent PM_PME<br>messages will be dropped. |  |

## 8.32 Device Capabilities 2 (DCAP2) – Offset 64h

**Device Capabilities 2** 

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 64h | 00080837h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 31:20        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 19:18        | 2h<br>RW/O          | Optimized Buffer Flush/Fill Supported (OBFFS):<br>00b: OBFF is not supported.<br>01b: OBFF is supported using Message signaling only.<br>10b: OBFF is supported using WAKE# signaling only.<br>11b: OBFF is supported using WAKE# and Message signaling.<br>BIOS should program this field to 00b or 10b during system initialization to advertise<br>the level of hardware OBFF support to software. BIOS should never program this field<br>to 01b or 11b since OBFF messaging is not supported.<br>Note: OBFF is not supported. BIOS should program this field to 00b. |  |  |
| 17           | 0h<br>RW/O          | <b>10-Bit Tag Requester Supported (PX10BTRS):</b><br>If this bit is Set, the Function supports 10-Bit Tag Requester capability - otherwise, the Function does not. This bit must not be Set if the 10-Bit Tag Completer Supported bit is Clear.                                                                                                                                                                                                                                                                                                                           |  |  |
| 16           | 0h<br>RW/O          | <b>10-Bit Tag Completer Supported (PX10BTCS):</b><br>If this bit is Set, the Function supports 10-Bit Tag Completer capability - otherwise, the Function does not.                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 15:12        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 11           | 1h<br>RW/O          | LTR Mechanism Supported (LTRMS):<br>A value of 1b indicates support for the optional Latency Tolerance Reporting (LTR)<br>mechanism capability.<br>BIOS must write to this register with either a 1 or a 0 to enable/disable the root port<br>from declaring support for the LTR capability.                                                                                                                                                                                                                                                                              |  |  |
| 10           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 9            | 0h<br>RW/O          | <b>CAS Completer 128-bit Supported (AC128BS):</b><br>Applicable to Functions with Memory Space BARs as well as all Root Ports - must be<br>0b otherwise. This bit must be set to 1b if the Function supports this optional<br>capability.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 8            | 0h<br>RW/O          | AtomicOp Completer 64-bit Supported (AC64BS):<br>Applicable to Functions with Memory Space BARs as well as all Root Ports - must be<br>Ob otherwise. Includes FetchAdd, Swap, and CAS AtomicOps. This bit must be set to<br>1b if the Function supports this optional capability                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 7            | 0h<br>RW/O          | AtomicOp Completer 32-bit Supported (AC32BS):<br>Applicable to Functions with Memory Space BARs as well as all Root Ports - must be<br>Ob otherwise. Includes FetchAdd, Swap, and CAS AtomicOps. This bit must be set to<br>1b if the Function supports this optional capability                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 6            | 0h<br>RW/O          | Atomic Routing Supported (ARS):<br>This bit must be set to 1b if the Port supports this optional capability                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 5            | 1h<br>RO            | ARI Forwarding Supported (AFS):         Applicable only to Switch Downstream Ports and Root Ports - must be 0b for othe Function types. This bit must be set to 1b if a Switch Downstream Port or Root Ports this optional capability.         Note: This bit is not made RWO to simplify implementation, since there is a requirement that the ARI Forwarding Enable bit must be hardwired to 0b if ARI Forwarding Supported bit is 0b. It is low risk to keep this bit 1b.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 4            | 1h<br>RO            | <b>Completion Timeout Disable Supported (CTDS):</b><br>A value of 1b indicates support for the Completion Timeout Disable mechanism.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 3:0          | 7h<br>RO            | Completion Timeout Ranges Supported (CTRS):<br>This field indicates device support for the optional Completion Timeout<br>programmability mechanism. This mechanism allows system software to modify the<br>Completion Timeout value.<br>This field is applicable only to Root Ports, Endpoints that issue requests on their own<br>behalf, and PCI Express to PCI/PCI-X Bridges that take ownership of requests issued<br>on PCI Express.<br>For all other devices this field is reserved and must be hardwired to 0000b.<br>Four time value ranges are defined:<br>Range A: 50us to 10ms<br>Range B: 10ms to 250ms<br>Range C: 250ms to 4s<br>Range D: 4s to 64s<br>Bits are set according to the table below to show timeout value ranges supported.<br>0000b Completion Timeout programming not supported.<br>0001b Range A<br>0010b Range B<br>0011b Ranges A & B<br>0110b Ranges B & C<br>0111b Ranges A, B & C < This is what Root Port supports<br>1110b Ranges A, B, C & D<br>1111b Ranges A, B, C & D<br>All other values are reserved. |  |

## 8.33 Device Control 2 (DCTL2) – Offset 68h

Device Control 2

## intel.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 68h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 14:13        | 0h<br>RW            | Optimized Buffer Flush/Fill Enable (OBFFEN):Optimized Buffer Flush/Fill Enable (OBFFEN):O0b Disable OBFF mechanism.O1b Enable OBFF mechanism using Message signaling (Variation A).10b Enable OBFF mechanism using Message signaling (Variation B).11b Enable OBFF using WAKE# signaling.Note: Only encoding 00b and 11b are supported. The encoding of 01b or 10b would be aliased to 00b.If DCAP2.OBFFS is clear, programming this field to any non-zero values will have no effect.                                                                                  |  |
| 12           | 0h<br>RW/V2         | <b>10-Bit Tag Requester Enable (PX10BTRE):</b><br>This bit, in combination with the Extended Tag Field Enable bit in the Device Control register, determines how many Tag field bits a Requester is permitted to use. When the 10-Bit Tag Requester Enable bit is Set, the Requester is permitted to use 10-Bit Tags.<br>Software should not change the value of this bit while the Function has outstanding Non-Posted Requests - otherwise, the result is undefined.<br>Functions that do not implement 10-Bit Tag Requester capability must hardwire this bit to 0b. |  |
| 11           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 10           | 0h<br>RW            | <b>LTR Mechanism Enable (LTREN):</b><br>When Set to 1b, this bit enables the Latency Tolerance Reporting (LTR) mechanism.<br>For Downstream Ports, this bit must be reset to the default value if the Port goes to<br>DL_Down status.<br>If DCAP2.LTRMS is clear, programming this field to any non-zero values will have no<br>effect.                                                                                                                                                                                                                                 |  |
| 9:8          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 7            | 0h<br>RW            | AtomicOp Egress Blocking (AEB):<br>Applicable and mandatory for Switch Upstream Ports, Switch Downstream Ports, and<br>Root<br>Ports that implement AtomicOp routing capability - otherwise must be hardwired to<br>Ob.<br>When this bit is Set, AtomicOp Requests that target going out this Egress Port must<br>be blocked.                                                                                                                                                                                                                                           |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6            | 0h<br>RW            | AtomicOp Requester Enable (ARE):<br>Applicable only to Endpoints and Root Ports - must be hardwired to 0b for other<br>Function types. The Function is allowed to initiate AtomicOp Requests only if this bit<br>and the Bus Master Enable bit in the Command register are both Set.<br>This bit is required to be RW if the Endpoint or Root Port is<br>capable of initiating AtomicOp Requests, but otherwise is<br>permitted to be hardwired to 0b.<br>This bit does not serve as a capability bit. This bit is permitted to be RW even if no<br>AtomicOp Requester capabilities are supported by the Endpoint or Root Port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 5            | 0h<br>RW            | ARI Forwarding Enable (AFE):<br>When set, the Downstream Port disables its traditional Device Number field being 0b<br>enforcement when turning a Type 1 Configuration Request into a Type 0<br>Configuration Request, permitting access to Extended Functions in an ARI Device<br>immediately below the Port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4            | 0h<br>RW            | Completion Timeout Disable (CTD):<br>When set to 1b, this bit disables the Completion Timeout mechanism.<br>This field is required for all devices that support the Completion Timeout Disable<br>Capability.<br>Software is permitted to set or clear this bit at any time. When<br>set, the Completion Timeout detection mechanism is disabled.<br>If there are outstanding requests when the bit is cleared, it is permitted but not<br>required for hardware to apply the completion timeout mechanism to the outstanding<br>requests. If this is done, it is permitted to base the start time for each request on<br>either the time this bit was cleared or the time each request was issued.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 3:0          | Oh<br>RW            | Completion Timeout Value (CTV):<br>In Devices that support Completion Timeout programmability, this field allows system<br>software to modify the Completion Timeout value. This field is applicable to Root<br>Ports, Endpoints that issue requests on their own behalf, and PCI Express to PCI/PCI-<br>X Bridges that take ownership of requests issued on PCI Express. For all other<br>devices this field is reserved and must be hardwired to 0000b.<br>A Device that does not support this optional capability must hardwire this field to<br>0000b and is required to implement a timeout value in the range 50us to 50ms.<br>Devices that support Completion Timeout programmability must support the values<br>given below corresponding to the programmability ranges indicated in the Completion<br>Timeout Values Supported field.<br>The Root Port targeted configurable ranges are listed below, along with the range<br>allowed by the PCI Express 2.0 specification.<br>Defined encodings:<br>0000b Default range: 40-50ms (spec range 50us to 50ms)<br>Values available if Range A (50us to 10 ms)<br>programmability range is supported:<br>0001b 90-100us (spec range is 50us to 100us)<br>0010b 9-10ms (spec range is 10m to 250ms)<br>values available if Range B (10ms to 250ms)<br>programmability range is supported:<br>0101b 40-50ms (spec range is 16ms to 55ms)<br>0110b 160-170ms (spec range is 65ms to 210ms)<br>values available if Range C (250ms to 4s)<br>programmability range is supported:<br>1001b 40-50ms (spec range is 15 to 3.5s)<br>values not defined above are Reserved.<br>Software is permitted to change the value in this field at any time. For requests<br>already pending when the Completion Timeout Value is changed, hardware is<br>permitted to use either the new or the old value for the outstanding requests, and is<br>permitted to use either the new or the old value for the outstanding requests, and is<br>permitted to use either the new or the old value for the outstanding requests, and is<br>permitted to use either the new or the old value for the outstanding requests, and is<br>permitted to use either the new |



### 8.34 Device Status 2 (DSTS2) – Offset 6Ah

Device Status 2

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 6Ah | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 15:0         | 0h<br>RO            | Reserved                     |

### 8.35 Link Capabilities 2 (LCAP2) – Offset 6Ch

Link Capabilities 2

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 6Ch | 000000Eh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                         |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:25        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                             |
|              |                     | Two Retimers Presence Detect Supported (TRPDS):                                                                                                                                                                                                                                                                                                      |
|              | 01-                 | reporting of two Retimers presence.                                                                                                                                                                                                                                                                                                                  |
| 24           | 0h<br>RW/O          | This bit must be set to 1b in a Downstream Port when the Supported Link Speeds Vector of the Link Capabilities 2 register indicates support for a Link speed of 16.0 GT/s or higher. It is permitted to be set to 1b regardless of the supported Link speeds, and in Upstream Ports, if the Retimer Presence Detect Supported bit is also set to 1b. |
|              |                     | Retimer Presence Detect Supported (RPDS):                                                                                                                                                                                                                                                                                                            |
| 23           | 0h<br>RW/O          | When set to 1b, this bit indicates that the associated Port supports detection and reporting of Retimer presence.                                                                                                                                                                                                                                    |
|              |                     | This bit must be set to 1b in a Downstream Port when the Supported Link Speeds Vector of the Link Capabilities 2 register indicates support for a Link speed of 16.0 GT/s or higher. It is permitted to be set to 1b regardless of the supported Link speeds and in Upstream Ports.                                                                  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 22:16        | 00h<br>RW/O         | Lower SKP OS Reception Supported Speeds Vector (LSOSRSS):<br>If this field is non-zero, it indicates that the Port, when operating at the indicated<br>speed(s) supports SRIS and also supports receiving SKP OS at the rate defined for<br>SRNS while running in SRIS.<br>Bit definitions within this field are:<br>Bit 0 2.5 GT/s<br>Bit 1 5.0 GT/s<br>Bit 2 8.0 GT/s<br>Bit 3 16.0 GT/s<br>Bits 6:4 RsvdP<br>Behavior is undefined if a bit is set in this field and the corresponding bit is not set in<br>the Supported Link Speeds Vector.<br>This register is Read-Only if LPCR.SRL field is set.<br>Locked by: LPCR.SRL   |  |
| 15:9         | 00h<br>RW/O         | Lower SKP OS Generation Supported Speeds Vector (LSOSGSSV):<br>If this field is non-zero, it indicates that the Port, when operating at the indicated<br>speed(s) supports SRIS and also supports software control of the SKP Ordered Set<br>transmission scheduling rate.<br>Bit definitions within this field are:<br>Bit 0 2.5 GT/s<br>Bit 1 5.0 GT/s<br>Bit 2 8.0 GT/s<br>Bit 3 16.0GT/s<br>Bits 6:4 RsvdP<br>Behavior is undefined if a bit is set in this field and the corresponding bit is not set in<br>the Supported Link Speeds Vector.<br>This register is Read-Only if LPCR.SRL field is set.<br>Locked by: LPCR.SRL |  |
| 8            | 0h<br>RO            | Crosslink Supported (CS):<br>No support for Crosslink.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 7:1          | 07h<br>RO/V         | Supported Link Speeds Vector (SLSV):<br>This field indicates the supported Link speed of the associated Port. For each bit, a<br>value of 1b indicates that the corresponding Link speed is supported - otherwise, the<br>Link speed is not supported.<br>Bit definitions within this field for PCI Express are:<br>Bit 0: 2.5 GT/s.<br>Bit 1: 5.0 GT/s.<br>Bit 2: 8.0 GT/s.<br>Bit 3: 16.0 GT/s<br>Bits 6:4: Reserved.                                                                                                                                                                                                           |  |
| 0            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |

## 8.36 Link Control 2 (LCTL2) – Offset 70h

Link Control 2

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 70h | 0001h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | 0h<br>RW/P          | Compliance Preset/De-emphasis (CD):<br>For 8.0 GT/s and higher Data Rate: This field sets the Transmitter Preset in<br>Polling.Compliance state if the entry occurred due to the Enter Compliance bit being<br>1b. Results are undefined if a reserved preset encoding is used when entering<br>Polling.Compliance in this way.<br>For 5.0 GT/s Data Rate: This bit sets the de-emphasis level in Polling.Compliance<br>state if the entry occurred due to the Enter Compliance bit being 1b.<br>Encodings:<br>0001b - 3.5 dB<br>0000b - 6 dB<br>When the Link is operating at 2.5 GT/s, the setting of this field has no effect.<br>The default value of this field is 0000b.<br>This bit is intended for debug, compliance testing purposes. System firmware and<br>software is allowed to modify this bit only during debug or compliance testing. In all<br>other cases, the system must ensure that this field is set to the default value. |  |
| 11           | 0h<br>RW/P          | <b>Compliance SOS (CSOS):</b><br>When set to 1b, the LTSSM is required to send SKP Ordered Sets periodically in between the (modified) compliance patterns.<br>The default value of this bit is 0b.<br>This bit is applicable when the Link is operating at 2.5 GT/s or 5.0 GT/s data rates only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 10           | Oh<br>RW/P          | Enter Modified Compliance (EMC):<br>When this bit is set to 1b, the device transmits Modified Compliance Pattern if the<br>LTSSM enters Polling.Compliance substate.<br>Default value of this bit is 0b.<br>This register is intended for debug, compliance testing purposes only. System<br>firmware and software is allowed to modify this register only during debug or<br>compliance testing. In all other cases, the system must ensure that this register is<br>set to the default value.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 9:7          | Oh<br>RW/P          | Transmit Margin (TM):<br>This field controls the value of the non-deemphasized voltage level at the Transmitter<br>pins. This field is reset to 000b on entry to the LTSSM Polling.Configuration substate<br>(see PCI Express Chapter 4 for details of how the Transmitter voltage level is<br>determined in various states).<br>Encodings:<br>000b Normal operating range<br>001b 800-1200 mV for full swing and 400-700 mV for half-swing<br>010b - (n-1) Values must be monotonic with a non-zero slope. The value of n must be<br>greater than 3 and less than 7. At least two of these must be below the normal<br>operating range of n: 200-400 mV for full-swing and 100-200 mV for half-swing<br>n - 111b reserved<br>For a Multi-Function device associated with an Upstream Port, the field in Function 0<br>is of type RWS, and only Function 0 controls the component's Link behavior. In all<br>other Functions of that device, this field is of type RsvdP.<br>Default value of this field is 000b.<br>Components that support only the 2.5 GT/s speed are permitted<br>to hardwire this bit to 000b.<br>This register is intended for debug, compliance testing purposes only. System<br>firmware and software is allowed to modify this register only during debug or |  |
|              |                     | compliance testing. In all other cases, the system must ensure that this register is set to the default value.  Selectable De-emphasis (SD): When the Link is exercise at 5.0 CT/c speed, this hit selects the level of de                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 6            | 0h<br>RW/P          | emphasis for an Upstream component.<br>Encodings:<br>1b -3.5 dB<br>0b -6 dB<br>When the Link is not operating at 5.0 GT/s speed, the setting of this bit has no effect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 5            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 4            | 0h<br>RW/P          | Enter Compliance (EC):<br>Software is permitted to force a Link to enter Compliance mode at the speed<br>indicated in the Target Link Speed field by setting this bit to 1b in both components<br>on a Link and then initiating a hot reset on the Link.<br>Default value of this bit following Fundamental Reset is 0b.<br>This bit is intended for debug, compliance testing purposes only. System firmware<br>and software is allowed to modify this bit only during debug or compliance testing. In<br>all other cases, the system must ensure that this bit is set to the default value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 3:0          | 1h<br>RW/V/P        | Target Link Speed (TLS):This field sets an upper limit on Link operational speed by restricting the values<br>advertised by the upstream component in its training sequences.The encoded value specifies a bit location in the Supported Link Speeds Vector (in the<br>Link Capabilities 2 register) that corresponds to the current Link speed.Defined encodings are:0001b: Supported Link Speeds Vector field bit 0.0010b: Supported Link Speeds Vector field bit 1.0011b: Supported Link Speeds Vector field bit 2.0100b: Supported Link Speeds Vector field bit 3.0101b: Supported Link Speeds Vector field bit 5.0101b: Supported Link Speeds Vector field bit 5.0111b: Supported Link Speeds Vector field bit 6.All other encodings are reserved.If a value is written to this field that does not correspond to a supported speed, as<br>indicated by the Supported Link Speeds Vector, the result is undefined.The default value of this field is GEN1.Note: This register field could be used by REUT software to limit the link speed to 2.5GT/s or 5 GT/s data rate.                                                                                                                                                                                                       |  |

## intel.

## 8.37 Link Status 2 (LSTS2) – Offset 72h

#### Link Status 2

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 72h | 0000h   |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:8         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 7            | 0h<br>RO/V/P        | Two Retimers Presence Detected (PX2RPD):<br>When set to 1b, this bit indicates that two Retimers were present during the most<br>recent Link negotiation.<br>The default value of this bit is 0b.<br>This bit is required for Ports that have the Two Retimers Presence Detect Supported<br>bit of the Link Capabilities 2 register set to 1b.<br>Ports that have the Two Retimers Presence Detect Supported bit set to 0b are<br>permitted to hardwire this bit to 0b. |  |
| 6            | 0h<br>RO/V/P        | Retimer Presence Detected (RPD):When set to 1b, this bit indicates that a Retimer was present during the most recent<br>Link negotiation.The default value of this bit is 0b.This bit is required for Ports that have the Retimer Presence Detect Supported bit<br>Set.Ports that have the Retimer Presence Detect Supported bit of the Link Capabilities 2<br>register set to 0b are permitted to hardwire this bit to 0b.                                             |  |
| 5            | 0h<br>RW/1C/V/<br>P | Link Equalization Request (LER):<br>This bit is set by hardware to request the 8.0 GT/s Link equalization process to be<br>performed on the Link.                                                                                                                                                                                                                                                                                                                       |  |
| 4            | 0h<br>RO/V/P        | <b>Equalization Phase 3 Successful (EQP3S):</b><br>When set to 1, this bit indicates that Phase 3 of the 8.0 GT/s Transmitter Equalization procedure has successfully completed.                                                                                                                                                                                                                                                                                        |  |
| 3            | 0h<br>RO/V/P        | <b>Equalization Phase 2 Successful (EQP2S):</b><br>When set to 1, this bit indicates that Phase 2 of the 8.0 GT/s Transmitter Equalization procedure has successfully completed.                                                                                                                                                                                                                                                                                        |  |
| 2            | 0h<br>RO/V/P        | <b>Equalization Phase 1 Successful (EQP1S):</b><br>When set to 1, this bit indicates that Phase 1 of the 8.0 GT/s Transmitter Equalization procedure has successfully completed.                                                                                                                                                                                                                                                                                        |  |
| 1            | 0h<br>RO/V/P        | <b>Equalization Complete (EQC):</b><br>When set to 1, this bit indicates that the Transmitter Equalization procedure at the 8.0GT/s data rate has completed.                                                                                                                                                                                                                                                                                                            |  |
| 0            | 0h<br>RO/V          | Current De-emphasis Level (CDL):<br>When the Link is operating at 5.0 GT/s speed, this bit reflects the level of de-<br>emphasis.<br>Encodings:<br>1b -3.5 dB<br>0b -6 dB<br>The value in this bit is undefined when the Link is not operating at 5.0 GT/s speed.                                                                                                                                                                                                       |  |



#### 8.38 Slot Capabilities 2 (SLCAP2) – Offset 74h

Slot Capabilities 2

*Note:* Bit definitions are the same as DSTS2, offset 6Ah.

#### 8.39 Slot Control 2 (SLCTL2) – Offset 78h

Slot Control 2

*Note:* Bit definitions are the same as DSTS2, offset 6Ah.

#### 8.40 Slot Status 2 (SLSTS2) – Offset 7Ah

Slot Status 2

*Note:* Bit definitions are the same as DSTS2, offset 6Ah.

#### 8.41 Message Signaled Interrupt Identifiers (MID) – Offset 80h

Message Signaled Interrupt Identifiers

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 80h | 9005h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:8         | 90h<br>RW/O         | Next Pointer (NEXT):<br>Indicates the location of the next capability in the list.<br>The default value of this register is 90h which points to the Subsystem Vendor<br>capability structure.<br>BIOS can determine which capabilities will be exposed by including or removing them<br>from the capability linked list.<br>As this register is RWO, BIOS must write a value to this register, even if it is to re-<br>write the default value. |  |
| 7:0          | 05h<br>RO           | Capability ID (CID):<br>Capabilities ID indicates MSI.                                                                                                                                                                                                                                                                                                                                                                                          |  |



#### 8.42 Message Signaled Interrupt Message (MC) – Offset 82h

Message Signaled Interrupt Message

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 82h | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                         |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:8         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                             |  |
| 7            | 0h<br>RO            | 64 Bit Address Capable (C64):<br>Capable of generating a 32-bit message only.                                                                                                                                                                                        |  |
| 6:4          | 0h<br>RW            | Multiple Message Enable (MME):<br>These bits are RW for software compatibility, but only one message is ever sent by<br>the root port.                                                                                                                               |  |
| 3:1          | 0h<br>RO            | Multiple Message Capable (MMC):<br>Only one message is required.                                                                                                                                                                                                     |  |
| 0            | 0h<br>RW            | MSI Enable (MSIE):<br>If set, MSI is enabled and traditional interrupt pins are not used to generate<br>interrupts. CMD.BME must be set for an MSI to be generated. If CMD.BME is cleared,<br>and this bit is set, no interrupts (not even pin based) are generated. |  |

#### 8.43 Message Signaled Interrupt Message Address (MA) — Offset 84h

Message Signaled Interrupt Message Address

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 84h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                       |
|--------------|---------------------|------------------------------------------------------------------------------------|
| 31:2         | 00000000<br>h<br>RW | ADDR:<br>Lower 32 bits of the system specified message address, always DW aligned. |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 1:0          | 0h<br>RO            | Reserved                     |

#### 8.44 Message Signaled Interrupt Message Data (MD) – Offset 88h

Message Signaled Interrupt Message Data

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 88h | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                              |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RW         | <b>DATA:</b><br>This 16-bit field is programmed by system software if MSI is enabled. Its content is driven onto the lower word (PCI AD[15:0]) during the data phase of the MSI memory write transaction. |

#### 8.45 Subsystem Vendor Capability (SVCAP) – Offset 90h

Subsystem Vendor Capability

## intel

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 90h | A00Dh   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                         |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------|
|              |                     | Next Capability (NEXT):                                                                                              |
| 1            |                     | indicates the location of the next capability in the list.                                                           |
| 15:8         | A0h<br>RW/O         | The default value of this register is A0h which points to the PCI Power Management capability structure.             |
|              |                     | BIOS can determine which capabilities will be exposed by including or removing them from the capability linked list. |
|              |                     | As this register is RWO, BIOS must write a value to this register, even if it is to re-<br>write the default value.  |
|              | 0Dh                 | Canability Identifier (CID):                                                                                         |
| 7:0          | DO                  | Value 6 0D indicate this is DOI holder enhancement des searchilte                                                    |
| -            | RO                  | Value of UDh indicates this is a PCI bridge subsystem vendor capability.                                             |

#### 8.46 Subsystem Vendor IDs (SVID) – Offset 94h

Subsystem Vendor IDs

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 94h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0000h<br>RW/O       | Subsystem Identifier (SID):<br>Indicates the subsystem as identified by the vendor. This field is write once and is<br>locked down until a bridge reset occurs (not the PCI bus reset). |
| 15:0         | 0000h<br>RW/O       | Subsystem Vendor Identifier (SVID):<br>Indicates the manufacturer of the subsystem. This field is write once and is locked<br>down until a bridge reset occurs (not the PCI bus reset). |

#### 8.47 Power Management Capability (PMCAP) – Offset A0h

Power Management Capability



| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + A0h | 0001h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                      |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------|--|
| 15:8         | 00h<br>RO           | Next Capability (NEXT):<br>Indicates this is the last item in the list.                           |  |
| 7:0          | 01h<br>RO           | Capability Identifier (CID):<br>Value of 01h indicates this is a PCI power management capability. |  |

#### 8.48 PCI Power Management Capabilities (PMC) – Offset A2h

PCI Power Management Capabilities

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + A2h | C803h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                               |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:11        | 19h<br>RO           | <b>PMES:</b><br>Indicates PME# is supported for states D0, D3HOT and D3COLD. The root port does not generate PME#, but reporting that it does is necessary for legacy Windows operating systems to enable PME# in devices connected behind this root port. |  |
| 10           | 0h<br>RO            | <b>D2S:</b><br>The D2 state is not supported.                                                                                                                                                                                                              |  |
| 9            | 0h<br>RO            | D1S:<br>The D1 state is not supported.                                                                                                                                                                                                                     |  |
| 8:6          | 0h<br>RO            | AC:<br>Reports 375mA maximum suspend well current required when in the D3COLD state.                                                                                                                                                                       |  |
| 5            | 0h<br>RO            | <b>Device Specific Initialization (DSI):</b><br>Indicates that no device-specific initialization is required.                                                                                                                                              |  |
| 4            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                   |  |
| 3            | 0h<br>RO            | <b>PME Clock (PMEC):</b><br>Indicates that PCI clock is not required to generate PME#.                                                                                                                                                                     |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                         |
|--------------|---------------------|--------------------------------------------------------------------------------------|
| 2:0          | 3h<br>RO            | VS:<br>Indicates support for Revision 1.2 of the PCI Power Management Specification. |

#### 8.49 PCI Power Management Control (PMCS) – Offset A4h

PCI Power Management Control

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A4h | 0000008h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                    |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 00h<br>RO           | DTA:<br>Reserved                                                                                                                                                                                                |
| 23           | 0h<br>RO            | Bus Power / Clock Control Enable (BPCE):<br>This field is reserved per PCI Express specification                                                                                                                |
| 22           | 0h<br>RO            | <b>B2/B3 Support (B23S):</b><br>This field is reserved per PCI Express specification.                                                                                                                           |
| 21:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                        |
| 15           | 0h<br>RO            | PME Status (PMES):<br>Indicates a PME was received on the downstream link.                                                                                                                                      |
| 14:13        | 0h<br>RO            | Data Scale (DSC):<br>Reserved                                                                                                                                                                                   |
| 12:9         | 0h<br>RO            | Data Select (DSEL):<br>Reserved                                                                                                                                                                                 |
| 8            | 0h<br>RW/P          | <b>PME Enable (PMEE):</b><br>Indicates PME is enabled. The root port takes no action on this bit, but it must be RW for legacy Windows operating systems to enable PME# on devices connected to this root port. |
| 7:4          | 0h<br>RO            | Reserved                                                                                                                                                                                                        |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 3            | 1h<br>RW/O          | <b>No Soft Reset (NSR):</b><br>When set to 1 this bit indicates that devices transitioning from D3hot to D0 because<br>of Power State commands do not perform an internal reset. Configuration context is<br>preserved. Upon transition from D3hot to D0 Initialized state, no additional operating<br>system intervention is required to preserve Configuration Context beyond writing the<br>Power State bits.<br>When clear, devices do perform an internal reset upon transitioning from D3hot to D0<br>via software control of the Power State bits. Configuration Context is lost when<br>performing the soft reset. Upon transition from D3hot to D0 state, full reinitialization<br>sequence is needed to return the device to D0 Initialized.<br>Regardless of this bit, devices that transition from D3hot to D0 by a system or bus<br>segment reset will return to the device state D0 |  |
| 2            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 1:0          | 0h<br>RW            | Power State (PS):<br>This field is used both to determine the current power state of the root port and to<br>set a new power state. The values are:<br>00: D0 state<br>11: D3HOT state<br>When in the D3HOT state, the controller's configuration space is available, but the I/<br>O and memory spaces are not. Type 1 configuration cycles are also not accepted.<br>Interrupts are not required to be blocked as software will disable interrupts prior to<br>placing the port into D3HOT.<br>If software attempts to write a 10 or 01 to these bits, the write will be ignored.                                                                                                                                                                                                                                                                                                               |  |

## 8.50 Advanced Error Extended (AECH) – Offset 100h

Advanced Error Extended

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 100h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                    |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 000h<br>RW/O        | Next Capability Offset (NCO):<br>Points to the next capability.                                                                 |  |
| 19:16        | 0h<br>RW/O          | <b>Capability Version (CV):</b><br>For systems that support AER, BIOS should write a 1h to this register else it should write 0 |  |
| 15:0         | 0000h<br>RW/O       | <b>Capability ID (CID):</b><br>For systems that support AER, BIOS should write a 0001h to this register else it should write 0  |  |



## 8.51 Uncorrectable Error Status (UES) – Offset 104h

Uncorrectable Error Status

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 104h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                             |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:27        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                 |  |
| 26           | 0h<br>RW/1C/V/<br>P | <b>Poisoned TLP Egress Blocked Status (PTLPEBS):</b><br>Indicates that poisoned TLP Egress Blocked error has occurred.<br>Note: This bit can only be set if DPCCAPR.PTLPEBS = 1 and DPCCTLR.PTLPEBE = 1.                                 |  |
| 25           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                 |  |
| 24           | 0h<br>RW/1C/V/<br>P | AtomicOp Egress Blocked Status (AEBS):<br>AtomicOp Egress Blocked Status                                                                                                                                                                 |  |
| 23:22        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                 |  |
| 21           | 0h<br>RW/1C/V/<br>P | ACS Violation Status (AVS):<br>Indicates an ACS Violation is logged.                                                                                                                                                                     |  |
| 20           | 0h<br>RW/1C/V/<br>P | Unsupported Request Error Status (URE):<br>Indicates an unsupported request was received.                                                                                                                                                |  |
| 19           | 0h<br>RO            | ECRC Error Status (EE):<br>ECRC is not supported.                                                                                                                                                                                        |  |
| 18           | 0h<br>RW/1C/V/<br>P | Malformed TLP Status (MT):<br>Indicates a malformed TLP was received.                                                                                                                                                                    |  |
| 17           | 0h<br>RW/1C/V/<br>P | Receiver Overflow Status (RO):<br>Indicates a receiver overflow occurred.                                                                                                                                                                |  |
| 16           | 0h<br>RW/1C/V/<br>P | Unexpected Completion Status (UC):<br>Indicates an unexpected completion was received.                                                                                                                                                   |  |
| 15           | 0h<br>RW/1C/V/<br>P | Completer Abort Status (CA):<br>Indicates a completer abort was received                                                                                                                                                                 |  |
| 14           | 0h<br>RW/1C/V/<br>P | <b>Completion Timeout Status (CT):</b><br>Indicates a completion timed out. This is signaled if Completion Timeout is enabled<br>and a completion fails to return within the amount of time specified by the<br>Completion Timeout Value |  |
| 13           | 0h<br>RO            | Flow Control Protocol Error Status (FCPE):<br>Not supported.                                                                                                                                                                             |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                              |
|--------------|---------------------|-------------------------------------------------------------------------------------------|
| 12           | 0h<br>RW/1C/V/<br>P | <b>Poisoned TLP Status (PT):</b><br>Indicates a poisoned TLP was received.                |
| 11:6         | 0h<br>RO            | Reserved                                                                                  |
| 5            | 0h<br>RO            | Surprise Down Error Status (SDE):<br>Surprise Down is not supported.                      |
| 4            | 0h<br>RW/1C/V/<br>P | Data Link Protocol Error Status (DLPE):<br>Indicates a data link protocol error occurred. |
| 3:1          | 0h<br>RO            | Reserved                                                                                  |
| 0            | 0h<br>RO            | Training Error Status (TE):<br>Not supported.                                             |

#### 8.52 Uncorrectable Error Mask (UEM) – Offset 108h

Uncorrectable Error Mask

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 108h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                               |
|--------------|---------------------|--------------------------------------------------------------------------------------------|
| 31:27        | 0h<br>RO            | Reserved                                                                                   |
| 26           | 0h<br>RW/P          | Poisoned TLP Egress Blocked Mask (PTLPEBM):<br>Mask for Poisoned TLP Egress Blocked error. |
| 25           | 0h<br>RO            | Reserved                                                                                   |
| 24           | 0h<br>RW/P          | AtomicOp Egress Blocked Mask (AEBM):<br>Mask for AtomicOp Egress Blocked                   |
| 23:22        | 0h<br>RO            | Reserved                                                                                   |
| 21           | 0h<br>RW/P          | ACS Violation Mask (AVM):<br>Mask for ACS Violation errors.                                |
| 20           | 0h<br>RW/P          | Unsupported Request Error Mask (URE):<br>Mask for uncorrectable errors.                    |
| 19           | 0h<br>RO            | ECRC Error Mask (EE):<br>ECRC is not supported.                                            |

## intel.

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                 |
|--------------|---------------------|------------------------------------------------------------------------------|
| 18           | 0h<br>RW/P          | Malformed TLP Mask (MT):<br>Mask for malformed TLPs                          |
| 17           | 0h<br>RW/P          | Receiver Overflow Mask (RO):<br>Mask for receiver overflows.                 |
| 16           | 0h<br>RW/P          | Unexpected Completion Mask (UC):<br>Mask for unexpected completions.         |
| 15           | 0h<br>RW/P          | Completer Abort Mask (CM):<br>Mask for completer abort.                      |
| 14           | 0h<br>RW/P          | Completion Timeout Mask (CT):<br>Mask for completion timeouts.               |
| 13           | 0h<br>RO            | Flow Control Protocol Error Mask (FCPE):<br>Not supported.                   |
| 12           | 0h<br>RW/P          | Poisoned TLP Mask (PT):<br>Mask for poisoned TLPs.                           |
| 11:6         | 0h<br>RO            | Reserved                                                                     |
| 5            | 0h<br>RO            | Surprise Down Error Mask (SDE):<br>Surprise Down is not supported.           |
| 4            | 0h<br>RW/P          | Data Link Protocol Error Mask (DLPE):<br>Mask for data link protocol errors. |
| 3:1          | 0h<br>RO            | Reserved                                                                     |
| 0            | 0h<br>RO            | Training Error Mask (TE):<br>Not supported.                                  |

## 8.53 Uncorrectable Error Severity (UEV) – Offset 10Ch

Uncorrectable Error Severity

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 10Ch | 00060010h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                       |
|--------------|---------------------|----------------------------------------------------------------------------------------------------|
| 31:27        | 0h<br>RO            | Reserved                                                                                           |
| 26           | 0h<br>RW/P          | Poisoned TLP Egress Blocked Severity (PTLPEBS):<br>Severity for Poisoned TLP Egress Blocked error. |
| 25           | 0h<br>RO            | Reserved                                                                                           |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                             |
|--------------|---------------------|------------------------------------------------------------------------------------------|
| 24           | 0h<br>RW/P          | AtomicOp Egress Blocked Severity (AEBS):<br>AtomicOp Egress Blocked Severity             |
| 23:22        | 0h<br>RO            | Reserved                                                                                 |
| 21           | 0h<br>RW/P          | ACS Violation Severity (AVS):<br>Severity for ACS Violation.                             |
| 20           | 0h<br>RW/P          | Unsupported Request Error Severity (URE):<br>Severity for unsupported request reception. |
| 19           | 0h<br>RO            | ECRC Error Severity (EE):<br>ECRC is not supported.                                      |
| 18           | 1h<br>RW/P          | Malformed TLP Severity (MT):<br>Severity for malformed TLP reception.                    |
| 17           | 1h<br>RW/P          | Receiver Overflow Severity (RO):<br>Severity for receiver overflow occurrences.          |
| 16           | 0h<br>RW/P          | Unexpected Completion Severity (UC):<br>Severity for unexpected completion reception.    |
| 15           | 0h<br>RW/P          | Completer Abort Severity (CA):<br>Severity for completer abort.                          |
| 14           | 0h<br>RW/P          | Completion Timeout Severity (CT):<br>Severity for completion timeout.                    |
| 13           | 0h<br>RO            | Flow Control Protocol Error Severity (FCPE):<br>Not supported.                           |
| 12           | 0h<br>RW/P          | Poisoned TLP Severity (PT):<br>Severity for poisoned TLP reception.                      |
| 11:6         | 0h<br>RO            | Reserved                                                                                 |
| 5            | 0h<br>RO            | Surprise Down Error Severity (SDE):<br>Surprise Down is not supported.                   |
| 4            | 1h<br>RW/P          | Data Link Protocol Error Severity (DLPE):<br>Severity for data link protocol errors.     |
| 3:1          | 0h<br>RO            | Reserved                                                                                 |
| 0            | 0h<br>RO            | Training Error Severity (TE):<br>TE not supported.                                       |

#### 8.54 Correctable Error Status (CES) – Offset 110h

Correctable Error Status

## intel

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 110h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                               |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------|
| 31:14        | 0h<br>RO            | Reserved                                                                                                   |
| 13           | 0h<br>RW/1C/V/<br>P | Advisory Non-Fatal Error Status (ANFES):<br>When set, indicates that an Advisory Non-Fatal Error occurred. |
| 12           | 0h<br>RW/1C/V/<br>P | Replay Timer Timeout Status (RTT):<br>Indicates the replay timer timed out.                                |
| 11:9         | 0h<br>RO            | Reserved                                                                                                   |
| 8            | 0h<br>RW/1C/V/<br>P | Replay Number Rollover Status (RNR):<br>Indicates the replay number rolled over.                           |
| 7            | 0h<br>RW/1C/V/<br>P | Bad DLLP Status (BD):<br>Indicates a bad DLLP was received.                                                |
| 6            | 0h<br>RW/1C/V/<br>P | Bad TLP Status (BT):<br>Indicates a bad TLP was received.                                                  |
| 5:1          | 0h<br>RO            | Reserved                                                                                                   |
| 0            | 0h<br>RW/1C/V/<br>P | Receiver Error Status (RE):<br>Indicates a receiver error occurred.                                        |

#### 8.55 Correctable Error Mask (CEM) – Offset 114h

Correctable Error Mask



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 114h | 00002000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:14        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                    |  |
| 13           | 1h<br>RW/P          | Advisory Non-Fatal Error Mask (ANFEM):<br>When set, masks Advisory Non-Fatal errors from (a) signaling ERR_COR to the device<br>control register and (b) updating the Uncorrectable Error Status register.<br>This register is set by default to enable compatibility with software that does not<br>comprehend Role-Based Error Reporting. |  |
| 12           | 0h<br>RW/P          | Replay Timer Timeout Mask (RTT):<br>Mask for replay timer timeout.                                                                                                                                                                                                                                                                          |  |
| 11:9         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                    |  |
| 8            | 0h<br>RW/P          | Replay Number Rollover Mask (RNR):<br>Mask for replay number rollover.                                                                                                                                                                                                                                                                      |  |
| 7            | 0h<br>RW/P          | Bad DLLP Mask (BD):<br>Mask for bad DLLP reception.                                                                                                                                                                                                                                                                                         |  |
| 6            | 0h<br>RW/P          | Bad TLP Mask (BT):<br>Mask for bad TLP reception.                                                                                                                                                                                                                                                                                           |  |
| 5:1          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                    |  |
| 0            | 0h<br>RW/P          | Receiver Error Mask (RE):<br>Mask for receiver errors.                                                                                                                                                                                                                                                                                      |  |

#### 8.56 Advanced Error Capabilities And Control (AECC) – Offset 118h

Advanced Error Capabilities And Control

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 118h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:13        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |
| 12           | 0h<br>RO            | <b>Completion Timeout Prefix/Header Log Capable (CTPHLC):</b><br>If set, this bit indicates that port records the prefix/header of Request TLPs that<br>experience a Completion Timeout error.<br>Note: BIOS should program this bit before enable the Completion Timeout<br>mechanism. |
| 11:9         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |
| 8            | 0h<br>RO            | ECRC Check Enable (ECE):<br>ECRC is not supported.                                                                                                                                                                                                                                      |
| 7            | 0h<br>RO            | ECRC Check Capable (ECC):<br>ECRC is not supported.                                                                                                                                                                                                                                     |
| 6            | 0h<br>RO            | ECRC Generation Enable (EGE):<br>ECRC is not supported.                                                                                                                                                                                                                                 |
| 5            | 0h<br>RO            | ECRC Generation capable (EGC):<br>ECRC is not supported.                                                                                                                                                                                                                                |
| 4:0          | 00h<br>RO/V/P       | <b>First Error Pointer (FEP):</b><br>Identifies the bit position of the first error reported in the Uncorrectable Error Status Register.                                                                                                                                                |

### 8.57 Header Log (HL\_DW1) – Offset 11Ch

Header Log

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 11Ch | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                |
|--------------|-------------------------|-------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V/P | 1st DWORD of TLP (DW1):<br>Byte0 && Byte1 && Byte2 && Byte3 |



#### 8.58 Header Log (HL\_DW2) – Offset 120h

Header Log

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 120h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                |
|--------------|-------------------------|-------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V/P | 2nd DWORD of TLP (DW2):<br>Byte4 && Byte5 && Byte6 && Byte7 |

#### 8.59 Header Log (HL\_DW3) – Offset 124h

Header Log

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 124h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                         |
|--------------|-------------------------|----------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V/P | <b>3rd DWORD of TLP (DW3):</b><br>Byte8 && Byte9 && Byte10 && Byte11 |

### 8.60 Header Log (HL\_DW4) – Offset 128h

Header Log

## intel.

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 128h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                    |
|--------------|-------------------------|-----------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V/P | 4th DWORD of TLP (DW4):<br>Byte12 && Byte13 && Byte14 && Byte15 |

## 8.61 Root Error Command (REC) – Offset 12Ch

Root Error Command

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 12Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                         |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:3         | 0h<br>RO            | Reserved                                                                                                                                                             |  |
| 2            | 0h<br>RW            | Fatal Error Reporting Enable (FERE):<br>When set, the root port will generate an interrupt when a fatal error is reported by<br>the attached device.                 |  |
| 1            | 0h<br>RW            | <b>Non-fatal Error Reporting Enable (NERE):</b><br>When set, the root port will generate an interrupt when a non-fatal error is reported by the attached device.     |  |
| 0            | 0h<br>RW            | <b>Correctable Error Reporting Enable (CERE):</b><br>When set, the root port will generate an interrupt when a correctable error is reported by the attached device. |  |

## 8.62 Root Error Status (RES) – Offset 130h

Root Error Status



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 130h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                             |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 31:27        | 00h<br>RO           | Advanced Error Interrupt Message Number (AEMN):<br>Reserved                                                                              |
| 26:7         | 0h<br>RO            | Reserved                                                                                                                                 |
| 6            | 0h<br>RW/1C/V/<br>P | Fatal Error Messages Received (FEMR):<br>Set when one or more Fatal Uncorrectable Error Messages have been received.                     |
| 5            | 0h<br>RW/1C/V/<br>P | Non-Fatal Error Messages Received (NFEMR):<br>Set when one or more Non-Fatal Uncorrectable error messages have been received             |
| 4            | 0h<br>RW/1C/V/<br>P | <b>First Uncorrectable Fatal (FUF):</b><br>Set when the first Uncorrectable Error message received is for a fatal error.                 |
| 3            | 0h<br>RW/1C/V/<br>P | Multiple ERR_FATAL/NONFATAL Received (MENR):<br>Set when either a fatal or a non-fatal error is received and the ENR bit is already set. |
| 2            | 0h<br>RW/1C/V/<br>P | ERR_FATAL/NONFATAL Received (ENR):<br>Set when either a fatal or a non-fatal error message is received.                                  |
| 1            | 0h<br>RW/1C/V/<br>P | Multiple ERR_COR Received (MCR):<br>Set when a correctable error message is received and the CR bit is already set.                      |
| 0            | 0h<br>RW/1C/V/<br>P | <b>ERR_COR Received (CR):</b><br>Set when a correctable error message is received.                                                       |

## 8.63 Error Source Identification (ESID) – Offset 134h

Error Source Identification

## intel.

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 134h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                    |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:16        | 0000h<br>RO/V/P     | <b>ERR_FATAL/NONFATAL Source Identification (EFNFSID):</b><br>Loaded with the requester ID indicated in the received ERR_FATAL or ERR_NONFATAL message when RES.ENR is first set, or the internal requester ID if an internally detected error. |  |
| 15:0         | 0000h<br>RO/V/P     | <b>ERR_COR Source Identification (ECSID):</b><br>Loaded with the requester ID indicated in the received ERR_COR message when<br>RES.CR is first set, or the internal requester ID if an internally detected error.                              |  |

#### 8.64 PTM Extended Capability Header (PTMECH) – Offset 150h

PTM Extended Capability Header

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 150h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                         |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 000h<br>RW/O        | Next Capability Offset (NCO):<br>Points to the next capability.                                                                                      |  |
| 19:16        | 0h<br>RW/O          | <b>Capability Version (CV):</b><br>For systems that support PTM Extended Capability, BIOS should write a 1h to this register else it should write 0. |  |
| 15:0         | 0000h<br>RW/O       | <b>Capability ID (CID):</b><br>For systems that support PTM Extended Capability, BIOS should write a 001Fh to this register else it should write 0.  |  |

#### 8.65 PTM Capability Register (PTMCAPR) – Offset 154h

PTM Capability Register



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 154h | 00000410h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 15:8         | 04h<br>RW/O         | Local Clock Granularity (LCG):<br>0000 0000b: Time Source does not implement a local clock. It simply propagates<br>timing information obtained from further Upstream in the PTM Hierarchy when<br>responding to PTM Request messages.<br>0000 0001b - 1111 1110b: Indicates the period of this Time Source's local clock in<br>ns.<br>1111 1111b: Indicates the period of this Time Source's local clock is greater than 254<br>ns.<br>If the PTM Root Select bit is Set, this local clock is used to provide PTM Master Time.<br>Otherwise, the Time Source uses this local clock to locally track PTM Master Time<br>received from further Upstream within a PTM Hierarchy. |
| 7:5          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 4            | 1h<br>RO            | <b>PTM Propagation Delay Adaptation Capable (PTMPDAC):</b><br>When Set, this field indicates the Port supports the PTM Propagation Delay<br>Adaptation Capability.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 3            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2            | 0h<br>RW/O          | PTM Root Capable (PTMRC):<br>Root Ports must set this bit to 1b.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1            | 0h<br>RW/O          | <b>PTM Responder Capable (PTMRSPC):</b><br>Root Ports are permitted to set this bit to 1b to indicate that they implement the PTM Responder role.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0            | 0h<br>RO            | PTM Requester Capable (PTMREQC):<br>PTM Requester Role is not supported by Root Port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

## 8.66 PTM Control Register (PTMCTLR) – Offset 158h

PTM Control Register

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 158h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 15:8         | 00h<br>RO           | Effective Granularity (EG):<br>Root Port does not support PTM Requester role.                                                                                                                                                                                                                                                                                                                                                  |
| 7:3          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2            | 0h<br>RW            | <b>PTM Propagation Delay Adaptation Interpretation B (PTMPDAIB):</b><br>If PTM Propagation Delay Adaptation Capable is Set, then this bit when Set selects interpretation B of the Propagation Delay[31:0] field in the PTM ResponseD Message For a Switch, if a specific Port is permanently attached such that this control is not required, it is permitted for that Port for this bit to be RsvdP.<br>Default value is 0b. |
| 1            | 0h<br>RW            | Root Select (RS):<br>When Set, if the PTM Enable bit is also Set, this Time Source is the PTM Root. Within<br>each PTM Hierarchy, it is recommended that system software select only the furthest<br>Upstream Time Source to be the PTM Root.                                                                                                                                                                                  |
| 0            | 0h<br>RW            | <b>PTM Enable (PTME):</b><br>When Set, this Function is permitted to participate in the PTM mechanism according to its selected role.<br>Software must not have the PTM Enable bit Set in the PTM Control register on a Function associated with an Upstream Port unless the associated Downstream Port on the Link already has the PTM Enable bit Set in its associated PTM Control register.                                 |

#### 8.67 L1 Sub-States Extended Capability Header (L1SECH) — Offset 200h

L1 Sub-States Extended Capability Header



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 200h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 000h<br>RW/O        | Next Capability Offset (NCO):<br>This field contains the offset to the next PCI Express Capability structure or 000h if no<br>other items exist in the linked list of Capabilities.<br>For Extended Capabilities implemented in Configuration Space, this offset is relative<br>to the beginning of PCI compatible Configuration Space and thus must always be<br>either 000h (for terminating list of Capabilities) or greater than 0FFh.<br>The bottom 2 bits of this offset are Reserved and must be implemented as 00b and<br>software must mask them to allow for future uses of these bits. |
| 19:16        | 0h<br>RW/O          | Capability Version (CV):<br>This field is a PCI-SIG defined version number that indicates the version of the<br>Capability structure present.<br>Must be 1h for this version of the specification.<br>For systems that support L1 Sub-State Extended Capability, BIOS should set this field<br>to 1h.                                                                                                                                                                                                                                                                                             |
| 15:0         | 0000h<br>RW/O       | PCI Express Extended Capability ID (PCIEEC):<br>This field is a PCI-SIG defined ID number that indicates the nature and format of the<br>Extended Capability.<br>For systems that support L1 Sub-State Extended Capability, BIOS should set this field<br>to 001Eh.                                                                                                                                                                                                                                                                                                                               |

## 8.68 L1 Sub-States Capabilities (L1SCAP) – Offset 204h

L1 Sub-States Capabilities

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 204h | 0028281Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31:24        | 0h<br>RO            | Reserved                     |

# intel.

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23:19        | 05h<br>RW/O         | Port Tpower_on Value (PTV):<br>Along with the Port Tpower_on Scale field in the L1 Sub-states Capabilities register<br>sets the time (in us) that this Port requires the port on the opposite side of Link to<br>wait in L1.OFF_EXIT after sampling CLKREQ# asserted before actively driving the<br>interface.<br>Port Tpower_on is calculated by multiplying the value in this field by the value in the<br>Port Tpower_on scale field in the L1 Sub-States Capabilities register.<br>Required for all Ports that support L1.OFF. |
| 18           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 17:16        | 0h<br>RW/O          | Port Tpower_on Scale (PTPOS):<br>Specifies the scale used for Tpower_on value field in the L1 Sub-states Capabilities<br>register.<br>00b: 2 us<br>01b: 10 us<br>10b: 100 us<br>11b: Reserved<br>Required for all Ports that support L1.OFF.                                                                                                                                                                                                                                                                                       |
| 15:8         | 28h<br>RW/O         | <b>Port Common Mode Restore Time (PCMRT):</b><br>This is the time (in us) required for this Port to re-establish common mode.<br>Required for all ports that support L1.OFF.                                                                                                                                                                                                                                                                                                                                                       |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 6            | 0h<br>RW/1C/V       | CLKREQ# Acceleration Interrupt Status (L1SSEIS):<br>For a Downstream Port<br>that has both the CLKREQ# Acceleration Supported and CLKREQ#<br>Acceleration Interrupt Enable bits Set, when set this bit indicates that the<br>Port has completed the CLKREQ# Acceleration Link Activation process, and<br>that the Link has reached L0. Software must then clear this bit by writing a<br>1b to this bit.<br>Must be hardwired to 0b for Upstream Ports.<br>Default value is 0b.                                                    |
| 5            | 0h<br>RW/O          | CLKREQ# Acceleration Supported (L1SSES):<br>When set this bit indicates that<br>this Port supports CLKREQ# acceleration                                                                                                                                                                                                                                                                                                                                                                                                            |
| 4            | 1h<br>RW/O          | L1 PM Sub-states Supported (L1PSS):<br>When Set this bit indicates that this Port supports L1 PM Sub-states.<br>For compatibility with possible future extensions, software must not enable L1 PM<br>Sub-states unless this bit is set.<br>This RWO field must be programmed prior to enabling ASPM.<br>Required for both Upstream and Downstream Ports.                                                                                                                                                                           |
| 3            | 1h<br>RW/O          | ASPM L1.1 Supported (AL11S):<br>When set, this bit indicates ASPM L1.SNOOZ is supported.<br>Required for both Upstream and Downstream ports.<br>This RWO field must be programmed prior to enabling ASPM.                                                                                                                                                                                                                                                                                                                          |
| 2            | 1h<br>RW/O          | ASPM L1.2 Supported (AL12S):<br>When set, this bit indicates that ASPM L1.OFF is supported.<br>Required for both Upstream and Downstream ports.<br>This RWO field must be programmed prior to enabling ASPM.                                                                                                                                                                                                                                                                                                                       |
| 1            | 1h<br>RW/O          | PCI-PM L1.1 Supported (PPL11S):<br>When set, this bit indicates that PCI-PM L1.SNOOZ is supported and this bit must be<br>set by all ports implementing L1 Sub-States. A port that supports L1.OFF must<br>support L1.SNOOZ.<br>Required for both upstream and downstream ports.<br>This RWO field must be programmed prior to enabling ASPM.                                                                                                                                                                                      |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                             |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | 1h<br>RW/O          | <b>PCI-PM L1.2 Supported (PPL12S):</b><br>When set, this bit indicates that PCI-PM L1.OFF is supported.<br>Required for both upstream and downstream ports.<br>This RWO field must be programmed prior to enabling ASPM. |

## 8.69 L1 Sub-States Control 1 (L1SCTL1) – Offset 208h

L1 Sub-States Control 1

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 208h | 00000000h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:29        | 0h<br>RW            | L1.2 LTR Threshold Latency Scale Value (L12LTRTLSV):<br>This field contains the L1.OFF LTR Threshold Latency Scale Value for this particular<br>Root Port. The value in this field, together with L12LTRTLV is compared against both<br>the snoop and non-snoop LTR values of the device.<br>000: L12LTRSTLV times 1 ns<br>001: L12LTRSTLV times 32 ns<br>010: L12LTRSTLV times 1024 ns<br>011: L12LTRSTLV times 32768 ns<br>100: L12LTRSTLV times 1048576 ns<br>101: L12LTRSTLV times 33554432 ns<br>Others: Not Permitted.<br>This field must be programmed prior to enabling L1.OFF. |  |
| 28:26        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 25:16        | 000h<br>RW          | <b>L1.2 LTR Threshold Latency Value (L12LTRTLV):</b><br>This field contains the L1.2 LTR Threshold Latency Value for this particular Root Port.<br>The value in this field, together with L12LTRTLSV is compared against both the snoop<br>and non-snoop LTR values of the device.<br>This field must be programmed prior to enabling L1.OFF.                                                                                                                                                                                                                                           |  |
| 15:8         | 00h<br>RW           | <b>Common Mode Restore Time (CMRT):</b><br>This is the Tcommon_mode time(in us) the Root Port needs to continue sending TS1 and refrain from sending TS2 in Recovery state to allow the TX common mode to be established prior to sending TS2. The timer starts from the time when the first TS1 has been sent and the receiver has detected un-squelch. The value in this field defines the time in micro-seconds.<br>This field must be programmed prior to enabling L1.OFF.                                                                                                          |  |
| 7:6          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 5            | 0h<br>RW            | L1 Substate Exit Control (L1SSEC):<br>L1.Substate the Port must initiate the CLKREQ# Acceleration Link Activation<br>process. Apart from that, once the Link reaches L0, the Port must continue to<br>attempt to maintain the Link in L0 for as long as this bit remains Set. However if the<br>Upstream Port request for L1 entry, the Downstream Port will proceed to allow L1<br>entry but will not re-enter L1.1 or L1.2.                                                                                                                                  |  |
| 4            | 0h<br>RW            | CLKREQ# Acceleration Interrupt Enable (L1SSEIE):<br>When set this bit<br>enables the generation of an interrupt to indicate the completion of the<br>CLKREQ# acceleration Link Activation process                                                                                                                                                                                                                                                                                                                                                              |  |
| 3            | 0h<br>RW            | ASPM L1.1 Enable (AL11E):<br>When set, this bit indicates that ASPM L1.SNOOZ Sub-states are enabled.<br>Required for both upstream and downstream ports.<br>Note: If STRPFUSECFG.mPHYIOPMDIS is 1, hardware will always see 0 as an output<br>from this register. BIOS reading this register should always return the correct value.                                                                                                                                                                                                                           |  |
| 2            | 0h<br>RW            | ASPM L1.2 Enable (AL12E):<br>When set, this bit indicates that ASPM L1.OFF Sub-states are enabled.<br>Required for both upstream and downstream ports.<br>Note: If STRPFUSECFG.mPHYIOPMDIS is 1, hardware will always see 0 as an output<br>from this register. BIOS reading this register should always return the correct value.                                                                                                                                                                                                                             |  |
| 1            | 0h<br>RW            | PCI-PM L1.1 Enable (PPL11E):<br>When set, this bit indicates that PCI-PM L1.SNOOZ power management feature is<br>enabled. If L1.OFF is enabled, L1.SNOOZ must also be enabled.<br>This field must be programmed prior to enabling ASPM L1.<br>Note: If STRPFUSECFG.mPHYIOPMDIS is 1, hardware will always see 0 as an output<br>from this register. BIOS reading this register should always return the correct value.                                                                                                                                         |  |
| 0            | 0h<br>RW            | <ul> <li>PCI-PM L1.2 Enabled (PPL12E):</li> <li>When set, this bit indicates that PCI-PM L1.OFF power management feature is enabled. L1.OFF can only be enabled if the platform supports bi-directional CLKREQPLUS#.</li> <li>This field must be programmed prior to enabling ASPM L1.</li> <li>Ports that support L1.OFF shall support Latency Tolerance Reporting.</li> <li>Note: If STRPFUSECFG.mPHYIOPMDIS is 1, hardware will always see 0 as an output from this register. BIOS reading this register should always return the correct value.</li> </ul> |  |

## 8.70 L1 Sub-States Control 2 (L1SCTL2) – Offset 20Ch

L1 Sub-States Control 2

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 20Ch | 0000028h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31:8         | 0h<br>RO            | Reserved                     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:3          | 05h<br>RW           | <b>Power On Wait Time (POWT):</b><br>Along with the Tpower_on Scale sets the minimum amount of time (in us) that the<br>Port must wait in L1.OFF EXIT after sampling CLKREQPLUS# asserted before actively<br>driving the interface. The timer starts counting when CLKREQPLUS# is sampled<br>asserted in L1.OFF state.<br>Tpower_on value is calculated by multiplying the value in this field by the value in the<br>TPOS field.<br>This field must be programmed prior to enabling L1.OFF. |  |
| 2            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 1:0          | 0h<br>RW            | Tpower_on Scale (TPOS):         Specifies the scale used for Tpower_on value.         00b: 2 us         01b: 10 us         10b: 100us         11b: Reserved.         Required for all Ports that support L1.OFF.                                                                                                                                                                                                                                                                             |  |

#### 8.71 ACS Extended Capability Header (ACSECH) – Offset 220h

ACS Extended Capability Header

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 220h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                         |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 000h<br>RW/O        | Next Capability Offset (NCO):<br>Points to the next capability.                                                                                      |  |
| 19:16        | 0h<br>RW/O          | <b>Capability Version (CV):</b><br>For systems that support ACS Extended Capability, BIOS should write a 1h to this register else it should write 0. |  |
| 15:0         | 0000h<br>RW/O       | <b>Capability ID (CID):</b><br>For systems that support ACS Extended Capability, BIOS should write a 000Dh to this register else it should write 0.  |  |

#### 8.72 ACS Capability Register (ACSCAPR) – Offset 224h

ACS Capability Register

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 224h | 001Fh   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:7         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                |
| 6            | 0h<br>RO            | ACS Direct Translated P2P (T):<br>ACS Direct Translated P2P is not supported.                                                                                                                                                                                                                                                                                                           |
| 5            | 0h<br>RO            | ACS P2P Egress Control (E):<br>ACS P2P Egress Control is not supported.                                                                                                                                                                                                                                                                                                                 |
| 4            | 1h<br>RW/O          | ACS Upstream Forwarding (U):<br>ACS Upstream Forwarding.                                                                                                                                                                                                                                                                                                                                |
| 3            | 1h<br>RW/O          | ACS P2P Completion Redirect (C):<br>Required for all Functions that support ACS P2P Request Redirect - must be<br>hardwired to 0b otherwise. If 1b, indicates that the component implements ACS P2P<br>Completion Redirect.                                                                                                                                                             |
| 2            | 1h<br>RW/O          | ACS P2P Request Redirect (R):<br>Required for Root Ports that support peer-to-peer traffic with other Root Ports -<br>required for Switch Downstream Ports - required for multi-function device Functions<br>that support peer-to-peer traffic with other Functions - must be hardwired to 0b<br>otherwise. If 1b, indicates that the component implements ACS P2P Request<br>Redirect. |
| 1            | 1h<br>RW/O          | ACS Translation Blocking (B):<br>Required for Root Ports and<br>Switch Downstream Ports - must be hardwired to 0b otherwise.<br>If 1b, indicates that the component implements ACS Translation Blocking.                                                                                                                                                                                |
| 0            | 1h<br>RW/O          | ACS Source Validation (V):<br>Required for Root Ports and Switch Downstream Ports - must be hardwired to 0b<br>otherwise.<br>If 1b, indicates that the component implements ACS Source Validation.                                                                                                                                                                                      |

### 8.73 ACS Control Register (ACSCTLR) – Offset 226h

ACS Control Register


| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + 226h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                           |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:7         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                               |
| 6            | 0h<br>RO            | ACS Direct Translated P2P Enable (TE):<br>ACS Direct Translated P2P is not supported.                                                                                                                                                                                                                                  |
| 5            | 0h<br>RO            | ACS P2P Egress Control Enable (EE):<br>ACS P2P Egress Control is not supported.                                                                                                                                                                                                                                        |
| 4            | 0h<br>RW            | ACS Upstream Forwarding Enable (UE):<br>ACS Upstream Forwarding.                                                                                                                                                                                                                                                       |
| 3            | 0h<br>RW            | ACS P2P Completion Redirect Enable (CE):<br>Determines when the component redirects peer-to-peer Completions upstream -<br>applicable only to Read Completions whose Relaxed Ordering Attribute is clear.<br>Requests are never affected by ACS P2P Completion Redirect.<br>Default value of this field is 0b.         |
| 2            | 0h<br>RW            | ACS P2P Request Redirect Enable (RE):<br>Determines when the component redirects peer-to-peer memory Requests targeting<br>another peer port upstream.<br>I/O, Configuration, VDM Messages and Completions are never affected by ACS P2P<br>Request Redirect.<br>Default value of this field is 0b.                    |
| 1            | 0h<br>RW            | ACS Translation Blocking Enable (BE):<br>When set, the component blocks all upstream Memory Requests whose Address<br>Translation (AT) field is not set to the default value.<br>I/O, Configuration, Completions and Messages are never affected by ACS Translation<br>Blocking.<br>Default value of this field is 0b. |
| 0            | 0h<br>RW            | ACS Source Validation Enable (VE):<br>When set, the component validates the Bus Number from the Requester ID of<br>upstream Requests against the secondary / subordinate Bus Numbers.<br>I/O, Configuration and Completions are never affected by ACS Source Validation.<br>Default value of this field is 0b.         |

### 8.74 Port VC Capability Register 1 (PVCCR1) – Offset 284h

Port VC Capability Register 1

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + 284h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                       |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:12        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                           |
| 11:10        | 0h<br>RO            | Function Arbitration Table Entry Size (FARES):<br>Indicates the size (in bits) of Function Arbitration table entry in the device.<br>Defined encodings are:<br>00b Size of Function Arbitration table entry is 1 bit<br>01b Size of Function Arbitration table entry is 2 bits<br>10b Size of Function Arbitration table entry is 4 bits<br>11b Size of Function Arbitration table entry is 8 bits |
| 9:8          | 0h<br>RO            | Reference Clock (RC):<br>Indicates the reference clock for Virtual Channels that support time-based WRR<br>Function Arbitration.<br>Defined encodings are:<br>00b 100 ns reference clock<br>01b 11b Reserved                                                                                                                                                                                       |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                           |
| 6:4          | 0h<br>RO            | <b>Low Priority Extended VC Count (LPEVCC):</b><br>Indicates the number of (extended) Virtual Channels in addition to the default VC belonging to the low-priority VC (LPVC) group that has the lowest priority with respect to other VC resources in a strict priority VC Arbitration. The minimum value of this field is 000b and the maximum value is Extended VC Count.                        |
| 3            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                           |
| 2:0          | 0h<br>RW/O          | Extended VC Count (EVCC):<br>Indicates the number of (extended) Virtual Channels in addition to the default VC<br>supported by the device.<br>The minimum value of this field is zero (for devices that only support the default VC).<br>The maximum value is seven.                                                                                                                               |

### 8.75 DPC Extended Capability Header (DPCECH) – Offset A00h

DPC Extended Capability Header



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A00h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                         |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 000h<br>RW/O        | Next Capability Offset (NCO):<br>Points to the next capability.                                                                                      |
| 19:16        | 0h<br>RW/O          | <b>Capability Version (CV):</b><br>For systems that support DPC Extended Capability, BIOS should write a 1h to this register else it should write 0. |
| 15:0         | 0000h<br>RW/O       | <b>Capability ID (CID):</b><br>For systems that support DPC Extended Capability, BIOS should write a 001Dh to this register else it should write 0.  |

### 8.76 DPC Capability Register (DPCCAPR) – Offset A04h

DPC Capability Register

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + A04h | 14E0h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                         |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:13        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                             |
| 12           | 1h<br>RW/O          | <b>DL_Active ERR_COR Signaling Supported (DLAECSS):</b><br>This field when set, indicates that the Root Port supports the ability to signal with<br>ERR_COR when the link transitions to the DL_Active state. Root Port that supports RP<br>Extensions for DPC must set this bit.                                                                    |
| 11:8         | 4h<br>RW/O          | <b>RP PIO Log Size (RPPIOLS):</b><br>This field indicates how many DWORDs are allocated for the RP PIO log registers, comprised by the RP PIO Header Log, RP PIO ImpSpec Log and RP PIO TLP Prefix Log. If the Root Port supports RP Extensions for DPC, the value of this field must be 4 or greater - otherwise the value of this field must be 0. |
| 7            | 1h<br>RW/O          | <b>DPC Software Triggering Supported (DPCSTS):</b><br>This field when set, indicates that the Root Port supports the ability for software to<br>trigger DPC. Root Ports that support RP Extensions for DPC must set this bit.                                                                                                                        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 6            | 1h<br>RW/O          | <b>Poisoned TLP Egress Blocking Supported (PTLPEBS):</b><br>This field when set, indicates that the Root Port supports the ability to block the<br>transmission of a poisoned TLP from its Egress port. Root Ports that support RP<br>Extensions for DPC must set this bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 5            | 1h<br>RW/O          | <b>RP Extensions For DPC (RPEFDPC):</b><br>This field when set, indicates that a Root Port supports a defined set of DPC<br>Extensions that are specific to Root Ports.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 4:0          | 00h<br>RW/O         | <ul> <li>DPC Interrupt Message Number (DPCIMN):</li> <li>This field indicates which MSI/MSI-X vector is used for the interrupt message generated in association with the DPC Capability structure.</li> <li>For MSI, the value in this field indicates the offset between the base Message Data and the interrupt message that is generated. Hardware is required to update this field so that it is correct if the number of MSI Messages assigned to the Function changes when software writes to the Multiple Message Enable field in the MSI Message Control register.</li> <li>For MSI-X, the value in this field indicates which MSI-X Table entry is used to generate the interrupt message. The entry must be one of the first 32 entries even if the Function implements more than 32 entries. For a given MSI-X implementation, the entry must remain constant.</li> <li>If both MSI and MSI-X are implemented, they are permitted to use different vectors, though software is permitted to enable only one mechanism at a time. If MSI-X is enabled, the value in this field must indicate the vector for MSI. If software enables both MSI and MSI-X at the same time, the value in this field is undefined.</li> <li>Note: BIOS is expected to update this field with the right value before enabling DPC interrupt.</li> </ul> |  |

### 8.77 DPC Control Register (DPCCTLR) – Offset A06h

#### DPC Control Register

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + A06h | 0000h   |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                    |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8         | 0h<br>RO            | Reserved                                                                                                                                                        |
| 7            | 0h<br>RW            | <b>DL_Active ERR_COR Enable (DLAECE):</b><br>This bit when set, enables the downstream port to signal ERR_COR when the link transitions to the DL_Active state. |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 6            | 0h<br>RW/1S/V       | <b>DPC Software Trigger (DPCST):</b><br>If DPC Trigger is enabled and the DPC Trigger Status bit is clear, software writing a 1b to this bit will cause DPC to be triggered. If DPC Trigger is not enabled or DPC Trigger Status is set, software writing a 1b to this bit has no effect.<br>Note: It is permitted to write 1b to this bit while simultaneously writing updated values to other fields in this register, notably the DPC Trigger Enable field. For this case, the DPC Software Trigger semantics are based on the updated value of the DPC Trigger Enable field.<br>*Note: This bit always return 0b when read. |  |
| 5            | 0h<br>RW            | <b>Poisoned TLP Egress Blocking Enable (PTLPEBE):</b><br>This bit, when set, enables the associated Egress Port to block the transmission of poisoned TLP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 4            | 0h<br>RW            | <b>DPC ERR_COR Enable (DPCECE):</b><br>When set, this bit enables the generation of an interrupt to indicate that DPC has been triggered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 3            | 0h<br>RW            | <b>DPC Interrupt Enable (DPCIE):</b><br>When set, this bit enables the generation of an interrupt to indicate that DPC has been triggered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 2            | 0h<br>RW            | <b>DPC Completion Control (DPCCC):</b><br>This bit controls the Completion Status for completions formed during DPC.<br>0b: Completer Abort (CA) Completion Status.<br>1b: Unsupported Request (UR) Completion Status.                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 1:0          | 0h<br>RW            | <ul> <li>DPC Trigger Enable (DPCTE):</li> <li>This field enables DPC and controls the conditions that cause DPC to be triggered.</li> <li>00b: DPC is disabled.</li> <li>01b: DPC is enabled and is triggered when the Downstream Port detects an unmasked uncorrectable error or when the Downstream Port receives an ERR_FATAL message.</li> <li>10b: DPC is enabled and is triggered when the Downstream Port detects an unmasked uncorrectable error or when the Downstream Port receives an ERR_FATAL message.</li> <li>11b: Reserved.</li> </ul>                                                                          |  |

### 8.78 DPC Status Register (DPCSR) – Offset A08h

DPC Status Register

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + A08h | 1F00h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 15:13        | 0h<br>RO            | Reserved                     |

| Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                     | RP PIO First Error Pointer (RPPIOFEP):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 1Fh<br>RO/V/P       | The value of this field identifies a bit position in the RP PIO Status register, and this field is considered valid when that bit is set. When this field is valid, and software writes a 1b to the indicated RP PIO Status bit (thus clearing it), this field must reve to its default value.<br>This field is applicable only for Root Ports that support RP Extensions for DPC, and i otherwise reserved.<br>If this field is not reserved, the default value is 11111b.                                                                                  |  |
| 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|                     | DPC Trigger Extension (DPCTE):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 0h<br>RO/V/P        | This field serves as an extension to the DPC Trigger Reason field. When that field is valid and has a value of 11b, this field indicates why DPC has been triggered.<br>00b: DPC was triggered due to RP PIO error.<br>01b: DPC was triggered due to DPC Software Trigger bit.<br>10b: Reserved.<br>11b: Reserved.<br>This field is valid only when the DPC Trigger Status bit is set and the value of the DPC<br>Trigger Reason field is 11b. Otherwise the value of this field is undefined.                                                               |  |
|                     | DPC RP Busy (DPCRPB):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 0h<br>RO/V          | When the DPC Trigger Status bit is Set and this bit is Set, the Root Port is busy with<br>internal activity that must complete before software is permitted to clear the DPC<br>Trigger Status bit. If software Clears the DPC Trigger Status bit while this bit is set,<br>the behavior is undefined.<br>This field is valid only when the DPC Trigger Status bit is Set - otherwise the value of<br>this field is undefined.<br>This bit is applicable only for Root Ports that support RP Extensions for DPC, and is<br>Reserved otherwise.               |  |
| 0h<br>RW/1C/V/      | <b>DPC Interrupt Status (DPCIS):</b><br>This bit is set if DPC is triggered while the DPC Interrupt Enable bit is set                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| r                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 0h<br>RO/V/P        | <ul> <li>DPC Irigger Keason (DPCTR):</li> <li>This field indicates why DPC has been triggered.</li> <li>00b: DPC was triggered due to an unmasked uncorrectable error.</li> <li>01b: DPC was triggered due to receiving an ERR_NONFATAL.</li> <li>10b: DPC was triggered due to receiving an ERR_FATAL.</li> <li>11b: DPC was triggered due to a reason that is indicated by the DPC Trigger Reason Extension field.</li> <li>Note: This field is only valid when DPC Trigger Status bit is set - otherwise the value of this field is undefined.</li> </ul> |  |
|                     | DPC Trigger Status (DPCTS):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 0h<br>RW/1C/V/<br>P | When set, indicates that DPC has been triggered. DPC is event triggered. While this bit is set, hardware must direct the LTSSM to the Disabled state. This bit must be cleared before the LTSSM can be released from Disabled state. Once the requirements for how long software must leave the downstream port in DPC is met, software is permitted to clear this bit regardless of the state of other status bits associated with the triggering event.<br>Refer to PCIe Base specification 3.0 for more timing requirements pertaining to this bit.       |  |
|                     | Default &<br>Access1Fh<br>RO/V/P0h<br>RO0h<br>RO/V/P0h<br>RO/V0h<br>RO/V0h<br>RO/V/P0h<br>RO/V/P0h<br>RO/V/P0h<br>RO/V/P0h<br>RO/V/P                                                                                                                                                                                                                                                                                                                                                                                                                         |  |

### 8.79 DPC Error Source ID Register (DPCESIDR) – Offset A0Ah

DPC Error Source ID Register



| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + A0Ah | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                          |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RO/V/P     | <b>DPC Error Source ID (DPCESID):</b><br>When the DPC Trigger Reason field indicates that DPC was triggered due to the reception of an ERR_NONFATAL or ERR_FATAL message, this register field contains the Requester ID of the received messages. Otherwise, the value of this register is undefined. |

### 8.80 RP PIO Status Register (RPPIOSR) – Offset A0Ch

**RP PIO Status Register** 

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A0Ch | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                               |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------|
| 31:19        | 0h<br>RO            | Reserved                                                                                                   |
| 18           | 0h<br>RW/1C/V/<br>P | Memory Completion Timeout Status (MCTS):<br>Non-posted memory request completion times out.                |
| 17           | 0h<br>RW/1C/V/<br>P | Memory Completer Abort Completion Status (MCACS):<br>Non-posted memory request received CA completion.     |
| 16           | 0h<br>RW/1C/V/<br>P | Memory Unsupported Request Completion Status (MURCS):<br>Non-posted Memory request received UR completion. |
| 15:11        | 0h<br>RO            | Reserved                                                                                                   |
| 10           | 0h<br>RW/1C/V/<br>P | I/O Completion Timeout Status (IOCTS):<br>I/O request completion times out.                                |
| 9            | 0h<br>RW/1C/V/<br>P | I/O Completer Abort Completion Status (IOCACS):<br>I/O request received CA completion.                     |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------|
| 8            | 0h<br>RW/1C/V/<br>P | <b>I/O Unsupported Request Completion Status (IOURCS):</b><br>I/O request received UR completion.             |
| 7:3          | 0h<br>RO            | Reserved                                                                                                      |
| 2            | 0h<br>RW/1C/V/<br>P | <b>Configuration Completion Timeout Status (CCTS):</b><br>Configuration request completion times out.         |
| 1            | 0h<br>RW/1C/V/<br>P | Configuration Completer Abort Completion Status (CCACS):<br>Configuration request received CA completion.     |
| 0            | 0h<br>RW/1C/V/<br>P | Configuration Unsupported Request Completion Status (CURCS):<br>Configuration request received UR completion. |

### 8.81 RP PIO Mask Register (RPPIOMR) – Offset A10h

RP PIO Mask Register

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A10h | 00070707h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                      |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------|
| 31:19        | 0h<br>RO            | Reserved                                                                                                          |
| 18           | 1h<br>RW/P          | Memory Completion Timeout Mask (MCTM):<br>Mask bit for Memory Completion Timeout Status.                          |
| 17           | 1h<br>RW/P          | Memory Completer Abort Completion Mask (MCACM):<br>Mask bit for Memory Completer Abort Completion Status.         |
| 16           | 1h<br>RW/P          | Memory Unsupported Request Completion Mask (MURCM):<br>Mask bit for Memory Unsupported Request Completion Status. |
| 15:11        | 0h<br>RO            | Reserved                                                                                                          |
| 10           | 1h<br>RW/P          | I/O Completion Timeout Mask (IOCTM):<br>Mask bit for I/O Completion Timeout Status.                               |
| 9            | 1h<br>RW/P          | I/O Completer Abort Completion Mask (IOCACM):<br>Mask bit for I/O Completer Abort Completion Status.              |
| 8            | 1h<br>RW/P          | I/O Unsupported Request Completion Mask (IOURCM):<br>Mask bit for I/O Unsupported Request Completion Status.      |
| 7:3          | 0h<br>RO            | Reserved                                                                                                          |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                    |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------|
| 2            | 1h<br>RW/P          | <b>Configuration Completion Timeout Mask (CCTM):</b><br>Mask bit for Configuration Completion Timeout Status.                   |
| 1            | 1h<br>RW/P          | <b>Configuration Completer Abort Completion Mask (CCACM):</b><br>Mask bit for Configuration Completer Abort Status.             |
| 0            | 1h<br>RW/P          | Configuration Unsupported Request Completion Mask (CURCM):<br>Mask bit for Configuration Unsupported Request Completion Status. |

### 8.82

### **RP PIO Severity Register (RPPIOVR) – Offset** A14h

**RP PIO Severity Register** 

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A14h | 0000000h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                 |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------|
| 31:19        | 0h<br>RO            | Reserved                                                                                                                     |
| 18           | 0h<br>RW/P          | Memory Completion Timeout Severity (MCTSV):<br>Severity bit for Memory Completion Timeout Status.                            |
| 17           | 0h<br>RW/P          | Memory Completer Abort Completion Severity (MCACSV):<br>Severity bit for Memory Completer Abort Completion Status.           |
| 16           | 0h<br>RW/P          | Memory Unsupported Request Completion Severity (MURCSV):<br>Severity bit for Memory Unsupported Request Completion Status.   |
| 15:11        | 0h<br>RO            | Reserved                                                                                                                     |
| 10           | 0h<br>RW/P          | I/O Completion Timeout Severity (IOCTSV):<br>Severity bit for I/O Completion Timeout Status.                                 |
| 9            | 0h<br>RW/P          | I/O Completer Abort Completion Severity (IOCACSV):<br>Severity bit for I/O Completer Abort Completion Status.                |
| 8            | 0h<br>RW/P          | I/O Unsupported Request Completion Severity (IOURCSV):<br>Severity bit for I/O Unsupported Request Completion Status.        |
| 7:3          | 0h<br>RO            | Reserved                                                                                                                     |
| 2            | 0h<br>RW/P          | <b>Configuration Completion Timeout Severity (CCTSV):</b><br>Severity bit for Configuration Completion Timeout Status.       |
| 1            | 0h<br>RW/P          | <b>Configuration Completer Abort Completion Severity (CCACSV):</b><br>Severity bit for Configuration Completer Abort Status. |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                    |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | 0h<br>RW/P          | <b>Configuration Unsupported Request Completion Severity (CURCSV):</b><br>Severity bit for Configuration Unsupported Request Completion Status. |

### 8.83 RP PIO SysError Register (RPPIOSER) – Offset A18h

RP PIO SysError Register

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A18h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 31:19        | 0h<br>RO            | Reserved                                                                                                                                    |
| 18           | 0h<br>RW/P          | Memory Completion Timeout SysErr (MCTSE):<br>SysErr bit for Memory Completion Timeout Status.                                               |
| 17           | 0h<br>RW/P          | Memory Completer Abort Completion SysErr (MCACSE):<br>SysErr bit for Memory Completer Abort Completion Status.                              |
| 16           | 0h<br>RW/P          | Memory Unsupported Request Completion SysErr (MURCSE):<br>SysErr bit for Memory Unsupported Request Completion Status.                      |
| 15:11        | 0h<br>RO            | Reserved                                                                                                                                    |
| 10           | 0h<br>RW/P          | I/O Completion Timeout SysErr (IOCTSE):<br>SysErr bit for I/O Completion Timeout Status.                                                    |
| 9            | 0h<br>RW/P          | I/O Completer Abort Completion SysErr (IOCACSE):<br>SysErr bit for I/O Completer Abort Completion Status.                                   |
| 8            | 0h<br>RW/P          | I/O Unsupported Request Completion SysErr (IOURCSE):<br>SysErr bit for I/O Unsupported Request Completion Status.                           |
| 7:3          | 0h<br>RO            | Reserved                                                                                                                                    |
| 2            | 0h<br>RW/P          | Configuration Completion Timeout SysErr (CCTSE):<br>SysErr bit for Configuration Completion Timeout Status.                                 |
| 1            | 0h<br>RW/P          | Configuration Completer Abort Completion SysErr (CCACSE):<br>SysErr bit for Configuration Completer Abort Status.                           |
| 0            | 0h<br>RW/P          | <b>Configuration Unsupported Request Completion SysErr (CURCSE):</b><br>SysErr bit for Configuration Unsupported Request Completion Status. |



### 8.84 RP PIO Exception Register (RPPIOER) – Offset A1Ch

**RP PIO Exception Register** 

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A1Ch | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                     |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:19        | 0h<br>RO            | Reserved                                                                                                                                         |
| 18           | 0h<br>RW/P          | Memory Completion Timeout Exception (MCTE):<br>Exception bit for Memory Completion Timeout Status.                                               |
| 17           | 0h<br>RW/P          | Memory Completer Abort Completion Exception (MCACE):<br>Exception bit for Memory Completer Abort Completion Status.                              |
| 16           | 0h<br>RW/P          | Memory Unsupported Request Completion Exception (MURCE):<br>Exception bit for Memory Unsupported Request Completion Status.                      |
| 15:11        | 0h<br>RO            | Reserved                                                                                                                                         |
| 10           | 0h<br>RW/P          | I/O Completion Timeout Exception (IOCTE):<br>Exception bit for I/O Completion Timeout Status.                                                    |
| 9            | 0h<br>RW/P          | I/O Completer Abort Completion Exception (IOCACE):<br>Exception bit for I/O Completer Abort Completion Status.                                   |
| 8            | 0h<br>RW/P          | I/O Unsupported Request Completion Exception (IOURCE):<br>Exception bit for I/O Unsupported Request Completion Status.                           |
| 7:3          | 0h<br>RO            | Reserved                                                                                                                                         |
| 2            | 0h<br>RW/P          | <b>Configuration Completion Timeout Exception (CCTE):</b><br>Exception bit for Configuration Completion Timeout Status.                          |
| 1            | 0h<br>RW/P          | Configuration Completer Abort Completion Exception (CCACE):<br>Exception bit for Configuration Completer Abort Status.                           |
| 0            | 0h<br>RW/P          | <b>Configuration Unsupported Request Completion Exception (CURCE):</b><br>Exception bit for Configuration Unsupported Request Completion Status. |

### 8.85 RP PIO Header Log DW1 Register (RPPIOHLR\_DW1) - Offset A20h

RP PIO Header Log DW1 Register

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A20h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                    |
|--------------|-------------------------|-----------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V/P | 1st DWORD of TLP (DW1):<br>Byte0 AND Byte1 AND Byte2 AND Byte3. |

### 8.86 RP PIO Header Log DW2 Register (RPPIOHLR\_DW2) - Offset A24h

RP PIO Header Log DW2 Register

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A24h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                    |
|--------------|-------------------------|-----------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V/P | 2nd DWORD of TLP (DW2):<br>Byte4 AND Byte5 AND Byte6 AND Byte7. |

### 8.87 RP PIO Header Log DW3 Register (RPPIOHLR\_DW3) — Offset A28h

RP PIO Header Log DW3 Register



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A28h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                             |
|--------------|-------------------------|--------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V/P | <b>3rd DWORD of TLP (DW3):</b><br>Byte8 AND Byte9 AND Byte10 AND Byte11. |

### 8.88 RP PIO Header Log DW4 Register (RPPIOHLR\_DW4) - Offset A2Ch

RP PIO Header Log DW4 Register

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A2Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                               |
|--------------|-------------------------|----------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V/P | <b>4th DWORD of TLP (DW4):</b><br>Byte12 AND Byte13 AND Byte14 AND Byte15. |

#### 8.89 Secondary PCI Express Extended Capability Header (SPEECH) — Offset A30h

Secondary PCI Express Extended Capability Header

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A30h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 000h<br>RW/O        | Next Capability Offset (NCO):<br>This field contains the offset to the next PCI Express Capability structure or 000h if no<br>other items exist in the linked list of Capabilities.<br>For Extended Capabilities implemented in Configuration Space, this offset is relative<br>to the beginning of PCI compatible Configuration Space and thus must always be<br>either 000h (for terminating list of Capabilities) or greater than 0FFh.<br>The bottom 2 bits of this offset are Reserved and must be implemented as 00b and<br>software must mask them to allow for future uses of these bits. |  |
| 19:16        | 0h<br>RW/O          | <b>Capability Version (CV):</b><br>This field is a PCI-SIG defined version number that indicates the version of the Capability structure present.<br>For systems that support Secondary PCI Express Extended Capability, BIOS should write a 1h to this register else it should write 0.                                                                                                                                                                                                                                                                                                          |  |
| 15:0         | 0000h<br>RW/O       | <ul> <li>PCI Express Extended Capability ID (PCIEECID):</li> <li>This field is a PCI-SIG defined ID number that indicates the nature and format of the Extended Capability.</li> <li>PCI Express Extended Capability ID for the Secondary PCI Express Extended Capability is 0019h. For systems that support Secondary PCI Express Extended Capability, BIOS should write a 0019h to this register else it should write 0.</li> </ul>                                                                                                                                                             |  |

### 8.90 Link Control 3 (LCTL3) – Offset A34h

Link Control 3

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A34h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |  |
|--------------|---------------------|------------------------------|--|
| 31:16        | 0h<br>RO            | Reserved                     |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:9         | 00h<br>RW           | Enable Lower SKP OS Generation Vector (ELSOSGV):<br>When the Link is in L0 and the bit in this field corresponding to the current Link speed<br>is Set, SKP Ordered Sets are scheduled at the rate defined for SRNS, overriding the<br>rate required based on the clock tolerance architecture.<br>Bit definitions within this field are:<br>Bit 0 2.5 GT/s<br>Bit 1 5.0 GT/s<br>Bit 2 8.0 GT/s<br>Bits 6:4 Rsvd<br>Behavior is undefined if a bit is Set in this field and the corresponding bit in the Lower<br>SKP OS Generation Supported Speeds Vector is not set. |  |
| 8:2          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 1            | 0h<br>RW/P          | Link Equalization Request Interrupt Enable (LERIE):<br>When set, this bit enables the generation of an interrupt to indicate that the Link<br>Equalization Request bit has been set.                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 0            | 0h<br>RW/1S/V       | <b>Perform Equalization (PE):</b><br>When this bit is 1b and Link Retrain bit is set with the Target Link Speed field set to 8 GT/s, the Downstream Port must perform Link Equalization.<br>This bit is cleared by Root Port upon entry to Link Equalization Phase 1.                                                                                                                                                                                                                                                                                                   |  |

### 8.91 Lane Error Status (LES) – Offset A38h

#### Lane Error Status

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A38h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                          |
|--------------|---------------------|-----------------------------------------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                                                              |
| 15           | 0h<br>RW/1C/V/<br>P | Lane 15 Error Status (L15ES):<br>Lane 15 detected a Lane-based error. |
| 14           | 0h<br>RW/1C/V/<br>P | Lane 14 Error Status (L14ES):<br>Lane 14 detected a Lane-based error. |
| 13           | 0h<br>RW/1C/V/<br>P | Lane 13 Error Status (L13ES):<br>Lane 13 detected a Lane-based error. |
| 12           | 0h<br>RW/1C/V/<br>P | Lane 12 Error Status (L12ES):<br>Lane 12 detected a Lane-based error. |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                          |
|--------------|---------------------|-----------------------------------------------------------------------|
| 11           | 0h<br>RW/1C/V/<br>P | Lane 11 Error Status (L11ES):<br>Lane 11 detected a Lane-based error. |
| 10           | 0h<br>RW/1C/V/<br>P | Lane 10 Error Status (L10ES):<br>Lane 10 detected a Lane-based error. |
| 9            | 0h<br>RW/1C/V/<br>P | Lane 9 Error Status (L9ES):<br>Lane 9 detected a Lane-based error.    |
| 8            | 0h<br>RW/1C/V/<br>P | Lane 8 Error Status (L8ES):<br>Lane 8 detected a Lane-based error.    |
| 7            | 0h<br>RW/1C/V/<br>P | Lane 7 Error Status (L7ES):<br>Lane 7 detected a Lane-based error.    |
| 6            | 0h<br>RW/1C/V/<br>P | Lane 6 Error Status (L6ES):<br>Lane 6 detected a Lane-based error.    |
| 5            | 0h<br>RW/1C/V/<br>P | Lane 5 Error Status (L5ES):<br>Lane 5 detected a Lane-based error.    |
| 4            | 0h<br>RW/1C/V/<br>P | Lane 4 Error Status (L4ES):<br>Lane 4 detected a Lane-based error.    |
| 3            | 0h<br>RW/1C/V/<br>P | Lane 3 Error Status (L3ES):<br>Lane 3 detected a Lane-based error.    |
| 2            | 0h<br>RW/1C/V/<br>P | Lane 2 Error Status (L2ES):<br>Lane 2 detected a Lane-based error.    |
| 1            | 0h<br>RW/1C/V/<br>P | Lane 1 Error Status (L1ES):<br>Lane 1 detected a Lane-based error.    |
| 0            | 0h<br>RW/1C/V/<br>P | Lane 0 Error Status (L0ES):<br>Lane 0 detected a Lane-based error.    |

### 8.92 Lane 0 And Lane 1 Equalization Control (L01EC) – Offset A3Ch

Lane 0 And Lane 1 Equalization Control



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A3Ch | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                            |  |
| 30:28        | 7h<br>RW            | Upstream Port Lane 1 Receiver Preset Hint (UPL1RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 27:24        | Fh<br>RW            | Upstream Port Lane 1 Transmitter Preset (UPL1TP):<br>Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.      |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                            |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 1 Receiver Preset Hint (DPL1RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                       |  |
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 1 Transmitter Preset (DPL1TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                            |  |
| 14:12        | 7h<br>RW            | Upstream Port Lane 0 Receiver Preset Hint (UPLORPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | Upstream Port Lane 0 Transmitter Preset (UPL0TP):<br>Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.      |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                            |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 0 Receiver Preset Hint (DPL0RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                       |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                            |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 0 Transmitter Preset (DPL0TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port. |

### 8.93 Lane 2 And Lane 3 Equalization Control (L23EC) – Offset A40h

Lane 2 And Lane 3 Equalization Control

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A40h | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                            |  |
| 30:28        | 7h<br>RW            | Upstream Port Lane 3 Receiver Preset Hint (UPL3RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 27:24        | Fh<br>RW            | Upstream Port Lane 3 Transmitter Preset Hint (UPL3TP):<br>Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                            |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 3 Receiver Preset Hint (DPL3RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                       |  |
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 3 Transmitter Preset (DPL3TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                            |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 14:12        | 7h<br>RW            | Upstream Port Lane 2 Receiver Preset Hint (UPL2RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | Upstream Port Lane 2 Transmitter Preset (UPL2TP):<br>Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.      |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                            |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 2 Receiver Preset Hint (DPL2RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                       |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 2 Transmitter Preset (DPL2TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |

### 8.94 Lane 4 And Lane 5 Equalization Control (L45EC) – Offset A44h

Lane 4 And Lane 5 Equalization Control

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A44h | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                            |  |
| 30:28        | 7h<br>RW            | Upstream Port Lane 5 Receiver Preset Hint (UPL5RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EO. |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 27:24        | Fh<br>RW            | Upstream Port Lane 5 Transmitter Preset (UPL5TP):<br>Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.      |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                            |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 5 Receiver Preset Hint (DPL5RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                       |  |
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 5 Transmitter Preset (DPL5TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                            |  |
| 14:12        | 7h<br>RW            | Upstream Port Lane 4 Receiver Preset Hint (UPL4RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | Upstream Port Lane 4 Transmitter Preset (UPL4TP):<br>Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.      |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                            |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 4 Receiver Preset Hint (DPL4RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                       |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 4 Transmitter Preset (DPL4TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |

### 8.95 Lane 6 And Lane 7 Equalization Control (L67EC) – Offset A48h

Lane 6 And Lane 7 Equalization Control



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A48h | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                            |  |
| 30:28        | 7h<br>RW            | Upstream Port Lane 7 Receiver Preset Hint (UPL7RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 27:24        | Fh<br>RW            | Upstream Port Lane 7 Transmitter Preset (UPL7TP):<br>Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EO.      |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                            |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 7 Receiver Preset Hint (DPL7RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                       |  |
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 7 Transmitter Preset (DPL7TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                            |  |
| 14:12        | 7h<br>RW            | Upstream Port Lane 6 Receiver Preset Hint (UPL6RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | Upstream Port Lane 6 Transmitter Preset (UPL6TP):<br>Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.      |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                            |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 6 Receiver Preset Hint (DPL6RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                       |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                            |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 6 Transmitter Preset (DPL6TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port. |

### 8.96 Lane 8 And Lane 9 Equalization Control (L89EC) – Offset A4Ch

Lane 8 And Lane 9 Equalization Control

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A4Ch | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                            |  |
| 30:28        | 7h<br>RW            | Upstream Port Lane 9 Receiver Preset Hint (UPL9RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 27:24        | Fh<br>RW            | Upstream Port Lane 9 Transmitter Preset (UPL9TP):<br>Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.      |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                            |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 9 Receiver Preset Hint (DPL9RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                       |  |
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 9 Transmitter Preset (DPL9TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                            |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 14:12        | 7h<br>RW            | Upstream Port Lane 8 Receiver Preset Hint (UPL8RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | Upstream Port Lane 8 Transmitter Preset (UPL8TP):<br>Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.      |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                            |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 8 Receiver Preset Hint (DPL8RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                       |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 8 Transmitter Preset (DPL8TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |

### 8.97 Lane 10 And Lane 11 Equalization Control (L1011EC) — Offset A50h

Lane 10 And Lane 11 Equalization Control

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A50h | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                              |  |
| 30:28        | 7h<br>RW            | Upstream Port Lane 11 Receiver Preset Hint (UPL11RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 27:24        | Fh<br>RW            | Upstream Port Lane 11 Transmitter Preset (UPL11TP):<br>Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.      |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                              |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 11 Receiver Preset Hint (DPL11RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                       |  |
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 11 Transmitter Preset (DPL11TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                              |  |
| 14:12        | 7h<br>RW            | Upstream Port Lane 10 Receiver Preset Hint (UPL10RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | Upstream Port Lane 10 Transmitter Preset (UPL10TP):<br>Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.      |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                              |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 10 Receiver Preset Hint (DPL10RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                       |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 10 Transmitter Preset (DPL10TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |

### 8.98 Lane 12 And Lane 13 Equalization Control (L1213EC) — Offset A54h

Lane 12 And Lane 13 Equalization Control



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A54h | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                              |  |
| 30:28        | 7h<br>RW            | Upstream Port Lane 13 Receiver Preset Hint (UPL13RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 27:24        | Fh<br>RW            | Upstream Port Lane 13 Transmitter Preset (UPL13TP):<br>Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EO.      |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                              |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 13 Receiver Preset Hint (DPL13RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                       |  |
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 13 Transmitter Preset (DPL13TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                              |  |
| 14:12        | 7h<br>RW            | Upstream Port Lane 12 Receiver Preset Hint (UPL12RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | Upstream Port Lane 12 Transmitter Preset (UPL12TP):<br>Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.      |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                              |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 12 Receiver Preset Hint (DPL12RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                       |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                              |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 12 Transmitter Preset (DPL12TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port. |

### 8.99 Lane 14 And Lane 15 Equalization Control (L1415EC) — Offset A58h

Lane 14 And Lane 15 Equalization Control

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A58h | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                              |  |
| 30:28        | 7h<br>RW            | Upstream Port Lane 15 Receiver Preset Hint (UPL15RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 27:24        | Fh<br>RW            | Upstream Port Lane 15 Transmitter Preset (UPL15TP):<br>Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.      |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                              |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 15 Receiver Preset Hint (DPL15RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                       |  |
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 15 Transmitter Preset (DPL15TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                              |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 14:12        | 7h<br>RW            | Upstream Port Lane 14 Receiver Preset Hint (UPL14RPH):<br>Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | Upstream Port Lane 14 Transmitter Preset (UPL14TP):<br>Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.      |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                              |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 14 Receiver Preset Hint (DPL14RPH):</b><br>Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this<br>Port when the Port is operating as a Downstream Port.                                                                                       |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 14 Transmitter Preset (DPL14TP):</b><br>Transmitter Preset used for 8 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |

### 8.100 Data Link Feature Extended Capability Header (DLFECH) — Offset A90h

Data Link Feature Extended Capability Header

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A90h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                  |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|              |                     | Next Capability Offset (NCO):                                                                                                                                                                                                                 |  |
| 31:20        | 000h<br>RW/O        | This field contains the offset to the next PCI Express Capability structure or 000h if no other items exist in the linked list of Capabilities.                                                                                               |  |
|              |                     | For Extended Capabilities implemented in Configuration Space, this offset is relative to the beginning of PCI compatible Configuration Space and thus must always be either 000h (for terminating list of Capabilities) or greater than 0FFh. |  |
|              |                     | The bottom 2 bits of this offset are Reserved and must be implemented as 00b although software must mask them to allow for future uses of these bits.                                                                                         |  |
| 19:16        | 0h<br>RW/O          | <b>Capability Version (CV):</b><br>This field is a PCI-SIG defined version number that indicates the version of the Capability structure present.                                                                                             |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                       |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RW/O       | <b>PCI Express Extended Capability ID (PCIECID):</b><br>This field is a PCI-SIG defined ID number that indicates the nature and format of the Extended Capability. |

#### 8.101 Data Link Feature Capabilities Register (DLFCAP) — Offset A94h

Data Link Feature Capabilities Register

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A94h | 8000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                              |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 1h<br>RW/O          | <b>Data Link Feature Exchange Enable (DLFEE):</b><br>If set, this bit indicates that this Port will enter the DL_Feature negotiation state.<br>Default is 1b.                                             |
| 30:23        | 0h<br>RO            | Reserved                                                                                                                                                                                                  |
| 22:1         | 000000h<br>RW/O     | <b>Local Feature Supported (LFS):</b><br>These bits indicate that the Downstream Port supports the associated Data Link<br>Feature. For this version of this specification, this field is hardwired to 0. |
| 0            | 0h<br>RW/O          | Local Scaled Flow Control Supported (LSFCS):<br>This bit indicates that the Port supports the Scaled Flow Control Feature.                                                                                |

### 8.102 Data Link Feature Status Register (DLFSTS) – Offset A98h

Data Link Feature Status Register



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A98h | 00000000h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| R           | R          | R         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RO/V          | <b>Data Link Feature Status Valid (DLFSV):</b><br>This bit indicates that the Downstream Port has received a Data Link Feature DLLP after the Link entered L0.<br>When this bit is 1b, bits 23:0 are frozen. Software must clear this bit to re-enable capturing information. This bit is cleared on DL_Down. |
| 30:23        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                      |
| 22:1         | 000000h<br>RO/V     | <b>Remote Feature Supported (RFS):</b><br>These bits indicate that the Remote Port supports the corresponding Data Link<br>Feature. These bits capture all information from the Data Link Feature DLLP even<br>when this Port does not support the corresponding feature.                                     |
| 0            | 0h<br>RO/V          | <b>Remote Scaled Flow Control Supported (RSFCS):</b><br>This bit indicates that the Remote Port indicated it supports the Scaled Flow Control Feature                                                                                                                                                         |

### 8.103 Physical Layer 16.0 GT/s Extended Capability Header (PL16GECH) — Offset A9Ch

Physical Layer 16.0 GT/s Extended Capability Header

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + A9Ch | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 000h<br>RW/O        | Next Capability Offset (NCO):<br>This field contains the offset to the next PCI Express Capability structure or 000h if no<br>other items exist in the linked list of Capabilities.<br>For Extended Capabilities implemented in Configuration Space, this offset is relative<br>to the beginning of PCI compatible Configuration Space and thus must always be<br>either 000h (for terminating list of Capabilities) or greater than 0FFh. |  |
| 19:16        | 0h<br>RW/O          | <b>Capability Version (CV):</b><br>This field is a PCI-SIG defined version number that indicates the version of the Capability structure present.                                                                                                                                                                                                                                                                                          |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                         |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RW/O       | PCI Express Extended Capability ID (PCIECID):<br>This field is a PCI-SIG defined ID number that indicates the nature and format of the<br>Extended Capability.<br>Extended Capability ID for the Physical Layer 16.0 GT/s Capability |

### 8.104 Physical Layer 16.0 GT/s Capability Register (PL16CAP) — Offset AA0h

Physical Layer 16.0 GT/s Capability Register

*Note:* Bit definitions are the same as DSTS2, offset 6Ah.

#### 8.105 Physical Layer 16.0 GT/s Control Register (PL16CTL) — Offset AA4h

Physical Layer 16.0 GT/s Control Register

*Note:* Bit definitions are the same as DSTS2, offset 6Ah.

#### 8.106 Physical Layer 16.0 GT/s Status Register (PL16S) - Offset AA8h

Physical Layer 16.0 GT/s Status Register

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + AA8h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                              |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:5         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                  |  |
| 4            | 0h<br>RW/1C/V/<br>P | Link Equalization Request 16.0 GT/s (LERG4):<br>This bit is Set by hardware to request the 16.0 GT/s Link equalization process to be<br>performed on the Link.<br>The default value of this bit is 0b.                                    |  |
| 3            | 0h<br>RO/V/P        | <b>Equalization 16.0 GT/s Phase 3 Successful (EQP3SG4):</b><br>When set to 1b, this bit indicates that Phase 3 of the 16.0 GT/s Transmitter<br>Equalization procedure has successfully completed.<br>The default value of this bit is 0b. |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                              |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2            | 0h<br>RO/V/P        | <b>Equalization 16.0 GT/s Phase 2 Successful (EQP2SG4):</b><br>When set to 1b, this bit indicates that Phase 2 of the 16.0 GT/s Transmitter<br>Equalization procedure has successfully completed.<br>The default value of this bit is 0b. |  |
| 1            | 0h<br>RO/V/P        | <b>Equalization 16.0 GT/s Phase 1 Successful (EQP1SG4):</b><br>When set to 1b, this bit indicates that Phase 1 of the 16.0 GT/s Transmitter<br>Equalization procedure has successfully completed.<br>The default value of this bit is 0b. |  |
| 0            | 0h<br>RO/V/P        | <b>Equalization 16.0 GT/s Complete (EQG4):</b><br>When set to 1b, this bit indicates that the Transmitter Equalization procedure at the 16.0 GT/s data rate has completed.<br>The default value of this bit is 0b.                        |  |

#### 8.107 Physical Layer 16.0 GT/s Local Data Parity Mismatch Status Register (PL16LDPMS) — Offset AACh

Physical Layer 16.0 GT/s Local Data Parity Mismatch Status Register

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + AACh | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access    | Field Name (ID): Description                                                                                                                                                                                                                                   |  |
|--------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:16        | 0h<br>RO               | Reserved                                                                                                                                                                                                                                                       |  |
| 15:0         | 0000h<br>RW/1C/V/<br>P | <b>Local Data Parity Mismatch Status (LDPMS):</b><br>Each bit indicates if the corresponding Lane detected a Data Parity mismatch. A value of 1b indicates that a mismatch was detected on the corresponding Lane Number. The default value of each bit is 0b. |  |

#### 8.108 Physical Layer 16.0 GT/s First Retimer Data Parity Mismatch Status Register (PL16FRDPMS) — Offset AB0h

Physical Layer 16.0 GT/s First Retimer Data Parity Mismatch Status Register

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + AB0h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access    | Field Name (ID): Description                                                                                                                                                                                                                                            |
|--------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0h<br>RO               | Reserved                                                                                                                                                                                                                                                                |
| 15:0         | 0000h<br>RW/1C/V/<br>P | <b>First Retimer Data Parity Mismatch Status (FRDPMS):</b><br>Each bit indicates if the corresponding Lane detected a Data Parity mismatch. A value of 1b indicates that a mismatch was detected on the corresponding Lane Number. The default value of each bit is 0b. |

### 8.109 Physical Layer 16.0 GT/s Second Retimer Data Parity Mismatch Status Register (PL16SRDPMS) — Offset AB4h

Physical Layer 16.0 GT/s Second Retimer Data Parity Mismatch Status Register

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + AB4h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access    | Field Name (ID): Description                                                                                                                                                                                                                                            |  |
|--------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:16        | 0h<br>RO               | Reserved                                                                                                                                                                                                                                                                |  |
| 15:0         | 0000h<br>RW/1C/V/<br>P | Second Retimer Data Parity Mismatch Status (SRDPMS):<br>Each bit indicates if the corresponding Lane detected a Data Parity mismatch. A value<br>of 1b indicates that a mismatch was detected on the corresponding Lane Number.<br>The default value of each bit is 0b. |  |

#### 8.110 Physical Layer 16.0 GT/s Extra Status Register (PL16ES) — Offset AB8h

Physical Layer 16.0 GT/s Extra Status Register

**Note:** Bit definitions are the same as DSTS2, offset 6Ah.



### 8.111 Physical Layer 16.0 GT/s Lane 01 Equalization Control Register (PL16L01EC) — Offset ABCh

Physical Layer 16.0 GT/s Lane 01 Equalization Control Register

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + ABCh | FFFFh   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 1 Transmitter Preset (UP16L1TP):<br>Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 1 Transmitter Preset (DP16L1TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |
| 7:4          | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 0 Transmitter Preset (UP16L0TP):<br>Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 0 Transmitter Preset (DP16L0TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |

#### 8.112 Physical Layer 16.0 GT/s Lane 23 Equalization Control Register (PL16L23EC) — Offset ABEh

Physical Layer 16.0 GT/s Lane 23 Equalization Control Register

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + ABEh | FFFFh   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 3 Transmitter Preset (UP16L3TP):<br>Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 3 Transmitter Preset (DP16L3TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |
| 7:4          | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 2 Transmitter Preset (UP16L2TP):<br>Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 2 Transmitter Preset (DP16L2TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |

### 8.113 Physical Layer 16.0 GT/s Lane 45 Equalization Control Register (PL16L45EC) — Offset AC0h

Physical Layer 16.0 GT/s Lane 45 Equalization Control Register



| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + AC0h | FFFFh   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 5 Transmitter Preset (UP16L5TP):<br>Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 5 Transmitter Preset (DP16L5TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |
| 7:4          | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 4 Transmitter Preset (UP16L4TP):<br>Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 4 Transmitter Preset (DP16L4TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |

### 8.114 Physical Layer 16.0 GT/s Lane 67 Equalization Control Register (PL16L67EC) — Offset AC2h

Physical Layer 16.0 GT/s Lane 67 Equalization Control Register

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + AC2h | FFFFh   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 7 Transmitter Preset (UP16L7TP):<br>Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 7 Transmitter Preset (DP16L7TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |
| 7:4          | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 6 Transmitter Preset (UP16L6TP):<br>Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 6 Transmitter Preset (DP16L6TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |

### 8.115 Physical Layer 16.0 GT/s Lane 89 Equalization Control Register (PL16L89EC) — Offset AC4h

Physical Layer 16.0 GT/s Lane 89 Equalization Control Register


| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + AC4h | FFFFh   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 9 Transmitter Preset (UP16L9TP):<br>Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 9 Transmitter Preset (DP16L9TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |
| 7:4          | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 8 Transmitter Preset (UP16L8TP):<br>Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 8 Transmitter Preset (DP16L8TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |

### 8.116 Physical Layer 16.0 GT/s Lane 1011 Equalization Control Register (PL16L1011EC) — Offset AC6h

Physical Layer 16.0 GT/s Lane 1011 Equalization Control Register

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + AC6h | FFFFh   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                     |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 11 Transmitter Preset (UP16L11TP):<br>Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 11 Transmitter Preset (DP16L11TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |
| 7:4          | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 10 Transmitter Preset (UP16L10TP):<br>Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 10 Transmitter Preset (DP16L10TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |

### 8.117 Physical Layer 16.0 GT/s Lane 1213 Equalization Control Register (PL16L1213EC) — Offset AC8h

Physical Layer 16.0 GT/s Lane 1213 Equalization Control Register



| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + AC8h | FFFFh   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                     |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 13 Transmitter Preset (UP16L13TP):<br>Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 13 Transmitter Preset (DP16L13TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |
| 7:4          | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 12 Transmitter Preset (UP16L12TP):<br>Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 12 Transmitter Preset (DP16L12TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |

### 8.118 Physical Layer 16.0 GT/s Lane 1415 Equalization Control Register (PL16L1415EC) — Offset ACAh

Physical Layer 16.0 GT/s Lane 1415 Equalization Control Register

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:1, F:0] + ACAh | FFFFh   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                     |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 15 Transmitter Preset (UP16L15TP):<br>Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 15 Transmitter Preset (DP16L15TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |
| 7:4          | Fh<br>RW            | Upstream Port 16 GT/s Port Lane 14 Transmitter Preset (UP16L14TP):<br>Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port 16 GT/s Lane 14 Transmitter Preset (DP16L14TP):</b><br>Transmitter Preset used for 16 GT/s equalization by this Port when the Port is<br>operating as a Downstream Port. This field is ignored when the Port is operating as an<br>Upstream Port.                                             |  |

### 8.119 Physical Layer 16.0 GT/s Margining Extended Capability Header (PL16MECH) — Offset EDCh

Physical Layer 16.0 GT/s Margining Extended Capability Header



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + EDCh | 00010027h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 000h<br>RW/O        | Next Capability Offset (NCO):<br>This field contains the offset to the next PCI Express Capability structure or 000h if no<br>other items exist in the linked list of Capabilities.<br>For Extended Capabilities implemented in Configuration Space, this offset is relative<br>to the beginning of PCI compatible Configuration Space and thus must always be<br>either 000h (for terminating list of Capabilities) or greater than 0FFh.<br>The bottom 2 bits of this offset are Reserved and must be implemented as 00b<br>although software must mask them to allow for future uses of these bits. |
| 19:16        | 1h<br>RW/O          | <b>Capability Version (CV):</b><br>This field is a PCI-SIG defined version number that indicates the version of the Capability structure present.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 15:0         | 0027h<br>RW/O       | PCI Express Extended Capability ID (PCIECID):<br>This field is a PCI-SIG defined ID number that indicates the nature and format of the<br>Extended Capability.<br>Extended Capability ID for the Physical Layer 16.0 GT/s Margining Capability                                                                                                                                                                                                                                                                                                                                                         |

### 8.120 Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status (PL16MPCPS) — Offset EE0h

Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + EE0h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                 |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:18        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                     |
| 17           | 0h<br>RO/V          | <b>Margining Software Ready (MARGINSWRDY):</b><br>When Margining uses Driver Software is Set, then this bit, when Set, indicates that<br>the required software has performed the required initialization. The value of this bit is<br>Undefined if Margining users Driver Software is Clear. |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 16           | 0h<br>RO/V          | Margining Ready (MARGINRDY):<br>Indicates when the Margining feature is ready to accept margining commands.<br>Behavior is undefined if this bit is Clear and, for any Lane, any of the Receiver<br>Number, Margin Type, Usage Model, or Margin Payload fields are written.<br>If Margining uses Driver Software is Set, Margining Ready must be Set no later than<br>100 ms after the later of Margining Software Ready becoming Set or the link training<br>to 16.0 GT/s. |  |
|              |                     | If Margining uses Driver Software is Clear, Margining Ready must be Set no later than 100 ms after the Link trains to 16.0 GT/s.                                                                                                                                                                                                                                                                                                                                            |  |
| 15:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 0            | 0h<br>RW/O          | Margining uses Driver Software (MARGINDRISW):<br>If Set, indicates that Margining is partially implemented using Device Driver software.<br>Margining Software Ready indicates when this software is initialized. If Clear,<br>Margining does not require device driver software. In this case the value read from<br>Margining Software Ready is undefined                                                                                                                 |  |

### 8.121 Physical Layer 16.0 GT/s Lane0 Margin Control and Status Register (PL16L0MCS) — Offset EE4h

Physical Layer 16.0 GT/s Lane0 Margin Control and Status Register

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:1, F:0] + EE4h | 00009C38h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                   |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:24        | 00h<br>RO/V         | Margin Payload Status (MPSTS):<br>This field is only meaningful, when the Margin Type<br>This field must be reset to the default value if the Port goes to DL_Down status.                                     |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                       |  |
| 22           | 0h<br>RO/V          | Usage Model Status (UMS):<br>This field must be reset to the default value if the Port goes to DL_Down status.                                                                                                 |  |
| 21:19        | 0h<br>RO/V          | Margin Type Status (MTS):<br>This field must be reset to the default value if the Port goes to DL_Down status.                                                                                                 |  |
| 18:16        | 0h<br>RO/V          | <b>Receiver Number Status (RNS):</b><br>This field must be reset to the default value if the Port goes to DL_Down status.                                                                                      |  |
| 15:8         | 9Ch<br>RW           | Margin Payload (MP):<br>This fields value is used in conjunction with the Margin Type field.<br>The default value is 9Ch.<br>This field must be reset to the default value if the Port goes to DL_Down status. |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                       |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                    |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 6            | 0h<br>RW            | <b>Usage Model (UM):</b><br>The default value is 0b.<br>This field must be reset to the default value if the Port goes to DL_Down status.       |
| 5:3          | 7h<br>RW            | Margin Type (MT):<br>The default value is 111b.<br>This field must be reset to the default value if the Port goes to DL_Down status.            |
| 2:0          | 0h<br>RW            | <b>Receiver Number (RN):</b><br>The default value is 000b.<br>This field must be reset to the default value if the Port goes to DL_Down status. |

### 8.122 Physical Layer 16.0 GT/s Lane1 Margin Control and Status Register (PL16L1MCS) — Offset EE8h

Physical Layer 16.0 GT/s Lane1 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

### 8.123 Physical Layer 16.0 GT/s Lane2 Margin Control and Status Register (PL16L2MCS) — Offset EECh

Physical Layer 16.0 GT/s Lane2 Margin Control and Status Register

**Note:** Bit definitions are the same as PL16L0MCS, offset EE4h.

### 8.124 Physical Layer 16.0 GT/s Lane3 Margin Control and Status Register (PL16L3MCS) – Offset EF0h

Physical Layer 16.0 GT/s Lane3 Margin Control and Status Register

**Note:** Bit definitions are the same as PL16L0MCS, offset EE4h.

### 8.125 Physical Layer 16.0 GT/s Lane4 Margin Control and Status Register (PL16L4MCS) – Offset EF4h

Physical Layer 16.0 GT/s Lane4 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

### 8.126 Physical Layer 16.0 GT/s Lane5 Margin Control and Status Register (PL16L5MCS) — Offset EF8h

Physical Layer 16.0 GT/s Lane5 Margin Control and Status Register

**Note:** Bit definitions are the same as PL16L0MCS, offset EE4h.



### 8.127 Physical Layer 16.0 GT/s Lane6 Margin Control and Status Register (PL16L6MCS) — Offset EFCh

Physical Layer 16.0 GT/s Lane6 Margin Control and Status Register

**Note:** Bit definitions are the same as PL16L0MCS, offset EE4h.

### 8.128 Physical Layer 16.0 GT/s Lane7 Margin Control and Status Register (PL16L7MCS) — Offset F00h

Physical Layer 16.0 GT/s Lane7 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

### 8.129 Physical Layer 16.0 GT/s Lane8 Margin Control and Status Register (PL16L8MCS) — Offset F04h

Physical Layer 16.0 GT/s Lane8 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

### 8.130 Physical Layer 16.0 GT/s Lane9 Margin Control and Status Register (PL16L9MCS) — Offset F08h

Physical Layer 16.0 GT/s Lane9 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

### 8.131 Physical Layer 16.0 GT/s Lane10 Margin Control and Status Register (PL16L10MCS) — Offset F0Ch

Physical Layer 16.0 GT/s Lane10 Margin Control and Status Register

**Note:** Bit definitions are the same as PL16L0MCS, offset EE4h.

### 8.132 Physical Layer 16.0 GT/s Lane11 Margin Control and Status Register (PL16L11MCS) — Offset F10h

Physical Layer 16.0 GT/s Lane11 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.



### 8.133 Physical Layer 16.0 GT/s Lane12 Margin Control and Status Register (PL16L12MCS) — Offset F14h

Physical Layer 16.0 GT/s Lane12 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

### 8.134 Physical Layer 16.0 GT/s Lane13 Margin Control and Status Register (PL16L13MCS) — Offset F18h

Physical Layer 16.0 GT/s Lane13 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

### 8.135 Physical Layer 16.0 GT/s Lane14 Margin Control and Status Register (PL16L14MCS) — Offset F1Ch

Physical Layer 16.0 GT/s Lane14 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

### 8.136 Physical Layer 16.0 GT/s Lane15 Margin Control and Status Register (PL16L15MCS) — Offset F20h

Physical Layer 16.0 GT/s Lane15 Margin Control and Status Register

*Note:* Bit definitions are the same as PL16L0MCS, offset EE4h.

### 9 CrashLog & Telemetry Registers (D10:F0)

CrashLog & Telemetry device registers.

The device has an SRAM that has the following data:

- CrashLog: records the system information during a crash/hang.
- Telemetry: records a snapshot of the system state.

This chapter documents the registers in Bus: 0, Device 10, Function 0.

### 9.1 Summary of Registers

#### Table 9-1. Summary of Bus: 0, Device: 8, Function: 0 Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                         | Default Value         |
|--------|-----------------|---------------------------------------------------------|-----------------------|
| 0h     | 4               | Device ID And Vendor ID (VENDOR_ID_DEVICE_ID)           | 9A0D8086h             |
| 4h     | 4               | Command and Status (COMMAND_STATUS)                     | 00100000h             |
| 8h     | 4               | Revision ID (REVISION_ID)                               | 11800001h             |
| Ch     | 4               | Cache Line Size (CACHE_LINE_SIZE)                       | 00000000h             |
| 10h    | 8               | PM Base Address (PM_BAR)                                | 00000000000000<br>04h |
| 2Ch    | 4               | Subsystem Vendor ID (SUBSYSTEM_VENDOR_ID)               | 00000000h             |
| 34h    | 4               | Capabilities Pointer (CAPABILITIES_POINTER)             | 00000070h             |
| 3Ch    | 4               | Interrupt line (INTERRUPT_LINE)                         | 00000000h             |
| 70h    | 4               | PCIe Capability ID (PCIE_CAPID)                         | 0092D010h             |
| 74h    | 4               | Device Capabilities (DEV_CAP)                           | 00000FE0h             |
| 78h    | 4               | PCIE Device Control and Status (DEV_CTL_STS)            | 00000000h             |
| D0h    | 4               | Power Management Capabilities (PM_CAPID)                | 00030001h             |
| D4h    | 4               | Power Management Control Status (PM_CONTROL_STATUS)     | 0000008h              |
| 100h   | 4               | Telemetry Capability Header (TELEM_CAPABILITY_HEADER)   | 11010023h             |
| 104h   | 4               | Telemetry VSEC 0 (TELEM_VSEC_0)                         | 01018086h             |
| 108h   | 4               | Telemetry VSEC 1 (TELEM_VSEC_1)                         | 04010002h             |
| 10Ch   | 4               | Telemetry VSEC 2 (TELEM_VSEC_2)                         | 00031BC0h             |
| 110h   | 4               | Watcher Capability Header (WATCHER_CAPABILITY_HEADER)   | 12010023h             |
| 114h   | 4               | Watcher VSEC 0 (WATCHER_VSEC_0)                         | 01018086h             |
| 118h   | 4               | Watcher VSEC 1 (WATCHER_VSEC_1)                         | 04020003h             |
| 11Ch   | 4               | Watcher VSEC 2 (WATCHER_VSEC_2)                         | 00030080h             |
| 120h   | 4               | Crashlog Capability Header (CRASHLOG_CAPABILITY_HEADER) | 00010023h             |



| Offset | Size<br>(Bytes) | Register Name (Register Symbol)   | Default Value |
|--------|-----------------|-----------------------------------|---------------|
| 124h   | 4               | Crashlog VSEC 0 (CRASHLOG_VSEC_0) | 01018086h     |
| 128h   | 4               | Crashlog VSEC 1 (CRASHLOG_VSEC_1) | 0A010004h     |
| 12Ch   | 4               | Crashlog VSEC 2 (CRASHLOG_VSEC_2) | 00030180h     |

### 9.2 Device ID And Vendor ID (VENDOR\_ID\_DEVICE\_ID) - Offset 0h

Device ID and Vendor ID provided by this register uniquely identifies the Device.

| Туре | Size   | Offset               | Default   |
|------|--------|----------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 0h | 9A0D8086h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                   |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 9A0Dh<br>RO         | <b>Device ID (DEVICE_ID):</b><br>Device ID identifies the particular PCI device.                                               |
| 15:0         | 8086h<br>RO         | Vendor ID (VENDOR_ID):<br>Vendor ID is a unique ID provided by the PCI SIG which identifies the manufacturer<br>of the device. |

### 9.3 Command and Status (COMMAND\_STATUS) – Offset 4h

Command register to program interrupt disable, bus master enable and Memory space enable.

Status register to read the errors and aborts.

| Туре | Size   | Offset               | Default   |
|------|--------|----------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 4h | 00100000h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Detected Parity Error (DETECTED_PARITY_ERROR):<br>Not implemented.                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 30           | 0h<br>RO            | Signaled System Error (SIGNALED_SYSTEM_ERROR):<br>This bit is set when the device has detected an un-correctable error and reported it<br>via SERR message over sideband.<br>This requires SERR Enable bit to be set in Command register.<br>This device does not implement this bit and it is hardwired to a 0.                                                                                                                                            |  |
| 29           | 0h<br>RO            | <b>Received Master Abort (RECEIVED_MASTER_ABORT_STATUS):</b><br>This bit is set when device receives a Completion transaction with Unsupported<br>Request completion status.<br>No error will be reported.                                                                                                                                                                                                                                                  |  |
| 28           | 0h<br>RO            | <b>Received Target Abort (RECEIVED_TARGET_ABORT_STATUS):</b><br>This bit is set when device receives a Completion transaction with Completer Abort completion status.<br>No error will be reported.                                                                                                                                                                                                                                                         |  |
| 27           | 0h<br>RO            | Signaled Target Abort (SIGNALED_TARGET_ABORT_STATUS):<br>Set by the device when aborting a request that violates the device programming<br>model.<br>When SERR Enable is set SERR message will be send over sideband.<br>Device will not generate a Target Abort DMI completion packet or Special Cycle, and<br>therefore it has no need to implement this bit.                                                                                             |  |
| 26:25        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 24           | 0h<br>RO            | Master Data Parity Error (MASTER_DATA_PARITY_ERROR):<br>This bit is Set by a Requester if the Parity Error Response bit in the Command register<br>is 1b and<br>either of the following two conditions occurs:<br>* Requester receives a Completion marked poisoned<br>* Requester poisons a write Request<br>If the Parity Error Response bit is 0b, this bit is never Set.                                                                                |  |
| 23:21        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 20           | 1h<br>RO            | Capabilities List (CAPABILITIES_LIST):<br>This optional read-only bit indicates whether or not this device implements the<br>pointer for a New Capabilities linked list at offset 34h.<br>A value of zero indicates that no New Capabilities linked list is available. A value of<br>one indicates that the value read at offset 34h is a pointer in Configuration Space to a<br>linked list of new capabilities.<br>This device does support capabilities. |  |
| 19           | 0h<br>RO            | Interrupt Status (INTERRUPT_STATUS):<br>Reflects the state of the interrupt pin at the input of the enable/disable circuit.<br>When the interrupt is asserted, and cleared when the interrupt is cleared<br>(independent of the state of Interrupt Disable bit in command register.<br>This bit is only associated with the INTx messages and has no meaning if the device<br>is using MSI.                                                                 |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 18:11        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 10           | 0h<br>RO            | Interrupt Disable (INTERRUPT_DISABLE):<br>Disables the function to generate INTx interrupt. A value of 0 enables the function to<br>generate INTA messages.<br>Note: this bit has no effect on MSI generation.<br>Since this device does not generate interrupts, this bit is set to 0x0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 9            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 8            | 0h<br>RO            | <b>SERR Reporting Enable (SERR_ENABLE):</b><br>Setting this bit enables the generation of System Error messages.<br>Not implemented by this device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 6            | 0h<br>RO            | Parity Error Response (PARITY_ERROR_RESPONSE):<br>This bit controls the logging of poisoned TLPs in the Master Data Parity Error bit in the<br>Status register.<br>A Root Complex Integrated Endpoint that is not associated with a Root Complex<br>Event Collector is permitted to hardwire this bit to 0b.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 5:3          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 2            | 0h<br>RO            | <ul> <li>Bus Master Enable (BUS_MASTER_ENABLE):<br/>Controls the ability of a PCI Express Endpoint to issue Memory and I/O Read/Write<br/>Requests, and the ability of a Root or Switch Port to forward Memory and I/O Read/<br/>Write Requests in the Upstream direction.</li> <li>Endpoints: <ul> <li>When this bit is Set, the PCI Express Function is allowed to issue Memory or I/O<br/>Requests.</li> <li>When this bit is Clear, the PCI Express Function is not allowed to issue any Memory<br/>or I/O Requests.</li> <li>Note that as MSI/MSI-X interrupt Messages are in-band memory writes, setting<br/>the Bus Master Enable</li> <li>bit to Ob disables MSI/MSI-X interrupt Messages as well.</li> <li>Requests other than Memory or I/O Requests are not controlled by this bit.</li> <li>Default value of this bit is Ob.</li> <li>This bit is hardwired to Ob if a Function does not generate Memory or I/O Requests.</li> </ul> </li> </ul> |  |
| 1            | 0h<br>RW            | Memory Space Enable (MEMORY_SPACE_ENABLE):<br>When set, Memory Space Decoding is enabled and memory transactions targeting<br>the device are accepted<br>Note: The MSE has to be set to accept any memory transaction on the primary<br>interface targeting any of this device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 0            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |

### 9.4 Revision ID (REVISION\_ID) - Offset 8h

Revision ID.

| Туре | Size   | Offset               | Default   |
|------|--------|----------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 8h | 11800001h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                       |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:24        | 11h<br>RO           | Base Class Code (CLASS_CODE):<br>This is an 8-bit value that indicates the base class code for the Power Management<br>Controller.<br>This code has the value 11h, indicating a device that is used for data acquisition and<br>signal processing. |  |
| 23:16        | 80h<br>RO           | Sub Class (SUB_CLASS_CODE):<br>The code is 80h which indicates Other Data Acquisition and Signal Processing<br>Controllers.                                                                                                                        |  |
| 15:8         | 00h<br>RO           | <b>Programming Interface (PROGRAMMING_INTERFACE):</b><br>Indicates the programming interface of this device. This value does not specify a particular register set layout and provides no practical use for this device.                           |  |
| 7:0          | 01h<br>RO           | <b>Revision ID (REVISION_ID):</b><br>Indicates the device specific revision identifier derived from and input strap.                                                                                                                               |  |

### 9.5 Cache Line Size (CACHE\_LINE\_SIZE) — Offset Ch

Cache Line Size.

| Туре | Size   | Offset               | Default  |
|------|--------|----------------------|----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + Ch | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RO            | <b>Builtin Self Test (BIST):</b><br>Hardwired to 0x0. This device does not support BIST.                                                                                                                                                                      |
| 30:24        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                      |
| 23:16        | 00h<br>RO           | Header Type (HEADER_TYPE):<br>This device implements a Type 0 configuration header.                                                                                                                                                                           |
| 15:8         | 00h<br>RO           | Master Latency Timer (MASTER_LATENCY_TIMER):<br>This register is also referred to as Primary Latency Timer for Type 1 Configuration<br>Space header Functions.<br>The Latency Timer does not apply to PCI Express.<br>This register must be hardwired to 00h. |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 00h<br>RO           | Cache Line Size (CACHE_LINE_SIZE):<br>The Cache Line Size register is set by the system firmware or the operating system to<br>system cache line size.<br>However, note that legacy PCI 3.0 software may not always be able to program this<br>field correctly especially in the case of Hot-Plug devices.<br>This field is implemented by PCI Express devices as a read-write field for legacy<br>compatibility purposes but has no effect on any PCI Express device behavior. |

### 9.6 PM Base Address (PM\_BAR) – Offset 10h

Base address register.

| Туре | Size   | Offset                | Default           |
|------|--------|-----------------------|-------------------|
| PCI  | 64 bit | [B:0, D:8, F:0] + 10h | 0000000000000004h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                 |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                     |
| 38:15        | 000000h<br>RW       | <b>PMBAR Address (PMBAR):</b><br>This field corresponds to bits 38 to 15 of the base address PMBAR address space.<br>BIOS will program this register resulting in a base address for a 32KB block of<br>contiguous memory address space.<br>This register ensures that a naturally aligned 32KB space is allocated within total<br>addressable memory space. |
| 14:4         | 000h<br>RO          | Address Mask (ADDRESS_MASK):<br>Hardwired to 0s to indicate at least 32KB address range.<br>Software typically writes all 1's to the BAR and then reads back the resulting value to<br>assess the size of the BAR.<br>Since bits 14:4 are read-only and zero, that indicates that the device is 32KB.                                                        |
| 3            | 0h<br>RO            | <b>BAR is Prefetchable (PREFETCHABLE):</b><br>Value of 0 indicates the BAR cannot be prefetched.                                                                                                                                                                                                                                                             |
| 2:1          | 2h<br>RO            | Address Range (ADDRESS_RANGE):<br>Address Range: Value of 0x2 indicates that the BAR is located anywhere system<br>memory space (i.e. 64-bit addressing).<br>This also indicates that the size of the BAR register is 64b.                                                                                                                                   |
| 0            | 0h<br>RO            | Memory Space Indicator (SPACE_TYPE):<br>Value of 0 indicates the BAR is located in memory space.                                                                                                                                                                                                                                                             |

### 9.7 Subsystem Vendor ID (SUBSYSTEM\_VENDOR\_ID) - Offset 2Ch

This value is used to identify a particular subsystem.

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 2Ch | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                         |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0000h<br>RW         | Subsystem ID (SUBSYSTEM_ID):<br>This field should be programmed during BIOS initialization.<br>After it has been written once, it becomes read only.                                                 |
| 15:0         | 0000h<br>RW/O       | Subsystem Vendor ID (SUBSYSTEM_VENDOR_ID):<br>This field should be programmed during boot-up to indicate the vendor of the system<br>board.<br>After it has been written once, it becomes read only. |

### 9.8 Capabilities Pointer (CAPABILITIES\_POINTER) – Offset 34h

Capabilities pointer.

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 34h | 0000070h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                              |
|--------------|---------------------|---------------------------------------------------------------------------|
| 31:8         | 0h<br>RO            | Reserved                                                                  |
| 7:0          | 70h<br>RO           | Capabilities Pointer (CAP_PTR):<br>Pointer to first capability structure. |

### 9.9 Interrupt line (INTERRUPT\_LINE) — Offset 3Ch

Interrupt line.



| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 3Ch | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                              |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                                                                                                                                                                                  |
| 15:8         | 00h<br>RO           | Interrupt Pin (INTERRUPT_PIN):<br>A value of 00h indicates that the Function uses no legacy interrupt Message(s).                                                                         |
| 7:0          | 00h<br>RO           | Interrupt line (INTERRUPT_LINE):<br>Hardware does not use this field. Rather it is programmed by system software and<br>device drivers to communicate interrupt line routing information. |

### 9.10 PCIe Capability ID (PCIE\_CAPID) – Offset 70h

Indicates the PCI Express Capability.

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 70h | 0092D010h |

| <b>BIOS</b> Access | SMM Access | OS Access |
|--------------------|------------|-----------|
| R                  | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:30        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                       |  |
| 29:25        | 00h<br>RO           | Interrupt Message Number (INTERRUPT_MESSAGE_NUMBER):<br>This field indicates which MSI/MSI-X vector is used for the interrupt message<br>generated in association with any of the status bits of this Capability structure.<br>Telemetry Aggregator doesn't currently generate interrupts, so this value is<br>hardwired to 0. |  |
| 24           | 0h<br>RO            | Slot Implemented (SLOT_IMPLEMENTED):<br>Hardwired to 0 for any endpoint device.                                                                                                                                                                                                                                                |  |
| 23:20        | 9h<br>RO            | <b>Device Type (DEV_TYPE):</b><br>Device/Port Type Indicates the specific type of this PCI Express Function.<br>0x9 is Root Complex Integrated Endpoint.                                                                                                                                                                       |  |
| 19:16        | 2h<br>RO            | Capability Version (CAP_VERSION):<br>Indicates PCI Express Capability structure version number. Must be hardwired to 0x2.                                                                                                                                                                                                      |  |
| 15:8         | D0h<br>RO           | Next Capability Pointer (NEXT_CAPABILITY_POINTER):<br>Pointer to next capability in the capabilities linked list.                                                                                                                                                                                                              |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                      |
|--------------|---------------------|---------------------------------------------------------------------------------------------------|
| 7:0          | 10h<br>RO           | Capability ID (CAPABILITY_ID):<br>0x10 indicates that this is a PCI express capability structure. |

### 9.11 Device Capabilities (DEV\_CAP) - Offset 74h

Identifies PCI Express device Function specific capabilities.

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 74h | 00000FE0h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                    |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:29        | 0h<br>RO            | Reserved                                                                                                                                                                                        |
| 28           | 0h<br>RO            | <b>Function Level Reset Capability (FLR_CAP):</b><br>A value of 1b indicates the Function supports the optional Function Level Reset mechanism.                                                 |
| 27:12        | 0000h<br>RO         | MISC:<br>Miscellaneous fields not relevant for Telemetry Aggregator device.                                                                                                                     |
| 11:9         | 7h<br>RO            | L1 Latency (L1_LAT):<br>Endpoint L1 Acceptable Latency.<br>0x7: No limit.                                                                                                                       |
| 8:6          | 7h<br>RO            | LO Latency (LO_LAT):<br>Endpoint LO Acceptable Latency.<br>0x7: No limit.                                                                                                                       |
| 5            | 1h<br>RO            | <b>Extended Tag (EXT_TAG):</b><br>Extended Tag Field Supported This bit indicates the maximum supported size of the Tag field as a Requester.<br>0x1: 8-bit Tag field supported.                |
| 4:3          | 0h<br>RO            | Phantom Functions (FANTOM_FUNC):<br>Phantom Functions Supported.<br>0x0: No Function Number bits are used for Phantom Functions.                                                                |
| 2            | 0h<br>RO            | Reserved                                                                                                                                                                                        |
| 1:0          | 0h<br>RO            | Max Payload size (MAX_PAYLOAD_SIZE):<br>Max_Payload_Size Supported This field indicates the maximum payload size that the<br>Function can support for TLPs.<br>0x0: 128 bytes max payload size. |



### 9.12 PCIE Device Control and Status (DEV\_CTL\_STS) — Offset 78h

PCIE Device Control and Status register.

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 78h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                     |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:16        | 0000h<br>RO         | Miscellaneous Status (MISC_STATUS):<br>Miscellaneous reserved and status bits.<br>Telemetry Aggregator doesn't set any of the status bits.                                                                                       |  |
| 15           | 0h<br>RO            | <b>Initiates FLR (INIT_FLR):</b><br>Initiates FLR for FLR-supporting devices.<br>FLR not supported for Telemetry Aggregator. Hardwire to 0.                                                                                      |  |
| 14:0         | 0000h<br>RO         | <b>Miscellaneous PCIE Device Control (MISC_CONTROL):</b><br>Miscellaneous PCIE device control settings. Telemetry Aggregator doesn't implement<br>any of the contolled functionality and as such will not respond to the writes. |  |

### 9.13 Power Management Capabilities (PM\_CAPID) – Offset D0h

The Power Management Capabilities register is a read-only register which provides information on the capabilities of the function related to power management.

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + D0h | 00030001h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                  |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:27        | 00h<br>RO           | <b>PME Support (PME_SUPPORT):</b><br>This field indicates the power states in which the device may assert PME#. It is hardwired to 0 to indicate that the device does not support nor assert the PME# signal. |  |
| 26           | 0h<br>RO            | <b>D2:</b><br>Hardwired to 0 to indicate that the D2 power management state is not supported.                                                                                                                 |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 25           | 0h<br>RO            | <b>D1:</b><br>Hardwired to 0 to indicate that the D1 power management state is not supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 24:22        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 21           | 0h<br>RO            | Device Specific Initialization (DEVICE_SPECIFIC_INITIALIZATION):<br>Indicates whether special initialization of this function is required (beyond the<br>standard PCI configuration header) before the generic class device driver is able to<br>use it.<br>This bit is not used by some operating systems.<br>Windows OS, for instance, does not use this bit to determine whether to use D3.<br>Instead, they use the driver's capabilities to determine this.<br>1b indicates that the function requires a device specific initialization sequence<br>following transition to the D0 uninitialized state. |  |  |
| 20           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 19           | 0h<br>RO            | <ul> <li>PME Capability (PME_CAPABILITY):</li> <li>When this bit is set, it indicates that the function relies on the presence of the PCI clock for PME# operation.</li> <li>When this bit is clear, it indicates that no PCI clock is required for the function to generate PME#.</li> <li>Functions that do not support PME# generation in any state must return 0 for this field.</li> <li>Hardwired to 0 to indicate the device does not support PME# generation.</li> </ul>                                                                                                                             |  |  |
| 18:16        | 3h<br>RO            | VERSION:<br>This device complies with revision 1.2 of the PCI Power Management Interface<br>Specification.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 15:8         | 00h<br>RO           | Next Capability Pointer (NEXT_CAPABILITY_POINTER):<br>This field is hardwired to 00h, indicating the end of the capabilities linked list.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 7:0          | 01h<br>RO           | Capability ID (CAPABILITY_ID):<br>01h indicates that this is a power management capability.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |

### 9.14 Power Management Control Status (PM\_CONTROL\_STATUS) - Offset D4h

The Data register is an optional, 8-bit read-only register that provides a mechanism for the function to report state dependent operating data such as power consumed or heat dissipation. Typically the data returned through the Data register is a static copy (look up table, for example) of the function's worst case 'DC characteristics' data sheet. This data, when made available to system software, could then be used to intelligently make decisions about power budgeting, cooling requirements, etc.



| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + D4h | 0000008h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:24        | 00h<br>RO           | <b>DATA:</b><br>The data register, data scale and data select registers are not supported. Hardwired to zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 23:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 15           | 0h<br>RO            | <pre>PME# Status (PME_STATUS): This bit is set when the function would normally assert the PME# signal independent of the state of the PME_En bit. This bit is hardwired to 0b to indicate that PME# assertion from D3 (cold) is not supported.</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 14:13        | 0h<br>RO            | Data Scale (DATA_SCALE):<br>The data register, data scale and data select registers are not supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 12:9         | 0h<br>RO            | Data Select (DATA_SELECT):<br>The data register, data scale and data select registers are not supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 8            | 0h<br>RO            | <b>PME Enable (PME_ENABLE):</b><br>This bit is hardwired to 0b to indicate that PME# assertion from D3 (cold) is disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 7:4          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 3            | 1h<br>RO            | <b>No Soft Reset (NO_SOFT_RESET):</b><br>When set to 1 this bit indicates that the device is transitioning from D3hot to D0 because the power state commands do not perform a internal reset. Config context is preserved. Upon transition no additional operating system intervention is required to preserve configuration context beyond writing the power state bits. When clear the devices do not perform an internal reset upon transitioning from D3hot to D0 via software control of the power state bits. Regardless of this bit the devices that transition from a D3hot to D0 by a system or bus segment reset will return to the device state D0 uninitialized with only PME context preserved if PME is supported and enabled. |  |
| 2            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 1:0          | 0h<br>RW            | <b>Power State (POWER_STATE):</b><br>This field indicates the current power state of the device and can be used to set the device into a new power state.<br>If software attempts to write an unsupported state to this field, the write operation must complete normally on the bus, but the data is discarded and no state change occurs.                                                                                                                                                                                                                                                                                                                                                                                                  |  |

### 9.15 Telemetry Capability Header (TELEM\_CAPABILITY\_HEADER) - Offset 100h

DVSEC header for telemetry capability.

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 100h | 11010023h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                          |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 110h<br>RO          | <b>Next Capability Offset (NEXT_CAPABILITY_OFFSET):</b><br>Points to the location of the next capability, unless this is the last one then the value is either 000h or a value within CFG range or greater than 0xFF if in the extended config space. |  |
| 19:16        | 1h<br>RO            | Capability Version (CAPABILITY_VERSION):<br>Indicates that this is version 1 of the PCIe capability header.                                                                                                                                           |  |
| 15:0         | 0023h<br>RO         | PCIe Extended Capability Id (PCIE_EXTENDED_CAPID):<br>This field is a PCI-SIG defined ID number that indicates the nature and format of the<br>Extended Capability.<br>Extended Capability ID for the Designated Vendor-Specific Capability is 0023h. |  |

### 9.16 Telemetry VSEC 0 (TELEM\_VSEC\_0) – Offset 104h

Telemetry VSEC 0.

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 104h | 01018086h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                         |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 010h<br>RO          | Header Size (DVSEC_LEN):<br>DVSEC number of bytes including this field and the PCIe Capability field.                                |  |
| 19:16        | 1h<br>RO            | Version ID (DVSEC_VER):<br>Indicates the revision of this header.                                                                    |  |
| 15:0         | 8086h<br>RO         | Vendor ID (DVSEC_VENDOR_ID):<br>Vendor ID is a unique ID provided by the PCI SIG which identifies the manufacturer<br>of the device. |  |

### 9.17 Telemetry VSEC 1 (TELEM\_VSEC\_1) – Offset 108h

Telemetry VSEC 1.



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 108h | 04010002h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                              |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 04h<br>RO           | Entry Size (ENTRY_SIZE):<br>Entry Size in DWORDs.                                                                                                         |
| 23:16        | 01h<br>RO           | Number of Entries (NUM_ENTRIES):<br>Number of entries, describes the number of telemetry aggregators that would exist in<br>this capability lookup table. |
| 15:0         | 0002h<br>RO         | <b>Discovery Type (DVSEC_ID):</b><br>Indicates the type of discovery entry. This is a telemetry capability.                                               |

### 9.18 Telemetry VSEC 2 (TELEM\_VSEC\_2) – Offset 10Ch

Telemetry VSEC 2.

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 10Ch | 00031BC0h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:3         | 00006378<br>h<br>RO | <b>Discovery Table Offset (DISCOVERY_TABLE_OFFSET):</b><br>Base address of the discovery list for this capability space.<br>This offset is relative to the device's MMIO address space (relative to the BAR). |
| 2:0          | 0h<br>RO            | BAR ID (BAR_ID):<br>The BAR to be used: 0h: 0x10 (BAR0).                                                                                                                                                      |

### 9.19 Watcher Capability Header (WATCHER\_CAPABILITY\_HEADER) — Offset 110h

DVSEC header for watcher capability.

*Note:* Bit definitions are the same as TELEM\_CAPABILITY\_HEADER, offset 100h.

### 9.20 Watcher VSEC 0 (WATCHER\_VSEC\_0) - Offset 114h

Watcher VSEC 0.

*Note:* Bit definitions are the same as TELEM\_VSEC\_0, offset 104h.

### 9.21 Watcher VSEC 1 (WATCHER\_VSEC\_1) - Offset 118h

Watcher VSEC 1.

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 118h | 04020003h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                              |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 04h<br>RO           | Entry Size (ENTRY_SIZE):<br>Entry Size in DWORDs.                                                                                                         |
| 23:16        | 02h<br>RO           | Number of Entries (NUM_ENTRIES):<br>Number of entries, describes the number of telemetry aggregators that would exist in<br>this capability lookup table. |
| 15:0         | 0003h<br>RO         | <b>Discovery Type (DVSEC_ID):</b><br>Indicates the type of discovery entry. This is a watcher capability.                                                 |

### 9.22 Watcher VSEC 2 (WATCHER\_VSEC\_2) - Offset 11Ch

Watcher VSEC 2.



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 11Ch | 00030080h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| R           | R          | R         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:3         | 00006010<br>h<br>RO | <b>Discovery Table Offset (DISCOVERY_TABLE_OFFSET):</b><br>Base address of the discovery list for this capability space.<br>This offset is relative to the device's MMIO address space (relative to the BAR). |
| 2:0          | 0h<br>RO            | BAR ID (BAR_ID):<br>The BAR to be used: 0: 0x10 (BAR0).                                                                                                                                                       |

### 9.23 Crashlog Capability Header (CRASHLOG\_CAPABILITY\_HEADER) — Offset 120h

DVSEC header for crashlog capability.

*Note:* Bit definitions are the same as TELEM\_CAPABILITY\_HEADER, offset 100h.

### 9.24 Crashlog VSEC 0 (CRASHLOG\_VSEC\_0) - Offset 124h

Crashlog VSEC 0.

*Note:* Bit definitions are the same as TELEM\_VSEC\_0, offset 104h.

### 9.25 Crashlog VSEC 1 (CRASHLOG\_VSEC\_1) – Offset 128h

Crashlog VSEC 1.

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:8, F:0] + 128h | 0A010004h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                              |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 0Ah<br>RO           | Entry Size (ENTRY_SIZE):<br>Entry Size in DWORDs.                                                                                                         |
| 23:16        | 01h<br>RO           | Number of Entries (NUM_ENTRIES):<br>Number of entries, describes the number of telemetry aggregators that would exist in<br>this capability lookup table. |
| 15:0         | 0004h<br>RO         | <b>Discovery Type (DVSEC_ID):</b><br>Indicates the type of discovery entry. This is a crashlog capability.                                                |

### 9.26 Crashlog VSEC 2 (CRASHLOG\_VSEC\_2) - Offset 12Ch

Crashlog VSEC 2.

*Note:* Bit definitions are the same as WATCHER\_VSEC\_2, offset 11Ch.



### 10 Volume Management Device (D14:F0)

This chapter documents the Volume Management Device Registers.

#### Table 10-1. Summary of Volume Management Device (D14:F0)

Volume Management Device (D14:F0) Volume Management Device MEMBAR2 Registers

### **10.1** Volume Management Device (D14:F0)

This chapter documents the registers in Bus: 0, Device 14, Function 0.

#### **10.1.1** Summary of Registers

#### Table 10-2. Summary of Bus: 0, Device: 14, Function: 0 Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                      | Default Value         |
|--------|-----------------|------------------------------------------------------|-----------------------|
| 0h     | 2               | Vendor ID (VID_0_14_0_PCI)                           | 8086h                 |
| 2h     | 2               | Device ID (DID_0_14_0_PCI)                           | 0000h                 |
| 4h     | 2               | PCI Command (PCICMD_0_14_0_PCI)                      | 0000h                 |
| 6h     | 2               | PCI Status (PCISTS_0_14_0_PCI)                       | 0010h                 |
| 8h     | 1               | Revision ID (RID_0_14_0_PCI)                         | 00h                   |
| 9h     | 1               | Class Code Register Interface (CCRIF_0_14_0_PCI)     | 00h                   |
| Ah     | 2               | Class Code Register Classes (CCRC_0_14_0_PCI)        | 0104h                 |
| Ch     | 1               | Cache Line Size (CLSR_0_14_0_PCI)                    | 00h                   |
| Eh     | 1               | Header Type (HDR_0_14_0_PCI)                         | 80h                   |
| 10h    | 8               | VMD Configuration Base Address (CFGBAR_0_14_0_PCI)   | 00000000000000<br>0Ch |
| 18h    | 8               | VMD Memory Base Address Range 1 (MEMBAR1_0_14_0_PCI) | 00000000000000<br>0Ch |
| 20h    | 8               | VMD Memory Base Address Range 2 (MEMBAR2_0_14_0_PCI) | 00000000000000<br>0Ch |
| 2Ch    | 2               | Subsystem Vendor ID (SVID_0_14_0_PCI)                | 8086h                 |
| 2Eh    | 2               | Subsystem ID (SSID_0_14_0_PCI)                       | 0000h                 |
| 34h    | 1               | Capability Pointer (CAPPTR_0_14_0_PCI)               | 80h                   |
| 3Ch    | 1               | Interrupt Line Register (INTL_0_14_0_PCI)            | 00h                   |
| 3Dh    | 1               | Interrupt Pin Register (INTPIN_0_14_0_PCI)           | 00h                   |

### 10.1.2 Vendor ID (VID\_0\_14\_0\_PCI) - Offset 0h

This register combined with the Vendor Identification register uniquely identifies any PCI device.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:14, F:0] + 0h | 8086h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                               |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------|
| 15:0         | 8086h<br>RO         | Vendor Identification Number (VENDOR_IDENTIFICATION_NUMBER):<br>The value is assigned by PCI-SIG to Intel. |

### 10.1.3 Device ID (DID\_0\_14\_0\_PCI) - Offset 2h

This register combined with the Device Identification register uniquely identifies any  $\ensuremath{\mathsf{PCI}}$ 

device.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:14, F:0] + 2h | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RO/V       | <b>Device Identification Number (DEVICE_IDENTIFICATION_NUMBER):</b><br>The value in this register specifies the Device ID for the volume Management Device.<br>This value is the same for all instances of the VMD.<br>The value of this register is selected by the DEVID_SELECT field in the VMCONFIG<br>register.<br>Volume Management Device v2.0 for Server uses Device ID values 0x28C0 to<br>0x28CF. |

### 10.1.4 PCI Command (PCICMD\_0\_14\_0\_PCI) - Offset 4h

This register provides basic control over the VMD devices ability to respond to PCI cycles.

The PCICMD Register in the VMD disables the VMD PCI compliant master accesses to main memory.



| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:14, F:0] + 4h | 0000h   |

| BIOS Access | SMM Access OS Access |    |
|-------------|----------------------|----|
| RW          | RW                   | RW |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 15:11        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 10           | 0h<br>RW            | <ul> <li>INTx Interrupt Disable (INTERRUPT_DISABLE):</li> <li>VMD does not support the generation of INTx, but VMD-owned devices may.</li> <li>This bit has no effect in hardware.</li> <li>1: INTx Legacy Interrupt generation is disabled</li> <li>0: INTx Legacy Interrupt generation is enabled</li> <li>Notes: INTx message received from VMD-owned Root Ports will be routed to the system using the same rules defined in the Root Ports as though they were not VMD-owned. If the VMD driver expects INTx, then the INTPIN registers in the VMD-owned Root Ports and Switches must be programmed by the VMD driver.</li> <li>A write to this register will trigger an interrupt to the VMD driver using the MSI table entry 0.</li> </ul> |  |  |
| 9            | 0h<br>RO            | Fast Back To Back Enable (FAST_BACK_TO_BACK_ENABLE):<br>Not applicable to PCI Express and is hardwired to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 8            | 0h<br>RO            | SERR Reporting Enable (SERRE):<br>SERR Reporting Enable<br>Not supported for VMD. VMD-Owned Root Ports may be programmed by the VMD<br>driver to signal a system error.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 7            | 0h<br>RO            | IDSEL Stepping Wait Cycle Control<br>(IDSEL_STEPPING_WAIT_CYCLE_CONTROL):<br>Not applicable to internal IIO devices. Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 6            | 0h<br>RO            | Parity Error Reporting Enable (PERRE):<br>Parity Error Reporting Enable<br>Not supported for VMD. VMD-Owned Root Ports still report parity errors separately.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 5            | 0h<br>RO            | VGA Palette Snoop Enable (VGA_PALETTE_SNOOP_ENABLE):<br>Not applicable to internal IIO devices. Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 4            | 0h<br>RO            | Memory Write and Invalidate Enable (MWIE):<br>Memory Write and Invalidate Enable<br>Not applicable to internal IIO devices. Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 3            | 0h<br>RO            | Special Cycle Enable (SCE):<br>Special Cycle Enable<br>Not applicable to DMI/PCI Express devices. Hardwired to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 2            | 0h<br>RW            | Bus Master Enable (BME):         Bus Master Enable         Virtually, this bit is meant to enable the VMD to master requests to the system. This bit has no effect in hardware.         The VMD driver reads this bit to decide how to set corresponding BME bits in the VMD-Owned Root Ports and Endpoint devices.         1: If this bit is set, the VMD driver may allow VMD-Owned Root Ports and Endpoint devices to master requests to the Root Complex.         0: If this bit is clear, the VMD driver must prevent VMD-Owned Root Ports and Endpoint devices from mastering requests to the Root Complex.         Notes: A write to this register will trigger an interrupt to the VMD driver using the MSI table entry 0.                |  |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1            | 0h<br>RW            | Memory Space Enable (MSE):Memory Space EnableVirtually, this bit is meant to enable the VMD memory BARs.In hardware, this bit will enable CFGBAR and the MEMBAR2 MSI-X table.It has no effect on MEMBAR1 and the rest of MEMBAR2 (which are decoded by the<br>VMD-Owned Root Ports).The VMD driver reads this bit to decide how to set corresponding MSE bits in the<br>VMD-Owned Root Ports and/or Endpoint devices.1: If this bit is set, CFGBAR and MSI-X tables are enabled for access. The VMD driver<br>may enable VMD-Owned Root Port and Endpoint device BAR regions.0: If this bit is clear, CFGBAR and MSI-X tables are disabled and inaccessible. The<br>VMD driver must disable VMD-Owned Root Port and Endpoint device BAR regions.Notes: A write to this register will trigger an interrupt to the VMD driver using the<br>MSI table entry 0. |
| 0            | 0h<br>RO            | I/O Space Enable (IOSE):<br>I/O Space Enable Not supported by VMD.<br>VMD driver must not enable I/O regions in VMD-Owned Root Port or Endpoint<br>devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

### 10.1.5 PCI Status (PCISTS\_0\_14\_0\_PCI) - Offset 6h

PCISTS is a 16-bit status register that reports the occurrence of a PCI compliant Master Abort (MA)

and PCI compliant Target Abort (TA). PCISTS also indicates the DEVSEL# timing that has been set by the VMD.

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:14, F:0] + 6h | 0010h   |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| R           | R          | R         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                   |
|--------------|---------------------|------------------------------------------------------------------------------------------------|
| 15           | 0h<br>RO            | Detected Parity Error (DPE):<br>Detected Parity Error. Not used by VMD.                        |
| 14           | 0h<br>RO            | Signaled System Error (SSE):<br>Signaled System Error. Not used by VMD.                        |
| 13           | 0h<br>RO            | Received Master Abort (RMA):<br>Received Master Abort. Not used by VMD.                        |
| 12           | 0h<br>RO            | Received Target Abort (RTA):<br>Received Target Abort. Not used by VMD.                        |
| 11           | 0h<br>RO            | Signaled Target Abort (STA):<br>Signaled Target Abort. Not used by VMD.                        |
| 10:9         | 0h<br>RO            | <b>Device Select Timing (DEVSEL_TIMING):</b><br>Not applicable to PCI Express. Hardwired to 0. |
| 8            | 0h<br>RO            | Master Data Parity Error (MDPE):<br>Master Data Parity Error. Not used by VMD.                 |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------|
| 7            | 0h<br>RO            | Fast Back To Back (FAST_BACK_TO_BACK):<br>Not applicable to VMD. Hardwired to 0.                            |
| 6            | 0h<br>RO            | Reserved                                                                                                    |
| 5            | 0h<br>RO            | PCI66MHz Capable (PCI66MHZ_CAPABLE):<br>Not applicable to VMD. Hardwired to 0.                              |
| 4            | 1h<br>RO            | Capabilities List (CAPABILITIES_LIST):<br>This bit indicates the presence of a capabilities list structure. |
| 3            | 0h<br>RO            | <b>INTx Status (INTX_STATUS):</b><br>Indicates a pending INTx interrupt. Not used by VMD.                   |
| 2:0          | 0h<br>RO            | Reserved                                                                                                    |

### 10.1.6 Revision ID (RID\_0\_14\_0\_PCI) - Offset 8h

This register contains the revision number of the VMD Device. This is an 8-bit value that

indicates the revision identification number for the device.

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:14, F:0] + 8h | 00h     |

Register Level Access:

| BIOS Access | SMM Access OS Access |   |
|-------------|----------------------|---|
| R           | R                    | R |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                      |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:0          | 00h<br>RO/V         | <b>Revision ID (REVISION_ID):</b><br>Reflects the Uncore Revision ID after reset. Reflects the Compatibility Revision ID after BIOS writes 0x69 to this register. |  |

### 10.1.7 Class Code Register Interface (CCRIF\_0\_14\_0\_PCI) - Offset 9h

Class Code Register Interface

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:14, F:0] + 9h | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                            |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------|
| 7:0          | 00h<br>RW/L         | Programming Interface (INTERFACE_F):<br>VMD can be any value.<br>Locked by: VMCONFIG_0_14_0_PCI.VMDLOCK |

#### 10.1.8 Class Code Register Classes (CCRC\_0\_14\_0\_PCI) - Offset Ah

Class Code Register Classes

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:14, F:0] + Ah | 0104h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                      |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8         | 01h<br>RW/L         | Base Class Code (BASE_CLASS):<br>VMD can represent itself as any Base Class. Initial Base Class is Mass Storage Device.<br>Locked by: VMCONFIG_0_14_0_PCI.VMDLOCK |
| 7:0          | 04h<br>RW/L         | Sub Class (SUB_CLASS):<br>VMD can be represented with any Sub Class. Initial Sub Class is RAID device.<br>Locked by: VMCONFIG_0_14_0_PCI.VMDLOCK                  |

### 10.1.9 Cache Line Size (CLSR\_0\_14\_0\_PCI) – Offset Ch

Cache Line Size Register



| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:14, F:0] + Ch | 00h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                           |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------|--|
| 7:0          | 00h<br>RW           | Cache Line Size (CACHELINE_SIZE):<br>This register is set as RW for compatibility reasons only. Cacheline size is 64B. |  |

### **10.1.10** Header Type (HDR\_0\_14\_0\_PCI) — Offset Eh

This register identifies the header layout of the configuration space.

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:14, F:0] + Eh | 80h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                      |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7            | 1h<br>RO            | Multi function Device (MULTI_FUNCTION_DEVICE):<br>Set to 1b to indicate functions 1-7 may exist for the device                                                                                                    |  |
| 6:0          | 00h<br>RO           | <b>Configuration Layout (CONFIGURATION_LAYOUT):</b><br>This field identifies the format of the configuration header layout. It is Type 0 for all this device. The default is 00h, indicating a 'endpoint device'. |  |

#### 10.1.11 VMD Configuration Base Address (CFGBAR\_0\_14\_0\_PCI) - Offset 10h

VMD Configuration Base Address

| Туре | Size   | Offset                 | Default           |
|------|--------|------------------------|-------------------|
| PCI  | 64 bit | [B:0, D:14, F:0] + 10h | 000000000000000Ch |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                             |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:39        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                 |
| 38:20        | 00000h<br>RW/V      | <b>Memory Base Address (MEMORY_BASE_ADDRESS):</b><br>Sets the location of the CFGBAR in memory space. The size is programmed in<br>CFGBARSZ by BIOS. CFGBARSZ specifies the lowest order address bit that is<br>writable. The minimum granularity is 1MB.<br>If CFGBAR.Type = 10b, then bits 63:32 are writable.<br>If CFGBAR.Type = 00b, then bits 63:32 are read-only. |
| 19:4         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                 |
| 3            | 1h<br>RW/L          | BAR is Prefetchable (PREFETCHABLE):<br>BAR points to Prefetchable memory.<br>Locked by: VMCONFIG_0_14_0_PCI.VMDLOCK                                                                                                                                                                                                                                                      |
| 2:1          | 2h<br>RW/L          | Memory Type (TYPE_F):<br>Memory type claimed by this BAR is 64-bit addressable<br>Locked by: VMCONFIG_0_14_0_PCI.VMDLOCK                                                                                                                                                                                                                                                 |
| 0            | 0h<br>RO            | Memory Space Indicator (MEMORY_SPACE_INDICATOR):<br>BAR resource is memory (as opposed to I/O).                                                                                                                                                                                                                                                                          |

#### 10.1.12 VMD Memory Base Address Range 1 (MEMBAR1\_0\_14\_0\_PCI) - Offset 18h

VMD Memory Base Address Range 1

| Туре | Size   | Offset                 | Default           |
|------|--------|------------------------|-------------------|
| PCI  | 64 bit | [B:0, D:14, F:0] + 18h | 000000000000000Ch |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 63:39        | 0h<br>RO            | Reserved                     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 38:12        | 0000000h<br>RW/V    | Memory Base Address (MEMORY_BASE_ADDRESS):<br>Sets the location of the MEMBARx in memory space. The size is programmed in<br>MEMBARxSZ by BIOS. MEMBARxSZ specifies the lowest order address bit that is<br>writable. The minimum granularity is 4kB.<br>If MEMBARx.Type = 10b, then bits 63:32 are writable.<br>If MEMBARx.Type = 00b, then bits 63:32 are read-only.<br>If MEMBARxSZ = 0, then all address bits are read-only.<br>If MEMBARxSZ < 12, then the effective value is 12. |
| 11:4         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 3            | 1h<br>RW/L          | MEMBAR1 is Prefetchable (PREFETCHABLE):<br>BAR points to Prefetchable memory.<br>Locked by: VMCONFIG_0_14_0_PCI.VMDLOCK                                                                                                                                                                                                                                                                                                                                                                |
| 2:1          | 2h<br>RW/L          | Memory Type (TYPE_F):<br>Memory type claimed by this BAR is 64-bit addressable<br>Locked by: VMCONFIG_0_14_0_PCI.VMDLOCK                                                                                                                                                                                                                                                                                                                                                               |
| 0            | 0h<br>RO            | Memory Space Indicator (MEMORY_SPACE_INDICATOR):<br>BAR resource is memory (as opposed to I/O).                                                                                                                                                                                                                                                                                                                                                                                        |

#### 10.1.13 VMD Memory Base Address Range 2 (MEMBAR2\_0\_14\_0\_PCI) - Offset 20h

VMD Memory Base Address Range 2

*Note:* Bit definitions are the same as MEMBAR1\_0\_14\_0\_PCI, offset 18h.

#### **10.1.14** Subsystem Vendor ID (SVID\_0\_14\_0\_PCI) - Offset 2Ch

#### Subsystem Vendor ID

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:14, F:0] + 2Ch | 8086h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                           |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 8086h<br>RW/L       | Subsystem Vendor ID (SUBSYSTEM_VENDOR_ID):<br>The default value specifies Intel but can be set to any value once after reset.<br>Locked by: IOP_WRITE_ONCE_LOCK_0_14_0_CR.VMD_SVID_WOL |

### **10.1.15** Subsystem ID (SSID\_0\_14\_0\_PCI) - Offset 2Eh

This register contain the VMD Subsystem ID

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:14, F:0] + 2Eh | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                             |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RW/L       | Subsystem_ ID (SUBSYSTEM_ID):<br>The default value specifies Intel but can be set to any value once after reset.<br>Locked by: IOP_WRITE_ONCE_LOCK_0_14_0_CR.VMD_SID_WOL |

### **10.1.16** Capability Pointer (CAPPTR\_0\_14\_0\_PCI) - Offset 34h

This register contain the VMD Capability Pointer

| Туре | Size  | Offset                 | Default |
|------|-------|------------------------|---------|
| PCI  | 8 bit | [B:0, D:14, F:0] + 34h | 80h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                             |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:0          | 80h<br>RO           | <b>Capability Pointer (CAPABILITY_POINTER):</b><br>Points to the first capability structure for the device which is the PCIe capability (for devices that support 4kB extended configuration space). A value of zero indicates there are no capability structures (and no extended configuration space). |  |

### **10.1.17** Interrupt Line Register (INTL\_0\_14\_0\_PCI) — Offset 3Ch

Interrupt Line Register


| Туре | Size  | Offset                 | Default |
|------|-------|------------------------|---------|
| PCI  | 8 bit | [B:0, D:14, F:0] + 3Ch | 00h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                              |
|--------------|---------------------|-----------------------------------------------------------|
| 7:0          | 00h<br>RO           | Interrupt Line (INTERRUPT_LINE):<br>N/A for these devices |

# **10.1.18** Interrupt Pin Register (INTPIN\_0\_14\_0\_PCI) - Offset 3Dh

Interrupt Pin Register

| Туре | Size  | Offset                 | Default |
|------|-------|------------------------|---------|
| PCI  | 8 bit | [B:0, D:14, F:0] + 3Dh | 00h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                               |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------|--|
| 7:0          | 00h<br>RO           | Interrupt Pin (INTP):<br>Interrupt Pin. N/A since these devices do not generate any interrupt on their own |  |



## **10.2 Volume Management Device MEMBAR2 Registers**

This chapter documents the Volume Management Device's MEMBAR2 registers.

Base address of these registers are defined in the MEMBAR2\_0\_14\_0\_PCI register in Bus: 0, Device: 14, Function: 0.

#### **10.2.1** Summary of Registers

#### Table 10-3. Summary of MEMBER2 Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                 | Default Value         |
|--------|-----------------|-----------------------------------------------------------------|-----------------------|
| 0h     | 8               | MSI-X Table Address Register 0<br>(MSIXADDR_0_14_0_MEMBAR2[0])  | 00000000000000<br>00h |
| 8h     | 4               | MSI-X Message Data Register 0 (MSIXDATA_0_14_0_MEMBAR2[0])      | 00000000h             |
| Ch     | 4               | MSI-X Vector Control Register 0<br>(MSIXVCTL_0_14_0_MEMBAR2[0]) | 00000001h             |
| 1000h  | 8               | MSI-X Pending Bit Array (MSIXPBA_0_14_0_MEMBAR2)                | 00000000000000<br>00h |

#### 10.2.2 MSI-X Table Address Register 0 (MSIXADDR\_0\_14\_0\_MEMBAR2[0]) - Offset 0h

MSI-X Table Address Register

Note: There are 19 instances of this register. The offset between instances is 16.

| Туре | Size   | Offset       | Default             |
|------|--------|--------------|---------------------|
| MMIO | 64 bit | MEMBER2 + 0h | 000000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                     |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:32        | 00000000<br>h<br>RW | MSI-X Upper Address (MSI_X_UPPER_ADDRESS):<br>Upper address bits used when generating an MSI.                                                                                                                                                                    |
| 31:2         | 00000000<br>h<br>RW | <b>MSI-X Address (MSI_X_ADDRESS):</b><br>System-specified message lower address. For MSI-X messages, the contents of this field from an MSI-X Table entry specifies the lower portion of the DWORD-aligned address (AD[31:02]) for the memory write transaction. |
| 1:0          | 0h<br>RO            | MSG ADD10 (MSG_ADD10):<br>For proper DWORD alignment, these bits need to be 0's.                                                                                                                                                                                 |



#### 10.2.3 MSI-X Message Data Register 0 (MSIXDATA\_0\_14\_0\_MEMBAR2[0]) - Offset 8h

MSI-X Message Data Register

Note: There are 19 instances of this register. The offset between instances is 16.

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MEMBER2 + 8h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                   |
|--------------|---------------------|----------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | Message Data (MESSAGE_DATA):<br>System-specified message data. |

#### 10.2.4 MSI-X Vector Control Register 0 (MSIXVCTL\_0\_14\_0\_MEMBAR2[0]) — Offset Ch

MSI-X Vector Control Register

Note: There are 19 instances of this register. The offset between instances is 16.

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | MEMBER2 + Ch | 0000001h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                |  |
| 0            | 1h<br>RW            | <b>MSI-X Mask (MSI_X_MASK):</b><br>When this bit is set, the NTB is prohibited from sending a message using this MSI-X<br>Table entry. However, any other MSI-X Table entries programmed with the same<br>vector will still be capable of sending an equivalent message unless they are also<br>masked. |  |

# 10.2.5 MSI-X Pending Bit Array (MSIXPBA\_0\_14\_0\_MEMBAR2) – Offset 1000h

MSI-X Pending Bit Array

| Туре | Size   | Offset          | Default            |
|------|--------|-----------------|--------------------|
| MMIO | 64 bit | MEMBER2 + 1000h | 00000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                     |
|--------------|---------------------|------------------------------------------------------------------|
| 63:19        | 0h<br>RO            | Reserved                                                         |
| 18           | 0h<br>RO/V          | IntPending 18 (INTPENDING_18):<br>Represents MSI entry 18        |
| 17           | 0h<br>RO/V          | IntPending 17 (INTPENDING_17):<br>Bit 17 represents MSI entry 17 |
| 16           | 0h<br>RO/V          | IntPending 16 (INTPENDING_16):<br>Bit 16 represents MSI entry 16 |
| 15           | 0h<br>RO/V          | IntPending 15 (INTPENDING_15):<br>Bit 15 represents MSI entry 15 |
| 14           | 0h<br>RO/V          | IntPending 14 (INTPENDING_14):<br>Bit 14 represents MSI entry 14 |
| 13           | 0h<br>RO/V          | IntPending 13 (INTPENDING_13):<br>Bit 13 represents MSI entry 13 |
| 12           | 0h<br>RO/V          | IntPending 12 (INTPENDING_12):<br>Bit 12 represents MSI entry 12 |
| 11           | 0h<br>RO/V          | IntPending 11 (INTPENDING_11):<br>Bit 11 represents MSI entry 11 |
| 10           | 0h<br>RO/V          | IntPending 10 (INTPENDING_10):<br>Bit 10 represents MSI entry 10 |
| 9            | 0h<br>RO/V          | IntPending 9 (INTPENDING_9):<br>Bit 9 represents MSI entry 9     |
| 8            | 0h<br>RO/V          | IntPending 8 (INTPENDING_8):<br>Bit 8 represents MSI entry 8     |
| 7            | 0h<br>RO/V          | IntPending 7 (INTPENDING_7):<br>Bit 7 represents MSI entry 7     |
| 6            | 0h<br>RO/V          | IntPending 6 (INTPENDING_6):<br>Bit 6 represents MSI entry 6     |
| 5            | 0h<br>RO/V          | IntPending 5 (INTPENDING_5):<br>Bit 5 represents MSI entry 5     |
| 4            | 0h<br>RO/V          | IntPending 4 (INTPENDING_4):<br>Bit 4 represents MSI entry 4     |
| 3            | 0h<br>RO/V          | IntPending 3 (INTPENDING_3):<br>Bit 3 represents MSI entry 3     |
| 2            | 0h<br>RO/V          | IntPending 2 (INTPENDING_2):<br>Bit 2 represents MSI entry 2     |
| 1            | 0h<br>RO/V          | IntPending 1 (INTPENDING_1):<br>Bit 1 represents MSI entry 1     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                 |
|--------------|---------------------|--------------------------------------------------------------|
| 0            | 0h<br>RO/V          | IntPending 0 (INTPENDING_0):<br>Bit 0 represents MSI entry 0 |

# **11 Type C Subsystem (TCSS)**

This chapter documents the Type C Subsystem Registers.

#### Table 11-1. Summary of Type C Subsystem (TCSS)

| Thunderbolt DMA Device Registers (D13:F2-3)                   |
|---------------------------------------------------------------|
| USB Host Controller (xHCI) Registers (D13:F0)                 |
| USB Host Controller MBAR Registers (D13:F0)                   |
| USB Device Controller (xDCI) Configuration Registers (D13:F1) |
| Thunderbolt PCI Express* Controller Registers (D7:F0-3)       |

# **11.1** Thunderbolt DMA Device Registers (D13:F2-3)

This chapter documents the registers of the Thunderbolt DMA devices. There are two Thunderbolt DMA devices:

- Bus: 0, Device: 13, Function: 2 (TBT\_DMA0)
- Bus: 0, Device: 13, Function: 3 (TBT\_DMA1)
- **Note:** Register default values are taken from device TBT\_DMA0 only. Consult Volume 1 of this document for Device IDs.

#### **11.1.1 Summary of Registers**

#### Table 11-2. Summary of Bus: 0, Device: 13, Function: 2 Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                                             | Default Value |
|--------|-----------------|---------------------------------------------------------------------------------------------|---------------|
| 0h     | 4               | Vendor ID and Device ID (DMA_CFG_FIRST16DWORD_DW0_INST)                                     | 8A178086h     |
| 4h     | 4               | PCIE Config Space Header 1: Command and Status (DMA_CFG_FIRST16DWORD_DW1_INST)              | 00100000h     |
| 8h     | 4               | PCIE Config Space Header 2: Revision ID and Class Code (DMA_CFG_FIRST16DWORD_DW2_INST)      | 08800000h     |
| Ch     | 4               | PCIE Config Space Header 3: MISC<br>(DMA_CFG_FIRST16DWORD_DW3_INST)                         | 00000000h     |
| 10h    | 4               | PCIE Config Space Header 4: BAR0<br>(DMA_CFG_FIRST16DWORD_DW4_INST)                         | FFFC0000h     |
| 14h    | 4               | PCIE Config Space Header 5: BAR1<br>(DMA_CFG_FIRST16DWORD_DW5_INST)                         | 00000000h     |
| 18h    | 4               | PCIE Config Space Header 6: BAR2<br>(DMA_CFG_FIRST16DWORD_DW6_INST)                         | 00000000h     |
| 1Ch    | 4               | PCIE Config Space Header 7: BAR3<br>(DMA_CFG_FIRST16DWORD_DW7_INST)                         | 00000000h     |
| 28h    | 4               | PCIE Config Space Header 10: Cardbus CIS Pointer<br>(DMA_CFG_FIRST16DWORD_DW10_INST)        | 00000000h     |
| 2Ch    | 4               | PCIE Config Space Header 11: Subsystem IDs<br>(DMA_CFG_FIRST16DWORD_DW11_INST)              | 11112222h     |
| 30h    | 4               | PCIE Config Space Header 12: Expansion ROM Base Address<br>(DMA_CFG_FIRST16DWORD_DW12_INST) | 00000000h     |



| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                                            | Default Value |
|--------|-----------------|--------------------------------------------------------------------------------------------|---------------|
| 34h    | 4               | PCIE Config Space Header 13: PCIE Capabilities Pointer<br>(DMA_CFG_FIRST16DWORD_DW13_INST) | 00000080h     |
| 3Ch    | 4               | PCIE Config Space Header 15: Interrupt Config<br>(DMA_CFG_FIRST16DWORD_DW15_INST)          | 000001FFh     |
| 80h    | 4               | Power Management Capability Configuration<br>(DMA_CFG_PM_CAP_0)                            | F8038801h     |
| 84h    | 4               | PM Capability 1 Control and Status (DMA_CFG_PM_CAP_1)                                      | 00000000h     |
| 88h    | 4               | MSI Capability 0: MSI Capability Config<br>(DMA_CFG_MSIREG_DW0_INST)                       | 0080A005h     |
| 8Ch    | 4               | MSI Capability 1: Message Address Low<br>(DMA_CFG_MSIREG_DW1_INST)                         | 00000000h     |
| 90h    | 4               | MSI Capability 2: Message Address High<br>(DMA_CFG_MSIREG_DW2_INST)                        | 00000000h     |
| 94h    | 4               | MSI Capability 3: Message Data (DMA_CFG_MSIREG_DW3_INST)                                   | 00000000h     |
| 98h    | 4               | MSI Capability 4: Interrupt Mask (DMA_CFG_MSIREG_DW4_INST)                                 | 00000000h     |
| 9Ch    | 4               | MSI Capability 5: Interrupt Pending<br>(DMA_CFG_MSIREG_DW5_INST)                           | 00000000h     |
| A0h    | 4               | MSIX Capability 0: MSIX Capability Config<br>(DMA_CFG_MSIXREG_DW0_INST)                    | 000F0011h     |
| A4h    | 4               | MSIX Capability 1: Table Offset and Table BIR<br>(DMA_CFG_MSIXREG_DW1_INST)                | 00000000h     |
| A8h    | 4               | MSIX Capability 2: PBA Offset and PBA BIR<br>(DMA_CFG_MSIXREG_DW2_INST)                    | 00000FA0h     |
| CCh    | 4               | VS CAP 10 (DMA_CFG_VS_CAP_10)                                                              | 00000000h     |
| D0h    | 4               | VS CAP 11 (DMA_CFG_VS_CAP_11)                                                              | 00000000h     |
| D4h    | 4               | VS CAP 12 Thunderbolt Access Through PCIE Command Register (DMA_CFG_VS_CAP_12)             | 00000000h     |
| D8h    | 4               | VS CAP 13 Thunderbolt Access Through PCIE Write Data Register (DMA_CFG_VS_CAP_13)          | 00000000h     |
| DCh    | 4               | VS CAP 14 Thunderbolt Access Through PCIERead Data Register (DMA_CFG_VS_CAP_14)            | 00000000h     |
| E8h    | 4               | VS CAP 17 (DMA_CFG_VS_CAP_17)                                                              | 00000000h     |
| ECh    | 4               | VS CAP 18 (DMA_CFG_VS_CAP_18)                                                              | 00000000h     |
| F0h    | 4               | VS CAP 19 (DMA_CFG_VS_CAP_19)                                                              | 00000000h     |
| F4h    | 4               | VS CAP 20: BIOS Data LOW (DMA_CFG_VS_CAP_20)                                               | 00000000h     |
| F8h    | 4               | VS CAP 21: BIOS Data HIGH (DMA_CFG_VS_CAP_21)                                              | 00000000h     |
| FCh    | 4               | VS CAP 22: YFL Vendor Configuration Bits (DMA_CFG_VS_CAP_22)                               | 06061000h     |

#### 11.1.2 Vendor ID and Device ID (DMA\_CFG\_FIRST16DWORD\_DW0\_INST) - Offset 0h

PCIE Config Space Header 0 Vendor ID and Device ID

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + 0h | 8A178086h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                             |
|--------------|---------------------|--------------------------------------------------------------------------|
| 31:16        | 8A17h<br>RO/V       | Device ID (DEVID):<br>See Description in PCI Local Bus Specification     |
| 15:0         | 8086h<br>RO         | Vendor ID (VENDOR_ID):<br>See Description in PCI Local Bus Specification |

### 11.1.3 PCIE Config Space Header 1: Command and Status (DMA\_CFG\_FIRST16DWORD\_DW1\_INST) - Offset 4h

Command and Status

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + 4h | 00100000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                     |
|--------------|---------------------|--------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RW/1C         | <b>Detected Parity Error (DETECTEDPARERR):</b><br>See Description in PCI Local Bus Specification |
| 30           | 0h<br>RW/1C         | Signaled System Error (SYSERROR):<br>See Description in PCI Local Bus Specification              |
| 29           | 0h<br>RW/1C         | Received Master Abort (RCVDMASABORT):<br>See Description in PCI Local Bus Specification          |
| 28           | 0h<br>RW/1C         | Received Taret Abort (RCVDTARABORT):<br>See Description in PCI Local Bus Specification           |
| 27           | 0h<br>RW/1C         | Signaled Target Abort (SIGNALEDTARABORT):<br>See Description in PCI Local Bus Specification      |
| 26:25        | 0h<br>RO            | Reserved                                                                                         |
| 24           | 0h<br>RW/1C         | Master Data Parity Error (MASTDATPARERR):<br>See Description in PCI Local Bus Specification      |
| 23:21        | 0h<br>RO            | Reserved                                                                                         |

| In | <b>Ie</b> | ® |
|----|-----------|---|

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------|
| 20           | 1h<br>RO            | New Capability List Exists (CAPLIST):<br>See Description in PCI Local Bus Specification |
| 19           | 0h<br>RO            | Interrupt Status (INTRPTSTATUS):<br>See Description in PCI Local Bus Specification      |
| 18:11        | 0h<br>RO            | Reserved                                                                                |
| 10           | 0h<br>RW            | Interrupt Disable (INTRPTDISAB):<br>See Description in PCI Local Bus Specification      |
| 9            | 0h<br>RO            | Reserved                                                                                |
| 8            | 0h<br>RW            | Serr# Enable (SERREN):<br>See Description in PCI Local Bus Specification                |
| 7            | 0h<br>RO            | Reserved                                                                                |
| 6            | 0h<br>RW            | Parity Error Resp (PARERRRESP):<br>See Description in PCI Local Bus Specification       |
| 5:3          | 0h<br>RO            | Reserved                                                                                |
| 2            | 0h<br>RW            | Bus Master Enable (BUSMASEN):<br>See Description in PCI Local Bus Specification         |
| 1            | 0h<br>RW            | Mem Space Enable (MEMSPACEEN):<br>See Description in PCI Local Bus Specification        |
| 0            | 0h<br>RW            | IO space Enable (IOSPACEEN):<br>See Description in PCI Local Bus Specification          |

# 11.1.4 PCIE Config Space Header 2: Revision ID and Class Code (DMA\_CFG\_FIRST16DWORD\_DW2\_INST) - Offset 8h

Revision ID and Class Code

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + 8h | 08800000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 31:8         | 088000h<br>RO       | Class Code (CLASS_CODE):<br>See Description in PCI Local Bus Specification |
| 7:0          | 00h<br>RO/V         | Revision ID (REVID):<br>See Description in PCI Local Bus Specification     |



#### 11.1.5 PCIE Config Space Header 3: MISC (DMA\_CFG\_FIRST16DWORD\_DW3\_INST) - Offset Ch

Contains various Config fields

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                   |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------|--|
| 31:24        | 00h<br>RO           | Built-in Self test (BIST):<br>See Description in PCI Local Bus Specification                   |  |
| 23:16        | 00h<br>RO           | Header Type (HEADER_TYPE):<br>See Description in PCI Local Bus Specification                   |  |
| 15:8         | 00h<br>RO           | Master Latency Timer (MASTER_LATENCY_TIMER):<br>See Description in PCI Local Bus Specification |  |
| 7:0          | 00h<br>RW           | Cache Line Size (CACHE_LINE_SIZE):<br>See Description in PCI Local Bus Specification           |  |

#### 11.1.6 PCIE Config Space Header 4: BAR0 (DMA\_CFG\_FIRST16DWORD\_DW4\_INST) - Offset 10h

Contains BAR0 in 32 bit addressing and BAR0\_LOW in 64 bit addressing. BAR0 is used for DMA Memory Access.

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + 10h | FFFC0000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                    |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------|--|
| 31:18        | 3FFFh<br>RW         | BAR0: RW (BAR0_4):<br>BAR0[31:18]: RW field.                                                                    |  |
| 17:4         | 0000h<br>RO         | BAR0: RO (BAR0_3):<br>BAR0[17:4]: RO field.                                                                     |  |
| 3            | 0h<br>RO            | <b>BAR0: Prefetchable (BAR0_2):</b><br>BAR0[3]: Set to 1 if there are no side affects on reads; zero otherwise. |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                   |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------|
| 2            | 0h<br>RO            | <b>BAR0: Type (BAR0_1):</b><br>BAR0[2]: 0 - Locate anywhere in 32-bit access space;1 - Locate anywhere in 64-bit access space. |
| 1:0          | 0h<br>RO            | BAR0: Memory Space Indicator (BAR0_0):<br>BAR0[1:0]: 00b.                                                                      |

#### 11.1.7 PCIE Config Space Header 5: BAR1 (DMA\_CFG\_FIRST16DWORD\_DW5\_INST) - Offset 14h

Contains BAR1 in 32 bit addressing and BAR0\_HIGH in 64 bit addressing. BAR0 is used for DMA Memory Access. BAR1 is used for MSIX Memory accessing.

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + 14h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                           |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:12        | 00000h<br>RW        | <b>BAR1: RW (BAR1_3):</b><br>If 64 bit addressing: BAR0_HIGH[31:12]. Otherswise If 32 bit addressing and MSIX<br>enabled: BAR1[31:12]: RW for MSIX BAR. Otherwise not used.                                                                            |  |
| 11:4         | 00h<br>RO           | <b>BAR1: RO (BAR1_2):</b><br>If 64 bit addressing: BAR0_HIGH[11:4]. Otherwise If 32 bit addressing and MSIX is enabled: BAR1[11:4]: RO for MSIX BAR. Otherwise not used.                                                                               |  |
| 3            | 0h<br>RO            | <b>BAR1: Prefetchable (BAR1_1):</b><br>If 64 bit addressing: BAR0_HIGH[3]. Otherwise if 32 bit addressing and MSIX<br>enabled: BAR1[3]: 0 - Locate anywhere in 32-bit access space; 1 - Locate anywhere<br>in 64-bit access space. Otherwise not used. |  |
| 2:0          | 0h<br>RO            | <b>BAR1: Memory Space Enable and Type (BAR1_0):</b><br>If 64 bit addressing: BAR0_HIGH[2:0] otherwise If 32 bit addressing and MSIX<br>enabled: BAR1[2:0]: 3'b000. Otherwise not used.                                                                 |  |

#### 11.1.8 PCIE Config Space Header 6: BAR2 (DMA\_CFG\_FIRST16DWORD\_DW6\_INST) - Offset 18h

Not used when using in 32 bit addressing and BAR1\_LOW when using 64 bit addressing. BAR1 is used for MSIX Memory accessing.

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + 18h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                          |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:12        | 00000h<br>RW        | <b>BAR2 4 (BAR2_4):</b><br>If 64 bit addressing and MSIX enabled: BAR1[31:12]: MSIX RW field. Otherwise not used.                                                                     |  |
| 11:4         | 00h<br>RO           | <b>BAR2 3 (BAR2_3):</b><br>If 64 bit addressing and MSIX enabled: BAR1[11:4]: MSIX RO field. Otherwise not used.                                                                      |  |
| 3            | 0h<br>RO            | <b>BAR2 2 (BAR2_2):</b><br>If 64 bit addressing and MSIX enabled: BAR1[3]: Set to 1 if there are no side affects on reads; zero otherwise. Otherwise not used.                        |  |
| 2            | 0h<br>RO            | <b>BAR2 1 (BAR2_1):</b><br>If 64 bit addressing and MSIX enabled: BAR1[2]: 0 - Locate anywhere in 32-bit access space;1 - Locate anywhere in 64-bit access space. Otherwise not used. |  |
| 1:0          | 0h<br>RO            | BAR2 0 (BAR2_0):<br>If 64 bit addressing and MSIX enabled: BAR1[1:0]: 2'b00. Otherwise not used.                                                                                      |  |

#### 11.1.9 PCIE Config Space Header 7: BAR3 (DMA\_CFG\_FIRST16DWORD\_DW7\_INST) - Offset 1Ch

Not used when using in 32 bit addressing and BAR1\_HIGH when using 64 bit addressing. BAR1 is used for MSIX Memory accessing.

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + 1Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                      |
|--------------|---------------------|-------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | BAR 3 (BAR3):<br>If 64 bit addressing and MSIX enabled: BAR1_HIGH |

### 11.1.10 PCIE Config Space Header 10: Cardbus CIS Pointer (DMA\_CFG\_FIRST16DWORD\_DW10\_INST) - Offset 28h

Cardbus CIS Pointer



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + 28h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                 |
|--------------|---------------------|----------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO | Cardbus CIS Pointer (CARDBUS_CIS_POINTER):<br>See Description in PCI Local Bus Specification |

#### 11.1.11 PCIE Config Space Header 11: Subsystem IDs (DMA\_CFG\_FIRST16DWORD\_DW11\_INST) - Offset 2Ch

Subsystem IDs Used.

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + 2Ch | 11112222h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                             |
|--------------|---------------------|------------------------------------------------------------------------------------------|
| 31:16        | 1111h<br>RO         | Subsystem ID (SUBSYS_ID):<br>See Description in PCI Local Bus Specification              |
| 15:0         | 2222h<br>RO         | Subsystem Vendor ID (SUBSYS_VENDORID):<br>See Description in PCI Local Bus Specification |

#### 11.1.12 PCIE Config Space Header 12: Expansion ROM Base Address (DMA\_CFG\_FIRST16DWORD\_DW12\_INST) -Offset 30h

Expansion ROM Base Address

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + 30h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                               |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO | Expansion ROM Base Address (EXPANSION_ROM_BASE_ADDRESS):<br>See Description in PCI Local Bus Specification |

#### 11.1.13 PCIE Config Space Header 13: PCIE Capabilities Pointer (DMA\_CFG\_FIRST16DWORD\_DW13\_INST) - Offset 34h

Capabilities Pointer

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + 34h | 0000080h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                       |
|--------------|---------------------|----------------------------------------------------------------------------------------------------|
| 31:8         | 0h<br>RO            | Reserved                                                                                           |
| 7:0          | 80h<br>RO           | New Capabilities Pointer (CAPABILITIES_POINTER):<br>See Description in PCI Local Bus Specification |

#### 11.1.14 PCIE Config Space Header 15: Interrupt Config (DMA\_CFG\_FIRST16DWORD\_DW15\_INST) - Offset 3Ch

Interrupt configuration fields.



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + 3Ch | 000001FFh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                           |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------|--|
| 31:24        | 00h<br>RO           | Maximum Latency gaining access to PCI bus (MAX_LAT):<br>See Description in PCI Local Bus Specification |  |
| 23:16        | 00h<br>RO           | Minimum Grant for device burst period (MIN_GNT):<br>See Description in PCI Local Bus Specification     |  |
| 15:8         | 01h<br>RO           | Interrupt Pin (INTERRUPT_PIN):<br>See Description in PCI Local Bus Specification                       |  |
| 7:0          | FFh<br>RW           | Interrupt Line (INTERRUPT_LINE):<br>See Description in PCI Local Bus Specification                     |  |

## 11.1.15 Power Management Capability Configuration (DMA\_CFG\_PM\_CAP\_0) - Offset 80h

Power Management capability Configuration

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + 80h | F8038801h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                         |
|--------------|---------------------|------------------------------------------------------------------------------------------------------|
| 31:27        | 1Fh<br>RO/V         | PME Support (PME_SUPPORT):<br>See Description in PCI Local Bus Specification                         |
| 26:20        | 0h<br>RO            | Reserved                                                                                             |
| 19           | 0h<br>RO/V          | PME Clock (PME_CLOCK):<br>See Description in PCI Local Bus Specification                             |
| 18:16        | 3h<br>RO/V          | VERSION:<br>See Description in PCI Local Bus Specification                                           |
| 15:8         | 88h<br>RO/V         | Next Capability Pointer (NEXT_CAPABILITY_POINTER):<br>See Description in PCI Local Bus Specification |
| 7:0          | 01h<br>RO/V         | Capability ID (CAPABILITY_ID):<br>See Description in PCI Local Bus Specification                     |



#### 11.1.16 PM Capability 1 Control and Status (DMA\_CFG\_PM\_CAP\_1) — Offset 84h

Power management Control and Status

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + 84h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                     |
|--------------|---------------------|----------------------------------------------------------------------------------|
| 31:24        | 00h<br>RO           | PM Data Reg (PM_DATA_REG):<br>See Description in PCI Local Bus Specification     |
| 23:16        | 00h<br>RO           | BSE:<br>See Description in PCI Local Bus Specification                           |
| 15           | 0h<br>RW/1C         | PME Status (PME_STATUS):<br>See Description in PCI Local Bus Specification       |
| 14:13        | 0h<br>RO            | Data Scale (DATA_SCALE):<br>See Description in PCI Local Bus Specification       |
| 12:9         | 0h<br>RO            | Data Select (DATA_SEL):<br>See Description in PCI Local Bus Specification        |
| 8            | 0h<br>RW            | PME Enable (PME_EN):<br>See Description in PCI Local Bus Specification           |
| 7:4          | 0h<br>RO            | Reserved                                                                         |
| 3            | 0h<br>RO            | No Soft Reset (NO_SOFT_RESET):<br>See Description in PCI Local Bus Specification |
| 2            | 0h<br>RO            | Reserved                                                                         |
| 1:0          | 0h<br>RW            | PM State (PM_STATE):<br>See Description in PCI Local Bus Specification           |

#### 11.1.17 MSI Capability 0: MSI Capability Config (DMA\_CFG\_MSIREG\_DW0\_INST) - Offset 88h

MSI Capability Config



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + 88h | 0080A005h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                               |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------|
| 31:25        | 0h<br>RO            | Reserved                                                                                                   |
| 24           | 0h<br>RO            | Per vector masking capable (PER_VECTOR_MASKING_CAPABLE):<br>See Description in PCI Local Bus Specification |
| 23           | 1h<br>RO            | b64 address capable (B64_ADDRESS_CAPABLE):<br>See Description in PCI Local Bus Specification               |
| 22:20        | 0h<br>RW            | Multiple Message Enable (MULTIPLE_MESSAGE_ENABLE):<br>See Description in PCI Local Bus Specification       |
| 19:17        | 0h<br>RO            | Multiple Message Capable (MULTIPLE_MESSAGE_CAPABLE):<br>See Description in PCI Local Bus Specification     |
| 16           | 0h<br>RW            | MSI Enable (MSI_ENABLE):<br>See Description in PCI Local Bus Specification                                 |
| 15:8         | A0h<br>RO           | NextCapability Pointer (NEXT_CAPABILITY_POINTER):<br>See Description in PCI Local Bus Specification        |
| 7:0          | 05h<br>RO           | Capability ID (CAPABILITY_ID):<br>See Description in PCI Local Bus Specification                           |

#### 11.1.18 MSI Capability 1: Message Address Low (DMA\_CFG\_MSIREG\_DW1\_INST) - Offset 8Ch

MSI Message Address Low

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + 8Ch | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                 |
|--------------|---------------------|----------------------------------------------------------------------------------------------|
| 31:2         | 00000000<br>h<br>RW | Message Address Low (MESSAGE_ADDRESS_LOW):<br>See Description in PCI Local Bus Specification |
| 1:0          | 0h<br>RO            | Reserved                                                                                     |



#### 11.1.19 MSI Capability 2: Message Address High (DMA\_CFG\_MSIREG\_DW2\_INST) — Offset 90h

MSI Message Address High

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + 90h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                          |
|--------------|---------------------|---------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | Message Address High (MSG_ADDR_HI):<br>See Description in PCI Local Bus Specification |

#### 11.1.20 MSI Capability 3: Message Data (DMA\_CFG\_MSIREG\_DW3\_INST) - Offset 94h

MSI Message Data

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + 94h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                               |
|--------------|---------------------|----------------------------------------------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                                                                   |
| 15:0         | 0000h<br>RW         | Message Data (MSG_DATA):<br>See Description in PCI Local Bus Specification |

### 11.1.21 MSI Capability 4: Interrupt Mask (DMA\_CFG\_MSIREG\_DW4\_INST) — Offset 98h

MSI Interrupt Mask



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + 98h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                            |
|--------------|---------------------|-------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | Mask Bits (MSI_MASK):<br>See Description in PCI Local Bus Specification |

#### 11.1.22 MSI Capability 5: Interrupt Pending (DMA\_CFG\_MSIREG\_DW5\_INST) — Offset 9Ch

MSI Interrupt Pending

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + 9Ch | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access   | Field Name (ID): Description                                                  |
|--------------|-----------------------|-------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V | Pending Bits (MSI_PENDING):<br>See Description in PCI Local Bus Specification |

#### 11.1.23 MSIX Capability 0: MSIX Capability Config (DMA\_CFG\_MSIXREG\_DW0\_INST) — Offset A0h

MSIX Capability Config

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + A0h | 000F0011h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                           |
|--------------|---------------------|----------------------------------------------------------------------------------------|
| 31           | 0h<br>RW            | MSIX Enable (MSIX_EN):<br>See Description in PCI Local Bus Specification               |
| 30           | 0h<br>RW            | MSIX FUN MASK (MSIX_FUN_MASK):<br>See Description in PCI Local Bus Specification       |
| 29:27        | 0h<br>RO            | Reserved                                                                               |
| 26:16        | 00Fh<br>RO          | MSIX Table Size (MSIX_TABLE_SIZE):<br>See Description in PCI Local Bus Specification   |
| 15:8         | 00h<br>RO           | Next to MSIX Ptr (NEXT_TO_MSIX_PTR):<br>See Description in PCI Local Bus Specification |
| 7:0          | 11h<br>RO           | MSIX Cap ID (MSIX_CAP_ID):<br>See Description in PCI Local Bus Specification           |

#### 11.1.24 MSIX Capability 1: Table Offset and Table BIR (DMA\_CFG\_MSIXREG\_DW1\_INST) - Offset A4h

Table Offset and Table BIR

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + A4h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                             |
|--------------|---------------------|------------------------------------------------------------------------------------------|
| 31:3         | 00000000<br>h<br>RO | MSIX Table Offset (MSIX_TABLE_OFFSET):<br>See Description in PCI Local Bus Specification |
| 2:0          | 0h<br>RO            | MSIX Table BIR (MSIX_TABLE_BIR):<br>See Description in PCI Local Bus Specification       |



#### 11.1.25 MSIX Capability 2: PBA Offset and PBA BIR (DMA\_CFG\_MSIXREG\_DW2\_INST) - Offset A8h

PBA Offset and PBA BIR

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + A8h | 00000FA0h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                         |
|--------------|---------------------|--------------------------------------------------------------------------------------|
| 31:3         | 000001F4<br>h<br>RO | MSIX PBA Offset (MSIX_PBA_OFFSET):<br>See Description in PCI Local Bus Specification |
| 2:0          | 0h<br>RO            | MSIX PBA BIR (MSIX_PBA_BIR):<br>See Description in PCI Local Bus Specification       |

### 11.1.26 VS CAP 10 (DMA\_CFG\_VS\_CAP\_10) - Offset CCh

#### VS CAP 10

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + CCh | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                                                           |
|--------------|-------------------------|--------------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW/O/P | <b>UUID LOW (UUID_LOW):</b><br>UUID lower DW (bits 31:0).Write Once UUID data for BIOS to write to CM. |

### 11.1.27 VS CAP 11 (DMA\_CFG\_VS\_CAP\_11) - Offset D0h

VS CAP 11

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + D0h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                                                               |
|--------------|-------------------------|------------------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW/O/P | <b>UUID HIGH (UUID_HIGH):</b><br>UUID upper DW (bits 63:32). Write Once UUID data for BIOS to write to CM. |

#### 11.1.28 VS CAP 12 Thunderbolt Access Through PCIE Command Register (DMA\_CFG\_VS\_CAP\_12) - Offset D4h

VS CAP 12 PCIE Mailbox feature TBT access through PCIE Command register

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + D4h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                              |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RW            | Time Out (TIMEOUT):<br>Set by Hardware in case of timeout                                                                                                                                                 |
| 30           | 0h<br>RW            | <b>Command In Progress (COMMAND_IN_PROGRESS):</b><br>Set by Software to start wr/rd command and cleared by Hardware when command is finished or timeouts                                                  |
| 29:24        | 0h<br>RO            | Reserved                                                                                                                                                                                                  |
| 23           | 0h<br>RW            | CMD 2 (CMD_2):<br>1'b0: Regular Target bus access 1'b1: Access to PCIe Switch registers                                                                                                                   |
| 22           | 0h<br>RW            | CMD 1 (CMD_1):<br>1'b0: Regular Target bus access 1'b1: Access to CIO Switch registers                                                                                                                    |
| 21           | 0h<br>RW            | CMD 0 (CMD_0):<br>1'b0 - Read 1'b1 - Write                                                                                                                                                                |
| 20:19        | 0h<br>RW            | <b>Configuration Space (CS):</b><br>Sets CS Target bus value 2'b00 - Path Configuration Space 2'b01 - Port Configuration<br>Space 2'b10 - Device Configuration Space 2'b11 - Counters Configuration Space |
| 18:13        | 00h<br>RW           | Port ID (PORT):<br>Sets Port# Target bus value                                                                                                                                                            |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                           |
|--------------|---------------------|--------------------------------------------------------|
| 12:0         | 0000h<br>RW         | DW Index (DW_INDEX):<br>Sets DW Index Target bus value |

#### 11.1.29 VS CAP 13 Thunderbolt Access Through PCIE Write Data Register (DMA\_CFG\_VS\_CAP\_13) — Offset D8h

VS CAP 13 PCIE Mailbox feature Thunderbolt access through PCIE Write Data register

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + D8h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                         |
|--------------|---------------------|--------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | Write Data (WRITE_DATA):<br>Software puts required data before performing wr command |

#### 11.1.30 VS CAP 14 Thunderbolt Access Through PCIERead Data Register (DMA\_CFG\_VS\_CAP\_14) - Offset DCh

VS CAP 14 PCIE Mailbox feature Thunderbolt access through Read data register

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + DCh | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access   | Field Name (ID): Description                                            |
|--------------|-----------------------|-------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V | Read Data (READ_DATA):<br>Hardware puts read data for Software to read. |

# 11.1.31 VS CAP 17 (DMA\_CFG\_VS\_CAP\_17) - Offset E8h

VS CAP 17

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + E8h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                                  |
|--------------|-------------------------|-------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW/O/P | <b>SECURITY:</b><br>Write Once security register for BIOS to pass data to CM. |

## 11.1.32 VS CAP 18 (DMA\_CFG\_VS\_CAP\_18) - Offset ECh

VS CAP 18

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + ECh | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access   | Field Name (ID): Description                                                   |
|--------------|-----------------------|--------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V | TBT 2 PCIE (TBT2PCIE_LC_MAILBOX):<br>Custom TBT-PCIE Mailbox Registers chapter |

### 11.1.33 VS CAP 19 (DMA\_CFG\_VS\_CAP\_19) - Offset F0h

VS CAP 19



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + F0h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                   |
|--------------|---------------------|--------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | PCIE 2 TBT (PCIE2TBT_LC_MAILBOX):<br>Custom PCIE-TBT Mailbox Registers chapter |

# 11.1.34 VS CAP 20: BIOS Data LOW (DMA\_CFG\_VS\_CAP\_20) - Offset F4h

BIOS DATA LOW

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + F4h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                    |
|--------------|---------------------|-------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | <b>BIOS data low (BIOS_DATA_LOW):</b><br>Lower 32 bits of register for BIOS to pass data to CM. |

# 11.1.35 VS CAP 21: BIOS Data HIGH (DMA\_CFG\_VS\_CAP\_21) - Offset F8h

BIOS DATA HIGH

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + F8h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                      |
|--------------|---------------------|---------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | <b>BIOS data high (BIOS_DATA_HIGH):</b><br>Upper 32 bits of register for BIOS to pass data to CM. |

#### 11.1.36 VS CAP 22: YFL Vendor Configuration Bits (DMA\_CFG\_VS\_CAP\_22) - Offset FCh

YFL Vendor Configuration Bits

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:2] + FCh | 06061000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                   |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 06h<br>RW           | dma active delay (DMA_ACTIVE_DELAY):<br>Initial value for DMA delay counter before stopping clock request.                     |
| 23:16        | 06h<br>RW           | D3 Reset Counter Length (D3_RESET_COUNTER_LENGTH):<br>Initial Value for D3 reset counter.                                      |
| 15:13        | 0h<br>RW            | Fix Gap Between Completion Value (FIX_GAP_BETWEEN_CP_VAL):<br>Value for fix gap between completion.                            |
| 12:8         | 10h<br>RW           | Idle Request Timeout Value (CFG_SCR_IDLE_REQ_TOUT_VAL):<br>IDLE_REQ TimeOUT VALue (16 31).                                     |
| 7            | 0h<br>RW/1C/V       | Unsupported Request Detected (URD):<br>Indicates that the Function received an Unsupported Request                             |
| 6            | 0h<br>RW            | Unsupported Request Reporting Enable (URRE):<br>Controls the signaling of Unsupported Request Errors by sending error Messages |
| 5            | 0h<br>RW            | Fix Gap Between Completion enables (FIX_GAP_BETWEEN_CP_EN):<br>Enable gap between Completion enables.                          |
| 4            | 0h<br>RW            | LAN Disable (FUNC_CFG_LANDIS):<br>Vendor LAN disable bit.                                                                      |
| 3            | 0h<br>RW            | Disable UR Completion Fix (FEXTNVM12_UR_CMPL_FIX_DIS):<br>Disable Unsupported Response Completion Fix                          |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                           |
|--------------|---------------------|------------------------------------------------------------------------|
| 2            | 0h<br>RW            | Force Reread Imr (CB_FORCE_REREAD_IMR):<br>Force reread of IMR         |
| 1            | 0h<br>RW            | Force Power (FORCE_POWER):<br>Force Power cycle. Sets IMR load needed. |
| 0            | 0h<br>RW            | RTD3 Enable (RTD3_ENABLE):<br>0: Disable TRD3<br>1: Enable RTD3        |

# **11.2 USB Host Controller (xHCI) Registers (D13:F0)**

This chapter documents the registers in Bus: 0, Device 13, Function 0.

#### **11.2.1** Summary of Registers

#### Table 11-3. Summary of Bus: 0, Device: 13, Function: 0 Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)             | Default Value         |
|--------|-----------------|---------------------------------------------|-----------------------|
| 0h     | 2               | Vendor ID (VID)                             | 8086h                 |
| 2h     | 2               | Device ID (DID)                             | 8C31h                 |
| 4h     | 2               | Command Reg (CMD)                           | 0000h                 |
| 6h     | 2               | Device Status (STS)                         | 0290h                 |
| 8h     | 1               | Revision ID (RID)                           | 00h                   |
| 9h     | 1               | Programming Interface (PI)                  | 30h                   |
| Ah     | 1               | Sub Class Code (SCC)                        | 03h                   |
| Bh     | 1               | Base Class Code (BCC)                       | 0Ch                   |
| Dh     | 1               | Master Latency Timer (MLT)                  | 00h                   |
| Eh     | 1               | Header Type (HT)                            | 80h                   |
| 10h    | 8               | Memory Base Address (MBAR)                  | 00000000000000<br>04h |
| 2Ch    | 2               | USB Subsystem Vendor ID (SSVID)             | 0000h                 |
| 2Eh    | 2               | USB Subsystem ID (SSID)                     | 0000h                 |
| 34h    | 1               | Capabilities Pointer (CAP_PTR)              | 70h                   |
| 3Ch    | 1               | Interrupt Line (ILINE)                      | 00h                   |
| 3Dh    | 1               | Interrupt Pin (IPIN)                        | 00h                   |
| 44h    | 4               | XHC System Bus Configuration 2 (XHCC2)      | 003FCA88h             |
| 58h    | 4               | Audio Time Synchronization (AUDSYNC)        | 00000000h             |
| 60h    | 1               | Serial Bus Release Number (SBRN)            | 31h                   |
| 61h    | 1               | Frame Length Adjustment (FLADJ)             | 60h                   |
| 62h    | 1               | Best Effort Service Latency (BESL)          | 00h                   |
| 70h    | 1               | PCI Power Management Capability ID (PM_CID) | 01h                   |
| 71h    | 1               | Next Item Pointer 1 (PM_NEXT)               | 80h                   |
| 72h    | 2               | Power Management Capabilities (PM_CAP)      | C1C2h                 |
| 74h    | 2               | Power Management Control/Status (PM_CS)     | 0008h                 |

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                       | Default Value |
|--------|-----------------|-------------------------------------------------------|---------------|
| 80h    | 1               | Message Signaled Interrupt CID (MSI_CID)              | 05h           |
| 81h    | 1               | Next Item Pointer (MSI_NEXT)                          | 90h           |
| 82h    | 2               | Message Signaled Interrupt Message Control (MSI_MCTL) | 0086h         |
| 84h    | 4               | Message Signaled Interrupt Message Address (MSI_MAD)  | 00000000h     |
| 88h    | 4               | Message Signaled Interrupt Upper Address (MSI_MUAD)   | 00000000h     |
| 8Ch    | 2               | Message Signaled Interrupt Message Data (MSI_MD)      | 0000h         |
| A4h    | 4               | High Speed Configuration 2 (HSCFG2)                   | 00003800h     |

### 11.2.2 Vendor ID (VID) - Offset 0h

Vendor ID

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:13, F:0] + 0h | 8086h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description  |
|--------------|---------------------|-------------------------------|
| 15:0         | 8086h<br>RO         | Vendor ID (VID):<br>Vendor ID |

### 11.2.3 Device ID (DID) – Offset 2h

Device ID

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:13, F:0] + 2h | 8C31h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                        |
|--------------|---------------------|---------------------------------------------------------------------|
| 15:0         | 8C31h<br>RO/V       | Device ID (DID):<br>See Global Device ID table in Chap. 6 for value |



# 11.2.4 Command Reg (CMD) – Offset 4h

#### Command Reg

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:13, F:0] + 4h | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:11        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                             |
| 10           | 0h<br>RW            | <b>Interrupt Disable (INTR_DIS):</b><br>When cleared to 0, the function is capable of generating interrupts. When 1, the function can not generate its interrupt to the interrupt controller. Note that the corresponding Interrupt Status bit is not affected by the interrupt enable.                                                                                                                              |
| 9            | 0h<br>RO            | Fast Back to Back Enable (FBE):<br>Fast Back to Back Enable                                                                                                                                                                                                                                                                                                                                                          |
| 8            | 0h<br>RW            | SERR# Enable (SERR):<br>When set to 1, the XHC is capable of generating (internally) SERR#.                                                                                                                                                                                                                                                                                                                          |
| 7            | 0h<br>RO            | Wait Cycle Control (WCC):<br>Wait Cycle Control                                                                                                                                                                                                                                                                                                                                                                      |
| 6            | 0h<br>RW            | <b>Parity Error Response (PER):</b><br>When set to 1, the XHCI Host Controller will check for correct parity (on its internal interface) and halt operation when bad parity is detected during the data phase as recommended by the XHCI specification. Note that this applies to both requests and completions from the system interface.<br>This bit must be set in order for the parity errors to generate SERR#. |
| 5            | 0h<br>RO            | VGA Palette Snoop (VPS):<br>VGA Palette Snoop                                                                                                                                                                                                                                                                                                                                                                        |
| 4            | 0h<br>RO            | Memory Write Invalidate (MWI):<br>Memory Write Invalidate                                                                                                                                                                                                                                                                                                                                                            |
| 3            | 0h<br>RO            | Special Cycle Enable (SCE):<br>Special Cycle Enable                                                                                                                                                                                                                                                                                                                                                                  |
| 2            | 0h<br>RW            | Bus Master Enable (BME):<br>When set, it allows XHC to act as a bus master.<br>When cleared, it disable XHC from initiating transactions on the system bus.                                                                                                                                                                                                                                                          |
| 1            | 0h<br>RW            | <b>Memory Space Enable (MSE):</b><br>This bit controls access to the XHC Memory Space registers. If this bit is set, accesses<br>to the XHC registers are enabled. The Base Address register for the XHC should be<br>programmed before this bit is set.                                                                                                                                                             |
| 0            | 0h<br>RO            | I/O Space Enable (IOSE):<br>Reserved                                                                                                                                                                                                                                                                                                                                                                                 |

# 11.2.5 Device Status (STS) – Offset 6h

**Device Status** 

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:13, F:0] + 6h | 0290h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                     |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15           | 0h<br>RW/1C         | <b>Detected Parity Error (DPE):</b><br>This bit is set by the Intel PCH whenever a parity error is seen on the internal interface to the XHC host controller, regardless of the setting of bit 6 or bit 8 in the Command register or any other conditions. Software clears this bit by writing a 1 to this bit location.                         |
| 14           | 0h<br>RW/1C         | <b>Signaled System Error (SSE):</b><br>This bit is set by the Intel PCH whenever it signals SERR# (internally). The SERR_EN bit (bit 8 in the Command Register) must be 1 for this bit to be set.<br>Software clears this bit by writing a 1 to this bit location.                                                                               |
| 13           | 0h<br>RW/1C         | <b>Received Master-Abort Status (RMA):</b><br>This bit is set when XHC, as a master, receives a master-abort status on a memory access. This is treated as a Host Error and halts the DMA engines. Software clears this bit by writing a 1 to this bit location.                                                                                 |
| 12           | 0h<br>RW/1C         | <b>Received Target Abort Status (RTA):</b><br>This bit is set when XHC, as a master, receives a target abort status on a memory access. This is treated as a Host Error and halts the DMA engines. Software clears this bit by writing a 1 to this bit location.                                                                                 |
| 11           | 0h<br>RW/1C         | Signaled Target-Abort Status (STA):<br>This bit is used to indicate when the XHC function responds to a cycle with a target<br>abort.                                                                                                                                                                                                            |
| 10:9         | 1h<br>RO            | <b>DEVSEL# Timing Status (DEVT):</b><br>This 2-bit field defines the timing for DEVSEL# assertion. Read-Only.                                                                                                                                                                                                                                    |
| 8            | 0h<br>RW/1C         | <b>Master Data Parity Error Detected (MDPED):</b><br>This bit is set by the Intel PCH whenever a data parity error is detected on a XHC read completion packet on the internal interface to the XHC host controller and bit 6 of the Command register is set to 1. Software clears this bit by writing a 1 to this bit location.                 |
| 7            | 1h<br>RO            | Fast Back-to-Back Capable (FBBC):<br>Reserved                                                                                                                                                                                                                                                                                                    |
| 6            | 0h<br>RO            | User Definable Features (UDF):<br>Reserved                                                                                                                                                                                                                                                                                                       |
| 5            | 0h<br>RO            | 66 MHz Capable (MC):<br>Reserved                                                                                                                                                                                                                                                                                                                 |
| 4            | 1h<br>RO            | <b>Capabilities List (CL):</b><br>Hardwired to 1 indicating that offset 34h contains a valid capabilities pointer.                                                                                                                                                                                                                               |
| 3            | 0h<br>RO/V          | <b>Interrupt Status (INTR_STS):</b><br>This read-only bit reflects the state of this function's interrupt at the input of the enable/disable logic. This bit is a 1 when the interrupt is asserted. This bit will be 0 when the interrupt is deasserted. The value reported in this bit is independent of the value in the Interrupt Enable bit. |
| 2:0          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                         |
|              |                     |                                                                                                                                                                                                                                                                                                                                                  |



### 11.2.6 Revision ID (RID) – Offset 8h

#### Revision ID

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:13, F:0] + 8h | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                |
|--------------|---------------------|---------------------------------------------|
| 7:0          | 00h<br>RO/V         | Revision ID (RID):<br>See Chap 6 for value. |

### **11.2.7** Programming Interface (PI) – Offset 9h

Programming Interface

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:13, F:0] + 9h | 30h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                     |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 30h<br>RO           | <b>Programming Interface (PI):</b><br>A value of 30h indicates that this USB Host Controller conforms to the XHCI specification. |

### 11.2.8 Sub Class Code (SCC) – Offset Ah

Sub Class Code

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:13, F:0] + Ah | 03h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                           |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------|
| 7:0          | 03h<br>RO           | Sub Class Code (SCC):<br>A value of 03h indicates that this is a Universal Serial Bus Host Controller. |

### **11.2.9** Base Class Code (BCC) – Offset Bh

Base Class Code

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:13, F:0] + Bh | 0Ch     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                   |
|--------------|---------------------|----------------------------------------------------------------|
| 7:0          | 0Ch                 | Base Class Code (BCC):                                         |
| 7.0          | RO                  | A value of 0Ch indicates that this is a Serial Bus controller. |

### **11.2.10** Master Latency Timer (MLT) – Offset Dh

#### Master Latency Timer

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:13, F:0] + Dh | 00h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                            |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 00h<br>RO           | Master Latency Timer (MLT):<br>Because the XHC controller is internally implemented with arbitration on an internal<br>interface, it does not need a master latency timer. The bits will be fixed at 0. |



## 11.2.11 Header Type (HT) – Offset Eh

#### Header Type

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:13, F:0] + Eh | 80h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                         |
|--------------|---------------------|------------------------------------------------------------------------------------------------------|
| 7            | 1h<br>RO            | Multi-Function Bit (MFB):<br>Read only indicating single function device.                            |
| 6:0          | 00h<br>RO           | <b>Configuration layout (CL):</b><br>Hardwired to 0 to indicate a standard PCI configuration layout. |

#### 11.2.12 Memory Base Address (MBAR) – Offset 10h

Value in this register will be different after the enumeration process.

| Туре | Size   | Offset                 | Default           |
|------|--------|------------------------|-------------------|
| PCI  | 64 bit | [B:0, D:13, F:0] + 10h | 0000000000000004h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                                                                                                                                                                                                                                  |
|--------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:16        | 00000000<br>0000h<br>RW | <b>Base Address (BA):</b><br>Bits (63:16) correspond to memory address signals (63:16), respectively. This gives 64 KB of relocatable memory space aligned to 64 KB boundaries.                                                                                               |
| 15:4         | 0h<br>RO                | Reserved                                                                                                                                                                                                                                                                      |
| 3            | 0h<br>RO                | <b>PREFETCHABLE:</b><br>This bit is hardwired to 0 indicating that this range should not be prefetched.                                                                                                                                                                       |
| 2:1          | 2h<br>RO                | <b>Memory BAR Type (MBAR_TYPE):</b><br>If this field is hardwired to 00 it indicates that this range can be mapped anywhere within 32-bit address space.<br>If this field is hardwired to 10 it indicates that this range can be mapped anywhere within 64-bit address space. |
| 0            | 0h<br>RO                | <b>Resource Type Indicator (RTE):</b><br>This bit is hardwired to 0 indicating that the base address field in this register maps to memory space                                                                                                                              |

# 11.2.13 USB Subsystem Vendor ID (SSVID) – Offset 2Ch

This register is modified and maintained by BIOS

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:13, F:0] + 2Ch | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                    |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RW/L       | USB Subsystem Vendor ID (SSVID):<br>This register, in combination with the USB Subsystem ID register, enables the<br>operating system to distinguish each subsystem from the others.<br>Locked by: XHCC1.ACCTRL |

## 11.2.14 USB Subsystem ID (SSID) - Offset 2Eh

This register is modified and maintained by BIOS

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:13, F:0] + 2Eh | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                 |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RW/L       | <b>USB Subsystem ID (SSID):</b><br>BIOS sets the value in this register to identify the Subsystem ID. This register, in<br>combination with the Subsystem Vendor ID register, enables the operating system to<br>distinguish each subsystem from other(s).<br><b>Locked by:</b> XHCC1.ACCTRL |

## 11.2.15 Capabilities Pointer (CAP\_PTR) – Offset 34h

**Capabilities Pointer** 



| Туре | Size  | Offset                 | Default |
|------|-------|------------------------|---------|
| PCI  | 8 bit | [B:0, D:13, F:0] + 34h | 70h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                               |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------|
| 7:0          | 70h<br>RO           | Capabilities Pointer (CAP_PTR):<br>This register points to the starting offset of the capabilities ranges. |

### **11.2.16** Interrupt Line (ILINE) – Offset 3Ch

#### Interrupt Line

| Туре | Size  | Offset                 | Default |
|------|-------|------------------------|---------|
| PCI  | 8 bit | [B:0, D:13, F:0] + 3Ch | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                    |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 00h<br>RW           | Interrupt Line (ILINE):<br>This data is not used by the Intel PCH. It is used as a scratchpad register to<br>communicate to software the interrupt line that the interrupt pin is connected to. |

### **11.2.17** Interrupt Pin (IPIN) — Offset 3Dh

This register is modified and maintained by BIOS

| Туре | Size  | Offset                 | Default |
|------|-------|------------------------|---------|
| PCI  | 8 bit | [B:0, D:13, F:0] + 3Dh | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 00h<br>RW/L         | Interrupt pin (IPIN):<br>Bits 7:0 reflect the Interrupt Pin assigned to the host controller by the platform (and are hardwired).<br>Locked by: XHCC1.ACCTRL |

# 11.2.18 XHC System Bus Configuration 2 (XHCC2) – Offset 44h

XHC System Bus Configuration.

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:0] + 44h | 003FCA88h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                      |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RW            | <b>OC Configuration Done (OCCFGDONE):</b><br>This bit is used by BIOS to prevent spurious switching during OC configuration. It must be set by BIOS after configuration of the OC mapping bits is complete. Once this bit is set, OC mapping shall not be changed by SW.                          |
| 30           | 0h<br>RW            | Enable Relaxed Ordering (RO_EN):<br>This bit is used to assert Relaxed Ordering bit                                                                                                                                                                                                               |
| 29:28        | 0h<br>RW            | MMIO Back to Back Rd/Wr Delay Count (RW_DLY_CNT):<br>This field controls the delay in PRIM_CLK clocks applied to the delay inserted between<br>the MMIO Rd/Wr or Wr/Wr back to back scenarios if enabled via XHCC2[11:10]<br>0x0 - 64 clocks<br>0x1 - 128 clocks<br>0x2 - 256 clocks<br>0x3 - N/A |
| 27:26        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                          |
| 25           | 0h<br>RW            | DMA Request Boundary Crossing Control (DREQBCC):<br>This bit controls the boundary crossing limit of each Read/Write Request.<br>0: 4KB<br>1: 64B                                                                                                                                                 |


| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 24:22        | 0h<br>RW            | IDMA Write Request Size Control (WRREQSZCTRL):<br>Write Request Size Control: This bit controls the maximum size of each Write<br>Request.<br>000: 128B<br>001: 256B<br>011 - 110: Reserved<br>111: 64B                                                                                                                                                                                                                                                                                                                                              |  |
| 21           | 1h<br>RW            | <b>XHC Upstream Read Relaxed Ordering Enable (XHCUPRDROE):</b><br>Setting this to 1 disable downstream completion resource checking and allow<br>upstream NP ready beyond Non-posed pre-allocation limit set by bits 20:14                                                                                                                                                                                                                                                                                                                           |  |
| 20:14        | 7Fh<br>RW           | Upstream Non-Posted Pre-Allocation (UNPPA):<br>This field reserves data sizes, in 64 byte chunks, of the downstream completion<br>resource. This value is zero based.<br>000000 - 111111: Pre-allocate 64 bytes - 4096 bytes<br>If set greater than the default allows over-allocation<br>If set less than default allows under-allocation<br>Only allowed to be programmed when BME = 0 and no outstanding downstream<br>completion                                                                                                                 |  |
| 13:12        | 0h<br>RW            | Software Assisted xHC Idle Policy (SWAXHCIP):         Note: Irrespective of the setting of this field, a software write of 0 to SWAXHCI will clear the bit.         00b (default): xHC HW clears SWAXHCI bit upon:         n MMIO access to Host Controller OR         n xHC HW exits Idle state         01b: xHC HW does not autonomously clear SWAXHCI bit. The bit could be cleared only by SW.         10b: xHC HW clears SWAXHCI upon MMIO access to Host Controller. xHC HW exit from Idle state will not clear SWAXHCI.         11b: Reserved |  |
| 11           | 1h<br>RW            | MMIO Read After MMIO Write Delay Disable (RAWDD):<br>This field controls delay on MMIO Read after MMIO Write.<br>0b (Default): Delay MMIO Read after MMIO Write<br>1b: Do not delay MMIO Read after MMIO Write                                                                                                                                                                                                                                                                                                                                       |  |
| 10           | 0h<br>RW            | MMIO Write After MMIO Write Delay Enable (WAWDE):<br>This field controls delay on MMIO Write after previous MMIO Write.<br>0b (Default): Do not delay MMIO Write after previous MMIO Write<br>1b: Delay MMIO Write after previous MMIO Write                                                                                                                                                                                                                                                                                                         |  |
| 9:8          | 2h<br>RW            | SW Assisted Cx Inhibit (SWACXIHB):<br>This field controls how the DMI L1 inhibit signal from USB3 to PMC will behave.<br>00: Never inhibit Cx<br>01: Inhibit Cx when Isochronous Endpoint is active (PPT Behavior)<br>10: Inhibit Cx when Periodic Active as defined in 40.4.3.2.1<br>11: Always inhibit Cx                                                                                                                                                                                                                                          |  |
| 7:6          | 2h<br>RW            | <ul> <li>SW Assisted DMI L1 Inhibit (SWADMIL1IHB):</li> <li>This field controls how the DMI L1 inhibit signal from USB3 to DMI will behave.</li> <li>00: Never inhibit DMI L1.</li> <li>01: Inhibit DMI L1 when Isochronous Endpoint is active (PPT Behavior).</li> <li>10: Inhibit DMI L1 when periodic Active as defined in 40.4.3.2.1.</li> <li>11: Inhibit DMI L1 if XHCC1.SWAXHCI = 0.</li> </ul>                                                                                                                                               |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:3          | 1h<br>RW            | L1 Force P2 Clock Gating Wait Count (L1FP2CGWC):<br>If programmed to non zero, it allows L1 force P2 gating off the clock to be delayed<br>after the time-out period specified. If wake up event is detected before the time-out,<br>pclk remains alive and trigger L1 exit as though CPU host is causing the wake,<br>000: Disabled<br>001: 128 bb_cclk<br>010: 256 bb_cclk<br>100: 1024 bb_cclk<br>100: 1024 bb_cclk<br>101: 2048 bb_cclk<br>110: 4096 bb_cclk<br>111: 131072 bb_cclk |
| 2:0          | 0h<br>RW            | Read Request Size Control (RDREQSZCTRL):<br>Read Request Size Control: This bit controls the maximum size of each Read Request.<br>000: 128B<br>001: 256B<br>010: 512B<br>011 - 110: Reserved<br>111: 64B                                                                                                                                                                                                                                                                               |

### **11.2.19** Audio Time Synchronization (AUDSYNC) – Offset 58h

This 32 bit register is used for audio stream synchronization across different devices. Global signal sample\_now captures a value in AUDSYNC register.

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:0] + 58h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:30        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 29:16        | 0000h<br>RO/V       | <b>Captured Frame List Current Index/Frame Number (CMFI):</b><br>The value in this register is updated in response to sample_now signal. Bits (29:16) reflect state of bits (13:0) of FRINDEX                                                                                                                                                                                                                                                      |
| 15:13        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 12:0         | 0000h<br>RO/V       | <b>Captured Micro-frame BLIF (CMFB):</b><br>The value is updated in response to sample_now signal and provides information about offset within micro-frame. Captured value represents number of 8 high-speed bit time units from start of micro-frame. At the beginning of micro-frame captured value will be 0 and increase to maximum value at the end. Default maximum value is 7499 but it may be changed as result of adjustment done in FLA. |



### 11.2.20 Serial Bus Release Number (SBRN) - Offset 60h

Serial Bus Release Number

| Туре | Size  | Offset                 | Default |
|------|-------|------------------------|---------|
| PCI  | 8 bit | [B:0, D:13, F:0] + 60h | 31h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| R           | R          | R         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------|
| 7:0          | 31h<br>RO           | Serial Bus Release Number (SBRN):<br>A value of 30h indicates that this controller follows USB release 3.0. |

### 11.2.21 Frame Length Adjustment (FLADJ) – Offset 61h

This feature is used to adjust any offset from the clock source that generates the clock that drives the SOF counter. When a new value is written into these six bits, the length of the frame is adjusted. Its initial programmed value is system dependent based on the accuracy of hardware USB clock and is initialized by system BIOS. This register should only be modified when the HChalted bit in the USBSTS register is a one. Changing value of this register while the host controller is operating yields undefined results.

| Туре | Size  | Offset                 | Default |
|------|-------|------------------------|---------|
| PCI  | 8 bit | [B:0, D:13, F:0] + 61h | 60h     |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| R           | R          | R         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                      |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                          |
| 6            | 1h<br>RO            | No Frame Length Timing Capability (NO_FRAME_LENGTH_TIMING_CAP):<br>This flag is set to 1 to indicate that the host controller does not support a<br>programmable Frame Length Timing Value field. |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:0          | 20h<br>RO           | Frame Length Timing Value (FLTV):<br>SOF micro-frame length) is equal to 59488 + value in this field. The default value is<br>decimal 32 (20h), which gives a SOF cycle time of 60000.<br>Frame Length<br>(number of High Speed bit times) FLADJ Value<br>(decimal) (decimal)<br>59488 0 (00h)<br>59504 1 (01h)<br>59520 2 (02h)<br><br>59984 31 (1Fh)<br>60000 32 (20h)<br><br>60480 62 (3Eh)<br>60496 63 (3Fh)<br>Each decimal value change to this register corresponds to 16 high-speed bit times.<br>The SOF cycle time (number of SOF counter clock periods to generate a SOF micro-<br>frame length) is equal to 59488 + value in this field. The default value is decimal 32<br>(20h), which gives a SOF cycle time of 60000. Frame Length (# High Speed bit<br>times) FLADJ Value |

### **11.2.22** Best Effort Service Latency (BESL) – Offset 62h

Best Effort Service Latency.

| Туре | Size  | Offset                 | Default |
|------|-------|------------------------|---------|
| PCI  | 8 bit | [B:0, D:13, F:0] + 62h | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                       |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4          | 0h<br>RW/L          | <b>Default Best Effort Service Latency Deep (DBESLD):</b><br>Default Best Effort Service Latency (DBESLD)<br>If the value of this field is non-zero, it defines the recommended value for<br>programming the PORTPMSC register BESLD field.<br>This is programmed by BIOS based on platform parameters.<br>Locked by: XHCC1.ACCTRL |
| 3:0          | 0h<br>RW/L          | <b>Default Best Effort Service Latency (DBESL):</b><br>If the value of this field is non-zero, it defines the recommended value for<br>programming the PORTPMSC register BESL field.<br>This is programmed by BIOS based on platform parameters.<br><b>Locked by:</b> XHCC1.ACCTRL                                                 |

### 11.2.23 PCI Power Management Capability ID (PM\_CID) - Offset 70h

PCI Power Management Capability ID



| Туре | Size  | Offset                 | Default |
|------|-------|------------------------|---------|
| PCI  | 8 bit | [B:0, D:13, F:0] + 70h | 01h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 01h<br>RO           | <b>PCI Power Management Capability ID (PM_CID):</b><br>A value of 01h indicates that this is a PCI Power Management capabilities field. |

### **11.2.24** Next Item Pointer 1 (PM\_NEXT) – Offset 71h

This register is modified and maintained by BIOS

| Туре | Size  | Offset                 | Default |
|------|-------|------------------------|---------|
| PCI  | 8 bit | [B:0, D:13, F:0] + 71h | 80h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 80h<br>RW/L         | Next Item Pointer 1 (PM_NEXT):<br>This register defaults to 80h, which indicates that the next capability registers begin<br>at configuration offset 80h. This register is writable when the Access Control bit is set<br>to '0'. This allows BIOS to effectively hide the next capability registers, if necessary.<br>This register should only be written during system initialization before the plug-and-<br>play software has enabled any master-initiated traffic.<br>Values of:<br>80h implies next capability is MSI<br>00h implies that MSI capability is hidden.<br>Note: This value is never expected to be programmed.<br>Locked by: XHCC1.ACCTRL |

### 11.2.25 Power Management Capabilities (PM\_CAP) – Offset 72h

Normally, this register is read-only to report capabilities to the power management software. In order to report different power management capabilities depending on the system in which the Intel PCH is used, the write access to this register is controlled by the Access Control bit (ACCTRL). The value written to this register does not affect the hardware other than changing the value returned during a read.

This register is modified and maintained by BIOS

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:13, F:0] + 72h | C1C2h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                       |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:11        | 18h<br>RW/L         | <b>PME Support (PME_SUPPORT):</b><br>This 5-bit field indicates the power states in which the function may assert PME#. The<br>Intel PCH XHC does not support the D1 or D2 states. For all other states, the Intel<br>PCH XHC is capable of generating PME#. Software should never need to modify this<br>field.<br><b>Locked by:</b> XHCC1.ACCTRL |
| 10           | 0h<br>RW/L          | D2 Support (D2_SUPPORT):<br>The D2 state is not supported.<br>Locked by: XHCC1.ACCTRL                                                                                                                                                                                                                                                              |
| 9            | 0h<br>RW/L          | D1 Support (D1_SUPPORT):<br>The D1 state is not supported.<br>Locked by: XHCC1.ACCTRL                                                                                                                                                                                                                                                              |
| 8:6          | 7h<br>RW/L          | Auxiliary Current (AUX_CURRENT):<br>The Intel PCH XHC reports 375mA maximum Suspend well current required when in<br>the D3cold state. This value can be written by BIOS when a more accurate value is<br>known.<br>Locked by: XHCC1.ACCTRL                                                                                                        |
| 5            | 0h<br>RW/L          | <b>DSI:</b><br>The Intel PCH reports 0, indicating that no device-specific initialization is required.<br><b>Locked by:</b> XHCC1.ACCTRL                                                                                                                                                                                                           |
| 4            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                           |
| 3            | 0h<br>RW/L          | PME Clock (PMECLOCK):<br>The Intel PCH reports 0, indicating that no PCI clock is required to generate PME#.<br>Locked by: XHCC1.ACCTRL                                                                                                                                                                                                            |
| 2:0          | 2h<br>RW/L          | VERSION:<br>The Intel PCH reports 010, indicating that it complies with Revision 1.1 of the PCI<br>Power Management Specification.<br>Locked by: XHCC1.ACCTRL                                                                                                                                                                                      |

### 11.2.26 Power Management Control/Status (PM\_CS) - Offset 74h

Power Management Control/Status



| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:13, F:0] + 74h | 0008h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15           | 0h<br>RW/1C         | <b>PME Status (PME_STATUS):</b><br>This bit is set when the Intel PCH XHC would normally assert the PME# signal independent of the state of the PME_En bit. Writing a 1 to this bit will clear it and cause the internal PME to deassert (if enabled). Writing a 0 has no effect. This bit must be explicitly cleared by the operating system each time the operating system is loaded.                                                                                                                                                                                                                                          |
| 14:13        | 0h<br>RO            | Data Scale (DATA_SCALE):<br>The Intel PCH hardwires these bits to 00 because it does not support the associated<br>Data register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 12:9         | 0h<br>RO            | Data Select (DATA_SELECT):<br>The Intel PCH hardwires these bits to 0000 because it does not support the<br>associated Data register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 8            | 0h<br>RW            | <b>PME Enable (PME_EN):</b><br>A 1 enables the Intel PCH XHC to generate an internal PME signal when PME_Status is 1. This bit must be explicitly cleared by the operating system each time it is initially loaded.                                                                                                                                                                                                                                                                                                                                                                                                              |
| 7:4          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3            | 1h<br>RO            | <b>No Soft Reset (NSR):</b><br>No_Soft_Reset - When set ("1"), this bit indicates that devices transitioning from<br>D3hot to D0 because of PowerState commands do not perform an internal reset.<br>Configuration Context is preserved. Upon transition from the D3hot to the D0<br>Initialized state, no additional operating system intervention is required to preserve<br>Configuration Context beyond writing the PowerState bits.<br>Transition from D3hot to D0 by a system or bus segment reset will return to the<br>device state D0 Uninitialized with only PME context preserved if PME is supported and<br>enabled. |
| 2            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1:0          | 0h<br>RW            | <b>POWERSTATE:</b> This 2-bit field is used both to determine the current power state of XHC function and<br>to set a new power state. The definition of the field values are:00b - D0 state11b - D3hot stateIf software attempts to write a value of 10b or 01b in to this field, the write operation<br>must complete normally, however, the data is discarded and no state change occurs.When in the D3hot state, the Intel PCH must not accept accesses to the XHC memory<br>range, but the configuration space must still be accessible.                                                                                    |

### 11.2.27 Message Signaled Interrupt CID (MSI\_CID) – Offset 80h

Message Signaled Interrupt CID

| Туре | Size  | Offset                 | Default |
|------|-------|------------------------|---------|
| PCI  | 8 bit | [B:0, D:13, F:0] + 80h | 05h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                     |
|--------------|---------------------|------------------------------------------------------------------|
| 7:0          | 05h<br>RO           | Capability ID (CID):<br>Indicates that this is an MSI capability |

### **11.2.28** Next Item Pointer (MSI\_NEXT) – Offset 81h

Next Item Pointer

| Туре | Size  | Offset                 | Default |
|------|-------|------------------------|---------|
| PCI  | 8 bit | [B:0, D:13, F:0] + 81h | 90h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                           |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 90h<br>RW/L         | Next Pointer (NEXT_POINTER):<br>Indicates that this is the last item on the capability list<br>Locked by: XHCC1.ACCTRL |

#### 11.2.29 Message Signaled Interrupt Message Control (MSI\_MCTL) — Offset 82h

Message Signaled Interrupt Message Control



| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:13, F:0] + 82h | 0086h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                       |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:9         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                           |
| 8            | 0h<br>RO            | <b>Per-Vector Masking Capable (PVM):</b><br>Specifies whether controller supports MSI per vector masking. Not supported                                                                                                                                                                                                            |
| 7            | 1h<br>RO            | <b>64 Bit Address Capable (C64):</b><br>Specifies whether capable of generating 64-bit messages. This device is 64-bit capable.                                                                                                                                                                                                    |
| 6:4          | 0h<br>RW            | Multiple Message Enable (MME):<br>Indicates the number of messages the controller should assert. This device supports<br>multiple message MSI.                                                                                                                                                                                     |
| 3:1          | 3h<br>RO            | Multiple Message Capable (MMC):<br>Indicates the number of messages the controller wishes to assert.<br>This field must be set by HW to reflect the number of Interrupters supported.<br>Encoding number of Vectors requested (number of Interrupters)<br>000 1<br>001 2<br>010 4<br>011 8<br>100 16<br>101 32<br>110-111 Reserved |
| 0            | 0h<br>RW            | MSI Enable (MSIE):<br>If set to 1, MSI is enabled and the traditional interrupt pins are not used to generate<br>interrupts.<br>If cleared to 0, MSI operation is disabled and the traditional interrupt pins are used.                                                                                                            |

### 11.2.30 Message Signaled Interrupt Message Address (MSI\_MAD) — Offset 84h

Message Signaled Interrupt Message Address

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:0] + 84h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                |
|--------------|---------------------|-----------------------------------------------------------------------------|
| 31:2         | 00000000<br>h<br>RW | ADDR:<br>Lower DW of system specified message address, always DWORD aligned |
| 1:0          | 0h<br>RO            | Reserved                                                                    |

#### 11.2.31 Message Signaled Interrupt Upper Address (MSI\_MUAD) — Offset 88h

Message Signaled Interrupt Upper Address

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:0] + 88h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                             |
|--------------|---------------------|--------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | Upper Addr (UPPERADDR):<br>Upper DW of system specified message address. |

### 11.2.32 Message Signaled Interrupt Message Data (MSI\_MD) - Offset 8Ch

Message Signaled Interrupt Message Data



| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:13, F:0] + 8Ch | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RW         | <b>DATA:</b><br>This 16-bit field is programmed by system software if MSI is enabled. Its content is driven onto the lower word (PCI AD(15:0)) during the data phase of the MSI memory write transaction.<br>The Multiple Message Enable field (bits 6-4 of the Message Control register) defines the number of low order message data bits the function is permitted to modify to generate its system software allocated vectors. For example, a Multiple Message Enable encoding of 010 indicates the function has been allocated four vectors and is permitted to modify to generate the allocated number of vectors). If the Multiple Message Enable field is 000, the function is not permitted to modify the message data. |

### 11.2.33 High Speed Configuration 2 (HSCFG2) – Offset A4h

High Speed Configuration 2

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:0] + A4h | 00003800h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:19        | 0h<br>RO            | Reserved                                                                                                                                                                                |
| 18           | 0h<br>RW            | <b>Port1 Host Mode Override (PORT1_HOST_MODE_OVERRIDE):</b><br>When set, this bit causes the Host_Device mux on port 1 to be forced into the Host mode.                                 |
| 17:16        | 0h<br>RW            | <b>EUSB2SEL:</b><br>The two bits are associate with USB2 ports 1 - bit 16 and 2 - bit 2<br>0: Port is mapped to USB2<br>1: Port is mapped to eUSB2                                      |
| 15           | 0h<br>RW            | HS ASYNC Active IN Mask (HSAAIM):<br>Determines if the Async Active will mask/ignore IN EP s.<br>0 HS ASYNC Active will include IN EP s.<br>1 HS ASYNC Active will mask/ignore IN EP s. |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 14           | 0h<br>RW            | HS OUT ASYNC Active Polling EP Mask (HSOAAPEPM):<br>Determines if the Async Active for OUT HS/FS/LS masks/ignores EP s that are<br>polling/PINGing (HS) due to NAK.<br>0 HS OUT ASYNC Active will include EP s that are polling.<br>1 HS OUT ASYNC Active will mask/ignore EP s that are polling.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 13           | 1h<br>RW            | <b>HS IN ASYNC Active Polling EP Mask (HSIAAPEPM):</b><br>Determines if the Async Active for IN HS/FS/LS masks/ignores EP s that are polling due to NAK.<br>0 HS IN ASYNC Active will include EP s that are polling.<br>1 HS IN ASYNC Active will mask/ignore EP s that are polling.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 12:11        | 3h<br>RW            | <ul> <li>HS INTR IN Periodic Active Policy Control (HSIIPAPC):</li> <li>Controls how the HS INTR IN periodic active is used to generate the global periodic active. This will determine how the smallest service interval among active EP s and number of active EP s are used.</li> <li>0 HS INTR IN periodic active will be used to generate periodic active if Service Interval Threshold OR Numb of EP Threshold values meet the requirement.</li> <li>1 HS INTR IN periodic active will be used to generate periodic active if Service Interval Threshold AND Numb of EP Threshold values meet the requirement.</li> <li>2 Always allow HS INTR EP s to be used in the generation of the global Periodic Active indication.</li> <li>3 Never allow HS INTR EP s to be used in the generation of the global Periodic Active indication</li> </ul> |  |
| 10:4         | 00h<br>RW           | HS INTR IN Periodic Active Num of EP Threshold (HSIIPANEPT):<br>Defines the threshold used to determine if Periodic active may include HS/FS/LS INT<br>IN EP active indication. If there are more than NumEPThreshold active HS/FS/LS<br>INTR EP s then they may be included as part of the periodic active generation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 3:0          | 0h<br>RW            | HS INTR IN Periodic Active Service Interval Threshold (HSIIPASIT):<br>Defines the Service Interval threshold used to determine if Periodic active will include<br>HS/FS/LS INTR IN EP active indication. If there are any active HS/FS/LS INTR EP s<br>with a service interval less than or equal to this threshold then they may be included<br>as part of the periodic active generation.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |

### **11.3 USB Host Controller MBAR Registers (D13:F0)**

This chapter documents the USB Host Controller MBAR registers. The Base address of these registers is defined in the MBAR register which resides in the USB Host Controller register collection (D13:F0).

#### 11.3.1 Summary of Registers

#### Table 11-4. Summary of MBAR Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                       | Default Value |
|--------|-----------------|-------------------------------------------------------|---------------|
| 0h     | 1               | Capability Registers Length (CAPLENGTH)               | 80h           |
| 2h     | 2               | Host Controller Interface Version Number (HCIVERSION) | 0110h         |
| 4h     | 4               | Structural Parameters 1 (HCSPARAMS1)                  | 05000840h     |
| 8h     | 4               | Structural Parameters 2 (HCSPARAMS2)                  | 14200054h     |
| Ch     | 4               | Structural Parameters 3 (HCSPARAMS3)                  | 00A0000Ah     |
| 10h    | 4               | Capability Parameters (HCCPARAMS)                     | 20007FC1h     |
| 14h    | 4               | Doorbell Offset (DBOFF)                               | 00003000h     |
| 18h    | 4               | Runtime Register Space Offset (RTSOFF)                | 00002000h     |



| Offset | Size<br>(Bytes) | s) Register Name (Register Symbol) Default Val             |           |
|--------|-----------------|------------------------------------------------------------|-----------|
| 80h    | 4               | USB Command (USBCMD)                                       | 00000000h |
| 84h    | 4               | USB Status (USBSTS)                                        | 0000001h  |
| 88h    | 4               | Page Size (PAGESIZE)                                       | 0000001h  |
| 94h    | 4               | Device Notification Control (DNCTRL)                       | 00000000h |
| 98h    | 4               | Command Ring Low (CRCR_LO)                                 | 00000000h |
| 9Ch    | 4               | Command Ring High (CRCR_HI)                                | 00000000h |
| B0h    | 4               | Device Context Base Address Array Pointer Low (DCBAAP_LO)  | 00000000h |
| B4h    | 4               | Device Context Base Address Array Pointer High (DCBAAP_HI) | 00000000h |
| B8h    | 4               | Configure Reg (CONFIG)                                     | 00000000h |
| 480h   | 4               | Port Status AndControl USB2 (PORTSC1)                      | 000002A0h |
| 484h   | 4               | Port Power Management Status Aand Control USB2 (PORTPMSC1) | 00000000h |
| 48Ch   | 4               | Port X Hardware LPM Control Register (PORTHLPMC1)          | 00000000h |
| 490h   | 4               | Port Status And Control USB3 (PORTSC2)                     | 000002A0h |
| 494h   | 4               | Port Power Management Status And Control USB3 (PORTPMSC2)  | 00000000h |
| 498h   | 4               | USB3 Port Link Info (PORTLI2)                              | 00000000h |
| 4A0h   | 4               | Port Status And Control USB3 (PORTSC3)                     | 000002A0h |
| 4A4h   | 4               | Port Power Management Status And Control USB3 (PORTPMSC3)  | 00000000h |
| 4A8h   | 4               | USB3 Port Link Info (PORTLI3)                              | 00000000h |
| 4B0h   | 4               | Port Status And Control USB3 (PORTSC4)                     | 000002A0h |
| 4B4h   | 4               | Port Power Management Status And Control USB3 (PORTPMSC4)  | 00000000h |
| 4B8h   | 4               | USB3 Port Link Info (PORTLI4)                              | 00000000h |
| 4C0h   | 4               | Port Status And Control USB3 (PORTSC5)                     | 000002A0h |
| 4C4h   | 4               | Port Power Management Status And Control USB3 (PORTPMSC5)  | 00000000h |
| 4C8h   | 4               | USB3 Port Link Info (PORTLI5)                              | 00000000h |
| 2000h  | 4               | Microframe Index (RTMFINDEX)                               | 00000000h |
| 2020h  | 4               | Interrupter Management (IMAN0)                             | 00000000h |
| 2024h  | 4               | Interrupter Moderation (IMOD0)                             | 00000FA0h |
| 2028h  | 4               | Event Ring Segment Table Size (ERSTSZ0)                    | 00000000h |
| 2030h  | 4               | Event Ring Segment Table Base Address Low (ERSTBA_LO0)     | 00000000h |
| 2034h  | 4               | Event Ring Segment Table Base Address High (ERSTBA_HIO)    | 00000000h |
| 2038h  | 4               | Event Ring Dequeue Pointer Low (ERDP_LO0)                  | 00000000h |
| 203Ch  | 4               | Event Ring Dequeue Pointer High (ERDP_HI0)                 | 00000000h |
| 2040h  | 4               | Interrupter Management (IMAN1)                             | 00000000h |
| 2044h  | 4               | Interrupter Moderation (IMOD1)                             | 00000FA0h |
| 2048h  | 4               | Event Ring Segment Table Size (ERSTSZ1)                    | 00000000h |
| 2050h  | 4               | Event Ring Segment Table Base Address Low (ERSTBA_L01)     | 00000000h |
| 2054h  | 4               | Event Ring Segment Table Base Address High (ERSTBA_HI1)    | 0000000h  |
| 2058h  | 4               | Event Ring Dequeue Pointer Low (ERDP_LO1)                  | 00000000h |
| 205Ch  | 4               | Event Ring Dequeue Pointer High (ERDP_HI1)                 | 00000000h |
| 2060h  | 4               | Interrupter Management (IMAN2)                             | 00000000h |
| 2064h  | 4               | Interrupter Moderation (IMOD2)                             | 00000FA0h |

| Offset | et Size<br>(Bytes) Register Name (Register Symbol) |                                                         | Default Value |
|--------|----------------------------------------------------|---------------------------------------------------------|---------------|
| 2068h  | 4                                                  | Event Ring Segment Table Size (ERSTSZ2)                 | 00000000h     |
| 2070h  | 4                                                  | Event Ring Segment Table Base Address Low (ERSTBA_LO2)  | 00000000h     |
| 2074h  | 4                                                  | Event Ring Segment Table Base Address High (ERSTBA_HI2) | 00000000h     |
| 2078h  | 4                                                  | Event Ring Dequeue Pointer Low (ERDP_LO2)               | 00000000h     |
| 207Ch  | 4                                                  | Event Ring Dequeue Pointer High (ERDP_HI2)              | 00000000h     |
| 2080h  | 4                                                  | Interrupter Management (IMAN3)                          | 00000000h     |
| 2084h  | 4                                                  | Interrupter Moderation (IMOD3)                          | 00000FA0h     |
| 2088h  | 4                                                  | Event Ring Segment Table Size (ERSTSZ3)                 | 00000000h     |
| 2090h  | 4                                                  | Event Ring Segment Table Base Address Low (ERSTBA_LO3)  | 00000000h     |
| 2094h  | 4                                                  | Event Ring Segment Table Base Address High (ERSTBA_HI3) | 00000000h     |
| 2098h  | 4                                                  | Event Ring Dequeue Pointer Low (ERDP_LO3)               | 00000000h     |
| 209Ch  | 4                                                  | Event Ring Dequeue Pointer High (ERDP_HI3)              | 00000000h     |
| 20A0h  | 4                                                  | Interrupter Management (IMAN4)                          | 00000000h     |
| 20A4h  | 4                                                  | Interrupter Moderation (IMOD4)                          | 00000FA0h     |
| 20A8h  | 4                                                  | Event Ring Segment Table Size (ERSTSZ4)                 | 00000000h     |
| 20B0h  | 4                                                  | Event Ring Segment Table Base Address Low (ERSTBA_LO4)  | 00000000h     |
| 20B4h  | 4                                                  | Event Ring Segment Table Base Address High (ERSTBA_HI4) | 00000000h     |
| 20B8h  | 4                                                  | Event Ring Dequeue Pointer Low (ERDP_LO4)               | 00000000h     |
| 20BCh  | 4                                                  | Event Ring Dequeue Pointer High (ERDP_HI4)              | 00000000h     |
| 20C0h  | 4                                                  | Interrupter Management (IMAN5)                          | 0000000h      |
| 20C4h  | 4                                                  | Interrupter Moderation (IMOD5)                          | 00000FA0h     |
| 20C8h  | 4                                                  | Event Ring Segment Table Size (ERSTSZ5)                 | 00000000h     |
| 20D0h  | 4                                                  | Event Ring Segment Table Base Address Low (ERSTBA_LO5)  | 00000000h     |
| 20D4h  | 4                                                  | Event Ring Segment Table Base Address High (ERSTBA_HI5) | 00000000h     |
| 20D8h  | 4                                                  | Event Ring Dequeue Pointer Low (ERDP_LO5)               | 00000000h     |
| 20DCh  | 4                                                  | Event Ring Dequeue Pointer High (ERDP_HI5)              | 00000000h     |
| 20E0h  | 4                                                  | Interrupter Management (IMAN6)                          | 00000000h     |
| 20E4h  | 4                                                  | Interrupter Moderation (IMOD6)                          | 00000FA0h     |
| 20E8h  | 4                                                  | Event Ring Segment Table Size (ERSTSZ6)                 | 00000000h     |
| 20F0h  | 4                                                  | Event Ring Segment Table Base Address Low (ERSTBA_LO6)  | 00000000h     |
| 20F4h  | 4                                                  | Event Ring Segment Table Base Address High (ERSTBA_HI6) | 0000000h      |
| 20F8h  | 4                                                  | Event Ring Dequeue Pointer Low (ERDP_LO6)               | 00000000h     |
| 20FCh  | 4                                                  | Event Ring Dequeue Pointer High (ERDP_HI6)              | 00000000h     |
| 2100h  | 4                                                  | Interrupter Management (IMAN7)                          | 00000000h     |
| 2104h  | 4                                                  | Interrupter Moderation (IMOD7)                          | 00000FA0h     |
| 2108h  | 4                                                  | Event Ring Segment Table Size (ERSTSZ7)                 | 00000000h     |
| 2110h  | 4                                                  | Event Ring Segment Table Base Address Low (ERSTBA_LO7)  | 00000000h     |
| 2114h  | 4                                                  | Event Ring Segment Table Base Address High (ERSTBA_HI7) | 00000000h     |
| 2118h  | 4                                                  | Event Ring Dequeue Pointer Low (ERDP_LO7)               | 00000000h     |
| 211Ch  | 4                                                  | Event Ring Dequeue Pointer High (ERDP_HI7)              | 00000000h     |
| 3000h  | 4                                                  | Door Bell (DB0)                                         | 00000000h     |



| Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value |
|--------|-----------------|---------------------------------|---------------|
| 3004h  | 4               | Door Bell (DB1)                 | 00000000h     |
| 3008h  | 4               | Door Bell (DB2)                 | 00000000h     |
| 300Ch  | 4               | Door Bell (DB3)                 | 00000000h     |
| 3010h  | 4               | Door Bell (DB4)                 | 00000000h     |
| 3014h  | 4               | Door Bell (DB5)                 | 00000000h     |
| 3018h  | 4               | Door Bell (DB6)                 | 00000000h     |
| 301Ch  | 4               | Door Bell (DB7)                 | 00000000h     |
| 3020h  | 4               | Door Bell (DB8)                 | 00000000h     |
| 3024h  | 4               | Door Bell (DB9)                 | 00000000h     |
| 3028h  | 4               | Door Bell (DB10)                | 00000000h     |
| 302Ch  | 4               | Door Bell (DB11)                | 00000000h     |
| 3030h  | 4               | Door Bell (DB12)                | 00000000h     |
| 3034h  | 4               | Door Bell (DB13)                | 00000000h     |
| 3038h  | 4               | Door Bell (DB14)                | 00000000h     |
| 303Ch  | 4               | Door Bell (DB15)                | 00000000h     |
| 3040h  | 4               | Door Bell (DB16)                | 00000000h     |
| 3044h  | 4               | Door Bell (DB17)                | 00000000h     |
| 3048h  | 4               | Door Bell (DB18)                | 00000000h     |
| 304Ch  | 4               | Door Bell (DB19)                | 00000000h     |
| 3050h  | 4               | Door Bell (DB20)                | 00000000h     |
| 3054h  | 4               | Door Bell (DB21)                | 00000000h     |
| 3058h  | 4               | Door Bell (DB22)                | 00000000h     |
| 305Ch  | 4               | Door Bell (DB23)                | 00000000h     |
| 3060h  | 4               | Door Bell (DB24)                | 00000000h     |
| 3064h  | 4               | Door Bell (DB25)                | 00000000h     |
| 3068h  | 4               | Door Bell (DB26)                | 00000000h     |
| 306Ch  | 4               | Door Bell (DB27)                | 00000000h     |
| 3070h  | 4               | Door Bell (DB28)                | 00000000h     |
| 3074h  | 4               | Door Bell (DB29)                | 00000000h     |
| 3078h  | 4               | Door Bell (DB30)                | 00000000h     |
| 307Ch  | 4               | Door Bell (DB31)                | 00000000h     |
| 3080h  | 4               | Door Bell (DB32)                | 00000000h     |
| 3084h  | 4               | Door Bell (DB33)                | 00000000h     |
| 3088h  | 4               | Door Bell (DB34)                | 00000000h     |
| 308Ch  | 4               | Door Bell (DB35)                | 00000000h     |
| 3090h  | 4               | Door Bell (DB36)                | 00000000h     |
| 3094h  | 4               | Door Bell (DB37)                | 00000000h     |
| 3098h  | 4               | Door Bell (DB38)                | 00000000h     |
| 309Ch  | 4               | Door Bell (DB39)                | 00000000h     |
| 30A0h  | 4               | Door Bell (DB40)                | 00000000h     |
| 30A4h  | 4               | Door Bell (DB41)                | 00000000h     |

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                | Default Value |
|--------|-----------------|------------------------------------------------|---------------|
| 30A8h  | 4               | Door Bell (DB42)                               | 00000000h     |
| 30ACh  | 4               | Door Bell (DB43)                               | 00000000h     |
| 30B0h  | 4               | Door Bell (DB44)                               | 00000000h     |
| 30B4h  | 4               | Door Bell (DB45)                               | 00000000h     |
| 30B8h  | 4               | Door Bell (DB46)                               | 00000000h     |
| 30BCh  | 4               | Door Bell (DB47)                               | 00000000h     |
| 30C0h  | 4               | Door Bell (DB48)                               | 00000000h     |
| 30C4h  | 4               | Door Bell (DB49)                               | 00000000h     |
| 30C8h  | 4               | Door Bell (DB50)                               | 00000000h     |
| 30CCh  | 4               | Door Bell (DB51)                               | 00000000h     |
| 30D0h  | 4               | Door Bell (DB52)                               | 00000000h     |
| 30D4h  | 4               | Door Bell (DB53)                               | 00000000h     |
| 30D8h  | 4               | Door Bell (DB54)                               | 00000000h     |
| 30DCh  | 4               | Door Bell (DB55)                               | 00000000h     |
| 30E0h  | 4               | Door Bell (DB56)                               | 00000000h     |
| 30E4h  | 4               | Door Bell (DB57)                               | 00000000h     |
| 30E8h  | 4               | Door Bell (DB58)                               | 00000000h     |
| 30ECh  | 4               | Door Bell (DB59)                               | 00000000h     |
| 30F0h  | 4               | Door Bell (DB60)                               | 00000000h     |
| 30F4h  | 4               | Door Bell (DB61)                               | 00000000h     |
| 30F8h  | 4               | Door Bell (DB62)                               | 00000000h     |
| 30FCh  | 4               | Door Bell (DB63)                               | 00000000h     |
| 3100h  | 4               | Door Bell (DB64)                               | 00000000h     |
| 8004h  | 4               | XECP USB2 Support (XECP_SUPP_USB2_1)           | 20425355h     |
| 800Ch  | 4               | XECP SUPP USB3_3 (XECP_SUPP_USB2_3)            | 00000000h     |
| 8010h  | 4               | XECP SUPP USB2_4 Full Speed (XECP_SUPP_USB2_4) | 000C0021h     |
| 8014h  | 4               | XECP_SUPP USB2_5 Low Speed (XECP_SUPP_USB2_5)  | 05DC0012h     |
| 8018h  | 4               | XECP SUPP USB2_6 High Speed (XECP_SUPP_USB2_6) | 01E00023h     |
| 8020h  | 4               | XECP SUPP USB3_0 (XECP_SUPP_USB3_0)            | 03101402h     |
| 8024h  | 4               | XECP USB3.1 Support (XECP_SUPP_USB3_1)         | 20425355h     |
| 8028h  | 4               | XECP USB3.2 Support (XECP_SUPP_USB3_2)         | 80000402h     |
| 802Ch  | 4               | XECP SUPP USB3_3 (XECP_SUPP_USB3_3)            | 00000000h     |
| 8030h  | 4               | XECP SUPP USB3_4 (XECP_SUPP_USB3_4)            | 00050134h     |
| 8034h  | 4               | XECP SUPP USB3_5 (XECP_SUPP_USB3_5)            | 000A4135h     |
| 8038h  | 4               | XECP SUPP USB3_6 (XECP_SUPP_USB3_6)            | 04E00126h     |
| 803Ch  | 4               | XECP SUPP USB3_7 (XECP_SUPP_USB3_7)            | 09C00127h     |
| 8040h  | 4               | XECP SUPP USB3_8 (XECP_SUPP_USB3_8)            | 13800128h     |
| 8044h  | 4               | XECP SUPP USB3_9 (XECP_SUPP_USB3_9)            | 05B10129h     |
| 8048h  | 4               | XECP SUPP USB3_10 (XECP_SUPP_USB3_10)          | 0B63012Ah     |
| 804Ch  | 4               | XECP SUPP USB3_11 (XECP_SUPP_USB3_11)          | 16C6012Bh     |
| 8094h  | 4               | Host Control Scheduler (HOST_CTRL_SCH_REG)     | 00C08140h     |



| Offset | Size<br>(Bytes) | ize Register Name (Register Symbol) Default                           |                       |
|--------|-----------------|-----------------------------------------------------------------------|-----------------------|
| 80A4h  | 4               | Power Management Control (PMCTRL_REG)                                 | 492D5094h             |
| 80B0h  | 4               | Host Controller Misc Reg (HOST_CTRL_MISC_REG)                         | 0080037Fh             |
| 80B4h  | 4               | Host Controller Misc Reg2 (HOST_CTRL_MISC_REG2)                       | 10000184h             |
| 80B8h  | 4               | Super Speed Port Enable (SSPE_REG)                                    | C0000000h             |
| 80E0h  | 4               | AUX Power Management Control (AUX_CTRL_REG1)                          | 8080BCE0h             |
| 80ECh  | 4               | SuperSpeed Port Link Control (HOST_CTRL_PORT_LINK_REG)                | 18020C00h             |
| 80F0h  | 4               | USB2 Port Link Control 1 (USB2_LINK_MGR_CTRL_REG1)                    | 314803A0h             |
| 80F4h  | 4               | USB2 Port Link Control 2 (USB2_LINK_MGR_CTRL_REG2)                    | 80C40620h             |
| 80F8h  | 4               | USB2 Port Link Control 3 (USB2_LINK_MGR_CTRL_REG3)                    | F865EB6Bh             |
| 80FCh  | 4               | USB2 Port Link Control 4 (USB2_LINK_MGR_CTRL_REG4)                    | 02008003h             |
| 8140h  | 4               | Power Scheduler Control-0 (PWR_SCHED_CTRL0)                           | 0A019132h             |
| 8144h  | 4               | Power Scheduler Control-1 (PWR_SCHED_CTRL2)                           | 0000023Fh             |
| 8154h  | 4               | AUX Power Management Control (AUX_CTRL_REG2)                          | 81192206h             |
| 8164h  | 4               | USB2 PHY Power Management Control (USB2_PHY_PMC)                      | 000000FCh             |
| 816Ch  | 4               | XHCI Aux Clock Control Register (XHCI_AUX_CCR)                        | 000F403Ch             |
| 8174h  | 4               | XHC Latency Tolerance Parameters LTV Control (XLTP_LTV1)              | 01400C01h             |
| 8178h  | 4               | XHC Latency Tolerance Parameters LTV Control 2 (XLTP_LTV2)            | 000017FFh             |
| 817Ch  | 4               | XHC Latency Tolerance Parameters High Idle Time Control (XLTP_HITC)   | 00050002h             |
| 8180h  | 4               | XHC Latency Tolerance Parameters Medium Idle Time Control (XLTP_MITC) | 00050002h             |
| 8184h  | 4               | XHC Latency Tolerance Parameters Low Idle Time Control (XLTP_LITC)    | 00050002h             |
| 81B8h  | 4               | LFPS On Count (LFPSONCOUNT_REG)                                       | 000400C8h             |
| 81C4h  | 4               | USB2 Power Management Control (USB2PMCTRL_REG)                        | 00000908h             |
| 846Ch  | 4               | USB Legacy Support Capability (USBLEGSUP)                             | 00002201h             |
| 8470h  | 4               | USB Legacy Support Control Status (USBLEGCTLSTS)                      | 00000000h             |
| 84F4h  | 4               | Port Disable Override Capability Register (PDO_CAPABILITY)            | 000003C6h             |
| 8604h  | 2               | Command Reg (CMD_MMIO)                                                | 0000h                 |
| 8606h  | 2               | Device Status (STS_MMIO)                                              | 0290h                 |
| 8608h  | 1               | Revision ID (RID_MMIO)                                                | 00h                   |
| 8609h  | 1               | Programming Interface (PI_MMIO)                                       | 30h                   |
| 860Ah  | 1               | Sub Class Code (SCC_MMIO)                                             | 03h                   |
| 860Bh  | 1               | Base Class Code (BCC_MMIO)                                            | 0Ch                   |
| 860Dh  | 1               | Master Latency Timer (MLT_MMIO)                                       | 00h                   |
| 860Eh  | 1               | Header Type (HT_MMIO)                                                 | 80h                   |
| 8610h  | 8               | Memory Base Address (MBAR_MMIO)                                       | 00000000000000<br>04h |
| 862Ch  | 2               | USB Subsystem Vendor ID (SSVID_MMIO)                                  | 0000h                 |
| 862Eh  | 2               | USB Subsystem ID (SSID_MMIO)                                          | 0000h                 |
| 8634h  | 1               | Capabilities Pointer (CAP_PTR_MMIO)                                   | 70h                   |
| 863Ch  | 1               | Interrupt Line (ILINE_MMIO)                                           | 00h                   |
| 863Dh  | 1               | Interrupt Pin (IPIN_MMIO)                                             | 00h                   |

| Offset | et Size<br>(Bytes) Register Name (Register Symbol) |                                                                            | Default Value         |
|--------|----------------------------------------------------|----------------------------------------------------------------------------|-----------------------|
| 8660h  | 1                                                  | Serial Bus Release Number (SBRN_MMIO)                                      | 31h                   |
| 8661h  | 1                                                  | Frame Length Adjustment (FLADJ_MMIO)                                       | 60h                   |
| 8662h  | 1                                                  | Best Effort Service Latency (BESL_MMIO)                                    | 00h                   |
| 8670h  | 1                                                  | PCI Power Management Capability ID (PM_CID_MMIO)                           | 01h                   |
| 8671h  | 1                                                  | Next Item Pointer 1 (PM_NEXT_MMIO)                                         | 80h                   |
| 8672h  | 2                                                  | Power Management Capabilities (PM_CAP_MMIO)                                | C1C2h                 |
| 8674h  | 2                                                  | Power Management Control/Status (PM_CS_MMIO)                               | 0008h                 |
| 8680h  | 1                                                  | Message Signaled Interrupt CID (MSI_CID_MMIO)                              | 05h                   |
| 8681h  | 1                                                  | Next Item Pointer (MSI_NEXT_MMIO)                                          | 90h                   |
| 8682h  | 2                                                  | Message Signaled Interrupt Message Control (MSI_MCTL_MMIO)                 | 0086h                 |
| 8684h  | 4                                                  | Message Signaled Interrupt Message Address (MSI_MAD_MMIO)                  | 00000000h             |
| 8688h  | 4                                                  | Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO)                   | 00000000h             |
| 868Ch  | 2                                                  | Message Signaled Interrupt Message Data (MSI_MD_MMIO)                      | 0000h                 |
| 86A4h  | 4                                                  | High Speed Configuration 2 (HSCFG2_MMIO)                                   | 00003800h             |
| 8700h  | 4                                                  | Debug Capability ID Register (DCID)                                        | 0005100Ah             |
| 8704h  | 4                                                  | Debug Capability Doorbell Register (DCDB)                                  | 00000000h             |
| 8708h  | 4                                                  | Debug Capability Event Ring Segment Table Size Register<br>(DCERSTSZ)      | 00000000h             |
| 8710h  | 8                                                  | Debug Capability Event Ring Segment Table Base Address Register (DCERSTBA) | 00000000000000<br>00h |
| 8718h  | 8                                                  | Debug Capability Event Ring Dequeue Pointer Register (DCERDP)              | 00000000000000<br>00h |
| 8720h  | 4                                                  | Debug Capability Control Register (DCCTRL)                                 | 00000000h             |
| 8724h  | 4                                                  | Debug Capability Status Register (DCST)                                    | 00000000h             |
| 8728h  | 4                                                  | Debug Capability Port Status And Control Register (DCPORTSC)               | 00000080h             |
| 8730h  | 8                                                  | Debug Capability Context Pointer Register (DCCP)                           | 00000000000000<br>00h |
| 8E10h  | 4                                                  | GLOBAL TIME SYNC CAP REG (GLOBAL_TIME_SYNC_CAP_REG)                        | 000012C9h             |
| 8E14h  | 4                                                  | GLOBAL TIME SYNC CTRL REG (GLOBAL_TIME_SYNC_CTRL_REG)                      | 00000000h             |
| 8E18h  | 4                                                  | MICROFRAME TIME REG (MICROFRAME_TIME_REG)                                  | 00000000h             |
| 8E20h  | 4                                                  | GLOBAL TIME LOW REG (GLOBAL_TIME_LOW_REG)                                  | 00000000h             |
| 8E24h  | 4                                                  | Global Time High (GLOBAL_TIME_HI_REG)                                      | 00000000h             |
| 90A4h  | 4                                                  | XHCI USB2 Overcurrent Pin Mapping (U2OCM1)                                 | 00000000h             |
| 90A8h  | 4                                                  | XHCI USB2 Overcurrent Pin Mapping (U2OCM2)                                 | 00000000h             |
| 90ACh  | 4                                                  | XHCI USB2 Overcurrent Pin Mapping (U2OCM3)                                 | 00000000h             |
| 90B0h  | 4                                                  | XHCI USB2 Overcurrent Pin Mapping (U2OCM4)                                 | 00000000h             |
| 9124h  | 4                                                  | XHCI USB3 Overcurrent Pin Mapping (U3OCM1)                                 | 00000000h             |
| 9128h  | 4                                                  | XHCI USB3 Overcurrent Pin Mapping (U3OCM2)                                 | 00000000h             |
| 912Ch  | 4                                                  | XHCI USB3 Overcurrent Pin Mapping (U3OCM3)                                 | 00000000h             |
| 9130h  | 4                                                  | XHCI USB3 Overcurrent Pin Mapping (U3OCM4)                                 | 00000000h             |



### **11.3.2** Capability Registers Length (CAPLENGTH) – Offset 0h

This register is modified and maintained by BIOS

| Туре | Size  | Offset    | Default |
|------|-------|-----------|---------|
| MMIO | 8 bit | MBAR + 0h | 80h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                   |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------|
| 7:0          | 80h<br>RW/L         | Capability Registers Length (CAPLENGTH):<br>Capability Registers Length (CAPLENGTH)<br>Locked by: XHCC1.ACCTRL |

#### 11.3.3 Host Controller Interface Version Number (HCIVERSION) - Offset 2h

This register is modified and maintained by BIOS

| Туре | Size   | Offset    | Default |
|------|--------|-----------|---------|
| MMIO | 16 bit | MBAR + 2h | 0110h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                               |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0110h<br>RW/L       | Host Controller Interface Version Number (HCIVERSION):<br>Host Controller Interface Version Number (HCIVERSION)<br>Locked by: XHCC1.ACCTRL |

### **11.3.4** Structural Parameters 1 (HCSPARAMS1) – Offset 4h

This register is modified and maintained by BIOS

| Туре | Size   | Offset    | Default   |
|------|--------|-----------|-----------|
| MMIO | 32 bit | MBAR + 4h | 05000840h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                         |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 05h<br>RW/L         | Number of Ports (MAXPORTS):Number of Ports (MaxPorts):The value in this field reflects the highest numbered port in the controller, not the<br>actual count of the number of ports.This allows for gaps in the port numbering, between USB2 and USB3 protocol<br>capabilities.Locked by:XHCC1.ACCTRL |
| 23:19        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                             |
| 18:8         | 008h<br>RW/L        | Number of Interrupters (MAXINTRS):<br>Number of Interrupters (MaxInt)<br>Locked by: XHCC1.ACCTRL                                                                                                                                                                                                     |
| 7:0          | 40h<br>RW/L         | Number of Device Slots (MAXSLOTS):<br>Number of Device Slots (MaxSlots)<br>Locked by: XHCC1.ACCTRL                                                                                                                                                                                                   |

### **11.3.5** Structural Parameters 2 (HCSPARAMS2) – Offset 8h

This register is modified and maintained by BIOS

| Туре | Size   | Offset    | Default   |
|------|--------|-----------|-----------|
| MMIO | 32 bit | MBAR + 8h | 14200054h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------|
| 31:27        | 02h<br>RW/L         | Max Scratchpad Buffers LO (MAXSCRATCHPADBUFS):<br>Max Scratchpad Buffers Lo (MaxScratchpadBufs)<br>Locked by: XHCC1.ACCTRL    |
| 26           | 1h<br>RW/L          | Scratchpad Restore (SPR):<br>Scratchpad Restore (SPR)<br>Locked by: XHCC1.ACCTRL                                              |
| 25:21        | 01h<br>RW/L         | Max Scratchpad Buffers HI (MAXSCRATCHPADBUFS_HI):<br>Max Scratchpad Buffers Hi (MaxScratchpadBufs)<br>Locked by: XHCC1.ACCTRL |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                 |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------|
| 20:8         | 0h<br>RO            | Reserved                                                                                                     |
| 7:4          | 5h<br>RW/L          | Event Ring Segment Table Max (ERSTMAX):<br>Event Ring Segment Table Max (ERSTMax)<br>Locked by: XHCC1.ACCTRL |
| 3:0          | 4h<br>RW/L          | Isochronous Scheduling Threshold (IST):<br>Isochronous Scheduling Threshold (IST)<br>Locked by: XHCC1.ACCTRL |

### **11.3.6** Structural Parameters 3 (HCSPARAMS3) – Offset Ch

This register is modified and maintained by BIOS

| Тур | Size     | Offset    | Default   |
|-----|----------|-----------|-----------|
| MMI | ) 32 bit | MBAR + Ch | 00A0000Ah |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------|
| 31:16        | 00A0h<br>RW/L       | U2 Device Exit Latency (U2DEL):<br>U2 Device Exit Latency (U2DEL):<br>Locked by: XHCC1.ACCTRL |
| 15:8         | 0h<br>RO            | Reserved                                                                                      |
| 7:0          | 0Ah<br>RW/L         | U1 Device Exit Latency (U1DEL):<br>U1 Device Exit Latency (U1DEL):<br>Locked by: XHCC1.ACCTRL |

### **11.3.7** Capability Parameters (HCCPARAMS) – Offset 10h

This register is modified and maintained by BIOS

| Туре | Size   | Offset     | Default   |
|------|--------|------------|-----------|
| MMIO | 32 bit | MBAR + 10h | 20007FC1h |

| BIOS Access | SMM Access OS Access |    |
|-------------|----------------------|----|
| RW          | RW                   | RW |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                            |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 2000h<br>RW/L       | xHCI Extended Capabilities Pointer (XECP):<br>xHCI Extended Capabilities Pointer (xECP):<br>The Default value should be 2008h if NumUSB2 = 0<br>Locked by: XHCC1.ACCTRL |
| 15:12        | 7h<br>RW/L          | Maximum Primary Stream Array Size (MAXPSASIZE):<br>Maximum Primary Stream Array Size (MaxPSASize):<br>Locked by: XHCC1.ACCTRL                                           |
| 11           | 1h<br>RW/L          | Contiguous Frame ID Capability (CFC):<br>Contiguous Frame ID Capability (CFC)<br>Locked by: XHCC1.ACCTRL                                                                |
| 10           | 1h<br>RW/L          | Stopped EDLTA Capability (SEC):<br>Stopped EDLTA Capability (SEC)<br>Locked by: XHCC1.ACCTRL                                                                            |
| 9            | 1h<br>RW/L          | Stopped - Short Packet Capability (SPC):<br>Stopped - Short Packet Capability (SPC)<br>Locked by: XHCC1.ACCTRL                                                          |
| 8            | 1h<br>RW/L          | Parst All Event Data (PAE):<br>Parse All Event Data (PAE)<br>Locked by: XHCC1.ACCTRL                                                                                    |
| 7            | 1h<br>RW/L          | No Secondary SID Support (NSS):<br>No Secondary SID Support (NSS)<br>Locked by: XHCC1.ACCTRL                                                                            |
| 6            | 1h<br>RW/L          | Latency Tolerance Messaging Capability (LTC):<br>Latency Tolerance Messaging Capability (LTC):<br>Locked by: XHCC1.ACCTRL                                               |
| 5            | 0h<br>RW/L          | Light HC Reset Capability (LHRC):<br>Light HC Reset Capability (LHRC)<br>Locked by: XHCC1.ACCTRL                                                                        |
| 4            | 0h<br>RW/L          | Port Indicators (PIND):<br>Port Indicators (PIND):<br>Locked by: XHCC1.ACCTRL                                                                                           |
| 3            | 0h<br>RW/L          | Port Power Control (PPC):<br>Port Power Control (PPC):<br>Locked by: XHCC1.ACCTRL                                                                                       |
| 2            | 0h<br>RW/L          | Context Size (CSZ):<br>Context Size (CSZ):<br>Locked by: XHCC1.ACCTRL                                                                                                   |
| 1            | 0h<br>RW/L          | BW Negotiation Capability (BNC):<br>BW Negotiation Capability (BNC):<br>Locked by: XHCC1.ACCTRL                                                                         |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                           |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------|
| 0            | 1h<br>RW/L          | 64-bit Addressing Capability (AC64):<br>64-bit Addressing Capability (AC64)<br>Locked by: XHCC1.ACCTRL |

### **11.3.8** Doorbell Offset (DBOFF) – Offset 14h

Doorbell Offset

| Туре | Size   | Offset     | Default   |
|------|--------|------------|-----------|
| MMIO | 32 bit | MBAR + 14h | 00003000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| R           | R          | R         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                  |
|--------------|---------------------|---------------------------------------------------------------|
| 31:2         | 00000C00<br>h<br>RO | Doorbell Array Offset (DBAO):<br>Doorbell Array Offset (DBAO) |
| 1:0          | 0h<br>RO            | Reserved                                                      |

### **11.3.9** Runtime Register Space Offset (RTSOFF) – Offset 18h

Runtime Register Space Offset

| Туре | Size   | Offset     | Default   |
|------|--------|------------|-----------|
| MMIO | 32 bit | MBAR + 18h | 00002000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                     |
|--------------|---------------------|----------------------------------------------------------------------------------|
| 31:5         | 0000100h<br>RO      | Runtime Register Space Offset (RTRSO):<br>Runtime Register Space Offset (RTRSO): |
| 4:0          | 0h<br>RO            | Reserved                                                                         |

### 11.3.10 USB Command (USBCMD) – Offset 80h

USB Command

| Туре | Size   | Offset     | Default   |
|------|--------|------------|-----------|
| MMIO | 32 bit | MBAR + 80h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:15        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                    |
| 14           | 0h<br>RW            | <b>Extended TCB Enable (ETE):</b><br>This flag indicates that the host controller implementation is enabled to support<br>Transfer Burst Count values greater than 4 in Isoch TDs.<br>This bit may be set only if ETC = 1.                                                                                                  |
| 13           | 0h<br>RW            | <b>CEM Enable (CEM):</b><br>Default = '0'. when set to '1', a Max Exit Latency Too Large Capability Error may be returned by a Configure Endpoint Command.<br>When Cleared to '0', a Max Exit latency Too Large Capability Error shall not be returned by a Configure Endpoint Command.<br>This bit is Reserved if CMC='0'. |
| 12           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                    |
| 11           | 0h<br>RW            | Enable U3 MFINDEX Stop (EU3S):<br>Enable U3 MFINDEX Stop                                                                                                                                                                                                                                                                    |
| 10           | 0h<br>RW            | Enable Wrap Event (EWE):<br>Enable Wrap Event                                                                                                                                                                                                                                                                               |
| 9            | 0h<br>RW            | Controller Restore State (CRS):<br>Controller Restore State                                                                                                                                                                                                                                                                 |
| 8            | 0h<br>RW            | Controller Save State (CSS):<br>Controller Save State                                                                                                                                                                                                                                                                       |
| 7            | 0h<br>RW            | Light Host Controller Reset (LHCRST):<br>Light Host Controller Reset                                                                                                                                                                                                                                                        |
| 6:4          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                    |
| 3            | 0h<br>RW            | Host System Error Enable (HSEE):<br>Host System Error Enable                                                                                                                                                                                                                                                                |
| 2            | 0h<br>RW            | Interrupter Enable (INTE):<br>Interrupter Enable                                                                                                                                                                                                                                                                            |
| 1            | 0h<br>RW            | Host Controller Reset (HCRST):<br>Host Controller Reset                                                                                                                                                                                                                                                                     |
| 0            | 0h<br>RW            | RS:<br>Run or Stop                                                                                                                                                                                                                                                                                                          |
|              |                     |                                                                                                                                                                                                                                                                                                                             |

### 11.3.11 USB Status (USBSTS) – Offset 84h

USB Status



| Туре | Size   | Offset     | Default  |
|------|--------|------------|----------|
| MMIO | 32 bit | MBAR + 84h | 0000001h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                        |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------|
| 31:13        | 0h<br>RO            | Reserved                                                                                            |
| 12           | 0h<br>RO            | Host Controller Error (HCE):<br>This bit is not preset in HC, this is deviation from XHCI 1.0 spec. |
| 11           | 0h<br>RO            | Controller Not Ready (CNR):<br>This is deviation from XHCI 1.0 spec.                                |
| 10           | 0h<br>RW/1C         | Save/Restore Error (SRE):<br>Save/Restore Error                                                     |
| 9            | 0h<br>RO            | Restore State Status (RSS):<br>Restore State Status                                                 |
| 8            | 0h<br>RO            | Save State Status (SSS):<br>Save State Status                                                       |
| 7:5          | 0h<br>RO            | Reserved                                                                                            |
| 4            | 0h<br>RW/1C         | Port Change Detect (PCD):<br>Port Change Detect                                                     |
| 3            | 0h<br>RW/1C         | Event Interrupt (EINT):<br>Event Interrupt                                                          |
| 2            | 0h<br>RW/1C         | Host System Error (HSE):<br>Host System Error                                                       |
| 1            | 0h<br>RO            | Reserved                                                                                            |
| 0            | 1h<br>RO            | Host Controller Halted (HCH):<br>Host Controller Halted                                             |

### 11.3.12 Page Size (PAGESIZE) – Offset 88h

Page Size

| Туре | Size   | Offset     | Default  |
|------|--------|------------|----------|
| MMIO | 32 bit | MBAR + 88h | 0000001h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description       |
|--------------|---------------------|------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                           |
| 15:0         | 0001h<br>RO         | Page Size (PAGESIZE):<br>Page Size |

### **11.3.13** Device Notification Control (DNCTRL) – Offset 94h

**Device Notification Control** 

| Туре | Size   | Offset     | Default  |
|------|--------|------------|----------|
| MMIO | 32 bit | MBAR + 94h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                         |
|--------------|---------------------|------------------------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                                             |
| 15:0         | 0000h<br>RW         | Notification Enable (N0_N15):<br>Notification Enable |

### 11.3.14 Command Ring Low (CRCR\_LO) - Offset 98h

Command Ring Low



| Туре | Size   | Offset     | Default   |
|------|--------|------------|-----------|
| MMIO | 32 bit | MBAR + 98h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                        |
|--------------|---------------------|-----------------------------------------------------|
| 31:6         | 0000000h<br>WO      | Command Ring Pointer (CRP):<br>Command Ring Pointer |
| 5:4          | 0h<br>RO            | Reserved                                            |
| 3            | 0h<br>RO            | Command Ring Running (CRR):<br>Command Ring Running |
| 2            | 0h<br>WO            | Command Abort (CA):<br>Command Abort                |
| 1            | 0h<br>WO            | Command Stop (CS):<br>Command Stop                  |
| 0            | 0h<br>WO            | Ring Cycle State (RCS):<br>Ring Cycle State         |

### **11.3.15** Command Ring High (CRCR\_HI) – Offset 9Ch

Command Ring High

| Туре | Size   | Offset     | Default  |
|------|--------|------------|----------|
| MMIO | 32 bit | MBAR + 9Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                        |
|--------------|---------------------|-----------------------------------------------------|
| 31:0         | 00000000<br>h<br>WO | Command Ring Pointer (CRP):<br>Command Ring Pointer |

#### 11.3.16 Device Context Base Address Array Pointer Low (DCBAAP\_LO) - Offset B0h

Device Context Base Address Array Pointer Low

| Туре | Size   | Offset     | Default   |
|------|--------|------------|-----------|
| MMIO | 32 bit | MBAR + B0h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                     |
|--------------|---------------------|--------------------------------------------------------------------------------------------------|
| 31:6         | 0000000h<br>RW      | Device Context Base Address Array Pointer (DCBAAP):<br>Device Context Base Address Array Pointer |
| 5:0          | 0h<br>RO            | Reserved                                                                                         |

### 11.3.17 Device Context Base Address Array Pointer High (DCBAAP\_HI) — Offset B4h

Device Context Base Address Array Pointer High

| Туре | Size   | Offset     | Default  |
|------|--------|------------|----------|
| MMIO | 32 bit | MBAR + B4h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                          |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | Device Context Base Address Array Pointer (DCBAAP):<br>Device Context Base Address Array Pointer High |

### 11.3.18 Configure Reg (CONFIG) - Offset B8h

Configure Reg



| Туре | Size   | Offset     | Default   |
|------|--------|------------|-----------|
| MMIO | 32 bit | MBAR + B8h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                |
|--------------|---------------------|-----------------------------------------------------------------------------|
| 31:10        | 0h<br>RO            | Reserved                                                                    |
| 9            | 0h<br>RW            | Configuration Information Enable (CIE):<br>Configuration Information Enable |
| 8            | 0h<br>RW            | U3 Entry Enable (U3E):<br>U3 Entry Enable                                   |
| 7:0          | 00h<br>RW           | Max Device Slots Enabled (MAXSLOTSEN):<br>Max Device Slots Enabled          |

### 11.3.19 Port Status AndControl USB2 (PORTSC1) - Offset 480h

There are NumUSB2 USB2 PORTSC registers at offsets:

480h, 490h, ... (480h + (NumUSB2-1)\*10h)

The USB PORTSC registers should be accessed via DW writes for any modification.

Byte Writes have unintended behavior.

| Туре | Size   | Offset      | Default   |
|------|--------|-------------|-----------|
| MMIO | 32 bit | MBAR + 480h | 000002A0h |

| <b>BIOS Access</b> | SMM Access | OS Access |
|--------------------|------------|-----------|
| RW                 | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                          |  |
|--------------|---------------------|-----------------------------------------------------------------------|--|
| 31           | 0h<br>RW/1S         | Warm Port Reset (WPR):<br>Warm Port Reset                             |  |
| 30           | 0h<br>RW/L          | Device Removable (DR):<br>Device Removable<br>Locked by: XHCC1.ACCTRL |  |
| 29:28        | 0h<br>RO            | Reserved                                                              |  |
| 27           | 0h<br>RW/P          | Wake on Over-current Enable (WOE):<br>Note: This register is sticky.  |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                          |
|--------------|---------------------|-----------------------------------------------------------------------|
| 26           | 0h<br>RW/P          | Wake on Disconnect Enable (WDE):<br>Note: This register is sticky.    |
| 25           | 0h<br>RW/P          | Wake on Connect Enable (WCE):<br>Note: This register is sticky.       |
| 24           | 0h<br>RO            | Cold Attach Status (CAS):<br>Cold Attach Status                       |
| 23           | 0h<br>RW/1C         | Port Config Error Change (CEC):<br>Note: This register is sticky.     |
| 22           | 0h<br>RW/1C         | Port Link State Change (PLC):<br>Note: This register is sticky.       |
| 21           | 0h<br>RW/1C         | Port Reset Change (PRC):<br>Note: This register is sticky.            |
| 20           | 0h<br>RW/1C         | Over-current Change (OCC):<br>Note: This register is sticky.          |
| 19           | 0h<br>RW/1C         | Warm Port Reset Change (WRC):<br>Note: This register is sticky.       |
| 18           | 0h<br>RW/1C         | Port Enabled Disabled Change (PEC):<br>Note: This register is sticky. |
| 17           | 0h<br>RW/1C         | Connect Status Change (CSC):<br>Note: This register is sticky.        |
| 16           | 0h<br>RW            | Port Link State Write Strobe (LWS):<br>Port Link State Write Strobe   |
| 15:14        | 0h<br>RW/P          | Port Indicator Control (PIC):<br>Note: This register is sticky.       |
| 13:10        | 0h<br>RW            | Port Speed (PORTSPEED):<br>Note: This register is sticky.             |
| 9            | 1h<br>RW/P          | Port Power (PP):<br>Note: This register is sticky.                    |
| 8:5          | 5h<br>RW/P          | Port Link State (PLS):<br>Note: This register is sticky.              |
| 4            | 0h<br>RW/1S         | Port Reset (PR):<br>Port Reset                                        |
| 3            | 0h<br>RW            | Over-current Active (OCA):<br>Note: This register is sticky.          |
| 2            | 0h<br>RO            | Reserved                                                              |
| 1            | 0h<br>RW/1C         | Port Enabled Disabled (PED):<br>Note: This register is sticky.        |
| 0            | 0h<br>RW            | Current Connect Status (CCS):<br>Note: This register is sticky.       |

#### 11.3.20 Port Power Management Status Aand Control USB2 (PORTPMSC1) - Offset 484h

There are 6 USB2 PORTPMSC registers at offsets: 484h, 494h, ... (484h + (NumUSB2-1)\*10h)



| Туре | Size   | Offset      | Default  |
|------|--------|-------------|----------|
| MMIO | 32 bit | MBAR + 484h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                             |
|--------------|---------------------|--------------------------------------------------------------------------|
| 31:28        | 0h<br>RW/P          | Port Test Control (PTC):<br>Note: This register is sticky.               |
| 27:17        | 0h<br>RO            | Reserved                                                                 |
| 16           | 0h<br>RW            | Hardware LPM Enable (HLE):<br>Hardware LPM Enable                        |
| 15:8         | 00h<br>RW/P         | Device Address (DA):<br>Note: This register is sticky.                   |
| 7:4          | 0h<br>RW/P          | Host Initiated Resume Duration (HIRD):<br>Note: This register is sticky. |
| 3            | 0h<br>RW/P          | Remote Wake Enable (RWE):<br>Note: This register is sticky.              |
| 2:0          | 0h<br>RW            | L1 Status (L1S):<br>Note: This register is sticky.                       |

#### 11.3.21 Port X Hardware LPM Control Register (PORTHLPMC1) – Offset 48Ch

There are 9 PORTHLPMC registers at offsets 48Ch, 49Ch, 4ACh, 4BCh, 4CCh, 4DCh, 4ECh, 4FCh, 50Ch

This register is reset only by platform hardware during cold reset or in response to a Host Controller Reset (HCRST).

The definition for the fields depend on the protocol supported. For USB3 this register is reserved and shall be treated by software as RsvdP. For USB2 the definition is given below. Fields contain parameters neccessary for xHC to automatically generate an LPM Token to the downstream device.

| Туре | Size   | Offset      | Default  |
|------|--------|-------------|----------|
| MMIO | 32 bit | MBAR + 48Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access                                                                                                                                                                                                                                                                                                                                                       | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                           |  |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:14        | 0h<br>RO                                                                                                                                                                                                                                                                                                                                                                  | Reserved                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 13:10        | 0h<br>RW                                                                                                                                                                                                                                                                                                                                                                  | Host Initiated Resume Duration-Deep (HIRDD):<br>System software sets this field to indicate to the recipient device how long the xHC<br>will drive resume if an exit from L1. The HIRDD value is is encoded as follows:<br>0h: 50 us (default)<br>1h: 125 us<br>2h: 200 us<br><br>Fh: 1.175ms<br>The value of 0h is interpreted as 50 us. Each incrementing value adds 75 us to the<br>previous value. |  |
| 9:2          | 00h<br>RW/P                                                                                                                                                                                                                                                                                                                                                               | L1 Timeout (L1_TO):<br>Timeout value for L1 inactivity timer. This field shall be set to 00h by assertion of PR<br>to '1'. Following are permissible values:<br>00h: 128 us (default)<br>01h: 256 us.<br><br>FFh: 65,280us<br>Note: This register is sticky.                                                                                                                                           |  |
| 1:0          | Host Initiated Resume Duration Mode (HIRDM):           Indicates which HIRD value should be used. Following are permissible value           0h         0: Initiate L1 using HIRD only time out (default)           RW/P         1: Initiate HIRDDon timeout. If rejected by device, initiate L1 using HIRD           2,3: Reserved         Note: This register is sticky. |                                                                                                                                                                                                                                                                                                                                                                                                        |  |

### **11.3.22** Port Status And Control USB3 (PORTSC2) – Offset 490h

The USB3 PORTSC registers are at offsets:

First USB3 port: 480h+NumUSB2\*10h

Next USB3 port: First USB3 Port + 10h

and so on...

Final USB3 Port: First USB3 Port + (NumUSB3-1)\*10h)

The USB PORTSC registers should be accessed via DW writes for any modification.

Byte Writes have unintended behavior.

*Note:* Bit definitions are the same as PORTSC1, offset 480h.



#### 11.3.23 Port Power Management Status And Control USB3 (PORTPMSC2) — Offset 494h

Port Power Management Status And Control USB3

| Туре  | Size   | Offset       | Default   |
|-------|--------|--------------|-----------|
| MMIO  | 32 bit | MBAR + 494h  | 00000000h |
| TITIO | 52 510 | וודעד דאהמוז | 000000011 |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                        |
|--------------|---------------------|-----------------------------------------------------|
| 31:17        | 0h<br>RO            | Reserved                                            |
| 16           | 0h<br>RW            | Force Link PM Accept (FLA):<br>Force Link PM Accept |
| 15:8         | 00h<br>RW/P         | <b>U2 Timeout (U2T):</b><br>U2 Timeout              |
| 7:0          | 00h<br>RW/P         | U1 Timeout (U1T):<br>U1 Timeout                     |

### 11.3.24 USB3 Port Link Info (PORTLI2) – Offset 498h

The USB3 PORTLI registers are at offsets:

First USB3 port: 488h+NumUSB2\*10h

Next USB3 port: First USB3 Port + 10h

and so on...

Final USB3 Port: First USB3 Port + (NumUSB3-1)\*10h)

| Туре | Size   | Offset      | Default   |
|------|--------|-------------|-----------|
| MMIO | 32 bit | MBAR + 498h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31:24        | 0h<br>RO            | Reserved                     |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                |
|--------------|---------------------|---------------------------------------------|
| 23:20        | 0h<br>RO/V          | Tx Lane Count (TLC):<br>Tx Lane Count       |
| 19:16        | 0h<br>RO/V          | Rx Lane Count (RLC):<br>Rx Lane Count       |
| 15:0         | 0000h<br>RW         | Link Error Count (LEC):<br>Link Error Count |

### **11.3.25** Port Status And Control USB3 (PORTSC3) – Offset 4A0h

The USB3 PORTSC registers are at offsets:

First USB3 port: 480h+NumUSB2\*10h

Next USB3 port: First USB3 Port + 10h

and so on...

Final USB3 Port: First USB3 Port + (NumUSB3-1)\*10h)

The USB PORTSC registers should be accessed via DW writes for any modification.

Byte Writes have unintended behavior.

*Note:* Bit definitions are the same as PORTSC1, offset 480h.

#### 11.3.26 Port Power Management Status And Control USB3 (PORTPMSC3) — Offset 4A4h

Port Power Management Status And Control USB3

*Note:* Bit definitions are the same as PORTPMSC2, offset 494h.

### 11.3.27 USB3 Port Link Info (PORTLI3) – Offset 4A8h

The USB3 PORTLI registers are at offsets:

First USB3 port: 488h+NumUSB2\*10h

Next USB3 port: First USB3 Port + 10h

and so on...

Final USB3 Port: First USB3 Port + (NumUSB3-1)\*10h)

*Note:* Bit definitions are the same as PORTLI2, offset 498h.

### 11.3.28 Port Status And Control USB3 (PORTSC4) – Offset 4B0h

The USB3 PORTSC registers are at offsets: First USB3 port: 480h+NumUSB2\*10h Next USB3 port: First USB3 Port + 10h



and so on...

Final USB3 Port: First USB3 Port + (NumUSB3-1)\*10h)

The USB PORTSC registers should be accessed via DW writes for any modification.

Byte Writes have unintended behavior.

*Note:* Bit definitions are the same as PORTSC1, offset 480h.

#### 11.3.29 Port Power Management Status And Control USB3 (PORTPMSC4) — Offset 4B4h

Port Power Management Status And Control USB3

*Note:* Bit definitions are the same as PORTPMSC2, offset 494h.

#### 11.3.30 USB3 Port Link Info (PORTLI4) – Offset 4B8h

The USB3 PORTLI registers are at offsets: First USB3 port: 488h+NumUSB2\*10h Next USB3 port: First USB3 Port + 10h and so on... Final USB3 Port: First USB3 Port + (NumUSB3-1)\*10h)

*Note:* Bit definitions are the same as PORTLI2, offset 498h.

#### 11.3.31 Port Status And Control USB3 (PORTSC5) - Offset 4C0h

The USB3 PORTSC registers are at offsets: First USB3 port: 480h+NumUSB2\*10h Next USB3 port: First USB3 Port + 10h and so on... Final USB3 Port: First USB3 Port + (NumUSB3-1)\*10h) The USB PORTSC registers should be accessed via DW writes for any modification. Byte Writes have unintended behavior. Bit definitions are the same as PORTSC1, offset 480h.

#### 11.3.32 Port Power Management Status And Control USB3 (PORTPMSC5) — Offset 4C4h

Port Power Management Status And Control USB3

#### *Note:* Bit definitions are the same as PORTPMSC2, offset 494h.

Note:

### 11.3.33 USB3 Port Link Info (PORTLI5) – Offset 4C8h

The USB3 PORTLI registers are at offsets:

First USB3 port: 488h+NumUSB2\*10h

Next USB3 port: First USB3 Port + 10h

and so on...

Final USB3 Port: First USB3 Port + (NumUSB3-1)\*10h)

*Note:* Bit definitions are the same as PORTLI2, offset 498h.

### 11.3.34 Microframe Index (RTMFINDEX) – Offset 2000h

Microframe Index

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 2000h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                  |
|--------------|---------------------|-----------------------------------------------|
| 31:14        | 0h<br>RO            | Reserved                                      |
| 13:0         | 0000h<br>RO         | Microframe Index (IMANO):<br>Microframe Index |

### **11.3.35** Interrupter Management (IMAN0) – Offset 2020h

There are 8 IMAN registers.

x = 1, 2, ..., 8


| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 2020h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                 |
|--------------|---------------------|----------------------------------------------|
| 31:2         | 0h<br>RO            | Reserved                                     |
| 1            | 0h<br>RW            | Interrupt Enable (IE):<br>Interrupt Enable   |
| 0            | 0h<br>RW/1C         | Interrupt Pending (IP):<br>Interrupt Pending |

### 11.3.36 Interrupter Moderation (IMOD0) – Offset 2024h

There are 8 IMOD registers.

x = 1, 2, ..., 8

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 2024h | 00000FA0h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                            |
|--------------|---------------------|-------------------------------------------------------------------------|
| 31:16        | 0000h<br>RW         | Interrupt Moderation Counter (IMODC):<br>Interrupt Moderation Counter   |
| 15:0         | 0FA0h<br>RW         | Interrupt Moderation Interval (IMODI):<br>Interrupt Moderation Interval |

### 11.3.37 Event Ring Segment Table Size (ERSTSZ0) – Offset 2028h

There are 8 ERSTSZ register.

x = 1, 2, ..., 8

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | MBAR + 2028h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                            |
|--------------|---------------------|-------------------------------------------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                                                                |
| 15:0         | 0000h<br>RW         | Event Ring Segment Table Size (ERSTS):<br>Event Ring Segment Table Size |

### 11.3.38 Event Ring Segment Table Base Address Low (ERSTBA\_LOO) — Offset 2030h

There are 8 ERSTBA\_LO registers

x = 1, 2, ..., 8

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | MBAR + 2030h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                               |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------|
| 31:6         | 0000000h<br>RW      | Event Ring Segment Table Base Address Register (ERSTBA):<br>Event Ring Segment Table Base Address Register |
| 5:0          | 0h<br>RO            | Reserved                                                                                                   |

### 11.3.39 Event Ring Segment Table Base Address High (ERSTBA\_HI0) — Offset 2034h

Event Ring Segment Table Base Address High



| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | MBAR + 2034h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                             |
|--------------|---------------------|------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | Event Ring Segment Table Base Address (ERSTBA):<br>Event Ring Segment Table Base Address |

## 11.3.40 Event Ring Dequeue Pointer Low (ERDP\_LO0) – Offset 2038h

There are 8 ERDP\_LO registers.

x = 1, 2, ..., 8

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | MBAR + 2038h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                     |
|--------------|---------------------|------------------------------------------------------------------|
| 31:4         | 0000000h<br>RW      | Event Ring Dequeue Pointer (ERDP):<br>Event Ring Dequeue Pointer |
| 3            | 0h<br>RW/1C         | Event Handler Busy (EHB):<br>Event Handler Busy                  |
| 2:0          | 0h<br>RW            | Dequeue ERST Segment Index (DESI):<br>Dequeue ERST Segment Index |

# 11.3.41 Event Ring Dequeue Pointer High (ERDP\_HI0) — Offset 203Ch

There are 8 ERDP\_HI registers.

x = 1, 2, ..., 8

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 203Ch | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                            |
|--------------|---------------------|-------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | <b>Event Ring Dequeue Pointer (ERDP):</b><br>Event Ring Dequeue Pointer |

### **11.3.42** Interrupter Management (IMAN1) – Offset 2040h

There are 8 IMAN registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as IMAN0, offset 2020h.

### 11.3.43 Interrupter Moderation (IMOD1) – Offset 2044h

There are 8 IMOD registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as IMOD0, offset 2024h.

### 11.3.44 Event Ring Segment Table Size (ERSTSZ1) – Offset 2048h

There are 8 ERSTSZ register.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as ERSTSZ0, offset 2028h.

#### 11.3.45 Event Ring Segment Table Base Address Low (ERSTBA\_LO1) — Offset 2050h

There are 8 ERSTBA\_LO registers

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as ERSTBA\_LOO, offset 2030h.

#### 11.3.46 Event Ring Segment Table Base Address High (ERSTBA\_HI1) - Offset 2054h

Event Ring Segment Table Base Address High



*Note:* Bit definitions are the same as ERSTBA\_HI0, offset 2034h.

## 11.3.47 Event Ring Dequeue Pointer Low (ERDP\_LO1) – Offset 2058h

There are 8 ERDP\_LO registers.

x = 1, 2, ...,8

*Note:* Bit definitions are the same as ERDP\_LO0, offset 2038h.

## 11.3.48 Event Ring Dequeue Pointer High (ERDP\_HI1) - Offset 205Ch

There are 8 ERDP\_HI registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as ERDP\_HI0, offset 203Ch.

#### 11.3.49 Interrupter Management (IMAN2) – Offset 2060h

There are 8 IMAN registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as IMAN0, offset 2020h.

#### 11.3.50 Interrupter Moderation (IMOD2) – Offset 2064h

There are 8 IMOD registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as IMOD0, offset 2024h.

#### 11.3.51 Event Ring Segment Table Size (ERSTSZ2) - Offset 2068h

There are 8 ERSTSZ register.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as ERSTSZ0, offset 2028h.

#### 11.3.52 Event Ring Segment Table Base Address Low (ERSTBA\_LO2) — Offset 2070h

There are 8 ERSTBA\_LO registers

x = 1, 2, ..., 8

#### *Note:* Bit definitions are the same as ERSTBA\_LO0, offset 2030h.



#### 11.3.53 Event Ring Segment Table Base Address High (ERSTBA\_HI2) - Offset 2074h

Event Ring Segment Table Base Address High

*Note:* Bit definitions are the same as ERSTBA\_HI0, offset 2034h.

## 11.3.54 Event Ring Dequeue Pointer Low (ERDP\_LO2) – Offset 2078h

There are 8 ERDP\_LO registers.

x = 1, 2, ...,8

*Note:* Bit definitions are the same as ERDP\_LO0, offset 2038h.

## 11.3.55 Event Ring Dequeue Pointer High (ERDP\_HI2) – Offset 207Ch

There are 8 ERDP\_HI registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as ERDP\_HI0, offset 203Ch.

#### 11.3.56 Interrupter Management (IMAN3) – Offset 2080h

There are 8 IMAN registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as IMANO, offset 2020h.

#### 11.3.57 Interrupter Moderation (IMOD3) – Offset 2084h

There are 8 IMOD registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as IMOD0, offset 2024h.

#### 11.3.58 Event Ring Segment Table Size (ERSTSZ3) – Offset 2088h

There are 8 ERSTSZ register.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as ERSTSZ0, offset 2028h.

#### 11.3.59 Event Ring Segment Table Base Address Low (ERSTBA\_LO3) — Offset 2090h

There are 8 ERSTBA\_LO registers



x = 1, 2, ..., 8

*Note:* Bit definitions are the same as ERSTBA\_LO0, offset 2030h.

#### 11.3.60 Event Ring Segment Table Base Address High (ERSTBA\_HI3) — Offset 2094h

Event Ring Segment Table Base Address High

*Note:* Bit definitions are the same as ERSTBA\_HI0, offset 2034h.

## 11.3.61 Event Ring Dequeue Pointer Low (ERDP\_LO3) - Offset 2098h

There are 8 ERDP\_LO registers.

x = 1, 2, ...,8

*Note:* Bit definitions are the same as ERDP\_LO0, offset 2038h.

## 11.3.62 Event Ring Dequeue Pointer High (ERDP\_HI3) – Offset 209Ch

There are 8 ERDP\_HI registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as ERDP\_HI0, offset 203Ch.

#### 11.3.63 Interrupter Management (IMAN4) – Offset 20A0h

There are 8 IMAN registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as IMANO, offset 2020h.

#### 11.3.64 Interrupter Moderation (IMOD4) – Offset 20A4h

There are 8 IMOD registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as IMOD0, offset 2024h.

#### 11.3.65 Event Ring Segment Table Size (ERSTSZ4) – Offset 20A8h

There are 8 ERSTSZ register.

x = 1, 2, ..., 8

#### *Note:* Bit definitions are the same as ERSTSZ0, offset 2028h.



#### 11.3.66 Event Ring Segment Table Base Address Low (ERSTBA\_LO4) - Offset 20B0h

There are 8 ERSTBA\_LO registers

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as ERSTBA\_LO0, offset 2030h.

#### 11.3.67 Event Ring Segment Table Base Address High (ERSTBA\_HI4) - Offset 20B4h

Event Ring Segment Table Base Address High

*Note:* Bit definitions are the same as ERSTBA\_HI0, offset 2034h.

## 11.3.68 Event Ring Dequeue Pointer Low (ERDP\_LO4) – Offset 20B8h

There are 8 ERDP\_LO registers.

x = 1, 2, ...,8

*Note:* Bit definitions are the same as ERDP\_LO0, offset 2038h.

### 11.3.69 Event Ring Dequeue Pointer High (ERDP\_HI4) – Offset 20BCh

There are 8 ERDP\_HI registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as ERDP\_HI0, offset 203Ch.

#### 11.3.70 Interrupter Management (IMAN5) – Offset 20C0h

There are 8 IMAN registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as IMANO, offset 2020h.

#### 11.3.71 Interrupter Moderation (IMOD5) – Offset 20C4h

There are 8 IMOD registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as IMOD0, offset 2024h.

#### 11.3.72 Event Ring Segment Table Size (ERSTSZ5) – Offset 20C8h

There are 8 ERSTSZ register.



x = 1, 2, ..., 8

*Note:* Bit definitions are the same as ERSTSZ0, offset 2028h.

#### 11.3.73 Event Ring Segment Table Base Address Low (ERSTBA\_LO5) — Offset 20D0h

There are 8 ERSTBA\_LO registers

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as ERSTBA\_LOO, offset 2030h.

#### 11.3.74 Event Ring Segment Table Base Address High (ERSTBA\_HI5) - Offset 20D4h

Event Ring Segment Table Base Address High

*Note:* Bit definitions are the same as ERSTBA\_HI0, offset 2034h.

## 11.3.75 Event Ring Dequeue Pointer Low (ERDP\_LO5) – Offset 20D8h

There are 8 ERDP\_LO registers.

x = 1, 2, ...,8

*Note:* Bit definitions are the same as ERDP\_LO0, offset 2038h.

## 11.3.76 Event Ring Dequeue Pointer High (ERDP\_HI5) – Offset 20DCh

There are 8 ERDP\_HI registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as ERDP\_HI0, offset 203Ch.

#### 11.3.77 Interrupter Management (IMAN6) – Offset 20E0h

There are 8 IMAN registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as IMANO, offset 2020h.

#### 11.3.78 Interrupter Moderation (IMOD6) – Offset 20E4h

There are 8 IMOD registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as IMOD0, offset 2024h.

### 11.3.79 Event Ring Segment Table Size (ERSTSZ6) – Offset 20E8h

There are 8 ERSTSZ register.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as ERSTSZ0, offset 2028h.

#### 11.3.80 Event Ring Segment Table Base Address Low (ERSTBA\_LO6) — Offset 20F0h

There are 8 ERSTBA\_LO registers

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as ERSTBA\_LO0, offset 2030h.

#### 11.3.81 Event Ring Segment Table Base Address High (ERSTBA\_HI6) — Offset 20F4h

Event Ring Segment Table Base Address High

*Note:* Bit definitions are the same as ERSTBA\_HI0, offset 2034h.

## 11.3.82 Event Ring Dequeue Pointer Low (ERDP\_LO6) – Offset 20F8h

There are 8 ERDP\_LO registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as ERDP\_LO0, offset 2038h.

# 11.3.83 Event Ring Dequeue Pointer High (ERDP\_HI6) – Offset 20FCh

There are 8 ERDP\_HI registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as ERDP\_HI0, offset 203Ch.

#### 11.3.84 Interrupter Management (IMAN7) – Offset 2100h

There are 8 IMAN registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as IMANO, offset 2020h.

### 11.3.85 Interrupter Moderation (IMOD7) – Offset 2104h

There are 8 IMOD registers.



x = 1, 2, ..., 8

*Note:* Bit definitions are the same as IMOD0, offset 2024h.

#### 11.3.86 Event Ring Segment Table Size (ERSTSZ7) – Offset 2108h

There are 8 ERSTSZ register.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as ERSTSZ0, offset 2028h.

#### 11.3.87 Event Ring Segment Table Base Address Low (ERSTBA\_LO7) - Offset 2110h

There are 8 ERSTBA\_LO registers

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as ERSTBA\_LO0, offset 2030h.

#### 11.3.88 Event Ring Segment Table Base Address High (ERSTBA\_HI7) - Offset 2114h

Event Ring Segment Table Base Address High

*Note:* Bit definitions are the same as ERSTBA\_HI0, offset 2034h.

## 11.3.89 Event Ring Dequeue Pointer Low (ERDP\_LO7) – Offset 2118h

There are 8 ERDP\_LO registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as ERDP\_LO0, offset 2038h.

## 11.3.90 Event Ring Dequeue Pointer High (ERDP\_HI7) – Offset 211Ch

There are 8 ERDP\_HI registers.

x = 1, 2, ..., 8

*Note:* Bit definitions are the same as ERDP\_HI0, offset 203Ch.

#### 11.3.91 Door Bell (DB0) – Offset 3000h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | MBAR + 3000h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description        |
|--------------|---------------------|-------------------------------------|
| 31:16        | 0000h<br>RW         | DB Stream ID (DSI):<br>DB Stream ID |
| 15:8         | 0h<br>RO            | Reserved                            |
| 7:0          | 00h<br>RW           | DB Target (DT):<br>DB Target        |

### 11.3.92 Door Bell (DB1) - Offset 3004h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.93 Door Bell (DB2) - Offset 3008h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

### **11.3.94** Door Bell (DB3) – Offset 300Ch

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

### 11.3.95 Door Bell (DB4) - Offset 3010h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

### 11.3.96 Door Bell (DB5) - Offset 3014h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.



*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.97 Door Bell (DB6) - Offset 3018h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### **11.3.98** Door Bell (DB7) – Offset 301Ch

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### **11.3.99** Door Bell (DB8) – Offset 3020h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.100 Door Bell (DB9) - Offset 3024h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.101 Door Bell (DB10) – Offset 3028h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.102 Door Bell (DB11) - Offset 302Ch

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.103 Door Bell (DB12) - Offset 3030h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

### 11.3.104 Door Bell (DB13) - Offset 3034h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.105 Door Bell (DB14) - Offset 3038h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.106 Door Bell (DB15) - Offset 303Ch

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.107 Door Bell (DB16) - Offset 3040h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.108 Door Bell (DB17) – Offset 3044h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.109 Door Bell (DB18) - Offset 3048h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.110 Door Bell (DB19) – Offset 304Ch

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.111 Door Bell (DB20) - Offset 3050h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.



*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.112 Door Bell (DB21) - Offset 3054h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.113 Door Bell (DB22) - Offset 3058h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.114 Door Bell (DB23) - Offset 305Ch

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.115 Door Bell (DB24) - Offset 3060h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.116 Door Bell (DB25) – Offset 3064h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.117 Door Bell (DB26) - Offset 3068h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.118 Door Bell (DB27) - Offset 306Ch

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

### 11.3.119 Door Bell (DB28) - Offset 3070h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.120 Door Bell (DB29) - Offset 3074h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.121 Door Bell (DB30) - Offset 3078h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

### 11.3.122 Door Bell (DB31) – Offset 307Ch

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.123 Door Bell (DB32) – Offset 3080h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.124 Door Bell (DB33) - Offset 3084h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.125 Door Bell (DB34) - Offset 3088h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.126 Door Bell (DB35) - Offset 308Ch

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.



*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.127 Door Bell (DB36) - Offset 3090h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.128 Door Bell (DB37) – Offset 3094h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.129 Door Bell (DB38) - Offset 3098h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.130 Door Bell (DB39) - Offset 309Ch

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.131 Door Bell (DB40) – Offset 30A0h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.132 Door Bell (DB41) - Offset 30A4h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.133 Door Bell (DB42) - Offset 30A8h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

### 11.3.134 Door Bell (DB43) - Offset 30ACh

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.135 Door Bell (DB44) - Offset 30B0h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.136 Door Bell (DB45) - Offset 30B4h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.137 Door Bell (DB46) - Offset 30B8h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### **11.3.138 Door Bell (DB47) – Offset 30BCh**

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.139 Door Bell (DB48) - Offset 30C0h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.140 Door Bell (DB49) – Offset 30C4h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.141 Door Bell (DB50) - Offset 30C8h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.



*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.142 Door Bell (DB51) - Offset 30CCh

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.143 Door Bell (DB52) - Offset 30D0h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.144 Door Bell (DB53) - Offset 30D4h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.145 Door Bell (DB54) - Offset 30D8h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### **11.3.146 Door Bell (DB55) – Offset 30DCh**

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.147 Door Bell (DB56) - Offset 30E0h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.148 Door Bell (DB57) – Offset 30E4h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

### 11.3.149 Door Bell (DB58) - Offset 30E8h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

### 11.3.150 Door Bell (DB59) - Offset 30ECh

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.151 Door Bell (DB60) - Offset 30F0h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.152 Door Bell (DB61) - Offset 30F4h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.153 Door Bell (DB62) – Offset 30F8h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.154 Door Bell (DB63) - Offset 30FCh

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.155 Door Bell (DB64) – Offset 3100h

Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved.

*Note:* Bit definitions are the same as DB0, offset 3000h.

#### 11.3.156 XECP USB2 Support (XECP\_SUPP\_USB2\_1) - Offset 8004h

XECP USB2 Support



| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8004h | 20425355h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                            |
|--------------|---------------------|---------------------------------------------------------|
| 31:0         | 20425355<br>h<br>RO | XECP USB2 Support (XECP_SUPP_USB2_1):<br>Namestring USB |

### 11.3.157 XECP SUPP USB3\_3 (XECP\_SUPP\_USB2\_3) - Offset 800Ch

XECP SUPP USB3\_3

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | MBAR + 800Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                   |
|--------------|---------------------|----------------------------------------------------------------|
| 31:5         | 0h<br>RO            | Reserved                                                       |
| 4:0          | 00h<br>RO           | Protocol Slot Type (PROTOCOL_SLOT_TYPE):<br>Protocol Slot Type |

# 11.3.158 XECP SUPP USB2\_4 Full Speed (XECP\_SUPP\_USB2\_4) - Offset 8010h

XECP SUPP USB2\_4 Full Speed

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8010h | 000C0021h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                     |
|--------------|---------------------|------------------------------------------------------------------|
| 31:16        | 000Ch<br>RO         | Protocol Speed ID Mantissa (PSIM):<br>Protocol Speed ID Mantissa |
| 15:9         | 0h<br>RO            | Reserved                                                         |
| 8            | 0h<br>RO            | PSI Full Duplex (PFD):<br>PSI Full Duplex                        |
| 7:6          | 0h<br>RO            | PSI Type (PLT):<br>PSI Type                                      |
| 5:4          | 2h<br>RO            | Protocol Speed ID Exponent (PSIE):<br>Protocol Speed ID Exponent |
| 3:0          | 1h<br>RO            | Protocol Speed ID Value (PSIV):<br>Protocol Speed ID Value       |

# 11.3.159 XECP\_SUPP USB2\_5 Low Speed (XECP\_SUPP\_USB2\_5) - Offset 8014h

XECP\_SUPP USB2\_5 Low Speed

*Note:* Bit definitions are the same as XECP\_SUPP\_USB2\_4, offset 8010h.

# 11.3.160 XECP SUPP USB2\_6 High Speed (XECP\_SUPP\_USB2\_6) - Offset 8018h

XECP SUPP USB2\_6 High Speed

*Note:* Bit definitions are the same as XECP\_SUPP\_USB2\_4, offset 8010h.

# 11.3.161 XECP SUPP USB3\_0 (XECP\_SUPP\_USB3\_0) - Offset 8020h

XECP SUPP USB3\_0



| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8020h | 03101402h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                             |
|--------------|---------------------|------------------------------------------------------------------------------------------|
| 31:24        | 03h<br>RO           | USB Major Revision: 3.0 (USB3_MAJ_REV):<br>USB Major Revision: 3.0                       |
| 23:16        | 10h<br>RW/L         | USB Minor Revision (USB3_MIN_REV):<br>USB Minor Revision: 0.1<br>Locked by: XHCC1.ACCTRL |
| 15:8         | 14h<br>RW/L         | Next Capability Pointer (NCP):<br>Next Capability Pointer<br>Locked by: XHCC1.ACCTRL     |
| 7:0          | 02h<br>RO           | Supported Protocol ID (SPID):<br>Supported Protocol ID                                   |

### 11.3.162 XECP USB3.1 Support (XECP\_SUPP\_USB3\_1) - Offset 8024h

XECP USB3.1 Support

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8024h | 20425355h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                            |
|--------------|---------------------|---------------------------------------------------------|
| 31:0         | 20425355<br>h<br>RO | XECP USB3 Support (XECP_SUPP_USB3_1):<br>Namestring USB |

### 11.3.163 XECP USB3.2 Support (XECP\_SUPP\_USB3\_2) - Offset 8028h

XECP USB3.2 Support

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8028h | 80000402h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| R           | R          | R         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                          |
|--------------|---------------------|---------------------------------------------------------------------------------------|
| 31:28        | 8h<br>RO            | Protocol Speed ID Count (PROT_SPD_ID_CNT):<br>1 USB 3.0 Speed (Supper Speed)          |
| 27:16        | 0h<br>RO            | Reserved                                                                              |
| 15:8         | 04h<br>RO           | <b>Compatible Port Count (CPC):</b><br>The compatible port count varies based on SKU. |
| 7:0          | 02h<br>RO           | Compatible Port Offset (CPO):<br>Compatible Port Offset                               |

### 11.3.164 XECP SUPP USB3\_3 (XECP\_SUPP\_USB3\_3) - Offset 802Ch

XECP SUPP USB3\_3

*Note:* Bit definitions are the same as XECP\_SUPP\_USB2\_3, offset 800Ch.

### 11.3.165 XECP SUPP USB3\_4 (XECP\_SUPP\_USB3\_4) - Offset 8030h

XECP SUPP USB3\_4

*Note:* Bit definitions are the same as XECP\_SUPP\_USB2\_4, offset 8010h.

# 11.3.166 XECP SUPP USB3\_5 (XECP\_SUPP\_USB3\_5) - Offset 8034h

XECP SUPP USB3\_5



| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8034h | 000A4135h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| R           | R          | R         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                     |
|--------------|---------------------|------------------------------------------------------------------|
| 31:16        | 000Ah<br>RO         | Protocol Speed ID Mantissa (PSIM):<br>Protocol Speed ID Mantissa |
| 15:14        | 1h<br>RO            | link Protocol (LP):<br>link Protocol                             |
| 13:9         | 0h<br>RO            | Reserved                                                         |
| 8            | 1h<br>RO            | PSI Full Duplex (PFD):<br>PSI Full Duplex                        |
| 7:6          | 0h<br>RO            | PSI Type (PLT):<br>PSI Type                                      |
| 5:4          | 3h<br>RO            | Protocol Speed ID Exponent (PSIE):<br>Protocol Speed ID Exponent |
| 3:0          | 5h<br>RO            | Protocol Speed ID Value (PSIV):<br>Protocol Speed ID Value       |

### 11.3.167 XECP SUPP USB3\_6 (XECP\_SUPP\_USB3\_6) - Offset 8038h

XECP SUPP USB3\_6

*Note:* Bit definitions are the same as XECP\_SUPP\_USB2\_4, offset 8010h.

#### 11.3.168 XECP SUPP USB3\_7 (XECP\_SUPP\_USB3\_7) - Offset 803Ch

XECP SUPP USB3\_7

*Note:* Bit definitions are the same as XECP\_SUPP\_USB2\_4, offset 8010h.

#### 11.3.169 XECP SUPP USB3\_8 (XECP\_SUPP\_USB3\_8) - Offset 8040h

XECP SUPP USB3\_8

*Note:* Bit definitions are the same as XECP\_SUPP\_USB2\_4, offset 8010h.

# 11.3.170 XECP SUPP USB3\_9 (XECP\_SUPP\_USB3\_9) - Offset 8044h

XECP SUPP USB3\_9

*Note:* Bit definitions are the same as XECP\_SUPP\_USB2\_4, offset 8010h.

#### 11.3.171 XECP SUPP USB3\_10 (XECP\_SUPP\_USB3\_10) - Offset 8048h

XECP SUPP USB3\_10

*Note:* Bit definitions are the same as XECP\_SUPP\_USB2\_4, offset 8010h.

#### 11.3.172 XECP SUPP USB3\_11 (XECP\_SUPP\_USB3\_11) - Offset 804Ch

XECP SUPP USB3\_11

*Note:* Bit definitions are the same as XECP\_SUPP\_USB2\_4, offset 8010h.

#### 11.3.173 Host Control Scheduler (HOST\_CTRL\_SCH\_REG) — Offset 8094h

Host Control Scheduler

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8094h | 00C08140h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                    |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RW            | Disable repeat scheduler service of USB2 periodic (SCH_USB2_PRDC):<br>Disable repeat scheduler service of USB2 periodic                                                                                                         |
| 30:27        | 0h<br>RW            | Enable scheduler limiter functions to block async. traffic types across ports while periodic pending (SCH_BLOCK_ASYNC):<br>Enable scheduler limiter functions to block async. traffic types across ports while periodic pending |
| 26           | 0h<br>RW            | Enable pkt pending notification to usb3 ports (EN_PP_NTFC_USB3):<br>Enable pkt pending notification to usb3 ports                                                                                                               |
| 25           | 0h<br>RW            | disable async. burst limitation while periodic in progress<br>(DIS_ASYNC_BURST):<br>disable async. burst limitation while periodic in progress                                                                                  |
| 24           | 0h<br>RW            | Disable marking overlap flag on all TT periodic INs.<br>(DIS_OVERLAP_TT_PERIODIC):<br>Disable marking overlap flag on all TT periodic INs.                                                                                      |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                           |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 23           | 1h                  | disable blocking of async. scheduling while periodic active to same port<br>(DIS_BLOCK_ASYNC_PER_ACT):                                                                                                                                                                                                                                                                                                                 |  |
|              | RW                  | disable blocking of async. scheduling while periodic active to same port                                                                                                                                                                                                                                                                                                                                               |  |
| 22           | 1h                  | Setting this bit enables pipelining of multiple OUT EPs<br>(EN_PIPELINE_MULTIPLE_OUT):                                                                                                                                                                                                                                                                                                                                 |  |
| 22           | RW                  | Setting this bit enables pipelining of multiple OUT EPs (across diff ports).                                                                                                                                                                                                                                                                                                                                           |  |
|              |                     | This will help boost the performance for multiple ports OUT test case                                                                                                                                                                                                                                                                                                                                                  |  |
| 21           | 0h<br>RW            | Enable stop serving packets to disabled port (EN_STOP_SERVE_DIS_PORT):<br>Enable stop serving packets to disabled port                                                                                                                                                                                                                                                                                                 |  |
| 20:17        | 0h<br>RW            | <ul> <li>TTE Host Control (TTE_HOST_CTRL):</li> <li>(0): disable interrupt complete split limit to 3 microframes</li> <li>(1): disable checking of missed microframes</li> <li>(2): disable split error request w/NULL pointer on speculative INs with data payload and no TRB.</li> <li>(3): disable deferred split error request on speculative IN with data payload and no TRB.</li> <li>(7:4): reserved</li> </ul> |  |
| 16           | 0h                  | disable deferred split error request on speculative IN with data payload and no TRB. (DIS_DEFFER_SPLIT_ERR):                                                                                                                                                                                                                                                                                                           |  |
|              | RVV                 | disable deferred split error request on speculative IN with data payload and no TRB.                                                                                                                                                                                                                                                                                                                                   |  |
| 15           | 1h<br>RW            | TTE: disable split error request w/NULL pointer on speculative INs with data payload and no TRB. (TTE_DIS_SPLIT_ERR_IN_DATA_NO_TRB):<br>TTE: disable split error request w/NULL pointer on speculative INs with data payload and no TRB.                                                                                                                                                                               |  |
| 14           | 0h<br>RW            | TTE: Disable checking of missed microframes<br>(DIS_MISSED_UFRAME_CHECK):<br>TTE: Disable checking of missed microframes                                                                                                                                                                                                                                                                                               |  |
| 13           | 0h<br>RW            | TTE: Disable interrupt complete split limit to 3 micro frames<br>(DIS_INTER_SPLIT_LIMIT):<br>TTE: Disable interrupt complete split limit to 3 micro frames                                                                                                                                                                                                                                                             |  |
| 12:11        | 0h<br>RW            | Cache Size Control Reg (CACHE_SZ_CTRL):<br>0: 64<br>1: 32<br>2,3: 16                                                                                                                                                                                                                                                                                                                                                   |  |
| 10:9         | 0h<br>RW            | Maximum EP Per Slot (MAX_EP_SLOT):<br>0: 32<br>1: 16<br>2: 8<br>3: 4                                                                                                                                                                                                                                                                                                                                                   |  |
| 8            | 1h<br>RW            | Turn on scratch_pad_en (TO_SCRATCH_PAD_EN):<br>Cmd Mgr: Enables scratch pad function                                                                                                                                                                                                                                                                                                                                   |  |
| 7            | 0h<br>RW            | Scheduler Host Control Reg (STOP_SCH_UNCON):<br>enable check to stop scheduling on port that are not connected                                                                                                                                                                                                                                                                                                         |  |
| 6            | 1h<br>RW            | disable 1 pack scheduling limit when ISO pending in present microframe (DIS_SCH_LIMIT):<br>disable 1 pack scheduling limit when ISO pending in present microframe                                                                                                                                                                                                                                                      |  |
| 5:4          | 0h<br>RW            | scheduler sort pattern (SCH_SORT_PATTERN):<br>00 (default) search ISO ahead of interrupt within each service interval<br>01 - search USB2-ISO, USB3-ISO, USB2-Interrupt, USB3-Interrupt within each<br>service interval<br>10 - search strictly by interval<br>11 - search all ISO intervals ahead interrupt intervals and within each interval, USB2<br>ahead of USB3                                                 |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                 |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3            | 0h                  | enable TTE overlap prevention on interrupt OUT EPs (at cost of possible service interval slip (EN_TTE_OVERLAP_PREV_OUT):                                                                                                     |
|              | RW                  | enable TTE overlap prevention on interrupt OUT EPs (at cost of possible service interval slip                                                                                                                                |
| 2            | 0h<br>RW            | enable TTE overlap prevention on interrupt IN EPs (at cost of possible<br>service interval slip (EN_TTE_OVERLAP_PREV_IN):<br>enable TTE overlap prevention on interrupt IN EPs (at cost of possible service interval<br>slip |
| 1            | 0h<br>RW            | Disable TRM active IN EP valid check function (DIS_TRM_ACT_IN_VALID):<br>Disable TRM active IN EP valid check function                                                                                                       |
| 0            | 0h<br>RW            | Disable poll delay function (DIS_POLL_DELAY):<br>Scheduler: Disable poll delay function                                                                                                                                      |

### 11.3.174 Power Management Control (PMCTRL\_REG) – Offset 80A4h

Power Management Control

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 80A4h | 492D5094h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RW            | Async PME Source Enable (ASYNC_PME_SRC_EN):<br>This field allows the async PME source to be allowed to generate PME.<br>This is specifically required for SOCs that do not allow for any clock other than RTC to<br>be available during RTD3.                                               |
| 30           | 1h<br>RW            | Legacy PME Source Enable (LEGACY_PME_SRC_EN):<br>This field allows the legacy PME source to be used in PME generation.<br>The legacy source in in reference to the source prior to the RTD3 changes.                                                                                        |
| 29           | 0h<br>RW            | Reset Warn Power Gate Trigger Disable         (RESET_WARN_PWR_GATE_TRIGGER_DISABLE):         This field controls the actions taken for due to reset warn.         0 - Reset Warn will trigger a HW autonomous Power Gate         1 - Reset Warn will not trigger a HW autonomous Power Gate |
| 28           | 0h<br>RW            | Clear PME Flag (CLR_PME_FLAG_PULSE_AUX_CCLK):<br>Internal PME flag Clear<br>This Write-Only bit can be used to clear the internal PME flag.<br>SW write to 1 will clear the PME flag.<br>SW write to 0 will have no effect and be ignored by the controller.<br>Read always return 0        |
| 27           | 1h<br>RW            | <b>Disable RTD3 power gating when in D3 (DIS_D3_PG):</b><br>Disable RTD3 power gating when in D3 and context save operation is not performed                                                                                                                                                |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 26           | 0h<br>RW            | XLFPSCOUNTSRC:XLFPSCOUNTSRC (Source for LFPS OFF Counter)0: Central RTC Counter for LFPS detection1: Local Counter for LFPS detection                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 25           | 0h<br>RW            | <b>XELFPSRTC:</b><br>XELFPSRTC (Enable LFPS Filtering on RTC)<br>0: Use Oscillator clock for LFPS Filtering during P3<br>1: Use RTC Clock for LFPS Filtering during P3                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 24           | 1h<br>RW            | XMPHYSPGDD012:<br>XMPHYSPGDD012 (ModPhy Sus Well Power Gate Disable for D012)<br>0: Modphy sus well power gating enabled<br>1: Modphy sus well power gating disabled                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 23           | 0h<br>RW            | XMPHYSPGDD0I3:<br>XMPHYSPGDD0I3 (ModPhy Sus Well Power Gate Disable for D0I3)<br>0: Modphy sus well power gating enabled<br>1: Modphy sus well power gating disabled                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 22           | 0h<br>RW            | XMPHYSPGDRTD3:<br>XMPHYSPGDRTD3 (ModPhy Sus Well Power Gate Disable for RTD3)<br>0: Modphy sus well power gating enabled<br>1: Modphy sus well power gating disabled                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 21:18        | Bh<br>RW            | <b>XD3RTCPTTM:</b><br>XD3RTCPTTM (D3 RTC Port Timer Tick Multiplier)<br>This register will be the multiplication factor for determining USB3 Wake Detection<br>Frequency and RXDET based on the XD3RTCPTTC value.<br>If XD3RTCPTTC is 9h and this register is Bh, frequency for RXDET H8EXIT detection<br>while MODPHY SUS Power gating is enabled would be 99ms.                                                                                                                                                                                                        |  |
| 17           | 0h<br>RW            | U3 LFPS Periodic Sampling ON Time Control<br>(U3_LFPS_PRDC_SAMPLING_ON_TIME_CTRL):<br>This field controls the ON time for the LFPS periodic sampling for USB3 ports.<br>0 ON time is 2 rtc clocks<br>1 ON time is 3 rtc clocks<br>Note: This field is ignored if USB3 PHY SUS Well Power Gating is enabled.                                                                                                                                                                                                                                                              |  |
| 16           | 1h<br>RW            | AON LFPS Detector Enable Mode (AON_LFPS_DETECTOR_EN_MODE):<br>1 - Allow the LFSP Detector in AON to own LFPS detection when the port is in PS3 for<br>U2/U3 - not RxD regardless of port ownership.<br>0 - Allow the LFPS Detector in AON to own the LFPS detection only when the AON<br>owns the port and in U2/U3 - not RxD                                                                                                                                                                                                                                            |  |
| 15:8         | 50h<br>RW           | <b>SS U3 LFPS Detection Threshold (SS_U3_LFPS_DETECTION_THRESHOLD):</b><br>This field controls the threshold used to determine when a valid U3 Wake is detected through when using the unfiltered LFPS source.<br>The value on this field will reflect the binary count required to have been detected on the counter being clocked by the unfiltered lfps source to result in a valid U3 wake detection.                                                                                                                                                                |  |
| 7:4          | 9h<br>RW            | U3 LFPS Periodic Sampling Off Time Control<br>(SS_U3_LFPS_PRDC_SAMPLING_OFFTIME_CTRL):<br>This field controls the OFF time for the LFPS periodic sampling for USB3 Ports<br>0x0 periodic sampling is disabled.<br>0x1 OFF time is 1ms<br>0x2 OFF time is 2ms<br>0xF OFF time is 15ms<br>The ON Time is determined by the amount of time required to reliably determine if<br>there is a valid LFPS and is HW implementation specific.<br>A speed up mode shall be implemented where this field is in units of us.<br>i.e. 0x1 = 1 us OFF time, 0x2 = 2 us OFF time, etc. |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3            | 0h<br>RW            | <b>PS3 LFPS Source Select (PS3_LFPS_SRC_SEL):</b><br>0 LFPS Source is unfiltered<br>1 LFPS Source is filtered (Rx-Elec-Idle)<br>LFPS Source is Rx-Elec-Idle for any non PS3 state.                                                                                                                                                                                                                                                                                                                                                                           |
| 2            | 1h<br>RW            | <ul> <li>XHCI Engine Autonomous Power Gate Exit Reset Policy<br/>(XHC_AUTO_PWRGATE_EXITRST_POLICY):</li> <li>Controls when the xHCI engine is brought out of reset due to a power ungate.</li> <li>0 Engine is brought out of reset when D3 to D0 is triggered.</li> <li>This allows for a quick power up sequence while leaving the virtual PCIe LTSSM in L23<br/>is power</li> <li>ungate is not due to D3 to D0.</li> <li>1 Engine is brought out of reset along with the rest of the IP.</li> <li>This is required for PMC save/restore flow.</li> </ul> |
| 1            | 0h<br>RW            | USB2 Port Wake Unit Coupling Policy<br>(USB2_PORT_WAKE_COUPLING_POLICY):<br>Controls the trigger for USB2 Port Wake Units to initiate Port Level Power Off<br>Preparation.<br>0 RTD3 triggered<br>1 - Port Triggered when in L1, L2 or Disabled, Disconnected                                                                                                                                                                                                                                                                                                |
| 0            | 0h<br>RW            | USB3 Port Wake Unit Coupling Policy<br>(USB3_PORT_WAKE_COUPLING_POLICY):<br>Controls the trigger for USB3 Port Wake Units to initiate Port Level Power Off<br>Preparation.<br>0 - RTD3 Triggered<br>1 - Port Triggered when in PS3 due to RxDetect, U3, U2 or Disabled                                                                                                                                                                                                                                                                                       |

# 11.3.175 Host Controller Misc Reg (HOST\_CTRL\_MISC\_REG) - Offset 80B0h

#### Host Controller Misc Reg

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 80B0h | 0080037Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                       |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 0h<br>RW            | USB2 LTR Update Disable (USB2_LTRUPDT_DIS):<br>This controls the inclusion of the USB2 LTR based on link state.<br>Setting this bit will disable USB2 LTR and will expose a NO Requirement from USB2<br>thus not impacting the aggregated LTR vaule for the controller.                                            |
| 30           | 0h<br>RW            | USB2 Line State Debounce During Port Reset Policy<br>(USB2_LINE_STATE_DEBOUNCE_DURING_PORT_RESET_POLICY):<br>This register controls how the debounce is enforced during the Port Reset phase.<br>0 do not enable the line state debounce during port reset.<br>1 enable the line state debounce during port reset. |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              | 0h                  | TTE PEXE Credit Fix Disable (TTE_PEXE_CREDIT_FIX_DISABLE):                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 29           | RW                  | When set, it disables a fix implemented to re-deem PEXE credits when a port is disconnected                                                                                                                                                                                                                                                                                                                                                                                                 |
|              |                     | TTE Scheduling policy (TTE_SCHEDULING_POLICY):                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 28           | 0h<br>RW            | This register controls a fix made to prevent over-scheduling by not account for 188B in each uFrame.                                                                                                                                                                                                                                                                                                                                                                                        |
|              |                     | Setting this bit will disable the fix and allow for over-scheduling.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 27           | 0h<br>RW            | USB3 ITP Delta Timer Source Select<br>(USB3_ITP_DELTA_TIMER_SOURCE_SELECT):<br>This register selects the source for the delta timer tracking used for ITP generation.<br>0 the source is a 16.666 ns tick generated from a crystal reference clock<br>1 - the source is a 16.666 ns tick generated from the aux_cclk.<br>This field needs to remain in sync with Frame Timer Source Select to ensure the are<br>both set<br>or both cleared. There is no support for any other combination. |
|              |                     | Frame Timer Source Select (FRAME_TIMER_SOURCE_SELECT):                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 26           | 0h                  | This register controls the source for the frame timer.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|              | RW                  | 0 the source for the frame timer is a crystal reference clock                                                                                                                                                                                                                                                                                                                                                                                                                               |
|              |                     | 1 the source for the frame timer is the aux_cclk.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|              |                     | uFrame Masking Enable (UFRAME_MASKING_ENABLE):                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|              | 0h                  | If set, enables the uFrame tick to be masked due to ports being in U3/NC.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 25           | RW                  | without any pipeline idle condition.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|              |                     | When cleared, the controller relies on gating of frame timer due to proper port state                                                                                                                                                                                                                                                                                                                                                                                                       |
|              |                     | and idleness tracking from the pipeline.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 24           | 0h                  | Late FID Check Disable (LATE_FID_CHECK_DISABLE):                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|              | RW                  | This register disables the Late FID Check performed when starting an ISOCH stream.                                                                                                                                                                                                                                                                                                                                                                                                          |
|              | 1h<br>RW            | Late FID TTE count adjust Disable (DIS_LATE_FID_TTE_CNT_ADJ):                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 23           |                     | 0 the value of frame late skip count starts at 1 for TTE eps and 0 for non tte eps. this represents an adjustment for the number of SI missed                                                                                                                                                                                                                                                                                                                                               |
|              |                     | 1 the value of frame late skip count starts at 0 for both TTE eps and non tte eps                                                                                                                                                                                                                                                                                                                                                                                                           |
|              |                     | Late FID difference calculation legacy (DIS_DIF_CAL_LEGACY):                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 22           | 0h                  | late uframeid uses the new difference calculation to compute how may SI the TD is late                                                                                                                                                                                                                                                                                                                                                                                                      |
|              | KW .                | ${\bf 1}$ late uframeid uses the legacy difference calculation to compute how may SI the TD is late                                                                                                                                                                                                                                                                                                                                                                                         |
|              |                     | ERDY flag Disable (ERDY_FLAG_DIS):                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 21           | 0h                  | 0 An ERDY received on any interrupt EP will force the backbone clock high untill the                                                                                                                                                                                                                                                                                                                                                                                                        |
|              | RW                  | next uframe to allow that eps trm pending mask to be cleared                                                                                                                                                                                                                                                                                                                                                                                                                                |
| -            |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 20           | 0h                  | Enable LTR DB Device Clear (EN_LTR_DB_DEV_CLR):                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 20           | RW                  | 0 Enable bit operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| -            |                     | USP2 Decume Cy Inhibit Dicable (USP2 DESUME CY INHIDIT DISABLE)                                                                                                                                                                                                                                                                                                                                                                                                                             |
|              |                     | Controls if USB2 I 1 Resume is allowed to contribute to DMA Active which will inhibit                                                                                                                                                                                                                                                                                                                                                                                                       |
| 10           | 0h                  | Cx state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 19           | RW                  | 0 USB2 L1 Resume is allowed to inhibit Cx via DMA Active                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|              |                     | 1 USB2 L1 Resume is NUT allowed to inhibit Cx via DMA Active                                                                                                                                                                                                                                                                                                                                                                                                                                |
|              |                     | when cleared, cx will only be initialized when the DMA danc for the port begins.                                                                                                                                                                                                                                                                                                                                                                                                            |
|              | 0h                  | Late FID TTE Disable (LATE_FID_TTE_DIS):                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 18           | RW                  | 0: Late Frame ID Check is enabled for TTE Endpoints                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|              |                     | 1: Late Frame ID Check is disabled for TTE Endpoints                                                                                                                                                                                                                                                                                                                                                                                                                                        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                 |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17           | 0h<br>RW            | Late FID uframe Check Disable (LATE_FID_UFRAME_CHK_DIS):<br>0 Frame ID Match only asserts in uframe 7 for non-TTE Endpoints Frame before<br>match<br>1 Frame ID Match can assert in any uframe                                                                                                                               |
| 16           | 0h<br>RW            | Late FID Extra Interval (LATE_FID_EXTRA_INTER):<br>This register controls the extra number of intervals added onto the advancing of late<br>FID check escentially a bias used to correct for possible errors in implementation                                                                                               |
| 15:0         | 037Fh<br>RW         | Valid Isoch Scheduling Range (VALID_ISOCH_SCHEDULING_RANGE):<br>This register defines the window in miliseconds from the current Frame<br>that will be considered for scheduling in an upcoming Frame.<br>Anything scheduled outside of this window will be considered as late and will trigger<br>the Missed Service Error. |

# 11.3.176 Host Controller Misc Reg2 (HOST\_CTRL\_MISC\_REG2) – Offset 80B4h

Host Controller Misc Reg2

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 80B4h | 10000184h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                 |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:29        | Oh<br>RW            | Max Short Packet Advance Counter (MAX_SHORT_PKT_ADV_CNT):<br>Short Packet Advance Throttling<br>0 - Limit SPA to 4 TRB's<br>1 - Limit SPA to 16 TRB's<br>2 - limit SPA to 16 TRB's<br>3 - limit SPA to 128 TRB's<br>4 - limit SPA to 512 TRB's<br>5 - limit SPA to 1024 TRB's<br>6 - limit SPA to 2048 TRB's<br>7 - Disabled |
| 28           | 1h<br>RW            | <b>Disable Scheduler FrameID Check (DIS_SCH_FRAMEID_CHK):</b><br>Disable Scheduler FrameID check.<br>0: Scheduler FrameID check is enabled.<br>1: Scheduler FrameID check is disabled                                                                                                                                        |
| 27           | 0h<br>RW            | Disable ISOC Buffer Overrun Detect<br>(DISABLE_ISOC_BUF_OVERRUN_DETECT):<br>Enable bit to disable ISOC buff overrun error code reporting.<br>0: Enables the reporting of ISOC buffer Overrun Error code.<br>1: Disabled ISOC buffer Overrun Error Code and reports Babble instead                                            |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                               |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 26           | 0h<br>RW            | <b>Disable CPL NODMA TRB Walk (DISABLE_CPL_NODMA_TRB_WALK):</b><br>Enable bit to walk NON-DMA TRB at the end of TD.<br>0-Enables the walk of NON-DMA TRB on encountering TRB Cache Invalidation<br>scenario for TTE EP.<br>1-Disables the NON_DMA TRB walk on encountering TRB Cache Invalidation Scenario |  |
| 25           | 0h<br>RW            | LTM Belt Valid Clear (LTM_BELT_VALID_CLR):<br>LTM Belt Valid Clear                                                                                                                                                                                                                                         |  |
| 24           | 0h<br>RW            | TRM Drop Scheduler Request Disable (CFG_TRM_DROP_SCH_REQ_DIS):<br>TRM Drop Scheduler Request Disable                                                                                                                                                                                                       |  |
| 23           | 0h<br>RW            | TRM Drop TTE Request Disable (CFG_TRM_DROP_TTE_REQ_DIS):<br>TRM Drop TTE Request Disable                                                                                                                                                                                                                   |  |
| 22           | 0h<br>RW            | TRM EDTLA Clear Disable (CFG_TRM_EDTLA_CLR_DIS):<br>TRM EDTLA Clear Disable                                                                                                                                                                                                                                |  |
| 21           | 0h<br>RW            | XFER is_serve Check Enable (CFG_XFER_IS_SERVE_CHK_EN):<br>Enable checking is_serve condition in XFER, mainly for undoing fix if needed                                                                                                                                                                     |  |
| 20           | 0h<br>RW            | <b>Remote Flow Control Disable (CFG_CPL_NPKT0_FC_DIS):</b><br>Set low to allow receiving ACK with NUMP>0 to bring the TRM out of Remote Flow Control                                                                                                                                                       |  |
| 19:18        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                   |  |
| 17           | 0h<br>RW            | <b>Disable IDT credit leak fix (CFG_DIS_ODMA_IDT_CRD_LEAK_FIX):</b><br>Disable the IDT credit leak fix in odma.<br>0 Fix is enabled<br>1 Fix is disabled                                                                                                                                                   |  |
| 16           | 0h<br>RW            | IDMA Tranfer Type_Check Disable (CFG_IDMA_TTYPE_CHK_DIS):<br>Set to disable packet Transfer Type checking in IDMA                                                                                                                                                                                          |  |
| 15           | 0h<br>RW            | Host Controller Reset Controller Isolation Disable<br>(HCRST_CTRL_ISOL_DISABLE):<br>Setting this bit to 1 will disable the Host Controller Reset based quiescing/isolation<br>flow                                                                                                                         |  |
| 14           | 0h<br>RW            | Disable IDMA Performance Fix (DISABLE_IDMA_PERF_FIX):<br>Fix is enabled by default<br>0: Fix enabled<br>1: Fix disabled                                                                                                                                                                                    |  |
| 13           | 0h<br>RW            | Enable HH Frindex Not Run (EN_HH_FRINDEX_NOT_RUN):<br>Enable HH Frindex Not Run                                                                                                                                                                                                                            |  |
| 12           | 0h<br>RW            | Disable IDT Fix ODMA (DISABLE_IDT_FIX_ODMA):<br>Disable DMA_RD_WAIT_IDT arc fix.<br>0: Fix enabled<br>1: Fix disabled                                                                                                                                                                                      |  |
| 11           | 0h<br>RW            | Disable Ping Fix ODMA (DISABLE_PING_FIX_ODMA):<br>0: Fix enabled<br>1: Fix disabled                                                                                                                                                                                                                        |  |
| 10           | 0h<br>RW            | Disable CERR Fix IDMA (DISABLE_CERR_FIX_IDMA):<br>0: Fix enabled<br>1: Fix disabled                                                                                                                                                                                                                        |  |
| 9            | 0h<br>RW            | Enable 100ms Watch Dog Timer (EN_100MS_WATCH_DOG_TIMER):<br>100ms Watch Dog Timer<br>0: 300ms Watch Dog Timer for PHY status assertion<br>1: 100ms Watch Dog Timer for PHY status assertion                                                                                                                |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8            | 1h<br>RW            | Enable Watch Dog Timer (EN_WATCH_DOG_TIMER):<br>When set, it will enable 100/300ms watch dog timer for PHY status assertion                                                                                                                                                                                                                                                                                                                          |
| 7            | 1h<br>RW            | enable SSP ISOC Pipelining (EN_SSP_ISOC_PIPELINING):<br>Enable ISOC Pipelining feature for SSP devices.<br>0:disable the feature<br>1:enable the feature                                                                                                                                                                                                                                                                                             |
| 6            | 0h<br>RW            | Disable Trunk Clock Gating Un-gate on Flush<br>(DISABLE_TCG_UNGATE_ON_FLUSH):<br>When set, it will ungate the trunk clock gating for PIPE clock when there is flush whe<br>DBC/EXI HHH is not idle.                                                                                                                                                                                                                                                  |
| 5            | 0h<br>RW            | <ul> <li>Disable VNN Frame Timer (DISABLE_VNN_FRAME_TIMER):</li> <li>Frame Timer Select</li> <li>This register defines the frame timer used for all frame timer derived ticks.</li> <li>0 - Frame timer in the VNN is the source for all frame timer related tracking.</li> <li>1 - Frame timer in the Gated VNN is the source for all frame timer related tracking.</li> </ul>                                                                      |
| 4            | 0h<br>RW            | Disable Clear CCS on CAS Set (DISABLE_CLR_CCS_ON_CAS_SET):<br>Disables Clear CCS on CAS.<br>When set, XHCI port will not clear the CAS when CCS is set.                                                                                                                                                                                                                                                                                              |
| 3            | 0h<br>RW            | Disable Root Hub Park at DBC Disconnect<br>(DISABLE_RHUB_PARK_AT_DBCDISC):<br>On Default Enables Root Hub s/m to arc to DBC_DISCONNECTED from ERROR and<br>RESET states if the reason to enter into those state was a prior connection failure to<br>exchange Link Capabilities<br>Set 1 Keep the Root hub s/m in ERROR or RESET as the case may be, on a successful<br>connection as a DBC if the first attempt was failed due to PortConfigTimeout |
| 2            | 1h<br>RW            | Disable WPR on Disconnected Ports<br>(DISABLE_BLOCK_WPR_ON_DISPORTS):<br>Warm Port Reset on Disconnected Port Disable<br>When set, disables the generation of a WPR on a disconnected port.                                                                                                                                                                                                                                                          |
| 1:0          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                             |

### 11.3.177 Super Speed Port Enable (SSPE\_REG) - Offset 80B8h

Super Speed Port Enable



| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | MBAR + 80B8h | C000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                               |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 1h<br>RW            | Block Power Down for Active LFPS<br>(SS_CFG_BLOCK_PWRDWN_4_ACT_LFPS):<br>Delay power down entry if Rx LFPS is active.<br>Setting this bit will block the controllers power down entry seq (for Sx/D3/D0i2 etc) if<br>Rx LFPS is active.<br>The power down entry will happen once a device stops sending LFPS.                                                              |  |
| 30           | 1h<br>RW            | Enable Clear CCS for Host Controller Reset (DIS_CLR_CCS_4_HCRESET):<br>Enable Clearing of CCS for Host Controller Reset -<br>Setting this bit clears the USB3 ports PORTSC.CCS bit upon Host Controller Reset.                                                                                                                                                             |  |
| 29           | 0h<br>RW            | Disable Raw LFPS Based Detection Wake<br>(DISABLE_RAWLFPS_BASED_WAKE_FIX):<br>Disable Raw LFPS Detection Based Wake from P3<br>This bit is used to disable RTL fix provided to separate Raw LFPS and RxElecIDle<br>detection<br>0: Transition port to RESUME based on raw LFPS detection<br>1: Transition port to RESUME based Filtered RxElecIdle detection               |  |
| 28           | 0h<br>RW            | EXI Override Disable (EXI_OVERRIDE_DIS):<br>EXI Override Disable                                                                                                                                                                                                                                                                                                           |  |
| 27:4         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                   |  |
| 3:0          | 0h<br>RW            | USB3 Port Enable (SSPE_REG):<br>This field controls whether SuperSpeed capability is enabled for a given USB3 port.<br>When set to 1,<br>Enables SuperSpeed termination<br>Enables PORTSC to see the connects on the ports.<br>When set to 0,<br>Disables SuperSpeed termination<br>Blocks PORTSC from reporting attach/connect.<br>Places port in the lowest power state. |  |

# 11.3.178 AUX Power Management Control (AUX\_CTRL\_REG1) - Offset 80E0h

AUX Power Management Control

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 80E0h | 8080BCE0h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                        |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 1h<br>RW            | <b>D3 Hot function enable register (D3_HOT_FXN_EN):</b><br>This bit is from pin input which is set 1. Software can alter it as needed.<br>0: D3 Hot Disabled<br>1: D3 Hot Enabled                                                                                                                                   |
| 30           | 0h<br>RW            | Allow L1 Core Clock Gating (ALL_L1_CORE_CG):<br>When set to 1 allows core clock being gated during L1 state.                                                                                                                                                                                                        |
| 29           | 0h<br>RW            | Allow Engine PHY Status Extension (AL_EP_SEXT):<br>When set to 1 allows the engine to extend PHY status of PCIe PIPE for one more<br>cycle. This is due to the fact that our rate change function has a potential of not being<br>able to sample the phystatus signal.                                              |
| 28           | 0h<br>RW            | Allow Engine PCIe Rate Change Passing (ALL_EP_RCP):<br>When set to 1 allows the engine to pass PCIe rate change signal as it is from PCIe<br>core to PCIe PHY.                                                                                                                                                      |
| 27           | 0h<br>RW            | Allow Engine PERST Fundamental Reset (AL_PERST_FRST):<br>When set to 1 allow engine to treat PERST# as a foundamental reset                                                                                                                                                                                         |
| 26           | 0h<br>RW            | Overwrite PCIe P2 to P1 (OVR_PCIE_P2_P1):<br>When set to 1 will overwrite a PCIe powerdown state of P2 to P1.                                                                                                                                                                                                       |
| 25           | 0h<br>RW            | Set Internal SSV 1 (SET_ISSV_1):<br>When set to 1 set the internal SSV to 1.                                                                                                                                                                                                                                        |
| 24           | 0h<br>RW            | Clear Internal SSV 0 (CLR_ISSV_0):<br>When set to 1 clear the internal SSV to 0.                                                                                                                                                                                                                                    |
| 23           | 1h<br>RW            | Enable Save/Restore Software Loading (EN_SRE_SW_LD):<br>This is a bit that enables the save_restore_enable signal being loaded when a<br>software command has set Save bit. This is a debug function.                                                                                                               |
| 22           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                            |
| 21           | 0h<br>RW            | Force Save/Restore 1 (FORCE_SR1):<br>When set to 1, it will force the save_restore flag to 1. This flag is an bit to ensure that<br>the controller has masked the update during low power state. If software write this<br>bit to 1, it must write it to 0 in order to resume the normal save and restore function. |
| 20           | 0h<br>RW            | <b>Disable Warm Reset Detect Speculative Upstream Ports</b><br>(CFG_DIS_WRSTDET_SPECU):<br>0: Speculative upstream for Debug and SS/SSP port will detect WPR<br>1: No speculative upstream till port configuration is completed                                                                                     |
| 19           | 0h<br>RW            | I/O Buffer Drive Strength (CIDS1):<br>Controls the drive strength of the IO buffer                                                                                                                                                                                                                                  |
| 18           | 0h<br>RW            | I/O Buffer Drive Strength (CIDS0):<br>Controls the drive strength of the IO buffer                                                                                                                                                                                                                                  |
| 17           | 0h<br>RW            | <b>Disable Arc RXDP3 (CFG_DIS_ARC_RXDP3):</b><br>When set to '1' DIsables arc to RXDET_p3 on disc from U2P3/U3                                                                                                                                                                                                      |
|              |                     |                                                                                                                                                                                                                                                                                                                     |


| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 16           | 0h<br>RW            | cfg clk gate dis (CCGD):<br>1: Disable USB3 port clock gating<br>0: Enable USB3 port clock gating                                                                                                                                                                                                       |  |
| 15           | 1h<br>RW            | Enable CFG RXDET P3 (EN_CFG_RDP3):<br>When set to '1' enable cfg rxdet p3                                                                                                                                                                                                                               |  |
| 14           | 0h<br>RW            | Enable CFG PIPE Reset (EN_CFG_PIPE_RST):<br>When set to '1' enable cfg pipe rst                                                                                                                                                                                                                         |  |
| 13           | 1h<br>RW            | <b>Enable Filter TX Idle (EN_FILT_TX_IDLE):</b><br>When set to 1 enables a filter function to TX electrical idle signal at PCIe PIPE. The controller has a filter that sets TXelecidle signal of PCIe PIPE to 1 when it is in isolation state or power down transition states.                          |  |
| 12           | 1h<br>RW            | Enable Host Engine Generate PME (EN_HE_GEN_PME):<br>This is a global switch to whether or not eable this host engine to generate PME<br>message.                                                                                                                                                        |  |
| 11           | 1h<br>RW            | Enable Isolation (EN_ISOL):<br>When set to '1' enable isolation                                                                                                                                                                                                                                         |  |
| 10           | 1h<br>RW            | Enable L1 Caused P2 Overwrite (EN_L1_P2_OVR):<br>Set 1 to enable a new feature. This new feature is designed to use L1 as a state to<br>identify whether the controller should do P2 Overwrite or not. Legacy behavior: P<br>state was used to identify whether or not to invoke P2 overwrite function. |  |
| 9            | 0h<br>RW            | Enable Core Clock Gating (EN_CORE_CG):<br>When set to '1' disable core clock gating based on low power state entered                                                                                                                                                                                    |  |
| 8            | 0h<br>RW            | <b>Enable PHY Status Timeout (EN_PHY_STS_TO):</b><br>When set to '1' enable PHY status timeout function which is designed to cover the PCIePHY issue that the controller may have not able to detect the PHY status toggle.                                                                             |  |
| 7            | 1h<br>RW            | Ignore aux_pm_en PCIe Core (IGN_APE_PC):<br>When set to '1' ignore the aux_pm_en reg from PCIe core to continue the remote<br>wake/clock switching support                                                                                                                                              |  |
| 6            | 1h<br>RW            | <b>Enable P2 Overwrite P1 (EN_P2_OVR_P1):</b><br>When set to '1' enable P2 overwrite P1 when PCIe core has indicated the transition from P0 to P1. This is to enable entering the even lower power state.                                                                                               |  |
| 5            | 1h<br>RW            | Enable P2 Remote Wake (EN_P2_REM_WAKE):<br>When set 1 '1' enable the remote wake function by allowing P2 clock/switching and<br>P2 entering                                                                                                                                                             |  |
| 4:1          | 0h<br>RW            | Forced PM State (FORCED_PM_STATE):<br>Forced PM state                                                                                                                                                                                                                                                   |  |
| 0            | 0h<br>RW            | Initiate Force PM State (INIT_FPMS):<br>When set to '1' force PM state to go to the state indicated in bit 4:1                                                                                                                                                                                          |  |

#### 11.3.179 SuperSpeed Port Link Control (HOST\_CTRL\_PORT\_LINK\_REG) - Offset 80ECh

SuperSpeed Port Link Control

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 80ECh | 18020C00h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:27        | 03h<br>RW           | Force LTSSM State (FORCE_LTSSM_ST):<br>LTSSM state to be forced<br>This value is for test purpose only.                                                                                                                                                     |  |
| 26           | 0h<br>RW            | <ul> <li>Direct Link LTSSM State (DL_LTSSM_ST):</li> <li>0: Normal operation mode</li> <li>1: Direct link to a specific state specified by bit 31:27</li> <li>This bit is for test purpose only. It shall be written 0 in normal operation mode.</li> </ul> |  |
| 25           | 0h<br>RW            | Direct Link To U0 (DL_U0):<br>0: Normal operation mode<br>1: Direct link to U0<br>This bit is for test purpose only. It shall be written 0 in normal operation mode.                                                                                        |  |
| 24:21        | 0h<br>RW            | Forced Compliance Pattern (FORCED_CMP_PAT):<br>Compliance pattern to be forced to enter compliance mode<br>This value is for test purpose only.                                                                                                             |  |
| 20           | 0h<br>RW            | Enable Link Partner Error Count (EN_LES_CNT):<br>0: Disable link partner error count<br>1: Enable link partner error count                                                                                                                                  |  |
| 19           | 0h<br>RW            | TS Receive to Complete U1/U2/U3 Exit LFPS Handshake<br>(TS_RCV_UX_EXIT_LFPS_HS):<br>1: enable TS receive to complete U1/U2/U3 exit LFPS handshake<br>0: disable TS receive to complete U1/U2/U3 exit LFPS handshake                                         |  |
| 18           | 0h<br>RW            | Enable Logic Idle Receive to Exit Polling<br>(EN_LOGIC_TO_EXIT_POLLCONF_AND_RECCONF):<br>0: disable logic idle receive to exit Polling. Configuration and Recovery.<br>1: enable logic idle receive to exit Polling. Configuration and Recovery.            |  |
| 17           | 1h<br>RW            | Port Initialization Timeout Value (PORT_INTIL_TIMEOUT_VAL):<br>This bit specifies the port initialization timeout value.<br>1: 20us - 21us<br>0: 19us - 20us                                                                                                |  |
| 16:15        | 0h<br>RW            | PHY Low Power Latency (PHY_LP_LAT):<br>This field defines the latency to drive the PHY to enter low power mode<br>0: 4 cycles<br>1: 8 cycles<br>2: 16 cycles<br>3: 32 cycles                                                                                |  |
| 14:12        | 0h<br>RW            | Link Recovery Minimum Time (LR_MIN_TM):<br>This value defines the minimum time for the link to stay in Recovery. Active other than<br>from U3. The granuity is 128us.                                                                                       |  |
| 11:9         | 6h<br>RW            | Link Polling Minimum Time (LP_MIN_TM):<br>This value defines the minimum time for the link to stay in Polling.Active and<br>Recovery.Active from U3. The granuity is 128us.                                                                                 |  |



| Bit<br>Range                                           | Default &<br>Access | Field Name (ID): Description                                                                                                                                                         |  |
|--------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 8                                                      | 0h<br>RW            | Force Link Accept PM Command (FORCE_LA_PMC):<br>0: Normal operation mode<br>1: Force link to accept power management command                                                         |  |
| 7                                                      | 0h<br>RW            | Direct Link Recovery U0 (DL_REC_U0):<br>0: Normal operation mode<br>1: Direct link to Recovery from U0                                                                               |  |
| 6                                                      | 0h<br>RW            | Link Fast Training Mode (LINK_FTM):<br>0: Normal operation mode<br>1: Link fast training mode<br>This bit should be written 0 in normal operation.                                   |  |
| 5                                                      | 0h<br>RW            | <b>Disable Link Scrambler (DIS_LINK_SCRAM):</b><br>0: Enable link scrambler<br>1: Disable link scramber                                                                              |  |
| 4                                                      | 0h<br>RW            | Direct Link U3 From U0 (DL_U3_U0):<br>0: Normal operation mode<br>1: Direct link to U3 from U0<br>This bit is for test purpose only. It shall be written 0 in normal operation mode. |  |
| 3                                                      | 0h<br>RW            | Direct Link U3 From U0 (DL_U2_U0):<br>0: Normal operation mode<br>1: Direct link to U2 from U0<br>This bit is for test purpose only. It shall be written 0 in normal operation mode. |  |
| 2                                                      | 0h<br>RW            | Direct Link U3 From U0 (DL_U1_U0):<br>0: Normal operation mode<br>1: Direct link to U1 from U0<br>This bit is for test purpose only. It shall be written 0 in normal operation mode. |  |
| 1 Oh<br>RW D: Disable link loop<br>1: Enable link loop |                     | Enable Link Loopback Master Mode (EN_LINK_LB_MAST):<br>0: Disable link loopback master mode<br>1: Enable link loopback master mode                                                   |  |
| 0                                                      | 0h<br>RW            | Disable Link Compliance Mode (DIS_LINK_CM):<br>0: Enable link compliance mode<br>1: Disable link compliance mode                                                                     |  |

#### 11.3.180 USB2 Port Link Control 1 (USB2\_LINK\_MGR\_CTRL\_REG1) — Offset 80F0h

These set of registers is used to control jey USB set of timers. They are spread over 4 registers each 32 bits wide.

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 80F0h | 314803A0h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                       |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:24        | 31h<br>RW           | FS/LS Mode SE0 Disconnect Delay (FSLS_SE0_DIS_DEL_7_0):<br>Number of microseconds of SE0 in FS/LS mode to register disconnect had occurred.                                                                                                                                                                                                                                                        |  |
| 23           | 0h<br>RW            | <ul> <li>SNPS PHY Fix (EN_SNPS_PHY_FIX):</li> <li>Enable SNPS PHY Fix:</li> <li>1: When set, termselect will assert at the start of EOR. Fslsserialmode will also deassert at the same clock as txenb.</li> <li>0: Legacy behavior for Intel PHY.</li> </ul>                                                                                                                                       |  |
| 22           | 1h<br>RW            | L1 Disconnet in L0 (EN_L1_DISC_IN_L0):<br>Enable Pseudo L0 state when transition from L1 to L2 due to disconnect:<br>1: When set, {L1 suspendm, L2 suspendm} will go from 01->11->10 to allow the<br>USB2 PHY to exit L1 and enter L2 for deeper PM<br>0: Legacy behavior (01->10)                                                                                                                 |  |
| 21           | 0h<br>RW            | <ul> <li>Disable Purge On Setup (DIS_PURGE_ON_SETUP_FIX):</li> <li>To disable the fix for SETUP purge that match for both device address and endpoint number:</li> <li>0: Only allow purge for SETUP when both device address and endpoint number are matched.</li> <li>1: Revert back to old behaviour that purge is allowed when either device address or endpoint number is matched.</li> </ul> |  |
| 20           | 0h<br>RW            | L1 Exit Recovery Mode (L1_EXIT_RECOVERY_MODE):<br>Mode for extended L1 Exit recovery delay:<br>0: 12us<br>1: 50us                                                                                                                                                                                                                                                                                  |  |
| 19           | 1h<br>RW            | L1 Timeout Increment MODE (L1_TO_INCR_MODE):<br>Mode select for L1 Timeout increments:<br>0: time out increments are in 125us<br>1: L1 Timeout increments are in 256us.<br>Refer to USB2 PORTHLPMC.L1 Timeout in XHCI Spec for additional details                                                                                                                                                  |  |
| 18           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 17           | 0h<br>RW            | <b>Detect Nominal Packet EOP (EN_DETECT_NOMINAL_PKT_EOP):</b><br>0: Detect minimal packet EOP.<br>1: Detect nominal packet EOP.                                                                                                                                                                                                                                                                    |  |
| 16           | 0h<br>RW            | Disable Chirp Response (DIS_CHIRP_RESPONSE):<br>0: Normal<br>1: Force full speed on host ports (disable chirp response)                                                                                                                                                                                                                                                                            |  |
| 15           | 0h<br>RW            | Disable 192 Byte Limit Check (DIS_192B_LIM):<br>0: Enforce 192 byte limit on complete-split INs. Treat any packet ) 192 as babble<br>case.<br>1: Disable 192 byte limit check.                                                                                                                                                                                                                     |  |
| 14           | 0h<br>RW            | External Provided FS/LS Disconnect (EXT_FSLS_DIS):<br>0: Internal FS/LS Disconnect from linestate(1:0)<br>1: External provided FS/LS Disconnect from hostdisconnect input                                                                                                                                                                                                                          |  |



| Bit<br>Range                                                                                                                                                  | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                               |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 13:12                                                                                                                                                         | 0h<br>RW            | UTMI Reset Source Select (UTMI_RST_SEL):<br>Select UTMI Reset Source (FRD UTMI Reset Only)<br>00: HCReset or Force PHY Reset or internal reset after disconnect/suspend for restart<br>(default)<br>01,11: UTMI reset = ~UTMI suspendm<br>10: UTMI reset = ~UTMI suspendm and synchronization to port clk. |  |
| Disable HS Disconnect Window (DIS_HS_DIS_WIN):       0h       RW       0: Enable HS Disconnect Window Function       1: Disable HS Disconnect Window Function |                     | <b>Disable HS Disconnect Window (DIS_HS_DIS_WIN):</b><br>0: Enable HS Disconnect Window Function<br>1: Disable HS Disconnect Window Function                                                                                                                                                               |  |
| 10                                                                                                                                                            | 0h<br>RW            | <b>Disable Port Error Detection (DIS_PERR_DET):</b><br>0: Enable Port Error Detection (default)<br>1: Disable Port Error Detection                                                                                                                                                                         |  |
| 9                                                                                                                                                             | 1h<br>RW            | <b>Disable Peek Function for ISO-OUT (DIS_PF_IOUT):</b><br>0: Enable Peek function for ISO-OUT (default)<br>1: Disable Peek function for ISO-OUT                                                                                                                                                           |  |
| 8                                                                                                                                                             | 1h<br>RW            | <b>Drive Resume-K FS/LS Serial Interface (DRV_RESK_FSLS_SER):</b><br>0: Drive Resume-K on parallel Interface<br>1: Drive Resume-K directly on FS/LS Serial Interface (default)                                                                                                                             |  |
| 7                                                                                                                                                             | 1h<br>RW            | Enable USB2 Drop-Ping (EN_U2_DROP_PING):<br>0: Disable Drop-Ping Function in USB2 Protocol (default)<br>1: Enable Drop-Ping Function in USB2 Protocol                                                                                                                                                      |  |
| 6                                                                                                                                                             | 0h<br>RW            | Enable USB2 Force-Ping (EN_U2_FORCE_PING):<br>0: Disable Force-Ping Function in USB2 Protocol (default)<br>1: Enable Force-Ping Function in USB2 Protocol                                                                                                                                                  |  |
| 5                                                                                                                                                             | 1h<br>RW            | Enable USB2 Auto-Ping (EN_U2_AUTO_PING):<br>0: Disable Auto-Ping Function<br>1: Enable Auto-Ping Function in USB2 Protocol (default)                                                                                                                                                                       |  |
| 4                                                                                                                                                             | 0h<br>RW            | <b>Disable PHY SuspendM (DIS_PHY_SUSM):</b><br>0: PHY is suspend=U3,U2,disconnect (default)<br>1: Disable PHY SuspendM in All States                                                                                                                                                                       |  |
| 3                                                                                                                                                             | 0h<br>RW            | UTMI Internal Clock Gate Disable (UTMI_INT_CG_DIS):<br>0: Normal operation (internal clock gated in U2,U3,disconnect)<br>1: UTMI Internal Clock Gate Disable                                                                                                                                               |  |
| 2                                                                                                                                                             | 0h<br>RW            | <b>Disable PHY SuspendM in Disconnect State (DIS_PSUSM_DS):</b><br>0: PHY is suspendM=0 in Disconnect State (default)<br>1: Disable PHY SuspendM in Disconnect State                                                                                                                                       |  |
| 1                                                                                                                                                             | 0h<br>RW            | Force PHY Reset (FORCE_PHY_RST):<br>0: Normal Operation (default)<br>1: Force PHY Reset                                                                                                                                                                                                                    |  |
| 0                                                                                                                                                             | 0h<br>RW            | USB2 Accelerated Simulation Timing (U2_ACC_SIM_TIM):<br>0: Normal Operation (default - FPGA/ASIC)<br>1: USB2 Accelerated Simulation Timing (default - simulation)                                                                                                                                          |  |

#### 11.3.181 USB2 Port Link Control 2 (USB2\_LINK\_MGR\_CTRL\_REG2) — Offset 80F4h

These set of registers is used to control jey USB set of timers. They are spread over 4 registers each 32 bits wide.

|   | Туре | Size   | Offset       | Default   |
|---|------|--------|--------------|-----------|
| ľ | MMIO | 32 bit | MBAR + 80F4h | 80C40620h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                         |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 1h<br>RW            | Total Reset Duration[0] (TOT_RST_DUR_0):<br># of microseconds for total reset duration                                                               |
| 30:18        | 0031h<br>RW         | Chirp-K Duration (CHIRPK_DUR):<br># of microseconds of Chirp-K to register that a device is chirping                                                 |
| 17:5         | 0031h<br>RW         | <b>K/J Disconnect Connect Delay (KJ_DIS_CON_DEL):</b><br># of microseconds of K/J in disconnected state to register connect has occurred.            |
| 4:0          | 00h<br>RW           | <b>FS/LS Mode SE0 Disconnect Delay[12:8] (FSLS_SE0_DIS_DEL_12_8):</b><br># of microseconds of SE0 in FS/LS mode to register disconnect had occurred. |

#### 11.3.182 USB2 Port Link Control 3 (USB2\_LINK\_MGR\_CTRL\_REG3) — Offset 80F8h

These set of registers is used to control jey USB set of timers. They are spread over 4 registers each 32 bits wide.

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 80F8h | F865EB6Bh |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                              |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:28        | Fh<br>RW            | U2 Entry Ignore Linestate Changes Duration[3:0] (U2_IGN_LS_DUR_3_0):<br># of microseconds after entering U2, linestate changes are ignored as bus settles |
| 27:15        | 10CBh<br>RW         | U3 Entry Ignore Linestate Changes Duration (U3_IGN_LS_DUR):<br># of microseconds after entering U3, linestate changes are ignored as bus settles          |
| 14:0         | 6B6Bh<br>RW         | Total Reset Duration[15:1] (TOT_RST_DUR_15_1):<br># of microseconds for total reset duration                                                              |

#### 11.3.183 USB2 Port Link Control 4 (USB2\_LINK\_MGR\_CTRL\_REG4) — Offset 80FCh

These set of registers is used to control jey USB set of timers. They are spread over 4 registers each 32 bits wide.



| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 80FCh | 02008003h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                        |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:29        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                            |
| 28:27        | 0h<br>RW            | Additional Guardband for L1 Advance Prewake (ADD_GB_4_L1_PREWAKE):<br>additional guardband for L1 advance prewake.<br>00 = +0uF<br>01 = +1uF<br>10 = +2uF<br>11 = +4uF                                                                              |
| 26           | 0h<br>RW            | select L1 min idle duration that will be driven to Scheduler. Either drive '0'<br>or based on L1 Timeout value (SEL_L1_MIN_IDLE):<br>select L1 min idle duration that will be driven to Scheduler. Either drive '0' or based<br>on L1 Timeout value |
| 25           | 1h<br>RW            | Enable periodic_prewake to prevent L1 entry if in U0, or wake from L1 if already in U2. (EN_PER_PREWAKE):<br>Enable periodic_prewake to prevent L1 entry if in U0, or wake from L1 if already in U2.                                                |
| 24:22        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                            |
| 21:9         | 0040h<br>RW         | <b>U2 Detect Remote Wake Delay (U2D_RWAKE_DEL):</b><br>#of microseconds after detecting U2 remote wake condition to reflect K                                                                                                                       |
| 8:0          | 003h<br>RW          | U2 Entry Ignore Linestate Changes Duration[12:4]<br>(U2_IGN_LS_DUR_12_4):<br># of microseconds after entering U2, linestate changes are ignored as bus settles                                                                                      |

#### 11.3.184 Power Scheduler Control-0 (PWR\_SCHED\_CTRL0) – Offset 8140h

Power Scheduler Control-0

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8140h | 0A019132h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 0Ah<br>RW           | <b>Engine Idle Hysteresis (EIH):</b><br>This register controls the min. idle span that has to be observed from the engine idle indicators before the power state flags (xhc_*_idle) will indicate a 1.                                                                                                                                                                                                            |
| 23:12        | 019h<br>RW          | Backbone PLL Shutdown Advance Wake (BPSAW):<br>This register controls the time before the next scheduled transaction where the<br>Backbone PLL request will assert.<br>Register Format:<br>Bits [11:7] # of 125us uframes<br>Bits [6:0] # of microseconds (0-124)                                                                                                                                                 |
| 11:0         | 132h<br>RW          | Backbone PLL Shutdown Min. Idle Duration (BPSMID):<br>The sum of this register plus the Backbone PLL Shutdown Advance Wake form to a<br>Total Idle time. When the next scheduled periodic transaction is after present time +<br>Total Idle, the Backbone PLL request will de-assert, allowing the PLL to shutdwon.<br>Register Format:<br>Bits [11:7] # of 125us uframes<br>Bits [6:0] # of microseconds (0-124) |

#### 11.3.185 Power Scheduler Control-1 (PWR\_SCHED\_CTRL2) – Offset 8144h

These bit enable by EP type those EPs classes that are considered for determining next periodic active interval for pre-wake of the periodic\_active signal. EP classes that are disabled may never be observed in setting of the periodic\_active signal.

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8144h | 0000023Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Rang | je   | Default &<br>Access | Field Name (ID): Description |
|-------------|------|---------------------|------------------------------|
| 31:2        | ?7 ( | 0h<br>RO            | Reserved                     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|              |                     | Disable Power Scheduler wait for inprogress NDE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 26           | 0h                  | Policy for controlling transition of LTR_STATE_* FSM to move from ACTIVE to<br>*_INACTIVE states                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 26           | RW                  | 0: LTR_STATE_* FSM will wait for inprogress NDE message to complete before transitioning to one of the INACTIVE states                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|              |                     | 1: LTR_STATE_* FSM will not wait for inprogress NDE message to complete before<br>transitioning to one of the INACTIVE states                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|              | 0.h                 | Disable sending NDE sideband messages with NoREQ<br>(NDE_SBMSG_NOREQ_DIS):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 25           | RW                  | Policy to disable sending NOREQ NDE sideband messages.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|              |                     | 1: Controller will not send NOREQ NDE sideband messages                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|              |                     | Enable NDE sideband messaging (NDE_SBMSG_EN):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 24           | 0h<br>PW/           | Policy to enable NDE Sideband messaging.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|              | r.w                 | 1: Controller is allowed to send NDE Sideband messages                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 23:21        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|              |                     | Revert LPM Hysteresis Clear (RVRT_LPM_HYS_CLR):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 20           | 0h                  | 0: The per-port periodic active signal from the Scheduler is used to reset the per-port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 20           | RW                  | 1: The global pwr_sch_xhc_engine_prdc_idle signal is used to reset all of the per-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|              |                     | port hysteresis loops for LPM. This is the legacy behavior.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 19           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|              |                     | Flow-Controlled SS INTR 2SI Mode (FLOW_CTRL_2SI_MODE):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 18           | 0h<br>RW            | 0: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to<br>the SI determined by the Endpoint's Interval value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|              |                     | 1: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to twice the SI determined by the Endpoint's Interval value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 17           | 0h                  | d0i2 Clear Alarm Fix Disable (D0I2_CLR_ALARM_FIX_DISAB):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|              | 0h                  | No Doorbell Clear Valid Disable (NO DB CLR VAL DISAB)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 16           | RW                  | No Doorbell Clear Valid Disable (NO_DB_CER_VAL_DISAB).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|              |                     | Disable BELT Latch (DISAB_BELT_LATCH):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|              | 0h<br>RW            | 1: The Power Scheduler's interface to the LTR Manager signals BELT and<br>No Requirement are not latched with the Request signal and can change before Halt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 15           |                     | is deasserted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|              |                     | 0: The Power Scheduler's interface to the LTR Manager signals BELT and<br>No_Requirement are latched when the Request signal is asserted and will remain                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|              |                     | Intervention of the second sec |  |
| 14           | 0h                  | LPM Prewake Naked Interrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 14           | RW                  | 0: Ignore the Naked INTR for LPM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|              |                     | 1: Do not ignore the Naked INTR for LPM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|              |                     | LPM Prewake Interrupt Enable (LPM_PKEWAKE_INIK_EN):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 13:12        | 0h                  | 11: Disable interrupt prewake for LPM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|              | RW                  | 01: Enable interrupt OUT prewake for LPM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|              |                     | 00: Enable both interrupt IN/OUT prewake for LPM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                         |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 11:10        | 0h<br>RW            | Idle Scale (IDLE_SCALE):<br>Engine Idle Hysteresis Scale<br>Controls the Engine Idle Hysteresis scale.<br>0 - clock<br>1 - 1 us<br>2 - 125 us                                                                                        |  |
| 9            | 1h<br>RW            | HS Interrupt-OUT Alarm (HS_INT_OUT_ALRM):<br>HS Interrupt OUT Alarm                                                                                                                                                                  |  |
| 8            | 0h<br>RW            | HS Interrupt-IN Alarm (HS_INT_IN_ALRM):<br>HS Interrupt IN Alarm (HSII):<br>Note: This is required to be set to enable the functionality behind the<br>PCICFG.HSCFG2.HSIIPAPC method of tracking HS Intr IN EPs for Periodic Active. |  |
| 7            | 0h<br>RW            | SS Interrupt-OUT FC Alarm (SS_INT_OUT_FC_ALRM):<br>SS Interrupt OUT Alarm                                                                                                                                                            |  |
| 6            | 0h<br>RW            | SS Interrupt-IN Alarm (SS_INT_IN_FC_ALRM):<br>SS Interrupt IN Alarm                                                                                                                                                                  |  |
| 5            | 1h<br>RW            | SS Interrupt-OUT & not in FC Alarm (SS_INT_OUT_ALRM):<br>SS Interrupt OUT and not in FC Frame Alarm                                                                                                                                  |  |
| 4            | 1h<br>RW            | SS Interrupt-IN & not in FC Alarm (SS_INT_IN_ALRM):<br>SS Interrupt IN and not in FC Frame Alarm                                                                                                                                     |  |
| 3            | 1h<br>RW            | HS ISO-OUT Alarm (HS_ISO_OUT_ALRM):<br>HS ISO-OUT Alarm                                                                                                                                                                              |  |
| 2            | 1h<br>RW            | HS ISO-IN Alarm (HS_ISO_IN_ALRM):<br>HS ISO-IN Alarm                                                                                                                                                                                 |  |
| 1            | 1h<br>RW            | SS ISO-OUT Alarm (SS_ISO_OUT_ALRM):<br>SS ISO-OUT Alarm                                                                                                                                                                              |  |
| 0            | 1h<br>RW            | SS ISO-IN Alarm (SS_ISO_IN_ALRM):<br>SS ISO-IN Alarm                                                                                                                                                                                 |  |

### 11.3.186 AUX Power Management Control (AUX\_CTRL\_REG2) – Offset 8154h

AUX Power Management Control Register2

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8154h | 81192206h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31           | 1h<br>RW            | <b>Disable L1P2 Exit on Wake (DIS_L1P2_EXIT_ON_WAKE_EN):</b><br>This bit disables the dependency on Wake Enables defined in PORTSC for L1P2 exit when in D0 |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 30           | 0h<br>RW            | Fast Training (CFG_FAST_TRAINING):<br>0: Normal operation mode<br>1: Link fast training mode<br>This bit should be written 0 in normal operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 29           | 0h<br>RW            | SNPS PHY Status Done L1 Disable (SNPS_PHYSTATUS_DONE_L1_DIS):<br>SNPS PHY Status Done L1 Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 28           | 0h<br>RW            | Shadow Decode Disable (SHADOW_DECODE_DIS):<br>Shadow Decode Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 27           | 0h<br>RW            | Battery Charge D3 Enable (BATT_CHARGE_D3_EN):<br>Battery Charge D3 Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 26           | 0h<br>RW            | Debounce Enable (CFG_DEBOUNCE_EN):<br>Debounce Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 25           | 0h<br>RW            | PCIe PO Exit L1 Enable (PCIE_PO_EXIT_L1_EN):<br>PCIe PO Exit L1 Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 24           | 1h<br>RW            | <b>Enable L1 exit notification to SNPS PCIe core (EN_L1_EXIT_NOTIF_PCIE):</b><br>This bit enables a L1 exit notification to SNPS PCIe core. There is a case where USB ports have waked up and AUX PM module has started the wakeup process. The AUX PM control state got into a wait for P0 state because it needs to wait until PCIe core to signal powerdown state change. Due to the fact that the core is in D3Hot, there is no run_stop bit set such that no internal interrupt will be fired. This causes the LTSSM of PCIe stayed in L1 even though AUX PM has known that it needs an L1 exit. This bit works together with bit21 of this register.<br>1: enables this feature<br>0: disables this feature. |  |
| 23           | 0h<br>RW            | Disable PLC on Disconnect (DIS_PLC_ON_DISCONNECT):<br>1: do not assert PLC for disconnection<br>0: assert PLC for disconnection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 22           | 0h<br>RW            | Treat Idle as TS2 in LTSSM Wait for TS2<br>(TREAT_IDLE_AS_TS2_IN_LTSSM_WAIT_4_TS2):<br>This bit enables a feature in PCIe core LTSSM to treat IDLE received as TS2 when<br>LTSSM is in wait for TS2 receive state. This is a function requested from PHY where it<br>is possible to not able to receive TS2 without error.<br>1: treat Logic IDLE as TS2 received when in some PCIe LTSSM state.<br>0: disable this feature.                                                                                                                                                                                                                                                                                       |  |
| 21           | 0h<br>RW            | <b>Disable p2 overwrite due to the D3HOT where PCIe core enters the L1</b><br>(DIS_P2_OVERWRITE_DUE2_D3HOT):<br>This feature applies when if PCIe core LTSSM enters L1 due to the D3hot, the aux PM control will not start a P2 overwrite function in anticipating for the next L23 enter.<br>1: disables p2 overwrite due to the D3HOT where PCIe core enters the L1.<br>0: enables P2 overwrite even when in D3Hot state.                                                                                                                                                                                                                                                                                        |  |
| 20           | 1h<br>RW            | Enable the Port to Enter U3 Automatically When in U1/U2<br>(ENABLE_AUTO_U3_ENTRY_FROM_U2_U3):<br>1: enables the port to enter U3 automatically when in U1/U2<br>0: disables the port to enter U3 automatically when in U1/U2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 19           | 1h<br>RW            | No Linkdown Reset is Issue During Low Power State<br>(DIS_LINKDOWN_RST_DURING_LOW_POWER):<br>No linkdown reset is issue during low power state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 18           | 0h<br>RW            | Exit Deep Sleep If PCIe In P0 (EN_EXIT_DEEP_SLEEP_IF_PCIE_IN_P0):<br>This bit enables a feature in AUX PM module where if PCIe core LTSSM is in P0 for a<br>duration of time, the controller will exit the deep sleep state.<br>This is for failure control in case.<br>0: disable this feature<br>1: enables this feature                                                                                                                                                                                                                                                                                                                                                                                         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 17           | 0h<br>RW            | U2 Exit LFPS Timer Value (U2_EXIT_LFPS_TIMER_VALUE):<br>This bit selects U2 exit LFPS timer value<br>0: 320ns 400ns in 25MHz domain<br>1: 240ns 320ns in 25MHz domain                                                                                                                                                                                                                                                           |  |
| 16           | 1h<br>RW            | Exit Deep Sleep On USB Port Wakeup<br>(EN_EXIT_DEEP_SLEEP_ON_USB_PORT_WAKEUP):<br>This bit enables a function that AUX PM module exits from the deep sleep state due to<br>the USB ports wakeup level signal.<br>0: disables this function which means that a wakeup pulse generated from each USB<br>PortSC event will wake up the AUX PM module from deep sleep if the D3 state is<br>programmed.<br>1: enables this function |  |
| 15:14        | 0h<br>RW            | <b>P3 Entry Timeout (P3_ENTRY_TIMEOUT):</b><br>This field defines the timeout value to enter P3 mode in U2.<br>00: 7us 8us<br>01: 511us 512us<br>10: disables the timer (0us)<br>11: disables the timer (0us)                                                                                                                                                                                                                   |  |
| 13           | 1h<br>RW            | Enable U2 P3 Mode (EN_U2_P3):<br>0: Disable U2 P3 mode<br>1: Enable U2 P3 mode                                                                                                                                                                                                                                                                                                                                                  |  |
| 12:11        | 0h<br>RW            | Fine Debug Mode Select (FINE_DM_SEL):<br>Fine Debug Mode Select                                                                                                                                                                                                                                                                                                                                                                 |  |
| 10           | 0h<br>RW            | Enable Low Power State Based Core Clock Gating (EN_LP_CORE_CG):<br>When set to '1' enable core clock gating based on low power state entered                                                                                                                                                                                                                                                                                    |  |
| 9            | 1h<br>RW            | <b>Disable USB3 Port Status Changed Event (DIS_U3_PORT_SCE):</b><br>0: Enable USB3 port status change event generation if any change bit is not cleared<br>1: Disable USB3 port status change event generation if any change bit is not cleared<br>Bit 12 default 0                                                                                                                                                             |  |
| 8:4          | 00h<br>RW           | Debug Mode Select Register (DEB_MODE_SEL):<br>Debug Mode Select Register                                                                                                                                                                                                                                                                                                                                                        |  |
| 3            | 0h<br>RW            | Enable Auto Wakeup Non-IDLE (EN_AWAK_NIDLE):<br>When set to 1 enables the auto wakeup function when engine has identified non IDLE condition.                                                                                                                                                                                                                                                                                   |  |
| 2            | 1h<br>RW            | <b>Enable PM Control P1 Exit P2 (EN_PMC_P1_EXIT_P2):</b><br>When set 1 enables the PM control module to transition to P1 instead of P0 when exit P2.                                                                                                                                                                                                                                                                            |  |
| 1            | 1h<br>RW            | Enable PCIe PIPE CLK Isolation (EN_PP_CLK_ISOL):<br>When set to 1 enables the PCIe PIPE CLK to be isolated when main power is<br>removed.                                                                                                                                                                                                                                                                                       |  |
| 0            | 0h<br>RW            | <b>Enable P2 Overwrite P1 Allowed Detect (EN_P2OVRP1_ADET):</b><br>When set to 1 enables a function that can detect whether or not enable P2 overwrite P1 function. The condition to get to P2 overwrite is when engine is in idle conditions. This means that there is no ISO EP pending.                                                                                                                                      |  |

#### 11.3.187 USB2 PHY Power Management Control (USB2\_PHY\_PMC) — Offset 8164h

USB2 PHY Power Management Control



| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8164h | 000000FCh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                          |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RW            | <ul><li>125us Sync Select (FRAMETICK_SYNC_SEL):</li><li>0: Selects 125us tick synched from Frame Clock.</li><li>1: Selects 125us tick synched from aux_clk.</li></ul> |  |
| 30:8         | 0h<br>RO            | Reserved                                                                                                                                                              |  |
| 7            | 1h<br>RW            | Enable Command Manager Active Indication for Tx/Rx Bias<br>(EN_CMDM_TXRXB):<br>Enable Command Manager Active indication for Tx/Rx Bias circuit HS Phy PM Policy       |  |
| 6            | 1h<br>RW            | Enable TTE Active Indication for Tx/Rx Bias (EN_TTE_TXRXB):<br>Enable TTE Active indication for Tx/Rx Bias circuit HS Phy PM Policy                                   |  |
| 5            | 1h<br>RW            | Enable IDMA Active Indication for Tx/Rx Bias (EN_IDMA_TXRXB):<br>Enable IDMA Active indication for Tx/Rx Bias circuit HS Phy PM Policy                                |  |
| 4            | 1h<br>RW            | Enable ODMA Active Indication for Tx/Rx Bias (EN_ODMA_TXRXB):<br>Enable ODMA Active indication for Tx/Rx Bias circuit HS Phy PM Policy                                |  |
| 3            | 1h<br>RW            | Enable Transfer Active Indication for Tx/Rx Bias (EN_TRM_TXRXB):<br>Enable Transfer Manager Active indication for Tx/Rx Bias circuit HS Phy PM Policy                 |  |
| 2            | 1h<br>RW            | Enable Scheduler Active Indication for Tx/Rx Bias (EN_SCH_TXRXB):<br>Enable Scheduler Active indication for Tx/Rx Bias circuit HS Phy PM Policy                       |  |
| 1            | 0h<br>RW            | Enable Rx Bias ckt disable (EN_RXB_CD):<br>When set enables the Rx bias ckt to be disabled when conditions met (as described<br>by the HS phy PM policy bits)         |  |
| 0            | 0h<br>RW            | Enable Tx Bias ckt disable (EN_TXB_CD):<br>When set enables the Tx bias ckt to be disabled when conditions met (as described<br>by the HS phy PM policy bits)         |  |

### 11.3.188 XHCI Aux Clock Control Register (XHCI\_AUX\_CCR) - Offset 816Ch

XHCI Aux Clock Control Register

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 816Ch | 000F403Ch |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 19           | 1h<br>RW            | <b>USB3 Partition Engine/Link trunk gating Enable (PARUSB3_ENG_GEN):</b><br>When set to 1 enables gating of the SOSC trunk to the XHCI engine and link in the PARUSB3 partition.                                                                                                                                                                                                                                                               |  |
| 18           | 1h<br>RW            | <b>USB3 Partition Frame Timer trunk gating Enable (PARUSB3_LINK_GEN):</b><br>When set to 1 enables gating of the SOSC trunk to the Frame timer in the PARUSB3 partition.                                                                                                                                                                                                                                                                       |  |
| 17           | 1h<br>RW            | <b>USB2 link partition clock gating enable (PARUSB2_CLK_GEN):</b><br>When set to 1 enables gating of the SOSC trunk to the USB2 link and Phy logic in the PARUSB2 partition.                                                                                                                                                                                                                                                                   |  |
| 16           | 1h<br>RW            | <b>USB2/USHIP 12.5 MHz partition clock gating enable (USHIP_PCGEN):</b><br>When set to 1 enables gating of the 12.5 MHz SOSC trunk to the USB2 and USHIP logic in the PARUSB2 partition.                                                                                                                                                                                                                                                       |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 14           | 1h<br>RW            | USB3 Port Aux/Core clock gating enable (USB3_AC_CGE):<br>When set, allows the aux_cclk clock into the USB3 port to be gated when conditions<br>are met.                                                                                                                                                                                                                                                                                        |  |
| 13:12        | 0h<br>RW            | Rx Detect Timer when port Aux Clock is Gated (RX_DT_ACG):This field defines the value of the timer used to perform Rx Detect when port Aux<br>Clock has been gated.0x0: 100ms0x1: 12msOthers: ReservedNote: This timer shall use the Fast Training Timer Tick (about 1us tick) for simulation<br>purposes. For Fast Training mode, the above timeouts will become about 11us and<br>about 100us, +/- implementation uncertainty, respectively. |  |
| 11:10        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 9            | 0h<br>RW            | Aux Clock Gating Counter PipeStage Enable<br>(AUXCLKGT_CNTEN_PIPE_STGEN):<br>Policy to enable pipe stage on cnten of aux_clk and frame_clk gating logic                                                                                                                                                                                                                                                                                        |  |
| 8            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 7            | 0h<br>RW            | Frame Timer Clock Gating Ports in U2 Enable (FTCGPU2E):<br>This bit, when set, allows Host Controller to gate the clock to the Frame Timer when<br>ports are in U2.                                                                                                                                                                                                                                                                            |  |
| 6            | 0h<br>RW            | USB2 port clock throttle enable (USB2_PC_TE):<br>When set, allows the Aux clock into the USB2 ports to be throttled when conditions<br>allow.                                                                                                                                                                                                                                                                                                  |  |
| 5            | 1h<br>RW            | XHCI Engine Aux clock gating enable (XHCI_AC_GE):<br>When set, allows the aux clock into the XHCI engine to be gated when idle.                                                                                                                                                                                                                                                                                                                |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                              |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 4            | 1h<br>RW            | XHCI Aux PM block clock gating enable (XHCI_APMB_CGE):<br>When set, allows the aux clock into the Aux PM block to be gated when idle.                                                                                                                     |  |
| 3            | 1h<br>RW            | <b>USB3 Aux Clock Trunk Gating Enable (USB3_AC_TGE):</b><br>When set, allows Aux Clock Trunk feeding to USB3.0 ports to be gated when port Aux clock is gated at all USB3.0 ports and all USB3.0 modPHY instances.                                        |  |
| 2            | 1h<br>RW            | <b>USB3 Port Aux/Port clock gating enable (USB3_AP_CGE):</b><br>When set, allows the aux_pclk clock into the USB3 port to be gated when conditions are met.                                                                                               |  |
| 1            | 0h<br>RW            | <b>ModPHY port Aux clock gating enable in U2 (MPP_AC_GEU2):</b><br>When set, allows the aux clock into the ModPhy to be gated when Link is in U2 and pipe has been in PS3 for at least the time defined by U2 Residency Before ModPHY Clock Gating field. |  |
| 0            | 0h<br>RW            | ModPHY port Aux clock gating enable in Disconnected, U3 or Disabled<br>(MPP_AC_GE_DDU3):<br>When set, allows the aux clock into the ModPHY to be gated when Link is in<br>Disconnected, U3 or Disabled state.                                             |  |

#### 11.3.189 XHC Latency Tolerance Parameters LTV Control (XLTP\_LTV1) - Offset 8174h

XHC Latency Tolerance Parameters LTV Control

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8174h | 01400C01h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RW            | Disable scheduler direct transition from IDLE to NO requirement<br>(DIS_SDT_IDL_NR):<br>0: (default) allow scheduler direct transition from IDLE to NO requirement<br>1: Disable scheduler direct transition from IDLE to NO requirement                                                                                                                                                                                                             |  |
| 30           | Oh<br>RW            | <ul> <li>XHCI LTR Transition Policy (XLTRTP) (LTR_TRANS_POL):</li> <li>When 0, the LTR messaging state machine transitions through High Med Low Active states</li> <li>assuming enough latency is available for each transition.</li> <li>When 1, LTR messaging state machine transitions from High, Medium, or Low LTR states to</li> <li>Active state upon the Alarm Timer timeout and stays in Active until the next service boundary.</li> </ul> |  |
| 29           | 0h<br>RW            | <ul> <li>Include Scheduler First Round in Active Signal Disable<br/>(INCL_ROUND1_DIS):</li> <li>0: xHC Engine Idle from the Power Scheduler will not assert if the Scheduler is<br/>performing its first round pass through periodic endpoints.</li> <li>1: (Debug bit only) Revert to previous behavior. Scheduler's first round checks not<br/>included in xHC Engine Idle equation.</li> </ul>                                                    |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                      |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 28           | 0h<br>RW            | XHCI LTR Active Enable (XLTRAE) (XLTRAE):<br>0: The Power Scheduler will not request an LTR message on a transition to ACTIVE.<br>1: The Power Scheduler will request an LTR message on a transition to ACTIVE.                                                                                                                   |  |
| 27           | 0h<br>RW            | <ul> <li>Power Scheduler Local Clock Gating Enable (PWRLCGE) (PWRLCGE):</li> <li>0: Power Scheduler does not use local clock gating</li> <li>1: Power Scheduler's local clock gating enabled.</li> <li>Note: This functionality is no longer required. This LCG existed previous to the inclusion of Aux clock gating.</li> </ul> |  |
| 26           | 0h<br>RW            | LTR EVM Hysteresis Max Count (LTR_HYS_MAX):<br>Power Scheduler's Periodic IDLE residency before the controller asserts Periodic<br>Complete<br>0: Hysteresis set to 127 clock ticks. (.64us)<br>1: Hysteresis set to 31 clock ticks (.16us)                                                                                       |  |
| 25           | 0h<br>RW            | USB2 async active policy (EN_USB2_LTV_U0_PORT_ASYNC_ACTIVE):<br>Active USB2 slots in U0 will get LTV from slot lookup table                                                                                                                                                                                                       |  |
| 24           | 1h<br>RW            | XHCI LTR Enable (XLTRE):<br>This bit must be set to enable LTV messaging from XHCI to the PMC.                                                                                                                                                                                                                                    |  |
| 23:12        | 400h<br>RW          | Periodic Active LTV (PA_LTV):<br>23:22 Latency Scale<br>00b: Reserved<br>01b: Latency Value to be multiplied by 1024<br>10b: Latency Value to be multiplied by 32,768<br>11b: Latency Value to be multiplied by 1,048,576<br>21:12 Latency Value (ns)<br>Defaults to 0 micro seconds                                              |  |
| 11:0         | C01h<br>RW          | USB2 Port L0 LTV (USB2_PL0_LTV):<br>11:10 Latency Scale<br>00b: Reserved<br>01b: Latency Value to be multiplied by 1024<br>10b: Latency Value to be multiplied by 32,768<br>11b: Latency Value to be multiplied by 1,048,576<br>9:0 Latency Value (ns)<br>Defaults to 128 Micro Seconds                                           |  |

#### 11.3.190 XHC Latency Tolerance Parameters LTV Control 2 (XLTP\_LTV2) - Offset 8178h

XHC Latency Tolerance Parameters LTV Control 2



| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8178h | 000017FFh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:17        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 16           | 0h<br>RW            | Non Offload Active Periodic TTE Counter Clearing Disable<br>(NONOFLD_ACTV_PRDC_TTE_CNT_CLR_DIS):<br>Setting this bit will disable clearing Non-offload active periodic TTE counter based on<br>TTE Idle indicator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 15           | 0h<br>RW            | Enable USB2 Port L0 LTV based on active async (EN_USB2_L0_LTV_ASYN):<br>0 - USB2 Port L0 LTV is used regardless of whether there is active async EPs being<br>present or not (Legacy mode)<br>1 - USB2 LTR L0 LTV is used only when there is active async EPs being present on<br>that port. In the absence of active async<br>EPs on given port, the L0 LTR value is NoRequirement for that port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 14           | 0h<br>RW            | <ul> <li>Audio Offload USB2 Resume to DMA Active Mapping Enable<br/>(ADO_USB2RES_DMAACTV_MAP_EN):</li> <li>Enables USB2 Port Resume Influence on 'XHCI DMA Active' indication (i.e. Run 125)<br/>for Ports Handling Audio Offload.</li> <li>0: A USB2 port involved with Audio Offload will NOT influence the XHCI DMA Active<br/>indication through USB2 Resume (i.e. USB2 resume for the associated port is not<br/>consumed when generating XHCI DMA Active).</li> <li>1: A USB2 port involved with Audio Offload will influence (legacy mode) the XHCI<br/>DMA Active indication through USB2 Resume (i.e. USB2 resume for the associated<br/>port is not consumed when generating XHCI DMA Active).</li> <li>Note: When this field is '0' will allow for a different field to determine what constitute<br/>Audio Offload involvemen The different field is located at 0x8174[13]</li> </ul> |  |
| 13           | 0h<br>RW            | Audio Offload involvemen The different field is located at 0x8174[13]<br>Audio Offload USB2 Resume to DMA Active Mask Policy<br>(ADO_USB2RES_DMAACTV_MASK_POLICY):<br>Defines the conditions required for what constitutes Audio Offload involvement for<br>appropriate masking of USB2 Resume on 'XHCI DMA Active' indication (i.e. Run 125)<br>for Ports Handling Audio Offload.<br>0: Mask USB2 Resume from asserting the XHCI DMA Active if the particular port<br>going through resume is engaged in Audio Offload while an Audio Offload DB is active<br>(i.e. Audio Offload is connected and active).<br>1: Mask USB2 Resume from asserting the XHCI DMA Active if the particular port<br>going through resume is engaged in Audio Offload (i.e. Audio Offload is connected)<br>irrespective of a DB being active/idle.                                                                    |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12:0         | 17FFh<br>RW         | LTV Limit (LTV_LMT):<br>This register defines a maximum LTR value that is allowed to be advertised to the<br>PMC. This is meant to be used as a workaround or mitigation if issues are discovered<br>with the LTR values generated by the XHC using the defined algorithms.<br>If the LTR value of the XHC is larger than the value in this register field, the value in<br>this field is sent to the PMC instead.<br>Default value is the highest possible - 101b<br>12:10: Latency Multiplier Field<br>000b - Value times 1 ns<br>001b - Value times 32 ns<br>010b - Value times 32,768 ns<br>100b - Value times 32,768 ns<br>100b - Value times 33,554,432 ns<br>110b-111b - Not Permitted<br>9:0: Latency Value Default = 3FFh |

#### 11.3.191 XHC Latency Tolerance Parameters High Idle Time Control (XLTP\_HITC) - Offset 817Ch

XHC Latency Tolerance Parameters High Idle Time Control

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 817Ch | 00050002h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:29        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                |
| 28:16        | 0005h<br>RW         | Minimum High Idle Time (MHIT):<br>This is the minimum schedule idle time that must be available before a "High" LTR<br>value can be indicated.<br>This value must be larger than HIWL<br>12:7 - Time value in # of 125 Micro Seconds Bus Intervals (0 - 8ms)<br>6:0 - Fractional BI Time value in Micro Seconds (0 - 124 Micro Seconds) |
| 15:13        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                |
| 12:0         | 0002h<br>RW         | High Idle Wake Latency (HIWL):This is the latency to access memory from the High Idle Latency state.This value must be larger than MIWL and LIWL12:7 - Time value in # of 125 Micro Seconds Bus Intervals (0 - 8ms)6:0 - Fractional BI Time value in Micro Seconds (0 - 124 Micro Seconds)                                              |



#### 11.3.192 XHC Latency Tolerance Parameters Medium Idle Time Control (XLTP\_MITC) – Offset 8180h

XHC Latency Tolerance Parameters Medium Idle Time Control

| MMIO 32 bit MBAR + 8180h | 00050002h |
|--------------------------|-----------|

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:29        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                    |
| 28:16        | 0005h<br>RW         | Minimum Medium Idle Time (MMIT):This is the minimum schedule idle time that must be available before a "Medium" LTR<br>value can be indicated.This value must be larger than MIWL12:7 - Time value in # of 125 Micro Seconds Bus Intervals (0 - 8ms)6:0 - Fractional BI Time value in Micro Seconds (0 - 124 Micro Seconds) |
| 15:13        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                    |
| 12:0         | 0002h<br>RW         | Medium Idle Wake Latency (MIWL):<br>This is the latency to access memory from the Medium Idle Latency state.<br>This value must be larger than LIWL<br>12:7 - Time value in # of 125 Micro Seconds Bus Intervals (0 - 8ms)<br>6:0 - Fractional BI Time value in Micro Seconds (0 - 124 Micro Seconds)                       |

#### 11.3.193 XHC Latency Tolerance Parameters Low Idle Time Control (XLTP\_LITC) - Offset 8184h

XHC Latency Tolerance Parameters Low Idle Time Control

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8184h | 00050002h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31:29        | 0h<br>RO            | Reserved                     |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                          |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28:16        | 0005h<br>RW         | Minimum Low Idle Time (MLIT):<br>This is the minimum schedule idle time that must be available before a "Low" LTR<br>value can be indicated.<br>This value must be larger than LIWL<br>12:7 - Time value in # of 125 Micro Seconds Bus Intervals (0 - 8ms)<br>6:0 - Fractional BI Time value in Micro Seconds (0 - 124 Micro Seconds) |
| 15:13        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                              |
| 12:0         | 0002h<br>RW         | Low Idle Wake Latency (LIWL):<br>This is the latency to access memory from the Medium Idle Latency state.<br>12:7 - Time value in # of 125 Micro Seconds Bus Intervals (0 - 8ms)<br>6:0 - Fractional BI Time value in Micro Seconds (0 - 124 Micro Seconds)                                                                           |

#### 11.3.194 LFPS On Count (LFPSONCOUNT\_REG) - Offset 81B8h

#### LFPS On Count

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 81B8h | 000400C8h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                 |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:22        | 0h<br>RO            | Reserved                                                                                                                                                                                                                     |
| 21           | 0h<br>RW            | <b>RTC Clock Generation Override (RTCCLKGENOVERRIDE):</b><br>when set it will Disable the RTC tick generation unconditionally. This will be used by<br>software to disable the tick and CRO if WDE/WCE is disabled during D3 |
| 20           | 0h<br>RW            | <b>Disable U3 Wait for Ownership (DISABLE_U3_WAIT_FOROWNERSHIP):</b><br>Debug bit when set will allow Gated SS Link to send the LFPS even though AON owns the LFPS detection                                                 |
| 19           | 0h<br>RW            | <b>RXLFPS Detection Filter Time (RXLFPSFILT_8US_EN):</b><br>0: RXLFPS detection filter for U3 Exit is 4 ticks of 128ns<br>1: RXLFPS Filter will remain at 8us                                                                |
| 18           | 1h<br>RW            | <b>XDISRTCPOLLING:</b><br>1: Disable the RTC tick generation which is consumed for the RxDet Polling, LFPS Polling and Aux Clock PCG Wakup to enable this.<br>0: RTC tick generation based on the defined interval           |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17:16        | 0h<br>RW            | U2P3 LFPS Periodic Sampling Control (XU2P3LPSC):<br>This field controls the OFF time for the LFPS periodic sampling for USB3 ports in<br>U2P3.<br>If LFPSPM for a port is 1, it will override the OFF time and LFPS receiver will remain<br>OFF permanently.<br>For Fast Sim mode, 500us will be equivalent to 5us.<br>0x0 Polling Disable. (RXDET Polling will become 100ms.)<br>0x1 500us OFF Time<br>0x2 1ms OFF Time<br>0x3 1.5ms OFF Time |
| 15:10        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 9:0          | 0C8h<br>RW          | <b>XLFPSONCNTSS:</b><br>This time would describe the number of clocks LFPS will remain ON. LFPS detection operation may be carried out on using RTC clock or Oscillator clock. The value of this register should be adjusted accordingly.<br>For RTC recommended value is 2. For Oscillator clock, recommended value is 200.                                                                                                                   |

#### 11.3.195 USB2 Power Management Control (USB2PMCTRL\_REG) – Offset 81C4h

USB2 Power Management Control

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 81C4h | 00000908h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                       |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:14        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                           |
| 13           | 0h<br>RW            | <ul> <li>Bypass Suspend SM (BYPSUSSM):</li> <li>1: When set, Suspend SM is bypassed and L1/L2 suspendm from the controller goes directly to the PHY</li> <li>0: When cleared, Suspend SM controls the L1/L2 suspendm to the PHY</li> </ul>                                                                         |
| 12           | 0h<br>RW            | <b>USB2 HOST PHY UTMI Clock Gate Disable Policy (U2HPUCGDP):</b><br>This controls the policy for Host PHY UTMI Clock Gating. When Set HOST PHY UTMI Clock Gating is enable                                                                                                                                         |
| 11           | 1h<br>RW            | USB2 PHY SUS Power Gate PORTSC Block Policy (U2PSPGPSCBP):<br>This controls the policy for blocking PORTSC Updates while the USB2 PHY SUS Well is<br>power gated.<br>When set, the controller will block any updates to the PORTSC caused by port status<br>change if the USB2 PHY SUS is power gated.<br>0 Do not |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10:8         | 1h<br>RW            | USB2 PHY SUS Well Power Gate Entry Hysteresis Count (U2PSPGEHC):<br>This controls the amount of hysteresis time the controller will enforce after detecting<br>the USB2 PHY SUS Power Gate entry condition.<br>0h 0 clocks<br>1h 32 clocks<br>2h 64 clocks<br>3h 128 clocks<br>4h 256 clocks<br>5h 512 clocks<br>6h 1024 clocks<br>7h 2048 clocks                                                                                                                                                                                                                                                                   |
| 7:4          | 0h<br>RW            | USB2 PHY SUS Power Gate PORTSC Block Policy (U2CLPGLAT):<br>This field represents the worst case latency for the USB2 Common Lane to enter and<br>exit its power gate state. This fields is required to be compared to a ports HIRD/HIRD<br>value for the ports that have allowed L1 to L2 mapping to determine if the Common<br>Lane can be allowed to power off. If the power gate entry/exit latency is greater than<br>the HIRD/HIRDD then the common lane should not be allowed to power gate as this<br>will result in a L1 exit violation.<br>Oh 100 us<br>1h 200 us<br>2h 300 us<br>Eh 1500us<br>Fh 1600 us |
| 3:2          | 2h<br>RW            | USB2 PHY SUS Well Power Gate Policy (U2PSUSPGP):<br>This field controls when to enable the USB2 PHY SUS Well Power Gating when the<br>proper conditions are met.<br>00 USB2 PHY SUS Power Gating is Disabled.<br>01 USB2 PHY SUS Power Gating is Enabled in Only D0 and D0i2 (Excludes D0i3 and<br>D3)<br>10 USB2 PHY SUS Power Gating is Eanabled in only in D0, D0i2 and D0i3 (Excludes<br>D3)<br>11 USB2 PHY SUS Power Gating is Eanabled in D0/D0i2/D0i3/D3                                                                                                                                                     |
| 1:0          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

### 11.3.196 USB Legacy Support Capability (USBLEGSUP) - Offset 846Ch

This register is modified and maintained by BIOS

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 846Ch | 00002201h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31:25        | 0h<br>RO            | Reserved                     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------|
| 24           | 0h<br>RW            | HC OS Owned Semaphore (HCOSOS):<br>HC OS Owned Semaphore                                |
| 23:17        | 0h<br>RO            | Reserved                                                                                |
| 16           | 0h<br>RW            | HC BIOS Owned Semaphore (HCBIOSOS):<br>HC BIOS Owned Semaphore                          |
| 15:8         | 22h<br>RW/L         | Next Capability Pointer (NEXTCP):<br>Next Capability Pointer<br>Locked by: XHCC1.ACCTRL |
| 7:0          | 01h<br>RW/L         | Capability ID (CID):<br>Capability ID<br>Locked by: XHCC1.ACCTRL                        |

### 11.3.197 USB Legacy Support Control Status (USBLEGCTLSTS) – Offset 8470h

USB Legacy Support Control Status

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | MBAR + 8470h | 0000000h |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                        |
|--------------|---------------------|---------------------------------------------------------------------|
| 31           | 0h<br>RW/1C         | SMI on BAR (SMIBAR):<br>SMI on BAR                                  |
| 30           | 0h<br>RW/1C         | SMI on PCI Command (SMIPCIC):<br>SMI on PCI Command                 |
| 29           | 0h<br>RW/1C         | SMI on OS Ownership Change (SMIOSOC):<br>SMI on OS Ownership Change |
| 28:21        | 0h<br>RO            | Reserved                                                            |
| 20           | 0h<br>RO            | SMI on Host System Error (SMIHSE):<br>SMI on Host System Error      |
| 19:17        | 0h<br>RO            | Reserved                                                            |
| 16           | 0h<br>RO            | SMI on Event Interrupt (SMIEI):<br>SMI on Event Interrupt           |
| 15           | 0h<br>RW            | SMI on BAR Enable (SMIBARE):<br>SMI on BAR Enable                   |
| 14           | 0h<br>RW            | SMI on PCI Command Enable (SMIPCICE):<br>SMI on PCI Command Enable  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                  |
|--------------|---------------------|-------------------------------------------------------------------------------|
| 13           | 0h<br>RW            | SMI on OS Ownership Enable (SMIOSOE):<br>SMI on OS Ownership Enable           |
| 12:5         | 0h<br>RO            | Reserved                                                                      |
| 4            | 0h<br>RW            | SMI on Host System Error Enable (SMIHSEE):<br>SMI on Host System Error Enable |
| 3:1          | 0h<br>RO            | Reserved                                                                      |
| 0            | 0h<br>RW            | USB SMI Enable (USBSMIE):<br>USB SMI Enable                                   |

#### 11.3.198 Port Disable Override Capability Register (PDO\_CAPABILITY) - Offset 84F4h

Port Disable Override Capability Register

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 84F4h | 000003C6h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                         |
|--------------|---------------------|--------------------------------------------------------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                                                                             |
| 15:8         | 03h<br>RW/L         | Next Capability Pointer (NCP):<br>Next Capability Pointer<br>Locked by: XHCC1.ACCTRL |
| 7:0          | C6h<br>RW/L         | Capability ID (CID):<br>Capability ID<br>Locked by: XHCC1.ACCTRL                     |

#### 11.3.199 Command Reg (CMD\_MMIO) - Offset 8604h

Mirror of physical register as CMD



| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | MBAR + 8604h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:11        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                             |
| 10           | 0h<br>RW            | <b>Interrupt Disable (INTR_DIS):</b><br>When cleared to 0, the function is capable of generating interrupts. When 1, the function can not generate its interrupt to the interrupt controller. Note that the corresponding Interrupt Status bit is not affected by the interrupt enable.                                                                                                                              |
| 9            | 0h<br>RO            | Fast Back to Back Enable (FBE):<br>Fast Back to Back Enable                                                                                                                                                                                                                                                                                                                                                          |
| 8            | 0h<br>RW            | SERR# Enable (SERR):<br>When set to 1, the XHC is capable of generating (internally) SERR#.                                                                                                                                                                                                                                                                                                                          |
| 7            | 0h<br>RO            | Wait Cycle Control (WCC):<br>Wait Cycle Control                                                                                                                                                                                                                                                                                                                                                                      |
| 6            | 0h<br>RW            | <b>Parity Error Response (PER):</b><br>When set to 1, the XHCI Host Controller will check for correct parity (on its internal interface) and halt operation when bad parity is detected during the data phase as recommended by the XHCI specification. Note that this applies to both requests and completions from the system interface.<br>This bit must be set in order for the parity errors to generate SERR#. |
| 5            | 0h<br>RO            | VGA Palette Snoop (VPS):<br>VGA Palette Snoop                                                                                                                                                                                                                                                                                                                                                                        |
| 4            | 0h<br>RO            | Memory Write Invalidate (MWI):<br>Memory Write Invalidate                                                                                                                                                                                                                                                                                                                                                            |
| 3            | 0h<br>RO            | Special Cycle Enable (SCE):<br>Special Cycle Enable                                                                                                                                                                                                                                                                                                                                                                  |
| 2            | 0h<br>RW            | Bus Master Enable (BME):<br>When set, it allows XHC to act as a bus master.<br>When cleared, it disable XHC from initiating transactions on the system bus.                                                                                                                                                                                                                                                          |
| 1            | 0h<br>RW            | Memory Space Enable (MSE):<br>This bit controls access to the XHC Memory Space registers. If this bit is set, accesses<br>to the XHC registers are enabled. The Base Address register for the XHC should be<br>programmed before this bit is set.                                                                                                                                                                    |
| 0            | 0h<br>RO            | I/O Space Enable (IOSE):<br>Reserved                                                                                                                                                                                                                                                                                                                                                                                 |

#### 11.3.200 Device Status (STS\_MMIO) – Offset 8606h

**Device Status** 

| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | MBAR + 8606h | 0290h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                     |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15           | 0h<br>RW/1C         | <b>Detected Parity Error (DPE):</b><br>This bit is set by the Intel PCH whenever a parity error is seen on the internal interface to the XHC host controller, regardless of the setting of bit 6 or bit 8 in the Command register or any other conditions. Software clears this bit by writing a 1 to this bit location.                         |  |
| 14           | 0h<br>RW/1C         | <b>Signaled System Error (SSE):</b><br>This bit is set by the Intel PCH whenever it signals SERR# (internally). The SERR_EN bit (bit 8 in the Command Register) must be 1 for this bit to be set.<br>Software clears this bit by writing a 1 to this bit location.                                                                               |  |
| 13           | 0h<br>RW/1C         | <b>Received Master-Abort Status (RMA):</b><br>This bit is set when XHC, as a master, receives a master-abort status on a memory access. This is treated as a Host Error and halts the DMA engines. Software clears this bit by writing a 1 to this bit location.                                                                                 |  |
| 12           | 0h<br>RW/1C         | <b>Received Target Abort Status (RTA):</b><br>This bit is set when XHC, as a master, receives a target abort status on a memory access. This is treated as a Host Error and halts the DMA engines. Software clears this bit by writing a 1 to this bit location.                                                                                 |  |
| 11           | 0h<br>RW/1C         | Signaled Target-Abort Status (STA):<br>This bit is used to indicate when the XHC function responds to a cycle with a target<br>abort.                                                                                                                                                                                                            |  |
| 10:9         | 1h<br>RO            | <b>DEVSEL# Timing Status (DEVT):</b><br>This 2-bit field defines the timing for DEVSEL# assertion. Read-Only.                                                                                                                                                                                                                                    |  |
| 8            | 0h<br>RW/1C         | <b>Master Data Parity Error Detected (MDPED):</b><br>This bit is set by the Intel PCH whenever a data parity error is detected on a XHC read completion packet on the internal interface to the XHC host controller and bit 6 of the Command register is set to 1. Software clears this bit by writing a 1 to this bit location.                 |  |
| 7            | 1h<br>RO            | Fast Back-to-Back Capable (FBBC):<br>Reserved                                                                                                                                                                                                                                                                                                    |  |
| 6            | 0h<br>RO            | User Definable Features (UDF):<br>Reserved                                                                                                                                                                                                                                                                                                       |  |
| 5            | 0h<br>RO            | 66 MHz Capable (MC):<br>Reserved                                                                                                                                                                                                                                                                                                                 |  |
| 4            | 1h<br>RO            | <b>Capabilities List (CL):</b><br>Hardwired to 1 indicating that offset 34h contains a valid capabilities pointer.                                                                                                                                                                                                                               |  |
| 3            | 0h<br>RO/V          | <b>Interrupt Status (INTR_STS):</b><br>This read-only bit reflects the state of this function's interrupt at the input of the enable/disable logic. This bit is a 1 when the interrupt is asserted. This bit will be 0 when the interrupt is deasserted. The value reported in this bit is independent of the value in the Interrupt Enable bit. |  |
| 2:0          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                         |  |
|              |                     |                                                                                                                                                                                                                                                                                                                                                  |  |



#### 11.3.201 Revision ID (RID\_MMIO) – Offset 8608h

#### Revision ID

| Туре | Size  | Offset       | Default |
|------|-------|--------------|---------|
| MMIO | 8 bit | MBAR + 8608h | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                |
|--------------|---------------------|---------------------------------------------|
| 7:0          | 00h<br>RO/V         | Revision ID (RID):<br>See Chap 6 for value. |

#### **11.3.202** Programming Interface (PI\_MMIO) – Offset 8609h

Programming Interface

| Туре | Size  | Offset       | Default |
|------|-------|--------------|---------|
| MMIO | 8 bit | MBAR + 8609h | 30h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                     |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 30h<br>RO           | <b>Programming Interface (PI):</b><br>A value of 30h indicates that this USB Host Controller conforms to the XHCI specification. |

#### 11.3.203 Sub Class Code (SCC\_MMIO) – Offset 860Ah

Sub Class Code

| Туре | Size  | Offset       | Default |
|------|-------|--------------|---------|
| MMIO | 8 bit | MBAR + 860Ah | 03h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                           |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------|
| 7:0          | 03h<br>RO           | Sub Class Code (SCC):<br>A value of 03h indicates that this is a Universal Serial Bus Host Controller. |

#### 11.3.204 Base Class Code (BCC\_MMIO) – Offset 860Bh

Base Class Code

| Туре | Size  | Offset       | Default |
|------|-------|--------------|---------|
| MMIO | 8 bit | MBAR + 860Bh | 0Ch     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| R           | R          | R         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                   |
|--------------|---------------------|----------------------------------------------------------------|
| 7:0          | 0Ch                 | Base Class Code (BCC):                                         |
| 7.0          | RO                  | A value of 0Ch indicates that this is a Serial Bus controller. |

#### 11.3.205 Master Latency Timer (MLT\_MMIO) – Offset 860Dh

Master Latency Timer

| Туре | Size  | Offset       | Default |
|------|-------|--------------|---------|
| MMIO | 8 bit | MBAR + 860Dh | 00h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                            |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 00h<br>RO           | Master Latency Timer (MLT):<br>Because the XHC controller is internally implemented with arbitration on an internal<br>interface, it does not need a master latency timer. The bits will be fixed at 0. |



#### 11.3.206 Header Type (HT\_MMIO) – Offset 860Eh

#### Header Type

| Туре | Size  | Offset       | Default |
|------|-------|--------------|---------|
| MMIO | 8 bit | MBAR + 860Eh | 80h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                         |
|--------------|---------------------|------------------------------------------------------------------------------------------------------|
| 7            | 1h<br>RO            | Multi-Function Bit (MFB):<br>Read only indicating single function device.                            |
| 6:0          | 00h<br>RO           | <b>Configuration layout (CL):</b><br>Hardwired to 0 to indicate a standard PCI configuration layout. |

#### 11.3.207 Memory Base Address (MBAR\_MMIO) - Offset 8610h

Mirror of physical register as MBAR. Value in this register will be different after the enumeration process.

| Туре | Size   | Offset       | Default           |
|------|--------|--------------|-------------------|
| MMIO | 64 bit | MBAR + 8610h | 0000000000000004h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                                                                                                                                                                                                                                  |
|--------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:16        | 00000000<br>0000h<br>RW | <b>Base Address (BA):</b><br>Bits (63:16) correspond to memory address signals (63:16), respectively. This gives 64 KB of relocatable memory space aligned to 64 KB boundaries.                                                                                               |
| 15:4         | 0h<br>RO                | Reserved                                                                                                                                                                                                                                                                      |
| 3            | 0h<br>RO                | <b>PREFETCHABLE:</b><br>This bit is hardwired to 0 indicating that this range should not be prefetched.                                                                                                                                                                       |
| 2:1          | 2h<br>RO                | <b>Memory BAR Type (MBAR_TYPE):</b><br>If this field is hardwired to 00 it indicates that this range can be mapped anywhere within 32-bit address space.<br>If this field is hardwired to 10 it indicates that this range can be mapped anywhere within 64-bit address space. |
| 0            | 0h<br>RO                | <b>Resource Type Indicator (RTE):</b><br>This bit is hardwired to 0 indicating that the base address field in this register maps to memory space                                                                                                                              |



#### 11.3.208 USB Subsystem Vendor ID (SSVID\_MMIO) - Offset 862Ch

Mirror of physical register as SSVID. This register is modified and maintained by BIOS.

| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | MBAR + 862Ch | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                    |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RW/L       | USB Subsystem Vendor ID (SSVID):<br>This register, in combination with the USB Subsystem ID register, enables the<br>operating system to distinguish each subsystem from the others.<br>Locked by: XHCC1.ACCTRL |

#### 11.3.209 USB Subsystem ID (SSID\_MMIO) - Offset 862Eh

Mirror of physical register as SSID. This register is modified and maintained by BIOS

| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | MBAR + 862Eh | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                 |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RW/L       | <b>USB Subsystem ID (SSID):</b><br>BIOS sets the value in this register to identify the Subsystem ID. This register, in<br>combination with the Subsystem Vendor ID register, enables the operating system to<br>distinguish each subsystem from other(s).<br><b>Locked by:</b> XHCC1.ACCTRL |

#### 11.3.210 Capabilities Pointer (CAP\_PTR\_MMIO) – Offset 8634h

Capabilities Pointer



| Туре | Size  | Offset       | Default |
|------|-------|--------------|---------|
| MMIO | 8 bit | MBAR + 8634h | 70h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                               |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------|
| 7:0          | 70h<br>RO           | Capabilities Pointer (CAP_PTR):<br>This register points to the starting offset of the capabilities ranges. |

#### **11.3.211 Interrupt Line (ILINE\_MMIO) – Offset 863Ch**

Mirror of physical register as ILINE.

| Туре | Size  | Offset       | Default |
|------|-------|--------------|---------|
| MMIO | 8 bit | MBAR + 863Ch | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                    |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 00h<br>RW           | Interrupt Line (ILINE):<br>This data is not used by the Intel PCH. It is used as a scratchpad register to<br>communicate to software the interrupt line that the interrupt pin is connected to. |

#### **11.3.212 Interrupt Pin (IPIN\_MMIO) – Offset 863Dh**

Mirror of physical register as IPIN.

| Туре | Size  | Offset       | Default |
|------|-------|--------------|---------|
| MMIO | 8 bit | MBAR + 863Dh | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 00h<br>RW/L         | Interrupt pin (IPIN):<br>Bits 7:0 reflect the Interrupt Pin assigned to the host controller by the platform (and are hardwired).<br>Locked by: XHCC1.ACCTRL |

#### 11.3.213 Serial Bus Release Number (SBRN\_MMIO) - Offset 8660h

Serial Bus Release Number

| Туре | Size  | Offset       | Default |
|------|-------|--------------|---------|
| MMIO | 8 bit | MBAR + 8660h | 31h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------|
| 7:0          | 31h<br>RO           | Serial Bus Release Number (SBRN):<br>A value of 30h indicates that this controller follows USB release 3.0. |

#### 11.3.214 Frame Length Adjustment (FLADJ\_MMIO) – Offset 8661h

This feature is used to adjust any offset from the clock source that generates the clock that drives the SOF counter. When a new value is written into these six bits, the length of the frame is adjusted. Its initial programmed value is system dependent based on the accuracy of hardware USB clock and is initialized by system BIOS. This register should only be modified when the HChalted bit in the USBSTS register is a one. Changing value of this register while the host controller is operating yields undefined results.



| Туре | Size  | Offset       | Default |
|------|-------|--------------|---------|
| MMIO | 8 bit | MBAR + 8661h | 60h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 6            | 1h<br>RO            | No Frame Length Timing Capability (NO_FRAME_LENGTH_TIMING_CAP):<br>This flag is set to 1 to indicate that the host controller does not support a<br>programmable Frame Length Timing Value field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 5:0          | 20h<br>RO           | Frame Length Timing Value (FLTV):<br>SOF micro-frame length) is equal to 59488 + value in this field. The default value is<br>decimal 32 (20h), which gives a SOF cycle time of 60000.<br>Frame Length<br>(number of High Speed bit times) FLADJ Value<br>(decimal) (decimal)<br>59488 0 (00h)<br>59504 1 (01h)<br>59520 2 (02h)<br><br>59984 31 (1Fh)<br>60000 32 (20h)<br><br>60480 62 (3Eh)<br>60496 63 (3Fh)<br>Each decimal value change to this register corresponds to 16 high-speed bit times.<br>The SOF cycle time (number of SOF counter clock periods to generate a SOF micro-<br>frame length) is equal to 59488 + value in this field. The default value is decimal 32<br>(20h), which gives a SOF cycle time of 60000. Frame Length (# High Speed bit<br>times) FLADJ Value |  |

#### 11.3.215 Best Effort Service Latency (BESL\_MMIO) – Offset 8662h

Mirror of physical register as BESL. Best Effort Service Latency.

| Туре | Size  | Offset       | Default |
|------|-------|--------------|---------|
| MMIO | 8 bit | MBAR + 8662h | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:4          | 0h<br>RW/L          | Default Best Effort Service Latency Deep (DBESLD):<br>Default Best Effort Service Latency (DBESLD)<br>If the value of this field is non-zero, it defines the recommended value for<br>programming the PORTPMSC register BESLD field.<br>This is programmed by BIOS based on platform parameters.<br>Locked by: XHCC1.ACCTRL |  |
| 3:0          | 0h<br>RW/L          | <b>Default Best Effort Service Latency (DBESL):</b><br>If the value of this field is non-zero, it defines the recommended value for<br>programming the PORTPMSC register BESL field.<br>This is programmed by BIOS based on platform parameters.<br><b>Locked by:</b> XHCC1.ACCTRL                                          |  |

### 11.3.216 PCI Power Management Capability ID (PM\_CID\_MMIO) - Offset 8670h

PCI Power Management Capability ID

| Туре | Size  | Offset       | Default |
|------|-------|--------------|---------|
| MMIO | 8 bit | MBAR + 8670h | 01h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 01h<br>RO           | <b>PCI Power Management Capability ID (PM_CID):</b><br>A value of 01h indicates that this is a PCI Power Management capabilities field. |

#### 11.3.217 Next Item Pointer 1 (PM\_NEXT\_MMIO) – Offset 8671h

Mirror of physical register as PM\_NEXT. This register is modified and maintained by  $\ensuremath{\mathsf{BIOS}}$ 



| Туре | Size  | Offset       | Default |
|------|-------|--------------|---------|
| MMIO | 8 bit | MBAR + 8671h | 80h     |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 80h<br>RW/L         | Next Item Pointer 1 (PM_NEXT):<br>This register defaults to 80h, which indicates that the next capability registers begin<br>at configuration offset 80h. This register is writable when the Access Control bit is set<br>to '0'. This allows BIOS to effectively hide the next capability registers, if necessary.<br>This register should only be written during system initialization before the plug-and-<br>play software has enabled any master-initiated traffic.<br>Values of:<br>80h implies next capability is MSI<br>00h implies that MSI capability is hidden.<br>Note: This value is never expected to be programmed.<br>Locked by: XHCC1.ACCTRL |

#### 11.3.218 Power Management Capabilities (PM\_CAP\_MMIO) – Offset 8672h

Mirror of physical register as PM\_CAP. Normally, this register is read-only to report capabilities to the power management software. In order to report different power management capabilities depending on the system in which the Intel PCH is used, the write access to this register is controlled by the Access Control bit (ACCTRL). The value written to this register does not affect the hardware other than changing the value returned during a read.

This register is modified and maintained by BIOS

| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | MBAR + 8672h | C1C2h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                       |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:11        | 18h<br>RW/L         | <b>PME Support (PME_SUPPORT):</b><br>This 5-bit field indicates the power states in which the function may assert PME#. The<br>Intel PCH XHC does not support the D1 or D2 states. For all other states, the Intel<br>PCH XHC is capable of generating PME#. Software should never need to modify this<br>field.<br><b>Locked by:</b> XHCC1.ACCTRL |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 10           | 0h<br>RW/L          | D2 Support (D2_SUPPORT):<br>The D2 state is not supported.<br>Locked by: XHCC1.ACCTRL                                                                                                                                                       |  |
| 9            | 0h<br>RW/L          | D1 Support (D1_SUPPORT):<br>The D1 state is not supported.<br>Locked by: XHCC1.ACCTRL                                                                                                                                                       |  |
| 8:6          | 7h<br>RW/L          | Auxiliary Current (AUX_CURRENT):<br>The Intel PCH XHC reports 375mA maximum Suspend well current required when in<br>the D3cold state. This value can be written by BIOS when a more accurate value is<br>known.<br>Locked by: XHCC1.ACCTRL |  |
| 5            | 0h<br>RW/L          | <b>DSI:</b><br>The Intel PCH reports 0, indicating that no device-specific initialization is required.<br><b>Locked by:</b> XHCC1.ACCTRL                                                                                                    |  |
| 4            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                    |  |
| 3            | 0h<br>RW/L          | PME Clock (PMECLOCK):<br>The Intel PCH reports 0, indicating that no PCI clock is required to generate PME#.<br>Locked by: XHCC1.ACCTRL                                                                                                     |  |
| 2:0          | 2h<br>RW/L          | VERSION:<br>The Intel PCH reports 010, indicating that it complies with Revision 1.1 of the PCI<br>Power Management Specification.<br>Locked by: XHCC1.ACCTRL                                                                               |  |

### 11.3.219 Power Management Control/Status (PM\_CS\_MMIO) - Offset 8674h

Mirror of physical register as PM\_CS

| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | MBAR + 8674h | 0008h   |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                            |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15           | 0h<br>RW/1C         | <b>PME Status (PME_STATUS):</b><br>This bit is set when the Intel PCH XHC would normally assert the PME# signal independent of the state of the PME_En bit. Writing a 1 to this bit will clear it and cause the internal PME to deassert (if enabled). Writing a 0 has no effect. This bit must be explicitly cleared by the operating system each time the operating system is loaded. |
| 14:13        | 0h<br>RO            | <b>Data Scale (DATA_SCALE):</b><br>The Intel PCH hardwires these bits to 00 because it does not support the associated Data register.                                                                                                                                                                                                                                                   |


| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 12:9         | 0h<br>RO            | Data Select (DATA_SELECT):<br>The Intel PCH hardwires these bits to 0000 because it does not support the<br>associated Data register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 8            | 0h<br>RW            | <b>PME Enable (PME_EN):</b><br>A 1 enables the Intel PCH XHC to generate an internal PME signal when PME_Status is 1. This bit must be explicitly cleared by the operating system each time it is initially loaded.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 7:4          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 3            | 1h<br>RO            | No Soft Reset (NSR):         No_Soft_Reset - When set ("1"), this bit indicates that devices transitioning from D3hot to D0 because of PowerState commands do not perform an internal reset. Configuration Context is preserved. Upon transition from the D3hot to the D0 Initialized state, no additional operating system intervention is required to preserve Configuration Context beyond writing the PowerState bits.         Transition from D3hot to D0 by a system or bus segment reset will return to the device state D0 Uninitialized with only PME context preserved if PME is supported and enabled.         Reserved         POWERSTATE:         This 2-bit field is used both to determine the current power state of XHC function and to set a new power state. The definition of the field values are:         00b - D0 state         11b - D3hot state         If software attempts to write a value of 10b or 01b in to this field, the write operation must complete normally, however, the data is discarded and no state change occurs.         When in the D3hot state, the Intel PCH must not accept accesses to the XHC memory range, but the configuration space must still be accessible. |  |
| 2            | 0h<br>RO            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 1:0          | 0h<br>RW            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |

# 11.3.220 Message Signaled Interrupt CID (MSI\_CID\_MMIO) - Offset 8680h

Message Signaled Interrupt CID

| Туре | Size  | Offset       | Default |
|------|-------|--------------|---------|
| MMIO | 8 bit | MBAR + 8680h | 05h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                     |  |
|--------------|---------------------|------------------------------------------------------------------|--|
| 7:0          | 05h<br>RO           | Capability ID (CID):<br>Indicates that this is an MSI capability |  |

### 11.3.221 Next Item Pointer (MSI\_NEXT\_MMIO) - Offset 8681h

Mirror of physical register as MSI\_NEXT

| Туре | Size  | Offset       | Default |
|------|-------|--------------|---------|
| MMIO | 8 bit | MBAR + 8681h | 90h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                           |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 90h<br>RW/L         | Next Pointer (NEXT_POINTER):<br>Indicates that this is the last item on the capability list<br>Locked by: XHCC1.ACCTRL |

#### 11.3.222 Message Signaled Interrupt Message Control (MSI\_MCTL\_MMIO) - Offset 8682h

Mirror of physical register as MSI\_MCTL

| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | MBAR + 8682h | 0086h   |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                       |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:9         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                           |  |
| 8            | 0h<br>RO            | <b>Per-Vector Masking Capable (PVM):</b><br>Specifies whether controller supports MSI per vector masking. Not supported                                                                                                                                                                                                            |  |
| 7            | 1h<br>RO            | <b>64 Bit Address Capable (C64):</b><br>Specifies whether capable of generating 64-bit messages. This device is 64-bit capable.                                                                                                                                                                                                    |  |
| 6:4          | 0h<br>RW            | Multiple Message Enable (MME):<br>Indicates the number of messages the controller should assert. This device supports<br>multiple message MSI.                                                                                                                                                                                     |  |
| 3:1          | 3h<br>RO            | Multiple Message Capable (MMC):<br>Indicates the number of messages the controller wishes to assert.<br>This field must be set by HW to reflect the number of Interrupters supported.<br>Encoding number of Vectors requested (number of Interrupters)<br>000 1<br>001 2<br>010 4<br>011 8<br>100 16<br>101 32<br>110-111 Reserved |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | 0h<br>RW            | <b>MSI Enable (MSIE):</b><br>If set to 1, MSI is enabled and the traditional interrupt pins are not used to generate interrupts.<br>If cleared to 0, MSI operation is disabled and the traditional interrupt pins are used. |

#### 11.3.223 Message Signaled Interrupt Message Address (MSI\_MAD\_MMIO) - Offset 8684h

Mirror of physical register as MSI\_MAD

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8684h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                |
|--------------|---------------------|-----------------------------------------------------------------------------|
| 31:2         | 00000000<br>h<br>RW | ADDR:<br>Lower DW of system specified message address, always DWORD aligned |
| 1:0          | 0h<br>RO            | Reserved                                                                    |

#### 11.3.224 Message Signaled Interrupt Upper Address (MSI\_MUAD\_MMIO) - Offset 8688h

Mirror of physical register as MSI\_MUAD

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | MBAR + 8688h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                             |
|--------------|---------------------|--------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | Upper Addr (UPPERADDR):<br>Upper DW of system specified message address. |

#### 11.3.225 Message Signaled Interrupt Message Data (MSI\_MD\_MMIO) - Offset 868Ch

Mirror of physical register as MSI\_MD

| Туре | Size   | Offset       | Default |
|------|--------|--------------|---------|
| MMIO | 16 bit | MBAR + 868Ch | 0000h   |

#### Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RW         | <b>DATA:</b><br>This 16-bit field is programmed by system software if MSI is enabled. Its content is driven onto the lower word (PCI AD(15:0)) during the data phase of the MSI memory write transaction.<br>The Multiple Message Enable field (bits 6-4 of the Message Control register) defines the number of low order message data bits the function is permitted to modify to generate its system software allocated vectors. For example, a Multiple Message Enable encoding of 010 indicates the function has been allocated four vectors and is permitted to modify message data bits 1 and 0 (a function modifies the lower message data bits to generate the allocated number of vectors). If the Multiple Message data. |

### 11.3.226 High Speed Configuration 2 (HSCFG2\_MMIO) – Offset 86A4h

Mirror of physical register as HSCFG2

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 86A4h | 00003800h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                        |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:19        | 0h<br>RO            | Reserved                                                                                                                                            |
| 18           | 0h<br>RW            | Port1 Host Mode Override (PORT1_HOST_MODE_OVERRIDE):<br>When set, this bit causes the Host_Device mux on port 1 to be forced into the Host<br>mode. |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17:16        | 0h<br>RW            | <b>EUSB2SEL:</b><br>The two bits are associate with USB2 ports 1 - bit 16 and 2 - bit 2<br>0: Port is mapped to USB2<br>1: Port is mapped to eUSB2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 15           | 0h<br>RW            | HS ASYNC Active IN Mask (HSAAIM):<br>Determines if the Async Active will mask/ignore IN EP s.<br>0 HS ASYNC Active will include IN EP s.<br>1 HS ASYNC Active will mask/ignore IN EP s.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 14           | 0h<br>RW            | HS OUT ASYNC Active Polling EP Mask (HSOAAPEPM):<br>Determines if the Async Active for OUT HS/FS/LS masks/ignores EP s that are<br>polling/PINGing (HS) due to NAK.<br>0 HS OUT ASYNC Active will include EP s that are polling.<br>1 HS OUT ASYNC Active will mask/ignore EP s that are polling.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 13           | 1h<br>RW            | HS IN ASYNC Active Polling EP Mask (HSIAAPEPM):<br>Determines if the Async Active for IN HS/FS/LS masks/ignores EP s that are polling<br>due to NAK.<br>0 HS IN ASYNC Active will include EP s that are polling.<br>1 HS IN ASYNC Active will mask/ignore EP s that are polling.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 12:11        | 3h<br>RW            | <ul> <li>HS INTR IN Periodic Active Policy Control (HSIIPAPC):</li> <li>Controls how the HS INTR IN periodic active is used to generate the global periodic active. This will determine how the smallest service interval among active EP s and number of active EP s are used.</li> <li>0 HS INTR IN periodic active will be used to generate periodic active if Service Interval Threshold OR Numb of EP Threshold values meet the requirement.</li> <li>1 HS INTR IN periodic active will be used to generate periodic active if Service Interval Threshold AND Numb of EP Threshold values meet the requirement.</li> <li>2 Always allow HS INTR EP s to be used in the generation of the global Periodic Active indication.</li> <li>3 Never allow HS INTR EP s to be used in the generation of the global Periodic Active indication</li> </ul> |
| 10:4         | 00h<br>RW           | <b>HS INTR IN Periodic Active Num of EP Threshold (HSIIPANEPT):</b><br>Defines the threshold used to determine if Periodic active may include HS/FS/LS INTR<br>IN EP active indication. If there are more than NumEPThreshold active HS/FS/LS<br>INTR EP s then they may be included as part of the periodic active generation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3:0          | 0h<br>RW            | HS INTR IN Periodic Active Service Interval Threshold (HSIIPASIT):<br>Defines the Service Interval threshold used to determine if Periodic active will include<br>HS/FS/LS INTR IN EP active indication. If there are any active HS/FS/LS INTR EP s<br>with a service interval less than or equal to this threshold then they may be included<br>as part of the periodic active generation.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

# 11.3.227 Debug Capability ID Register (DCID) - Offset 8700h

This register is modified and maintained by BIOS

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8700h | 0005100Ah |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                          |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------|--|
| 31:21        | 0h<br>RO            | Reserved                                                                                                              |  |
| 20:16        | 05h<br>RW/L         | Debug Capability Event Ring Segment Table Max (DCERSTM):<br>Note: This register is sticky.<br>Locked by: XHCC1.ACCTRL |  |
| 15:8         | 10h<br>RW/L         | Next Capability Pointer (NCP):<br>Note: This register is sticky.<br>Locked by: XHCC1.ACCTRL                           |  |
| 7:0          | 0Ah<br>RW/L         | Capability ID (CID):<br>Note: This register is sticky.<br>Locked by: XHCC1.ACCTRL                                     |  |

### 11.3.228 Debug Capability Doorbell Register (DCDB) - Offset 8704h

Debug Capability Doorbell Register

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8704h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 15:8         | 00h<br>RW           | <ul> <li>Doorbell Target (DBTGT):</li> <li>This field defines the target of the doorbell reference. The table below defines the Debug Capability notification that is generated by ringing the doorbell.</li> <li>Value Definition</li> <li>Data EP 1 OUT Enqueue Pointer Update</li> <li>1 Data EP 1 IN Enqueue Pointer Update</li> <li>2:255 Reserved</li> <li>This field returns '0' when read and the value should be treated as undefined by software.</li> </ul> |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 7:0          | 0h<br>RO            | Reserved                     |

#### 11.3.229 Debug Capability Event Ring Segment Table Size Register (DCERSTSZ) – Offset 8708h

Debug Capability Event Ring Segment Table Size Register

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8708h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 31:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 15:0         | 0000h<br>RW         | <b>Event Ring Segment Table Size (ERSTS):</b><br>This field identifies the number of valid Event Ring Segment Table entries in the Event<br>Ring Segment Table pointed to by the Debug Capability Event Ring Segment Table<br>Base Address register. The maximum value supported by an xHC implementation for<br>this register is defined by the DCERST Max field in the DCID register<br>Software shall initialize this register before setting the Debug Capability Enable field<br>in the DCCTRL register to '1'. |  |  |

#### 11.3.230 Debug Capability Event Ring Segment Table Base Address Register (DCERSTBA) — Offset 8710h

Debug Capability Event Ring Segment Table Base Address Register

| Туре | Size   | Offset       | Default            |
|------|--------|--------------|--------------------|
| MMIO | 64 bit | MBAR + 8710h | 00000000000000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access        | Field Name (ID): Description                                                                                                                                                                                                                                                                                       |  |
|--------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:4         | 00000000<br>0000000h<br>RW | <b>Event Ring Segment Table Base Address Register (ERSTBAR):</b><br>This field defines the high order bits of the start address of the Debug Capability<br>Event Ring Segment Table.<br>Software shall initialize this register before setting the Debug Capability Enable field<br>in the DCCTRL register to '1'. |  |
| 3:0          | 0h<br>RO                   | Reserved                                                                                                                                                                                                                                                                                                           |  |

### 11.3.231 Debug Capability Event Ring Dequeue Pointer Register (DCERDP) — Offset 8718h

Debug Capability Event Ring Dequeue Pointer Register

| Туре | Size   | Offset       | Default            |
|------|--------|--------------|--------------------|
| MMIO | 64 bit | MBAR + 8718h | 00000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access        | Field Name (ID): Description                                                                                                                                                                                                                                                                                       |  |
|--------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:4         | 00000000<br>0000000h<br>RW | <b>Dequeue Pointer (DQP):</b><br>This field defines the high order bits of the 64-bit address of the current Debug<br>Capability Event Ring Dequeue Pointer.<br>Software shall initialize this register before setting the Debug Capability Enable field<br>in the<br>DCCTRL register to '1'.                      |  |
| 3            | 0h<br>RO                   | Reserved                                                                                                                                                                                                                                                                                                           |  |
| 2:0          | 0h<br>RW                   | <b>Dequeue ERST Segment Index (DESI):</b><br>This field may be used by the xHC to accelerate checking the Event Ring full<br>condition. This field is written with the low order 3 bits of the offset of the ERST entry<br>which defines the Event Ring segment that the Event Ring Dequeue Pointer resides<br>in. |  |



#### 11.3.232 Debug Capability Control Register (DCCTRL) – Offset 8720h

Debug Capability Event Ring Dequeue Pointer Register

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | MBAR + 8720h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                |
|--------------|---------------------|-------------------------------------------------------------|
| 31           | 0h<br>RW            | Debug Capability Enable (DCE):<br>Debug Capability Enable   |
| 30:24        | 00h<br>RO           | Device Address (DADDR):<br>Device Address                   |
| 23:16        | 00h<br>RO           | Debug Max Burst Size (DMBS):<br>Debug Max Burst Size.       |
| 15:5         | 0h<br>RO            | Reserved                                                    |
| 4            | 0h<br>RW/1C         | DbC Run Change (DRC):<br>DbC Run Change                     |
| 3            | 0h<br>RW/1S         | Halt IN TR (HIT):<br>Halt IN TR                             |
| 2            | 0h<br>RW/1S         | Halt OUT TR (HOT):<br>Halt OUT TR                           |
| 1            | 0h<br>RW            | Link Status Event Enable (LSE):<br>Link Status Event Enable |
| 0            | 0h<br>RO            | DbC Run (DCR):<br>DbC Run                                   |

### 11.3.233 Debug Capability Status Register (DCST) – Offset 8724h

Debug Capability Status Register

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8724h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                 |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 00h<br>RO           | <b>Debug Port Number (DPNUM):</b><br>This field provides the ID of the Root Hub port that the Debug Capability has been<br>automatically attached to. The value is '0' when the Debug Capability is not attached<br>to a Root Hub port.                                                                                                                      |
| 23:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                     |
| 0            | 0h<br>RO            | <b>Event Ring Not Empty (ERNE):</b><br>When '1', this field indicates that the Debug Capability Event Ring has a Transfer<br>Event on it. It is automatically cleared to '0' by the xHC when the Debug Capability<br>Event Ring is empty, i.e. the Debug Capability Enqueue Pointer is equal to the Debug<br>Capability Event Ring Dequeue Pointer register. |

#### 11.3.234 Debug Capability Port Status And Control Register (DCPORTSC) — Offset 8728h

Debug Capability Port Status And Control Register

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | MBAR + 8728h | 0000080h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                 |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                     |
| 23           | 0h<br>RW/1C         | USB3-Port Config Error Change. USB2-Reserved for USB2 Debug Capability<br>(CEC):<br>USB3-This flag indicates that the port failed to configure its link partner.<br>0 = No change.<br>1 = Port Config Error detected.<br>Software shall clear this bit by writing a '1' to it.<br>USB2-This bit shall never be set when operating in USB2 Kernel Debug mode. |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 22           | 0h<br>RW/1C         | Port Link Status Change (PLC):<br>This flag is set to '1' due to the following PLS transitions:<br>U0 -) U3 Suspend signaling detected from Debug Host<br>U3 -) U0 Resume complete<br>Polling -) Disabled Training Error<br>Ux or Recovery -) Inactive Error<br>Software shall clear this bit by writing a '1' to it. This field is '0' if DCE is '0'                                                                                                                                                                                                                                                                                                          |  |
| 21           | 0h<br>RW/1C         | <b>Port Reset Change (PRC):</b><br>This bit is set when reset processing on this port is complete (i.e. a '1' to '0' transition of PR). '0' = No change. '1' = Reset complete.Software shall clear this bit by writing a '1' to it. This field is '0' if DCE is '0'.                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 20:18        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 17           | 0h<br>RW/1C         | <b>Connect Status Change (CSC):</b><br>'1' = Change in Current Connect Status. '0' = No change. Indicates a change has<br>occurred in the port's Current Connect Status. The xHC sets this bit to '1' for all<br>changes to the Debug Device connect status, even if system software has not cleared<br>an existing DbC Connect Status Change. For example, the insertion status changes<br>twice before system software has cleared the changed condition, hardware will be<br>"setting" an already-set bit (i.e., the bit will remain '1'). Software shall clear this bit<br>but writing a '11' the This field is '0'! if DCE is '0'!                        |  |
| 16:14        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 13:10        | 0h<br>RO            | Port Speed (PSPD):<br>This field identifies the speed of the port. This field is only relevant when a Debug<br>Host is attached (CCS = '1') in all other cases this field shall indicate Undefined<br>Speed.<br>0 Undefined Speed<br>1-15 Protocol Speed ID (PSI)<br>Note: The Debug Capability onlydoes not supports LS, FS, or HS operation.                                                                                                                                                                                                                                                                                                                 |  |
| 9            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 8:5          | 4h<br>RO            | Port Link State (PLS):<br>This field reflects its current link state. This field is only relevant when a Debug Host<br>is attached (Debug Port Number ) '0').<br>Value Meaning<br>0 Link is in the U0 State<br>1 Link is in the U1 State<br>2 Link is in the U2 State<br>3 Link is in the U3 State (Device Suspended)<br>4 Link is in the Disabled State<br>5 Link is in the RxDetect State<br>6 Link is in the RxDetect State<br>7 Link is in the Polling State<br>8 Link is in the Recovery State<br>9 Link is in the Hot Reset State<br>15:10 Reserved<br>Note: Transitions between different states are not reflected until the transition is<br>complete. |  |
| 4            | 0h<br>RO            | <b>Port Reset (PR):</b><br>'1' = Port is in Reset. '0' = Port is not in Reset. This bit is set to '1' when the bus reset<br>sequence as defined in the USB Specification is detected on the Root Hub port<br>assigned to the Debug capability. It is cleared when the bus reset sequence is<br>completed by the Debug Host, and the DbC shall transition to the USB Default state.<br>A '0' to '1' transition of this bit shall clear DCPORTSC PED ('0').<br>This field is '0' if DCE or CCS are '0'.                                                                                                                                                          |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 3:2          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 1            | 0h<br>RW            | <b>Port Enabled/Disabled (PED):</b><br>Default = '0'. '1' = Enabled. '0' = Disabled. This flag shall be set to '1' by a '0' to '1'<br>transition of CCS or a '1' to '0' transition of the PR. When PED transitions from '1' to<br>'0' due to the assertion of PR, the port's link shall transition to the Rx.Detect state.<br>This flag may be used by software to enable or disable the operation of the Root Hub<br>port assigned to the Debug Capability. The Debug Capability Root Hub port operation<br>may be disabled by a fault condition (disconnect event or other fault condition, e.g. a<br>LTSSM Polling substate timeout, tPortConfiguration timeout error, etc.), the assertion<br>of DCPORTSC PR, or by software.<br>0 = Debug Capability Root Hub port is disabled.<br>1 = Debug Capability Root Hub port is enabled.<br>When the port is disabled (PED = '0') the port's link shall enter the SS.Disabled state<br>and remain there until PED is reasserted ('1') or DCE is negated ('0'). Note that the<br>Root Hub port is remains mapped to Debug Capability while PED = '0'. While PED =<br>'0' the Debug Capability will appear to be disconnected to the Debug Host. Note, this<br>bit is not affected by PORTSC PR bit transitions. This field is '0' if DCE or CCS are '0'. |  |
| 0            | 0h<br>RO            | <ul> <li>Current Connect Status (CCS):</li> <li>'1' = A Root Hub port is connected to a Debug Host and assigned to the Debug Capability.</li> <li>'0' = No Debug Host is present.</li> <li>This value reflects the current state of the port, and may not correspond to the value reported by the Connect Status Change (CSC) field in the Port Status Change Event.</li> <li>Port Status Change Event is generated when both PED and CSC are set to 1. This is a change compared to USB3 because for USB2, the Port Spece field is only valid after PED is set to 1, which only happens some time after CSC is set to 1.</li> <li>This flag is '0' if Debug Capability Enable (DCE) is '0'.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |

# 11.3.235 Debug Capability Context Pointer Register (DCCP) – Offset 8730h

Debug Capability Context Pointer Register

| Туре | Size   | Offset       | Default             |
|------|--------|--------------|---------------------|
| MMIO | 64 bit | MBAR + 8730h | 000000000000000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access        | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                   |  |
|--------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 63:4         | 00000000<br>0000000h<br>RW | <b>Debug Capability Context Pointer Register (DCCPR):</b><br>This field defines the high order bits of the start address of the Debug Capability<br>Context data structure associated with the Debug Capability. Software shall initialize<br>this register before setting the Debug Capability Enable bit in the Debug Capability<br>Control Register to '1'. |  |
| 3:0          | 0h<br>RO                   | Reserved                                                                                                                                                                                                                                                                                                                                                       |  |



#### 11.3.236 GLOBAL TIME SYNC CAP REG (GLOBAL\_TIME\_SYNC\_CAP\_REG) - Offset 8E10h

GLOBAL TIME SYNC CAP REG

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8E10h | 000012C9h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                         |
|--------------|---------------------|--------------------------------------------------------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                                                                             |
| 15:8         | 12h<br>RW/L         | Next Capability pointer (NCP):<br>Next Capability pointer<br>Locked by: XHCC1.ACCTRL |
| 7:0          | C9h<br>RW/L         | Capability ID (CID):<br>Capability ID<br>Locked by: XHCC1.ACCTRL                     |

#### 11.3.237 GLOBAL TIME SYNC CTRL REG (GLOBAL\_TIME\_SYNC\_CTRL\_REG) - Offset 8E14h

GLOBAL TIME SYNC CTRL REG

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8E14h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                        |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                            |  |
| 0            | 0h<br>RW/1S         | Time Stamp Counter Capture Initiate<br>(TIME_STAMP_CNTR_CAPTURE_INITIATE):<br>SW sets this bit to initiate a time capture.<br>Once the time capture is complete and the time values are valid in the Local and<br>Global time capture registers, HW clears the bit. |  |

# 11.3.238 MICROFRAME TIME REG (MICROFRAME\_TIME\_REG) - Offset 8E18h

#### MICROFRAME TIME REG

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | MBAR + 8E18h | 0000000h |

#### Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:30        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 29:16        | 0000h<br>RO         | Captured Frame List Current Index/Frame Number (CMFI):<br>The value in this register is updated in response to sample_now signal.<br>Bits [29:16] reflect state of bits [13:0] of FRINDEX                                                                                                                                                                                                                                                                                                |
| 15:13        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 12:0         | 0000h<br>RO         | Captured Micro-frame BLIF (CMFB):<br>The value is updated in response to sample_now signal and provides information<br>about offset within micro-frame.<br>Captured value represents number of 8 high-speed bit time units from start of micro-<br>frame.<br>At the beginning of micro-frame captured value will be 0 and increase to maximum<br>value at the end.<br>Default maximum value is 7499 but it may be changed as result of adjustment done<br>via Bus Interval Adjust (BIA). |

# 11.3.239 GLOBAL TIME LOW REG (GLOBAL\_TIME\_LOW\_REG) - Offset 8E20h

Global Time Value (Low):

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8E20h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                   |
|--------------|---------------------|----------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO | Global Time Low (GLOBAL_TIME_LOW):<br>Global Time Value (Low): |



### 11.3.240 Global Time High (GLOBAL\_TIME\_HI\_REG) — Offset 8E24h

Global Time Value (High):

| Туре | Size   | Offset       | Default   |
|------|--------|--------------|-----------|
| MMIO | 32 bit | MBAR + 8E24h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                    |
|--------------|---------------------|-----------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO | Global Time High (GLOBAL_TIME_HI):<br>Global Time Value (High): |

#### 11.3.241 XHCI USB2 Overcurrent Pin Mapping (U2OCM1) – Offset 90A4h

The RW/L property of this register is controlled by OCCFDONE bit.

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | MBAR + 90A4h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:1         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0            | 0h<br>RW/L          | OC Mapping (OCM):<br>USB2 Port assignment<br>When Set to 1,<br>Bit 0 maps the OC pin N to USB2 std. port 1<br>Bit 1 maps the OC pin N to USB2 std port 2<br><br>Bit (NumUSB2std-1) maps the OC pin N to USB2 Std port NumUSB2std<br>Note:<br>The USB-R port which is the most significant USB2 port does not have an OC pin.<br>Thus the OC assignment for the USB-R port is ignored.<br>Locked by: XHCC2.OCCFGDONE |



#### 11.3.242 XHCI USB2 Overcurrent Pin Mapping (U2OCM2) – Offset 90A8h

The RW/L property of this register is controlled by OCCFDONE bit.

*Note:* Bit definitions are the same as U2OCM1, offset 90A4h.

#### 11.3.243 XHCI USB2 Overcurrent Pin Mapping (U2OCM3) – Offset 90ACh

The RW/L property of this register is controlled by OCCFDONE bit.

*Note:* Bit definitions are the same as U2OCM1, offset 90A4h.

#### 11.3.244 XHCI USB2 Overcurrent Pin Mapping (U2OCM4) – Offset 90B0h

The RW/L property of this register is controlled by OCCFDONE bit.

*Note:* Bit definitions are the same as U2OCM1, offset 90A4h.

#### 11.3.245 XHCI USB3 Overcurrent Pin Mapping (U3OCM1) – Offset 9124h

The RW/L property of this register is controlled by OCCFDONE bit.

| Туре | Size   | Offset       | Default  |
|------|--------|--------------|----------|
| MMIO | 32 bit | MBAR + 9124h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                    |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:4         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                        |
| 3:0          | 0h<br>RW/L          | OC Mapping (OCM):<br>USB3 Port assignment<br>When Set to 1,<br>Bit 0 maps the OC pin N to USB3 std. port 1<br>Bit 1 maps the OC pin N to USB3 std. port 2<br><br>Bit (NumUSB3std-1) maps the OC pin N to USB3 Std port NumUSB3std<br>Locked by: XHCC2.OCCFGDONE |



#### 11.3.246 XHCI USB3 Overcurrent Pin Mapping (U3OCM2) – Offset 9128h

The RW/L property of this register is controlled by OCCFDONE bit.

*Note:* Bit definitions are the same as U3OCM1, offset 9124h.

#### 11.3.247 XHCI USB3 Overcurrent Pin Mapping (U3OCM3) – Offset 912Ch

The RW/L property of this register is controlled by OCCFDONE bit.

*Note:* Bit definitions are the same as U3OCM1, offset 9124h.

#### 11.3.248 XHCI USB3 Overcurrent Pin Mapping (U3OCM4) – Offset 9130h

The RW/L property of this register is controlled by OCCFDONE bit.

*Note:* Bit definitions are the same as U3OCM1, offset 9124h.

## 11.4 USB Device Controller (xDCI) Configuration Registers (D13:F1)

This chapter documents the registers in Bus: 0, Device 13, Function 1.

#### **11.4.1** Summary of Registers

#### Table 11-5. Summary of Bus: 0, Device: 13, Function: 1 Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                       | Default Value |
|--------|-----------------|-----------------------------------------------------------------------|---------------|
| 0h     | 4               | Device ID And Vendor ID Register (DEVVENDID)                          | 0AAA8086h     |
| 4h     | 4               | Command and Status (STATUSCOMMAND)                                    | 00100000h     |
| 8h     | 4               | Revision Id And Class Code (REVCLASSCODE)                             | 0C03FE00h     |
| Ch     | 4               | Cache Line Latency Header And Bist (CLLATHEADERBIST)                  | 00000000h     |
| 10h    | 4               | Base Address Register (BAR)                                           | 00000004h     |
| 14h    | 4               | Base Address Register High (BAR_HIGH)                                 | 00000000h     |
| 18h    | 4               | Base Address Register1 (BAR1)                                         | 00000004h     |
| 1Ch    | 4               | Base Address Register1 High (BAR1_HIGH)                               | 00000000h     |
| 2Ch    | 4               | Subsystem Vendor And Subsystem ID (SUBSYSTEMID)                       | 00000000h     |
| 30h    | 4               | EXPANSION ROM Base Address (EXPANSION_ROM_BASEADDR)                   | 00000000h     |
| 34h    | 4               | Capabilities Pointer Register (CAPABILITYPTR)                         | 00000080h     |
| 3Ch    | 4               | Interrupt Register (INTERRUPTREG)                                     | 00000100h     |
| 80h    | 4               | Power Management Capability Id (POWERCAPID)                           | 48039001h     |
| 84h    | 4               | Power Management Control And Status Register (PMECTRLSTATUS)          | 0000008h      |
| 90h    | 4               | Pci Device Idle Vendor Capability Register<br>(PCIDEVIDLE_CAP_RECORD) | F0140009h     |

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                                              | Default Value |
|--------|-----------------|------------------------------------------------------------------------------|---------------|
| 94h    | 4               | Vendor Specific Extended Capability Register<br>(DEVID_VEND_SPECIFIC_REG)    | 01400010h     |
| 98h    | 4               | Software Ltr Update Mmio Location Register<br>(D0I3_CONTROL_SW_LTR_MMIO_REG) | 00000000h     |
| 9Ch    | 4               | Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG)                       | 010F8301h     |
| A0h    | 4               | D0i3 And Power Control Enable Register<br>(D0I3_MAX_POW_LAT_PG_CONFIG)       | 00080800h     |
| F8h    | 4               | Manufacturers ID (MANID)                                                     | 04000F1Ch     |

#### 11.4.2 Device ID And Vendor ID Register (DEVVENDID) - Offset 0h

Device ID and Vendor ID provided by this register uniquely identifies the Device

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:1] + 0h | 0AAA8086h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                               |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------|--|
| 31:16        | 0AAAh<br>RO/P       | Device ID (DEVICEID):<br>Device ID identifies the particular PCI device                                                    |  |
| 15:0         | 8086h<br>RO         | Vendor ID (VENDORID):<br>Vendor ID is a unique ID provided by the PCI SIG which identifies the manufactur<br>of the device |  |

### 11.4.3 Command and Status (STATUSCOMMAND) – Offset 4h

Command register to program interrupt disable, bus master enable and Memory space enable.

Status register to read the errors and aborts



| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:1] + 4h | 00100000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                            |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------|--|
| 31:30        | 0h<br>RO            | Reserved                                                                                                |  |
| 29           | 0h<br>RW/1C         | Received Master Abort (RMA):<br>Received Master Abort                                                   |  |
| 28           | 0h<br>RW/1C         | Received Target Abort (RTA):<br>Received Target Abort                                                   |  |
| 27:21        | 0h<br>RO            | Reserved                                                                                                |  |
| 20           | 1h<br>RO            | Capabilities List (CAPLIST):<br>Indicates that the controller contains a capabilities pointer list.     |  |
| 19           | 0h<br>RO            | Interrupt Status (INTR_STATUS):<br>Interrupt Status: This bit reflects state of interrupt in the device |  |
| 18:11        | 0h<br>RO            | Reserved                                                                                                |  |
| 10           | 0h<br>RW            | Interrupt Disable (INTR_DISABLE):<br>Interrupt Disable                                                  |  |
| 9            | 0h<br>RO            | Reserved                                                                                                |  |
| 8            | 0h<br>RW            | SERR Reporting Enable (SERR_ENABLE):<br>SERR Enable Not implemented                                     |  |
| 7:3          | 0h<br>RO            | Reserved                                                                                                |  |
| 2            | 0h<br>RW            | Bus Master Enable (BME):<br>Bus Master Enable                                                           |  |
| 1            | 0h<br>RW            | Memory Space Enable (MSE):<br>Memory Space Enable                                                       |  |
| 0            | 0h<br>RO            | Reserved                                                                                                |  |

### 11.4.4 Revision Id And Class Code (REVCLASSCODE) – Offset 8h

Revision ID register identifies revision of particular device and Class Code register is used to identify generic function of the device  $% \left( {{{\rm{C}}} \right) = 0} \right)$ 

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:1] + 8h | 0C03FE00h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                       |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8         | 0C03FEh<br>RO       | <b>Revision ID (CLASS_CODES):</b><br>Class Code register is read-only and is used to identify the generic function of the device and in some cases a specific register-level programming interface |
| 7:0          | 00h<br>RO/P         | <b>Class Code (RID):</b><br>Revision ID identifies the revision of particular PCI device.                                                                                                          |

#### 11.4.5 Cache Line Latency Header And Bist (CLLATHEADERBIST) — Offset Ch

Cache Line size as RW with def 0 Latency timer RW with def 0 Header type with Type 0 configuration header and Reserved BIST register

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:1] + Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                     |
|--------------|---------------------|----------------------------------------------------------------------------------|
| 31:24        | 0h<br>RO            | Reserved                                                                         |
| 23           | 0h<br>RO            | Multi-Function Device (MULFNDEV):<br>Multi-Function Device                       |
| 22:16        | 00h<br>RO           | Header Type (HEADERTYPE):<br>Header Type: Implements Type 0 Configuration header |
| 15:8         | 00h<br>RO           | Latency Timer (LATTIMER):<br>Latency Timer.                                      |
| 7:0          | 00h<br>RW/P         | Cache Line Size (CACHELINE_SIZE):<br>Cacheline Size                              |

### 11.4.6 Base Address Register (BAR) – Offset 10h

Base Address Register low [31:2] type[2:1] in 32bit or 64bit addr range and memory space indicator [0]



| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:1] + 10h | 0000004h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                               |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:21        | 000h<br>RW          | Base Address (BASEADDR):<br>Base Address Register Low Base address of the OCP fabric memory space. Taken<br>from Strap values as ones      |  |
| 20:12        | 0h<br>RO            | Reserved                                                                                                                                   |  |
| 11:4         | 00h<br>RO           | Size Indicator (SIZEINDICATOR):<br>Size Indicator RO Always returns 0 The size of this register depends on the size of the<br>memory space |  |
| 3            | 0h<br>RO            | Prefetchable Memory (PREFETCHABLE):<br>0: BAR memory is not prefetchable<br>1: BAR memory is prefetchable                                  |  |
| 2:1          | 2h<br>RO            | Memory Type (TYPE0):<br>00b: 32 bit base address<br>01b: reserved<br>10b: 64-bit base address<br>11b: reserved                             |  |
| 0            | 0h<br>RO            | Message Space (MESSAGE_SPACE):<br>Memory Space Indicator: 0 indicates this BAR is present in the memory space.                             |  |

### **11.4.7** Base Address Register High (BAR\_HIGH) – Offset 14h

Base Address Register High enabled if [2:1] of BAR\_type\_LOW is 10

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:1] + 14h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                  |
|--------------|---------------------|---------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | Base Address High (BASEADDR_HIGH):<br>Base Address high - MSB |

### **11.4.8** Base Address Register1 (BAR1) – Offset 18h

Base Address Register1 accesses to PCI configuration space and is always 4K type in  $\cite[2:1]$  and memory space indicator in  $\cite[0]$ 

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:1] + 18h | 0000004h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------|
| 31:12        | 00000h<br>RW        | Base Address (BASEADDR1):<br>Base Address1 This field is present if BAR1 is enabled through private configuration<br>space. |
| 11:4         | 00h<br>RO           | Size Indicator (SIZEINDICATOR1):<br>Always is 0 as minimum size is 4K                                                       |
| 3            | 0h<br>RO            | Prefetchable Memory (PREFETCHABLE1):<br>0: BAR memory is not prefetchable<br>1: BAR memory is prefetchable                  |
| 2:1          | 2h<br>RO            | Memory Type (TYPE1):<br>00b: 32 bit base address<br>01b: reserved<br>10b: 64-bit base address<br>11b: reserved              |
| 0            | 0h<br>RO            | Message Space (MESSAGE_SPACE1):<br>Memory Space Indicator: 0 Indicates this BAR is present in the memory space              |

### **11.4.9** Base Address Register1 High (BAR1\_HIGH) – Offset 1Ch

Base Address Register1 High enabled only if [2:1] of BAR1 register is 10

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:1] + 1Ch | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                         |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | Base Address High (BASEADDR1_HIGH):<br>Base Address: Base address of the OCP fabric memory space. Taken from Strap<br>values as ones |



# 11.4.10 Subsystem Vendor And Subsystem ID (SUBSYSTEMID) – Offset 2Ch

SVID register along with SID register is to distinguish subsystem from another

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:1] + 2Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0000h<br>RW/O/P     | Subsystem ID (SUBSYSTEMID):<br>Subsystem ID: This register is implemented for any function that can be instantiated<br>more than once in a given system.                      |
| 15:0         | 0000h<br>RW/O/P     | Subsystem Vendor (SUBSYSTEMVENDORID):<br>Subsystem Vendor ID: This register must be implemented for any function that can<br>be instantiated more than once in a given system |

#### 11.4.11 EXPANSION ROM Base Address (EXPANSION\_ROM\_BASEADDR) - Offset 30h

EXPANSION ROM base address register is a RO indicates support for expansion ROMs

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:1] + 30h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO | Expansion ROM Base Address (EXPANSION_ROM_BASE):<br>Value of all zeros indicates no support for Expansion ROM |

# 11.4.12 Capabilities Pointer Register (CAPABILITYPTR) – Offset 34h

Capabilities Pointer register indicates what the next capability is

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:1] + 34h | 0000080h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                         |
|--------------|---------------------|------------------------------------------------------------------------------------------------------|
| 31:8         | 0h<br>RO            | Reserved                                                                                             |
| 7:0          | 80h<br>RO           | Capabilities Pointer (CAPPTR_POWER):<br>Capabilities Pointer: Indicates what the next capability is. |

### **11.4.13** Interrupt Register (INTERRUPTREG) – Offset 3Ch

Interrupt line Register isn't used in Bridge directly Interrupt Pin register reflects the IPIN value in private config space.

Min\_gnt register indicating the req of latency timers and max\_lat register max latency.

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:1] + 3Ch | 00000100h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                 |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 00h<br>RO           | Maximum Latency (MAX_LAT):<br>Value of 0 indicates device has no major requirements for the settings of latency<br>timers                    |
| 23:16        | 00h<br>RO           | Minimum Latency (MIN_GNT):<br>Value of 0 indicates device has no major requirements for the settings of latency<br>timers.                   |
| 15:12        | 0h<br>RO            | Reserved                                                                                                                                     |
| 11:8         | 1h<br>RO            | <b>Interrupt Pin (INTPIN):</b><br>Interrupt Pin: Value in this register is reflected from the IPIN value in the private configuration space. |
| 7:0          | 00h<br>RW/P         | <b>Interrupt Line (INTLINE):</b><br>Used to communicate to software the interrupt line to which the interrupt pin is connected.              |



#### 11.4.14 Power Management Capability Id (POWERCAPID) - Offset 80h

Power Management Capability ID register points to next capability structure and power management capability with Power management capabilities register for PME support and version

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:1] + 80h | 48039001h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                              |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------|
| 31:27        | 09h<br>RO           | <b>PME Support (PMESUPPORT):</b><br>This 5-bit field indicates the power states in which the function can assert the PME# |
| 26:19        | 0h<br>RO            | Reserved                                                                                                                  |
| 18:16        | 3h<br>RO            | VERSION:<br>Indicates support for Revision 1.2 of the PCI Power Management Specification                                  |
| 15:8         | 90h<br>RO           | Next Capability (NXTCAP):<br>Points to the next capability structure.                                                     |
| 7:0          | 01h<br>RO           | <b>Power Capability ID (POWER_CAP):</b><br>Power Management Capability: Indicates this is power management capability     |

#### **11.4.15** Power Management Control And Status Register (PMECTRLSTATUS) – Offset 84h

power management control and status register to set and read PME status PME enable No Soft reset and power state

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:13, F:1] + 84h | 0000008h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description          |
|--------------|---------------------|---------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                              |
| 15           | 0h<br>RW/1C/P       | PME Status (PMESTATUS):<br>PME Status |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                            |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14:9         | 0h<br>RO            | Reserved                                                                                                                                                                |
| 8            | 0h<br>RW/P          | PME Enable (PMEENABLE):<br>PME Enable                                                                                                                                   |
| 7:4          | 0h<br>RO            | Reserved                                                                                                                                                                |
| 3            | 1h<br>RO            | <b>No Soft Reset (NO_SOFT_RESET):</b><br>This bit indicates that devices transitioning from D3hot to D0 because of Powerstate commands do not perform an internal reset |
| 2            | 0h<br>RO            | Reserved                                                                                                                                                                |
| 1:0          | 0h<br>RW            | Power State (POWERSTATE):<br>Power State: This field is used both to determine the current power state and to set a<br>new power state                                  |

#### 11.4.16 Pci Device Idle Vendor Capability Register (PCIDEVIDLE\_CAP\_RECORD) — Offset 90h

PCI Device Vendor Specific Capability register defines Vendor specific Capability ID revision length next capability and CAPID

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:1] + 90h | F0140009h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                  |
|--------------|---------------------|---------------------------------------------------------------|
| 31:28        | Fh<br>RO            | Vendor Cap (VEND_CAP):<br>Vendor Specific Capability ID       |
| 27:24        | 0h<br>RO            | Revision ID (REVID):<br>Revision ID of capability structure   |
| 23:16        | 14h<br>RO           | Cap Length (CAP_LENGTH):<br>Vendor Specific Capability Length |
| 15:8         | 00h<br>RO           | Next Capability (NEXT_CAP):<br>Next Capability                |
| 7:0          | 09h<br>RO           | Capability ID (CAPID):<br>Capability ID                       |

### 11.4.17 Vendor Specific Extended Capability Register (DEVID\_VEND\_SPECIFIC\_REG) — Offset 94h

Extended Vendor capability register for VSEC Length revision and ID



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:1] + 94h | 01400010h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                         |
|--------------|---------------------|--------------------------------------------------------------------------------------|
| 31:20        | 014h<br>RO          | Vendor Specific ID (VSEC_LENGTH):<br>Vendor Specific Extended Capability Length      |
| 19:16        | 0h<br>RO            | Vendor Specific Revision (VSEC_REV):<br>Vendor specific Extended Capability revision |
| 15:0         | 0010h<br>RO         | Vendor Specific Length (VSECID):<br>Vendor Specific Extended Capability ID           |

#### 11.4.18 Software Ltr Update Mmio Location Register (D0I3\_CONTROL\_SW\_LTR\_MMIO\_REG) — Offset 98h

Software location pointer in MMIO space as an offset specified by BAR

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:1] + 98h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                            |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------|
| 31:4         | 0000000h<br>RO      | SW LTR Dword Offset (SW_LAT_DWORD_OFFSET):<br>SW LTR Update MMIO Offset Location (SWLTRLOC)             |
| 3:1          | 0h<br>RO            | SW LTR BAR Number (SW_LAT_BAR_NUM):<br>Indicates that the SW LTR update MMIO location is always at BAR0 |
| 0            | 0h<br>RO            | SW LTR Valid (SW_LAT_VALID):<br>This value is reflected from the SW LTR valid strap at the top level    |

#### 11.4.19 Device Idle Pointer Register (DEVICE\_IDLE\_POINTER\_REG) - Offset 9Ch

Device IDLE pointer register giving details on Device MMIO offset location BAR NUM and D0i3 Valid Strap

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:1] + 9Ch | 010F8301h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                          |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:4         | 010F830h<br>RO      | <b>D0i3 Dword Offset (DWORD_OFFSET):</b><br>contains the location pointer to the SW LTR register in MMIO space as an offset from<br>the specified BAR |
| 3:1          | 0h<br>RO            | BAR Number (BAR_NUM):<br>Indicates that the D0i3 MMIO location is always at BAR0                                                                      |
| 0            | 1h<br>RO            | <b>D0i3 Valid (VALID):</b><br>Valid: This value is reflected from the D0i3 valid strap at the top level.                                              |

### 11.4.20 D0i3 And Power Control Enable Register (D0I3\_MAX\_POW\_LAT\_PG\_CONFIG) — Offset A0h

D0idle\_Max\_Power\_On\_Latency register set at boot and Power control enable register to enable communication with the PGCB block below the Bridge

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:1] + A0h | 00080800h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                  |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:22        | 0h<br>RO            | Reserved                                                                                                                                      |  |
| 21           | 0h<br>RW/P          | Hardware Autonomous Enable (HAE):<br>Hardware Autonomous Enable.                                                                              |  |
| 20           | 0h<br>RO            | Reserved                                                                                                                                      |  |
| 19           | 1h<br>RW/P          | Sleep Enable (SLEEP_EN):<br>Sleep Enable                                                                                                      |  |
| 18           | 0h<br>RW/P          | <b>D3-Hot Enable (D3HEN):</b><br>If 1b then function will power gate when idle and the PMCSR[1:0] register in the function = 11b (D3).        |  |
| 17           | 0h<br>RW/P          | <b>Device Idle Enable (DEVIDLEN):</b><br>If 1b then the function will power gate when idle and the DevIdle register (DevIdleC[2] = 1) is set. |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                   |
|--------------|---------------------|----------------------------------------------------------------|
| 16           | 0h<br>RW/P          | D3 Enable (D3_ENABLE):<br>D3 Enable.                           |
| 15:13        | 0h<br>RO            | Reserved                                                       |
| 12:10        | 2h<br>RW/O/P        | Power Latency Scale (POW_LAT_SCALE):<br>Power On Latency Scale |
| 9:0          | 000h<br>RW/O/P      | Power Latency Value (POW_LAT_VALUE):<br>Power On Latency value |

## 11.4.21 Manufacturers ID (MANID) – Offset F8h

Manufacturers ID register

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:13, F:1] + F8h | 04000F1Ch |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| R           | R          | R         |  |

| Bit<br>Range | Default &<br>Access   | Field Name (ID): Description                                                   |
|--------------|-----------------------|--------------------------------------------------------------------------------|
| 31:0         | 04000F1C<br>h<br>RO/P | Manufacturers ID (MANID):<br>Manufacturer ID: Default value comes from straps. |

## 11.5 Thunderbolt PCI Express\* Controller Registers (D7:F0-3)

This chapter documents the registers of the Thunderbolt PCIe devices. The Thunderbolt device contains multiple PCIe controller devices:

- Bus: 0, Device: 7, Function: 0 (TBT\_PCIe0)
- Bus: 0, Device: 7, Function: 1 (TBT\_PCIe1)
- Bus: 0, Device: 7, Function: 2 (TBT\_PCIe2)
- Bus: 0, Device: 7, Function: 3 (TBT\_PCIe3)

The specified function number assignment is applicable under a single segment PCIe configuration space programming. Please refer to Volume 1 of this document for other programming options.

**Note:** Register default values are taken from device TBT\_PCIe0 only. Consult Volume 1 of this document for Device IDs

## 11.5.1 Summary of Registers

#### Table 11-6. Summary of Bus: 0, Device: 7, Function: 0 Registers

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                  | Default Value |
|--------|-----------------|--------------------------------------------------|---------------|
| 0h     | 4               | Device Identifiers (ID)                          | 00008086h     |
| 4h     | 2               | Device Command (CMD)                             | 0000h         |
| 6h     | 2               | Primary Status (PSTS)                            | 0010h         |
| 8h     | 4               | Revision ID (RID_CC)                             | 060400F0h     |
| Ch     | 1               | Cache Line Size (CLS)                            | 00h           |
| Dh     | 1               | Primary Latency Timer (PLT)                      | 00h           |
| Eh     | 1               | Header Type (HTYPE)                              | 81h           |
| 18h    | 4               | Bus Numbers (BNUM_SLT)                           | 00000000h     |
| 1Ch    | 2               | I/O Base And Limit (IOBL)                        | 0000h         |
| 1Eh    | 2               | Secondary Status (SSTS)                          | 0000h         |
| 20h    | 4               | Memory Base And Limit (MBL)                      | 00000000h     |
| 24h    | 4               | Prefetchable Memory Base And Limit (PMBL)        | 00010001h     |
| 28h    | 4               | Prefetchable Memory Base Upper 32 Bits (PMBU32)  | 00000000h     |
| 2Ch    | 4               | Prefetchable Memory Limit Upper 32 Bits (PMLU32) | 00000000h     |
| 34h    | 1               | Capabilities List Pointer (CAPP)                 | 40h           |
| 3Ch    | 2               | Interrupt Information (INTR)                     | 0100h         |
| 3Eh    | 2               | Bridge Control (BCTRL)                           | 0000h         |
| 40h    | 2               | Capabilities List (CLIST)                        | 8010h         |
| 42h    | 2               | PCI Express Capabilities (XCAP)                  | 0042h         |
| 44h    | 4               | Device Capabilities (DCAP)                       | 00008001h     |
| 48h    | 2               | Device Control (DCTL)                            | 0020h         |
| 4Ah    | 2               | Device Status (DSTS)                             | 0010h         |
| 4Ch    | 4               | Link Capabilities (LCAP)                         | 01714C10h     |



| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                 | Default Value |
|--------|-----------------|-------------------------------------------------|---------------|
| 50h    | 2               | Link Control (LCTL)                             | 0000h         |
| 52h    | 2               | Link Status (LSTS)                              | 1011h         |
| 54h    | 4               | Slot Capabilities (SLCAP)                       | 00040060h     |
| 58h    | 2               | Slot Control (SLCTL)                            | 0000h         |
| 5Ah    | 2               | Slot Status (SLSTS)                             | 0000h         |
| 5Ch    | 2               | Root Control (RCTL)                             | 0000h         |
| 60h    | 4               | Root Status (RSTS)                              | 00000000h     |
| 64h    | 4               | Device Capabilities 2 (DCAP2)                   | 00080837h     |
| 68h    | 2               | Device Control 2 (DCTL2)                        | 0000h         |
| 6Ah    | 2               | Device Status 2 (DSTS2)                         | 0000h         |
| 6Ch    | 4               | Link Capabilities 2 (LCAP2)                     | 0000000Eh     |
| 70h    | 2               | Link Control 2 (LCTL2)                          | 0001h         |
| 72h    | 2               | Link Status 2 (LSTS2)                           | 0000h         |
| 74h    | 4               | Slot Capabilities 2 (SLCAP2)                    | 00000000h     |
| 78h    | 2               | Slot Control 2 (SLCTL2)                         | 0000h         |
| 7Ah    | 2               | Slot Status 2 (SLSTS2)                          | 0000h         |
| 80h    | 2               | Message Signaled Interrupt Identifiers (MID)    | 9005h         |
| 82h    | 2               | Message Signaled Interrupt Message (MC)         | 0000h         |
| 84h    | 4               | Message Signaled Interrupt Message Address (MA) | 00000000h     |
| 88h    | 2               | Message Signaled Interrupt Message Data (MD)    | 0000h         |
| 90h    | 2               | Subsystem Vendor Capability (SVCAP)             | A00Dh         |
| 94h    | 4               | Subsystem Vendor IDs (SVID)                     | 00000000h     |
| A0h    | 2               | Power Management Capability (PMCAP)             | 0001h         |
| A2h    | 2               | PCI Power Management Capabilities (PMC)         | C803h         |
| A4h    | 4               | PCI Power Management Control (PMCS)             | 0000008h      |
| 100h   | 4               | Advanced Error Extended (AECH)                  | 00000000h     |
| 104h   | 4               | Uncorrectable Error Status (UES)                | 00000000h     |
| 108h   | 4               | Uncorrectable Error Mask (UEM)                  | 00000000h     |
| 10Ch   | 4               | Uncorrectable Error Severity (UEV)              | 00060010h     |
| 110h   | 4               | Correctable Error Status (CES)                  | 00000000h     |
| 114h   | 4               | Correctable Error Mask (CEM)                    | 00002000h     |
| 118h   | 4               | Advanced Error Capabilities And Control (AECC)  | 00000000h     |
| 11Ch   | 4               | Header Log (HL_DW1)                             | 00000000h     |
| 120h   | 4               | Header Log (HL_DW2)                             | 00000000h     |
| 124h   | 4               | Header Log (HL_DW3)                             | 00000000h     |
| 128h   | 4               | Header Log (HL_DW4)                             | 00000000h     |
| 12Ch   | 4               | Root Error Command (REC)                        | 00000000h     |
| 130h   | 4               | Root Error Status (RES)                         | 0000000h      |
| 134h   | 4               | Error Source Identification (ESID)              | 00000000h     |
| 150h   | 4               | PTM Extended Capability Header (PTMECH)         | 00000000h     |
| 154h   | 4               | PTM Capability Register (PTMCAPR)               | 00000400h     |

| Offset | Size<br>(Bytes) | Register Name (Register Symbol)                           | Default Value |
|--------|-----------------|-----------------------------------------------------------|---------------|
| 158h   | 4               | PTM Control Register (PTMCTLR)                            | 00000000h     |
| 220h   | 4               | ACS Extended Capability Header (ACSECH)                   | 00000000h     |
| 224h   | 2               | ACS Capability Register (ACSCAPR)                         | 000Fh         |
| 226h   | 2               | ACS Control Register (ACSCTLR)                            | 0000h         |
| A00h   | 4               | DPC Extended Capability Header (DPCECH)                   | 00000000h     |
| A04h   | 2               | DPC Capability Register (DPCCAPR)                         | 14E0h         |
| A06h   | 2               | DPC Control Register (DPCCTLR)                            | 0000h         |
| A08h   | 2               | DPC Status Register (DPCSR)                               | 1F00h         |
| A0Ah   | 2               | DPC Error Source ID Register (DPCESIDR)                   | 0000h         |
| A0Ch   | 4               | RP PIO Status Register (RPPIOSR)                          | 00000000h     |
| A10h   | 4               | RP PIO Mask Register (RPPIOMR)                            | 00070707h     |
| A14h   | 4               | RP PIO Severity Register (RPPIOVR)                        | 00000000h     |
| A18h   | 4               | RP PIO SysError Register (RPPIOSER)                       | 00000000h     |
| A1Ch   | 4               | RP PIO Exception Register (RPPIOER)                       | 00000000h     |
| A20h   | 4               | RP PIO Header Log DW1 Register (RPPIOHLR_DW1)             | 0000000h      |
| A24h   | 4               | RP PIO Header Log DW2 Register (RPPIOHLR_DW2)             | 00000000h     |
| A28h   | 4               | RP PIO Header Log DW3 Register (RPPIOHLR_DW3)             | 00000000h     |
| A2Ch   | 4               | RP PIO Header Log DW4 Register (RPPIOHLR_DW4)             | 00000000h     |
| A30h   | 4               | Secondary PCI Express Extended Capability Header (SPEECH) | 0000000h      |
| A34h   | 4               | Link Control 3 (LCTL3)                                    | 0000000h      |
| A38h   | 4               | Lane Error Status (LES)                                   | 0000000h      |
| A3Ch   | 4               | Lane 0 And Lane 1 Equalization Control (L01EC)            | 7F7F7F7Fh     |
| A40h   | 4               | Lane 2 And Lane 3 Equalization Control (L23EC)            | 7F7F7F7Fh     |
| A44h   | 4               | Lane 4 And Lane 5 Equalization Control (L45EC)            | 7F7F7F7Fh     |
| A48h   | 4               | Lane 6 And Lane 7 Equalization Control (L67EC)            | 7F7F7F7Fh     |
| A4Ch   | 4               | Lane 8 And Lane 9 Equalization Control (L89EC)            | 7F7F7F7Fh     |
| A50h   | 4               | Lane 10 And Lane 11 Equalization Control (L1011EC)        | 7F7F7F7Fh     |
| A54h   | 4               | Lane 12 And Lane 13 Equalization Control (L1213EC)        | 7F7F7F7Fh     |
| A58h   | 4               | Lane 14 And Lane 15 Equalization Control (L1415EC)        | 7F7F7F7Fh     |

# **11.5.2** Device Identifiers (ID) – Offset 0h

Device ID and Vendor ID



| Туре | Size   | Offset               | Default   |
|------|--------|----------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 0h | 00008086h |

#### Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                         |
|--------------|---------------------|------------------------------------------------------------------------------------------------------|
| 31:16        | 0000h<br>RO/V       | <b>Device Identification (DID):</b><br>See the Device ID table in the first volume of this document. |
| 15:0         | 8086h<br>RO         | Vendor Identification (VID):<br>Indicates Intel.                                                     |

## 11.5.3 Device Command (CMD) – Offset 4h

#### Device Command

| Туре | Size   | Offset               | Default |
|------|--------|----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 4h | 0000h   |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:11        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 10           | 0h<br>RW/V2         | Interrupt Disable (ID):<br>This disables pin-based INTx# interrupts on enabled hot plug and power<br>management events. This bit has no effect on MSI operation. When set, internal<br>INTx# messages will not be generated. When cleared, internal INTx# messages are<br>generated if there is an interrupt for hot plug or power management and MSI is not<br>enabled.<br>This bit does not affect interrupt forwarding from devices connected to the root port.<br>Assert_INTx and Deassert_INTx messages will still be forwarded to the internal<br>interrupt controllers if this bit is set.<br>For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register<br>is RO and returns a value of 0 when read, else it is RW with the functionality<br>described above. |  |
| 9            | 0h<br>RO            | Fast Back to Back Enable (FBE):<br>This field is reserved per PCI-Express spec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 8            | 0h<br>RW            | SERR# Enable (SEE):<br>When set, enables the root port to generate an SERR# message when PSTS.SSE is<br>set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 7            | 0h<br>RO            | Wait Cycle Control (WCC):<br>This field is reserved per PCI-Express spec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 6            | 0h<br>RW            | Parity Error Response Enable (PERE):<br>Indicates that the device is capable of reporting parity errors as a master on the<br>backbone.                                                                                                                                                                                                                                                                                                                                                 |  |
| 5            | 0h<br>RO            | VGA Palette Snoop (VGA_PSE):<br>This field is reserved per PCI-Express spec.                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 4            | 0h<br>RO            | Memory Write and Invalidate Enable (MWIE):<br>This field is reserved per PCI-Express spec.                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 3            | 0h<br>RO            | Special Cycle Enable (SCE):<br>This field is reserved per PCI-Express and PCI bridge spec.                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 2            | 0h<br>RW            | Bus Master Enable (BME):<br>When set, allows the root port to forward Memory and I/O Read/Write cycles onto the<br>backbone from a PCI-Express device.<br>When this bit is 0b, Memory and I/O requests received at a Root Port must be<br>handled as Unsupported Requests (UR). This bit does not affect forwarding of<br>Completions in either the Upstream or Downstream direction.<br>The forwarding of Requests other than Memory or I/O requests is not controlled by<br>this bit. |  |
| 1            | 0h<br>RW            | Memory Space Enable (MSE):<br>When set, memory cycles within the range specified by the memory base and limit<br>registers can be forwarded to the PCI-Express device. When cleared, these memory<br>cycles are master aborted on the backbone.                                                                                                                                                                                                                                         |  |
| 0            | 0h<br>RW            | I/O Space Enable (IOSE):<br>When set, I/O cycles within the range specified by the I/O base and limit registers<br>can be forwarded to the PCI-Express device. When cleared, these cycles are master<br>aborted on the backbone.                                                                                                                                                                                                                                                        |  |

## 11.5.4 Primary Status (PSTS) – Offset 6h

Primary Status

| Туре | Size   | Offset               | Default |
|------|--------|----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 6h | 0010h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                              |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15           | 0h<br>RW/1C/V       | <b>Detected Parity Error (DPE):</b><br>Set when the root port receives a command or data from the backbone with a parity error. This is set even if PCMD.PERE is not set. |  |
| 14           | 0h<br>RW/1C/V       | Signaled System Error (SSE):<br>Set when the root port signals a system error to the internal SERR# logic.                                                                |  |
| 13           | 0h<br>RW/1C/V       | <b>Received Master Abort (RMA):</b><br>Set when the root port receives a completion with unsupported request status from the backbone.                                    |  |
| 12           | 0h<br>RW/1C/V       | <b>Received Target Abort (RTA):</b><br>Set when the root port receives a completion with completer abort from the backbone.                                               |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 11           | 0h<br>RW/1C/V       | Signaled Target Abort (STA):<br>Set whenever the root port forwards a target abort received from the downstream device onto the backbone.                                                                                                                               |  |
| 10:9         | 0h<br>RO            | Primary DEVSEL# Timing Status (PDTS):<br>This field is reserved per PCI-Express spec                                                                                                                                                                                    |  |
| 8            | 0h<br>RW/1C/V       | Master Data Parity Error Detected (DPD):<br>Set when the root port receives a completion with a data parity error on the<br>backbone and PCMD.PERE is set.                                                                                                              |  |
| 7            | 0h<br>RO            | Primary Fast Back to Back Capable (PFBC):<br>This field is reserved per PCI-Express spec.                                                                                                                                                                               |  |
| 6            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                |  |
| 5            | 0h<br>RO            | Primary 66 MHz Capable (PC66):<br>This field is reserved per PCI-Express spec.                                                                                                                                                                                          |  |
| 4            | 1h<br>RO            | Capabilities List (CLIST):<br>Indicates the presence of a capabilities list.                                                                                                                                                                                            |  |
| 3            | 0h<br>RO/V          | Interrupt Status (IS):<br>Indicates status of hot plug and power management interrupts on the root port that<br>result in INTx# message generation. This bit is not set if MSI is enabled. If MSI is not<br>enabled, this bit is set regardless of the state of CMD.ID. |  |
| 2:0          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                |  |

# 11.5.5 Revision ID (RID\_CC) - Offset 8h

#### Revision ID

| Туре | Size   | Offset               | Default   |
|------|--------|----------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 8h | 060400F0h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                         |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:24        | 06h<br>RO           | Base Class Code (BCC):<br>Indicates the device is a bridge device.                                                                                                                   |  |
| 23:16        | 04h<br>RO/V         | <b>Sub-Class Code (SCC):</b><br>The default indicates the device is a PCI-to-PCI bridge. If the MPC.Bridge Type register is set to a '1' for a Host Bridge, this register reads 00h. |  |
| 15:8         | 00h<br>RO/V         | Programming Interface (PI):<br>PCI-to-PCI bridge.                                                                                                                                    |  |
| 7:0          | F0h<br>RO/V         | Revision ID (RID):<br>Indicates the revision of the bridge.                                                                                                                          |  |

## **11.5.6** Cache Line Size (CLS) – Offset Ch

#### Cache Line Size

| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:7, F:0] + Ch | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                              |
|--------------|---------------------|-------------------------------------------------------------------------------------------|
| 7:0          | 00h<br>RW           | Line Size (LS):<br>This is read/write but contains no functionality, per PCI-Express spec |

### **11.5.7** Primary Latency Timer (PLT) – Offset Dh

Primary Latency Timer

| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:7, F:0] + Dh | 00h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                       |
|--------------|---------------------|--------------------------------------------------------------------|
| 7:3          | 00h<br>RO           | Latency Count (CT):<br>This field is reserved per PCI-Express spec |
| 2:0          | 0h<br>RO            | Reserved                                                           |

### **11.5.8** Header Type (HTYPE) – Offset Eh

Header Type


| Туре | Size  | Offset               | Default |
|------|-------|----------------------|---------|
| PCI  | 8 bit | [B:0, D:7, F:0] + Eh | 81h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                       |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7            | 1h<br>RO            | Multi-function Device (MFD):<br>This bit is '1' to indicate a multi-function device.                                                                                                                                               |
| 6:0          | 01h<br>RO/V         | <b>Header Type (HTYPE):</b><br>The default mode identifies the header layout of the configuration space, which is a PCI-to-PCI bridge. If the MPC.Bridge Type register is set to a '1' for a Host Bridge, this register reads 00h. |

### 11.5.9 Bus Numbers (BNUM\_SLT) – Offset 18h

Bus Numbers

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 18h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                 |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 00h<br>RW/V2        | <b>Secondary Latency Timer (SLT):</b><br>For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register<br>is a RW register - else this register is RO and returns 0.<br>This register does not affect the behavior of any HW logic. |
| 23:16        | 00h<br>RW           | Subordinate Bus Number (SBBN):<br>Indicates the highest PCI bus number below the bridge.                                                                                                                                                                     |
| 15:8         | 00h<br>RW           | Secondary Bus Number (SCBN):<br>Indicates the bus number the port.                                                                                                                                                                                           |
| 7:0          | 00h<br>RW           | Primary Bus Number (PBN):<br>Indicates the bus number of the backbone.                                                                                                                                                                                       |

# 11.5.10 I/O Base And Limit (IOBL) - Offset 1Ch

I/O Base And Limit

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 1Ch | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                          |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:12        | 0h<br>RW            | <b>I/O Address Limit (IOLA):</b><br>I/O Base bits corresponding to address lines 15:12 for 4KB alignment. Bits 11:0 are assumed to be padded to FFFh. |
| 11:8         | 0h<br>RO            | I/O Limit Address Capability (IOLC):<br>Indicates that the bridge does not support 32-bit I/O addressing.                                             |
| 7:4          | 0h<br>RW            | <b>I/O Base Address (IOBA):</b><br>I/O Base bits corresponding to address lines 15:12 for 4KB alignment. Bits 11:0 are assumed to be padded to 000h.  |
| 3:0          | 0h<br>RO            | I/O Base Address Capability (IOBC):<br>Indicates that the bridge does not support 32-bit I/O addressing.                                              |

## 11.5.11 Secondary Status (SSTS) – Offset 1Eh

#### Secondary Status

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 1Eh | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                      |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 15           | 0h<br>RW/1C/V       | <b>Detected Parity Error (DPE):</b><br>Set when the port receives a poisoned TLP.                                                 |
| 14           | 0h<br>RW/1C/V       | <b>Received System Error (RSE):</b><br>Set when the port receives an ERR_FATAL or ERR_NONFATAL message from the device.           |
| 13           | 0h<br>RW/1C/V       | <b>Received Master Abort (RMA):</b><br>Set when the port receives a completion with 'Unsupported Request' status from the device. |
| 12           | 0h<br>RW/1C/V       | <b>Received Target Abort (RTA):</b><br>Set when the port receives a completion with 'Completion Abort' status from the device.    |
| 11           | 0h<br>RW/1C/V       | <b>Signaled Target Abort (STA):</b><br>Set when the port generates a completion with 'Completion Abort' status to the device.     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                       |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 10:9         | 0h<br>RO/V          | Secondary DEVSEL# Timing Status (SDTS):<br>This field is reserved per PCI-Express spec<br>For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register<br>returns a value of 01b when read, else this register returns a value of 00b.   |  |
| 8            | 0h<br>RW/1C/V       | <b>Data Parity Error Detected (DPD):</b><br>Set when the BCTRL.PERE, and either of the following two conditions occurs:<br>Port receives completion marked poisoned.<br>Port poisons a write request to the secondary side.                                        |  |
| 7            | 0h<br>RO/V          | Secondary Fast Back to Back Capable (SFBC):<br>This field is reserved per PCI Express spec<br>For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register<br>returns a value of 1b when read, else this register returns a value of 0b. |  |
| 6            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                           |  |
| 5            | 0h<br>RO            | Secondary 66 MHz Capable (SC66):<br>This field is reserved per PCI Express spec                                                                                                                                                                                    |  |
| 4:0          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                           |  |

### 11.5.12 Memory Base And Limit (MBL) – Offset 20h

Memory Base And Limit

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 20h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                        |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 000h<br>RW          | <b>Memory Limit (ML):</b><br>These bits are compared with bits 31:20 of the incoming address to determine the upper 1MB aligned value of the range. |
| 19:16        | 0h<br>RO            | Reserved                                                                                                                                            |
| 15:4         | 000h<br>RW          | <b>Memory Base (MB):</b><br>These bits are compared with bits 31:20 of the incoming address to determine the lower 1MB aligned value of the range.  |
| 3:0          | 0h<br>RO            | Reserved                                                                                                                                            |

### 11.5.13 Prefetchable Memory Base And Limit (PMBL) – Offset 24h

Prefetchable Memory Base And Limit

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 24h | 00010001h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                      |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 000h<br>RW          | <b>Prefetchable Memory Limit (PML):</b><br>These bits are compared with bits 31:20 of the incoming address to determine the upper 1MB aligned value of the range. |  |
| 19:16        | 1h<br>RO            | <b>64-bit Indicator (I64L):</b><br>Indicates support for 64-bit addressing.                                                                                       |  |
| 15:4         | 000h<br>RW          | <b>Prefetchable Memory Base (PMB):</b><br>These bits are compared with bits 31:20 of the incoming address to determine the lower 1MB aligned value of the range.  |  |
| 3:0          | 1h<br>RO            | <b>64-bit Indicator (I64B):</b><br>Indicates support for 64-bit addressing.                                                                                       |  |

#### 11.5.14 Prefetchable Memory Base Upper 32 Bits (PMBU32) – Offset 28h

Prefetchable Memory Base Upper 32 Bits

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 28h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                      |
|--------------|---------------------|---------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | Prefetchable Memory Base Upper Portion (PMBU):<br>Upper 32-bits of the prefetchable address base. |

# 11.5.15 Prefetchable Memory Limit Upper 32 Bits (PMLU32) – Offset 2Ch

Prefetchable Memory Limit Upper 32 Bits



| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 2Ch | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                        |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RW | Prefetchable Memory Limit Upper Portion (PMLU):<br>Upper 32-bits of the prefetchable address limit. |

### **11.5.16** Capabilities List Pointer (CAPP) – Offset 34h

Capabilities List Pointer

| Туре | Size  | Offset                | Default |
|------|-------|-----------------------|---------|
| PCI  | 8 bit | [B:0, D:7, F:0] + 34h | 40h     |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0          | 40h<br>RW/O         | Capabilities Pointer (PTR):<br>Indicates that the pointer for the first entry in the capabilities list.<br>BIOS can determine which capabilities will be exposed by including or removing them<br>from the capability linked list.<br>As this register is RWO, BIOS must write a value to this register, even if it is to re-<br>write the default value.<br>Capability Linked List (Default Settings)<br>Offset   Capability   Next Pointer<br>40h   PCI Express   80h<br>80h   Message Signaled Interrupt (MSI)   90h<br>90h   Subsystem Vendor   A0h<br>A0h   PCI Power Management   00h<br>Extended PCIe Capability Linked List<br>Offset   Capability   Next Pointer<br>100h   Advanced Error Reporting   000h<br>140h   Access Control Services   000h<br>200h   L1 Sub-states   000h |

### **11.5.17** Interrupt Information (INTR) – Offset 3Ch

Interrupt Information

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 3Ch | 0100h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8         | 01h<br>RO/V         | Interrupt Pin (IPIN):<br>Indicates the interrupt pin driven by the root port. At reset, this register takes on the<br>following values, which reflect the reset state of the STRPFUSECFG.PxIP field:<br>Port Bits[15:12] Bits[11:08]<br>1 0h STRPFUSECFG.PIIP<br>2 0h STRPFUSECFG.P2IP<br>3 0h STRPFUSECFG.P3IP<br><br>X 0h STRPFUSECFG.PXIP<br>The value that is programmed into STRPFUSECFG.PxIP is always reflected in this<br>register.<br>For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register<br>returns a value of 00h when read, else this register returns the value from the table<br>above.<br>Note: Depending on the platform, the number of Root Ports supported may vary. In<br>this case, the encodings defined in this register will be scaled accordingly. |
| 7:0          | 00h<br>RW           | <b>Interrupt Line (ILINE):</b><br>Software written value to indicate which interrupt line (vector) the interrupt is connected to. No hardware action is taken on this register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

## **11.5.18** Bridge Control (BCTRL) – Offset 3Eh

Bridge Control

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 3Eh | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                       |  |
| 11           | 0h<br>RW/V2         | <b>Discard Timer SERR# Enable (DTSE):</b><br>This field is reserved per PCI-Express spec.<br>For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register<br>is RW else it is RO. This register is only maintained for SW compatibility and has no<br>functionality within the port. |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 10           | 0h<br>RO            | <b>Discard Timer Status (DTS):</b><br>This field is reserved per PCI-Express spec.<br>For PCI Bus Emulation Mode compatibility, this register can remain RO as no<br>secondary discard timer exists that will ever cause it to be set.                                                                                                                         |  |
| 9            | 0h<br>RW/V2         | Secondary Discard Timer (SDT):<br>This field is reserved per PCI-Express spec.<br>For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register<br>is RW else it is RO. This register is only maintained for SW compatibility and has no<br>functionality within the port.                                                            |  |
| 8            | 0h<br>RW/V2         | Primary Discard Timer (PDT):<br>This field is reserved per PCI-Express spec.<br>For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register<br>is RW else it is RO. This register is only maintained for SW compatibility and has no<br>functionality within the port.                                                              |  |
| 7            | 0h<br>RO            | Fast Back to Back Enable (FBE):<br>This field is reserved per PCI-Express spec.                                                                                                                                                                                                                                                                                |  |
| 6            | 0h<br>RW            | Secondary Bus Reset (SBR):<br>Triggers a Hot Reset on the PCI-Express port.                                                                                                                                                                                                                                                                                    |  |
| 5            | 0h<br>RW/V2         | Master Abort Mode (MAM):<br>This field is reserved per PCI-Express spec.<br>For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register<br>is RW else it is RO. This register is only maintained for SW compatibility and has no<br>functionality within the port.                                                                  |  |
| 4            | 0h<br>RW            | <ul> <li>VGA 16-Bit Decode (V16):</li> <li>When set, indicates that the I/O aliases of the VGA range (see BCTRL:VE definition below), are not enabled.</li> <li>0: Execute 10-bit address decode on VGA I/O accesses.</li> <li>1: Execute 16-bit address decode on VGA I/O accesses.</li> </ul>                                                                |  |
| 3            | 0h<br>RW            | VGA Enable (VE):<br>When set, the following ranges will be claimed off the backbone by the root port:<br>Memory ranges A0000h-BFFFFh<br>I/O ranges 3B0h - 3BBh and 3C0h - 3DFh, and all aliases of bits 15:10 in any<br>combination of 1's                                                                                                                     |  |
| 2            | 0h<br>RW            | <b>ISA Enable (IE):</b><br>This bit only applies to I/O addresses that are enabled by the I/O Base and I/O Limit registers and are in the first 64KB of PCI I/O space. If this bit is set, the root port will block any forwarding from the backbone to the device of I/O transactions addressing the last 768 bytes in each 1KB block (offsets 100h to 3FFh). |  |
| 1            | 0h<br>RW            | SERR# Enable (SE):<br>When set, ERR_COR, ERR_NONFATAL, and ERR_FATAL messages received are<br>forwarded to the backbone. When cleared, they are not.                                                                                                                                                                                                           |  |
| 0            | 0h<br>RW            | Parity Error Response Enable (PERE):<br>When set, poisoned write TLPs and completions indicating poisoned TLPs will set the<br>SSTS.DPD.                                                                                                                                                                                                                       |  |

# 11.5.19 Capabilities List (CLIST) - Offset 40h

Capabilities List

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 40h | 8010h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8         | 80h<br>RW/O         | Next Capability (NEXT):<br>Indicates the location of the next capability.<br>The default value of this register is 80h which points to the MSI Capability structure.<br>BIOS can determine which capabilities will be exposed by including or removing them<br>from the capability linked list.<br>As this register is RWO, BIOS must write a value to this register, even if it is to re-<br>write the default value. |
| 7:0          | 10h<br>RO           | Capability ID (CID):<br>Indicates this is a PCI Express capability                                                                                                                                                                                                                                                                                                                                                     |

### **11.5.20** PCI Express Capabilities (XCAP) – Offset 42h

PCI Express Capabilities

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 42h | 0042h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                       |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:14        | 0h<br>RO            | Reserved                                                                                                                                                                                           |
| 13:9         | 00h<br>RO           | Interrupt Message Number (IMN):<br>The Root Port does not have multiple MSI interrupt numbers.                                                                                                     |
| 8            | 0h<br>RW/O          | <b>Slot Implemented (SI):</b><br>Indicates whether the root port is connected to a slot. Slot support is platform specific. BIOS programs this field, and it is maintained until a platform reset. |
| 7:4          | 4h<br>RO            | Device / Port Type (DT):<br>Indicates this is a PCI-Express root port                                                                                                                              |
| 3:0          | 2h<br>RO            | <b>Capability Version (CV):</b><br>Version 2.0 indicates devices compliant to the PCI Express 2.0 and 3.0 specification which incorporates the Register Expansion ECN.                             |



# **11.5.21** Device Capabilities (DCAP) – Offset 44h

Device Capabilities

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 44h | 00008001h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                      |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:29        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                          |
| 28           | 0h<br>RO            | Function Level Reset Capable (FLRC):<br>Not supported in Root Ports                                                                                                                                                                                                                                               |
| 27:26        | 0h<br>RO            | Captured Slot Power Limit Scale (CSPS):<br>Not supported.                                                                                                                                                                                                                                                         |
| 25:18        | 00h<br>RO           | Captured Slot Power Limit Value (CSPV):<br>Not supported.                                                                                                                                                                                                                                                         |
| 17:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                          |
| 15           | 1h<br>RO            | <b>Role Based Error Reporting (RBER):</b><br>Indicates that this device implements the functionality defined in the Error Reporting ECN as required by the PCI Express 1.1 spec.                                                                                                                                  |
| 14:12        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                          |
| 11:9         | 0h<br>RO            | Endpoint L1 Acceptable Latency (E1AL):<br>This field is reserved for root ports.                                                                                                                                                                                                                                  |
| 8:6          | 0h<br>RO            | Endpoint LOs Acceptable Latency (EOAL):<br>This field is reserved for Root port.                                                                                                                                                                                                                                  |
| 5            | 0h<br>RO            | <b>Extended Tag Field Supported (ETFS):</b><br>The Root Port never needs to initiate a transaction as a Requester with the Extended Tag bits being set. This bit does not affect the root port's ability to forward requests as a bridge as the root port always supports forwarding requests with extended tags. |
| 4:3          | 0h<br>RO            | Phantom Functions Supported (PFS):<br>No phantom functions supported                                                                                                                                                                                                                                              |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:0          | 1h<br>RW/O          | Max Payload Size Supported (MPS):<br>BIOS should write to this field during system initialization.<br>Max Payload Size of up to 256B is supported. Programming this field to any values<br>other than 128B or 256B max payload size will result in aliasing to 128B max payload<br>size.<br>000b: 128 bytes max payload size.<br>001b: 256 bytes max payload size.<br>010b: 512 bytes max payload size.<br>011b: 1024 bytes max payload size.<br>100b: 2048 bytes max payload size.<br>101b: 4096 bytes max payload size.<br>110b: Reserved.<br>111b: Reserved.<br>This field applies only to the PCIe link interface. |

### **11.5.22** Device Control (DCTL) – Offset 48h

**Device Control** 

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 48h | 0020h   |

| BIOS Access | SMM Access OS Access |    |
|-------------|----------------------|----|
| RW          | RW                   | RW |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                              |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                  |
| 14:12        | 0h<br>RO            | Max Read Request Size (MRRS):<br>Hardwired to 0.<br>This field applies only to the PCIe link interface.                                                                                   |
| 11           | 0h<br>RO            | Enable No Snoop (ENS):<br>Not supported. The root port will never issue non-snoop requests.                                                                                               |
| 10           | 0h<br>RW/P          | Aux Power PM Enable (APME):<br>Must be RW for OS testing. The OS will set this bit to '1' if the device connected has<br>detected aux power. It has no effect on the root port otherwise. |
| 9            | 0h<br>RO            | Phantom Functions Enable (PFE):<br>Not supported                                                                                                                                          |
| 8            | 0h<br>RO            | Extended Tag Field Enable (ETFE):<br>Not supported                                                                                                                                        |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:5          | 1h<br>RW            | Max Payload Size (MPS):<br>The root port supports up to 256B max payload.<br>Programming this field to any values greater than DCAP.MPS will result in aliasing to<br>128B max payload size.<br>000b: 128 bytes max payload size.<br>001b: 256 bytes max payload size.<br>010b: 512 bytes max payload size.<br>011b: 1024 bytes max payload size.<br>100b: 2048 bytes max payload size.<br>100b: 4096 bytes max payload size.<br>110b: Reserved.<br>111b: Reserved.<br>This field applies only to the PCIe link interface.<br>Note: Software should ensure that the system is quiescent and no TLP is in progress<br>prior to changing this field. BIOS should program this field prior to enabling BME. |  |
| 4            | 0h<br>RO            | Enable Relaxed Ordering (ERO):<br>Not supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 3            | 0h<br>RW            | <b>Unsupported Request Reporting Enable (URE):</b><br>When set, allows signaling ERR_NONFATAL, ERR_FATAL, or ERR_COR to the Root<br>Control register when detecting an unmasked Unsupported Request (UR). An<br>ERR_COR is signaled when a unmasked Advisory Non-Fatal UR is received. An<br>ERR_FATAL, ERR_or NONFATAL, is sent to the Root Control Register when an<br>uncorrectable non-advisory UR is received with the severity set by the Uncorrectable<br>Error Severity register.                                                                                                                                                                                                                |  |
| 2            | 0h<br>RW            | <b>Fatal Error Reporting Enable (FEE):</b><br>Enables signaling of ERR_FATAL to the Root Control register due to internally<br>detected errors or error messages received across the link. Other bits also control the<br>full scope of related error reporting.                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 1            | 0h<br>RW            | Non-Fatal Error Reporting Enable (NFE):<br>When set, enables signaling of ERR_NONFATAL to the Root Control register due to<br>internally detected errors or error messages received across the link. Other bits also<br>control the full scope of related error reporting.                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 0            | 0h<br>RW            | <b>Correctable Error Reporting Enable (CEE):</b><br>When set, enables signaling of ERR_CORR to the Root Control register due to internally detected errors or error messages received across the link. Other bits also control the full scope of related error reporting.                                                                                                                                                                                                                                                                                                                                                                                                                                |  |

# 11.5.23 Device Status (DSTS) – Offset 4Ah

#### Device Status

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 4Ah | 0010h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 15:6         | 0h<br>RO            | Reserved                     |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                       |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 5            | 0h<br>RO            | <b>Transactions Pending (TDP):</b><br>This bit has no meaning for the root port since it never initiates a non-posted request with its own RequesterID.                                                                                            |  |
| 4            | 1h<br>RO            | AUX Power Detected (APD):<br>The root port contains AUX power for wakeup                                                                                                                                                                           |  |
| 3            | 0h<br>RW/1C/V       | Unsupported Request Detected (URD):<br>Indicates an unsupported request was detected.                                                                                                                                                              |  |
| 2            | 0h<br>RW/1C/V       | Fatal Error Detected (FED):<br>Indicates a fatal error was detected. Set when a fatal error occurred on from a data<br>link protocol error, buffer overflow, or malformed tlp                                                                      |  |
| 1            | 0h<br>RW/1C/V       | <b>Non-Fatal Error Detected (NFED):</b><br>Indicates a non-fatal error was detected. Set when an received a non-fatal error occurred from a poisoned tlp, unexpected completions, unsupported requests, completor abort, or completer timeout      |  |
| 0            | 0h<br>RW/1C/V       | <b>Correctable Error Detected (CED):</b><br>Indicates a correctable error was detected. Set when received an internal correctable error from receiver errors / framing errors, tlp crc error, dllp crc error, replay num rollover, replay timeout. |  |

# 11.5.24 Link Capabilities (LCAP) - Offset 4Ch

Link Capabilities

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 4Ch | 01714C10h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                           |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 01h<br>RO/V         | Port Number (PN):<br>Indicates the port number for the root port. This value is different for each<br>implemented port:<br>Port # Value of PN field<br>1 01h<br>2 02h<br>3 03h<br>:<br>:<br>X 0Xh<br>Note: Depending on the platform, the number of Root Ports supported may vary. In<br>this case, the encodings defined in this register will be scaled accordingly. |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                               |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 22           | 1h<br>RW/O          | ASPM Optionality Compliance (ASPMOC):<br>This bit must be set to 1b for PCIe 3.0 compliant port.<br>Components implemented against certain earlier versions of this specification will<br>have this bit set to 0b.<br>Software is permitted to use the value of this bit to help<br>determine whether to enable ASPM or whether to run ASPM compliance tests.                                                                                 |  |
| 21           | 1h<br>RO            | ink Bandwidth Notification Capability (LBNC):<br>his port supports Link Bandwidth Notification status and interrupt mechanisms.                                                                                                                                                                                                                                                                                                               |  |
| 20           | 1h<br>RO            | Link Active Reporting Capable (LARC):<br>This port supports the optional capability of reporting the DL_Active state of the Data<br>Link Control and Management State Machine.                                                                                                                                                                                                                                                                |  |
| 19           | 0h<br>RO            | Surprise Down Error Reporting Capable (SDERC):<br>Set to '0' to indicate the Root Port does not support Surprise Down Error Reporting                                                                                                                                                                                                                                                                                                         |  |
| 18           | 0h<br>RO            | Clock Power Management (CPM):<br>0' Indicates that root ports do not support the CLKREQ# mechanism.                                                                                                                                                                                                                                                                                                                                           |  |
| 17:15        | 2h<br>RW/O          | L1 Exit Latency (EL1):<br>Indicates an exit latency of 2us to 4us.<br>000b: Less than 1 us<br>001b: 1 us to less than 2 us<br>010b: 2 us to less than 4 us<br>011b: 4 us to less than 8 us<br>100b: 8 us to less than 16 us<br>101b: 16 us to less than 32 us<br>110b: 32 us to 64 us<br>111b: More than 64 us<br>Note: If power management (e.g PLL shutdown) is enabled, BIOS should program<br>this latency to comprehend PLL lock latency |  |
| 14:12        | 4h<br>RO/V          | LOS Exit Latency (ELO):<br>Indicates an exit latency based upon common-clock configuration:<br>LCTL.CCC Value<br>0 MPC.UCEL<br>1 MPC.CCEL                                                                                                                                                                                                                                                                                                     |  |
| 11:10        | 3h<br>RW/O          | Active State Link PM Support (APMS):<br>Indicates the level of active state power management on this link<br>Bits Definition<br>00b: No ASPM Support<br>01b: L0s Supported<br>10b: L1 Supported<br>11b: L0s and L1 Supported                                                                                                                                                                                                                  |  |
| 9:4          | 01h<br>RO/V         | Maximum Link Width (MLW):<br>Indicates the maximum link width of the link<br>0x1: x1 Link Width<br>0x2: x2 Link Width<br>0x4: x4 Link Width<br>0x8: x8 Link Width<br>0x10: x16 Link Width                                                                                                                                                                                                                                                     |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0          | 0h<br>RO/V          | Max Link Speed (MLS):<br>This field indicates the maximum Link speed of the associated Port.<br>The encoded value specifies a bit location in the Supported Link Speeds Vector (in the<br>Link Capabilities 2 register) that corresponds to the maximum Link speed.<br>Defined encodings are:<br>'0001b': Supported Link Speeds Vector field bit 0.<br>'0010b': Supported Link Speeds Vector field bit 1.<br>'0011b': Supported Link Speeds Vector field bit 2.<br>'0100b': Supported Link Speeds Vector field bit 3.<br>'0100b': Supported Link Speeds Vector field bit 4.<br>'0110b': Supported Link Speeds Vector field bit 5.<br>'0110b': Supported Link Speeds Vector field bit 5.<br>'0111b': Supported Link Speeds Vector field bit 6.<br>All other encodings are reserved.<br>This field reports a value of 0010b if GEN1 data rate is supported but both GEN2 and<br>GEN3 data rate support are disabled through PCI Express Speed Limit setting or<br>MPC.PCIESD register.<br>This field reports a value of 0010b if both GEN1 and GEN2 data rate are supported<br>but GEN3 data rate support is disabled through PCI Express Speed Limit setting or<br>MPC.PCIESD register.<br>This field reports a value of 0010b if both GEN1 and GEN2 data rate are supported<br>but GEN3 data rate support is disabled through PCI Express Speed Limit setting or<br>MPC.PCIESD register.<br>Otherwise, this field reports a value of 0011b. |

# 11.5.25 Link Control (LCTL) - Offset 50h

Link Control

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 50h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 11           | 0h<br>RW            | Link Autonomous Bandwidth Interrupt Enable (LABIE):<br>Link Autonomous Bandwidth Interrupt Enable - When Set, this bit enables the<br>generation of an interrupt to indicate that the Link Autonomous Bandwidth Status bit<br>has been Set.                                                                                                                                                                                                                                      |  |
| 10           | 0h<br>RW            | Link Bandwidth Management Interrupt Enable (LBMIE):<br>When Set, this bit enables the generation of an interrupt to indicate that the Link<br>Bandwidth Management Status bit has been Set.<br>This bit is not applicable and is reserved for Endpoints, PCI Express-to-PCI/PCI-X<br>bridges, and Upstream Ports of Switches.<br>Functions that do not implement the Link Bandwidth Notification Capability must<br>hardwire this bit to 0b.<br>Default value of this bit is 0b. |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 9            | 0h<br>RW            | Hardware Autonomous Width Disable (HAWD):<br>When Set, this bit disables hardware from changing the Link width for reasons other<br>than attempting to correct unreliable Link operation by reducing Link width.<br>Note: When operating as PCI Express, this bit defines the value of the Link<br>Upconfigure Capability in TS2 Ordered Sets.<br>Default value of this bit is 0b.                                                                                                                                                                                                            |  |
| 8            | 0h<br>RO            | Enable Clock Power Management (ECPM):<br>Not supported on Root Ports.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 7            | 0h<br>RW            | <b>Extended Synch (ES):</b><br>When set, forces extended transmission of FTS ordered sets in FTS and extra TS2 at exit from L1 prior to entering L0.                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 6            | 0h<br>RW            | <b>Common Clock Configuration (CCC):</b><br>When set, indicates that the Root Port and device are operating with a distributed common reference clock.                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 5            | 0h<br>WO            | <b>Retrain Link (RL):</b><br>When set, the root port will train its downstream link. This bit always returns '0' when read. Software uses LSTS.LT and LSTS.LTE to check the status of training. It is permitted to write 1b to this bit while simultaneously writing modified values to other fields in this register. If the LTSSM is not already in Recovery or Configuration, the resulting Link training must use the modified values. If the LTSSM is already in Recovery or Configuration, the modified values are not required to affect the Link training that's already in progress. |  |
| 4            | 0h<br>RW            | Link Disable (LD):<br>When set, the root port will disable the link by directing the LTSSM to the Disabled<br>state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 3            | 0h<br>RW/O          | Read Completion Boundary Control (RCBC):<br>Indicates the read completion boundary is 64 bytes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 2            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 1:0          | 0h<br>RW            | Active State Link PM Control (ASPM):<br>Indicates whether the root port should enter L0s or L1 or both.<br>Bits Definition<br>00 Disabled<br>01 L0s Entry Enabled<br>10 L1 Entry Enabled<br>11 L0s and L1 Entry Enabled<br>The value of this register is used unless the Root Port ASPM Control Override Enable<br>register is set, in which case the Root Port ASPM Control Override value is used.<br>Note: If STRPFUSECFG.ASPMDIS is '1', hardware will always see '00' as an output<br>from this register. BIOS reading this register should always return the correct value.             |  |

# 11.5.26 Link Status (LSTS) - Offset 52h

Link Status

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 52h | 1011h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 15           | 0h<br>RW/1C/V       | Link Autonomous Bandwidth Status (LABS):<br>This bit is Set by hardware to indicate that hardware has autonomously changed Link<br>speed or width, without the Port transitioning through DL_Down status, for reasons<br>other than to attempt to correct unreliable Link operation.<br>This bit must be set if the Physical Layer reports a speed or width change was<br>initiated by the Downstream component that was indicated as an autonomous<br>change.<br>The default value of this bit is 0b.                                                                                                                                                                                                                                                                                                                   |  |  |
| 14           | 0h<br>RW/1C/V       | Link Bandwidth Management Status (LBMS):<br>This bit is Set by hardware to indicate that either of the following has occurred<br>without the Port transitioning through DL_Down status:<br>A Link retraining has completed following a write of 1b to the Retrain Link bit<br>Note: This bit is Set following any write of 1b to the Retrain Link bit, including when<br>the Link is in the process of retraining for some other reason.<br>Hardware has changed Link speed or width to attempt to correct unreliable Link<br>operation, either through an LTSSM timeout or a higher level process<br>This bit must be set if the Physical Layer reports a speed or width change was<br>initiated by the Downstream component that was not indicated as an autonomous<br>change.<br>The default value of this bit is 0b. |  |  |
| 13           | 0h<br>RO/V          | Link Active (LA):<br>Set to 1b when the Data Link Control and Management State Machine is in the<br>DL_Active state, 0b otherwise.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 12           | 1h<br>RO/V          | Slot Clock Configuration (SCC):<br>In normal mode, Root Port uses the same reference clock as on the platform and<br>does not generate its own clock.<br>Note: When operating in PCI Express mode, the default of this register bit is<br>dependent on the 'PCIE Non-Common Clock With SSC Mode Enable Strap'. If the<br>strap enables non-common clock with SSC support, this bit shall default to '0'.<br>Otherwise, this bit shall default to '1'.                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 11           | 0h<br>RO/V          | Link Training (LT):<br>The root port sets this bit whenever link training is occurring, or that 1b was written<br>to the Retrain Link bit but Link training has not yet begun. It clears the bit upon<br>completion of link training.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 10           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 9:4          | 01h<br>RO/V         | Negotiated Link Width (NLW):<br>Negotiated link width.<br>0x1: x1 Link Width<br>0x2: x2 Link Width<br>0x4: x4 Link Width<br>0x8: x8 Link Width<br>0x10: x16 Link Width<br>The value of this register is undefined if the link has not successfully trained.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 3:0          | 1h<br>RO/V          | Current Link Speed (CLS):<br>This field indicates the negotiated Link speed of the given link. The encoded value<br>specifies a bit location in the Supported Link Speeds Vector (in the Link Capabilities 2<br>register) that corresponds to the current Link speed.<br>Defined encodings are:<br>'0001b': Supported Link Speeds Vector field bit 0.<br>'0010b': Supported Link Speeds Vector field bit 1.<br>'0011b': Supported Link Speeds Vector field bit 2.<br>'0100b': Supported Link Speeds Vector field bit 3.<br>'0101b': Supported Link Speeds Vector field bit 4.<br>'0110b': Supported Link Speeds Vector field bit 5.<br>'0111b': Supported Link Speeds Vector field bit 6.<br>All other encodings are reserved.<br>The value of this field is undefined if the link is not up. |  |

### 11.5.27 Slot Capabilities (SLCAP) – Offset 54h

#### Slot Capabilities

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 54h | 00040060h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:19        | 0000h<br>RW/O       | Physical Slot Number (PSN):<br>This is a value that is unique to the slot number. BIOS sets this field and it remains<br>set until a platform reset.                                                                                                                                                    |  |
| 18           | 1h<br>RO            | No Command Completed Support (NCCS):<br>Set to '1' as this port does not implement a Hot Plug controller and can handle back-<br>2-back writes to all fields of the slot control register without delay between<br>successive writes.                                                                   |  |
| 17           | 0h<br>RO            | Electromechanical Interlock Present (EMIP):<br>Set to 0 to indicate that no electro-mechanical interlock is implemented.                                                                                                                                                                                |  |
| 16:15        | 0h<br>RW/O          | Slot Power Limit Scale (SLS):<br>specifies the scale used for the slot power limit value. BIOS sets this field and it<br>remains set until a platform reset.                                                                                                                                            |  |
| 14:7         | 00h<br>RW/O         | Slot Power Limit Value (SLV):<br>Specifies the upper limit (in conjunction with SLS value), on the upper limit on power<br>supplied by the slot. The two values together indicate the amount of power in watts<br>allowed for the slot. BIOS sets this field and it remains set until a platform reset. |  |
| 6            | 1h<br>RW/O          | Hot Plug Capable (HPC):<br>When set, Indicates that hot plug is supported.                                                                                                                                                                                                                              |  |
| 5            | 1h<br>RW/O          | Hot Plug Surprise (HPS):<br>When set, indicates the device may be removed from the slot without prior<br>notification.                                                                                                                                                                                  |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                  |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------|--|
| 4            | 0h<br>RO            | <b>Power Indicator Present (PIP):</b><br>Indicates that a power indicator LED is not present for this slot.   |  |
| 3            | 0h<br>RO            | Attention Indicator Present (AIP):<br>Indicates that an attention indicator LED is not present for this slot. |  |
| 2            | 0h<br>RO            | MRL Sensor Present (MSP):<br>Indicates that an MRL sensor is not present                                      |  |
| 1            | 0h<br>RO            | <b>Power Controller Present (PCP):</b><br>Indicates that a power controller is not implemented for this slot  |  |
| 0            | 0h<br>RO            | Attention Button Present (ABP):<br>Indicates that an attention button is not implemented for this slot.       |  |

# 11.5.28 Slot Control (SLCTL) – Offset 58h

#### Slot Control

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 58h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:14        | 0h<br>RO            | Reserved                                                                                                                                                                                    |  |
| 13           | 0h<br>RW            | Auto Slot Power Limit Disable (ASPLD):<br>When set, this bit disables automatic sending of Set_Slot_Power_Limit message<br>when the link transitions from non-DL_Up status to DL_Up status. |  |
| 12           | 0h<br>RW            | <b>Data Link Layer State Changed Enable (DLLSCE):</b><br>When set, this field enables generation of a hot plug interrupt when the Data Link Layer Link Active field is changed.             |  |
| 11           | 0h<br>RO            | Electromechanical Interlock Control (EMIC):<br>This port does not support an Electromechanical Interlock.                                                                                   |  |
| 10           | 0h<br>RO            | <b>Power Controller Control (PCC):</b><br>This bit has no meaning for module based hot plug.                                                                                                |  |
| 9:8          | 0h<br>RO            | <b>Power Indicator Control (PIC):</b><br>This register is RO as this port does not implement a Hot Plug Controller.                                                                         |  |
| 7:6          | 0h<br>RO            | Attention Indicator Control (AIC):<br>This register is RO as this port does not implement a Hot Plug Controller.                                                                            |  |
| 5            | 0h<br>RW            | Hot Plug Interrupt Enable (HPE):<br>When set, enables generation of a hot plug interrupt on enabled hot plug events.                                                                        |  |
| 4            | 0h<br>RO            | <b>Command Completed Interrupt Enable (CCE):</b><br>This register is RO as this port does not implement a Hot Plug Controller.                                                              |  |
| 3            | 0h<br>RW            | <b>Presence Detect Changed Enable (PDE):</b><br>When set, enables the generation of a hot plug interrupt or wake message when the presence detect logic changes state.                      |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                            |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------|
| 2            | 0h<br>RO            | MRL Sensor Changed Enable (MSE):<br>This register is RO as this port does not implement a Hot Plug Controller.          |
| 1            | 0h<br>RO            | <b>Power Fault Detected Enable (PFE):</b><br>This register is RO as this port does not implement a Hot Plug Controller. |
| 0            | 0h<br>RO            | Attention Button Pressed Enable (ABE):<br>This register is RO as this port does not implement a Hot Plug Controller.    |

# 11.5.29 Slot Status (SLSTS) – Offset 5Ah

Slot Status

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 5Ah | 0000h   |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:9         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 8            | 0h<br>RW/1C/V       | <b>Data Link Layer State Changed (DLLSC):</b><br>This bit is set when the value reported in Data Link Layer Link Active field of the Link<br>Status register is changed. In response to a Data Link Layer State Changed event,<br>software must read Data Link Layer Link Active field of the Link Status register to<br>determine if the link is active before initiating configuration cycles to the hot plugged<br>device. |
| 7            | 0h<br>RO            | Electromechanical Interlock Status (EMIS):<br>This port does not support and electromechanical interlock.                                                                                                                                                                                                                                                                                                                     |
| 6            | 0h<br>RO/V          | <b>Presence Detect State (PDS):</b><br>If XCAP.SI is set (indicating that this root port spawns a slot), then this bit indicates<br>whether a device is connected ('1') or empty ('0'). If XCAP.SI is cleared, this bit is a<br>'1'.                                                                                                                                                                                          |
| 5            | 0h<br>RO            | MRL Sensor State (MS):<br>Reserved                                                                                                                                                                                                                                                                                                                                                                                            |
| 4            | 0h<br>RO            | <b>Command Completed (CC):</b><br>This register is RO as this port does not implement a Hot Plug Controller.                                                                                                                                                                                                                                                                                                                  |
| 3            | 0h<br>RW/1C/V       | Presence Detect Changed (PDC):<br>This bit is set by the root port when the PD bit changes state.                                                                                                                                                                                                                                                                                                                             |
| 2            | 0h<br>RO            | MRL Sensor Changed (MSC):<br>MRL sensor is not implemented.                                                                                                                                                                                                                                                                                                                                                                   |
| 1            | 0h<br>RO            | Power Fault Detected (PFD):<br>Power controller is not implemented.                                                                                                                                                                                                                                                                                                                                                           |
| 0            | 0h<br>RO            | Attention Button Pressed (ABP):<br>This register is RO as this port does not implement an attention button.                                                                                                                                                                                                                                                                                                                   |

## 11.5.30 Root Control (RCTL) - Offset 5Ch

#### Root Control

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 5Ch | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                    |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:4         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                        |
| 3            | 0h<br>RW            | <b>PME Interrupt Enable (PIE):</b><br>When set, enables interrupt generation when RSTS.PS is in a set state (either due to a '0' to '1' transition, or due to this bit being set with RSTS.PS already set).                                                                                     |
| 2            | 0h<br>RW            | System Error on Fatal Error Enable (SFE):<br>When set, an SERR# will be generated if a fatal error is reported by any of the<br>devices in the hierarchy of this root port, including fatal errors in this root port. This<br>register is not dependent on CMD.SEE being set.                   |
| 1            | 0h<br>RW            | <b>System Error on Non-Fatal Error Enable (SNE):</b><br>When set, an SERR# will be generated if a non-fatal error is reported by any of the devices in the hierarchy of this root port, including non-fatal errors in this root port. This register is not dependent on CMD.SEE being set.      |
| 0            | 0h<br>RW            | System Error on Correctable Error Enable (SCE):<br>When set, an SERR# will be generated if a correctable error is reported by any of the<br>devices in the hierarchy of this root port, including correctable errors in this root port.<br>This register is not dependent on CMD.SEE being set. |

### 11.5.31 Root Status (RSTS) – Offset 60h

Root Status

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 60h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31:18        | 0h<br>RO            | Reserved                     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                          |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17           | 0h<br>RO/V          | <b>PME Pending (PP):</b><br>Indicates another PME is pending when the PME status bit is set. When the original PME is cleared by software, it will be set again, the requestor ID will be updated, and this bit will be cleared. Root Ports have a one deep PME pending queue.                                        |
| 16           | 0h<br>RW/1C/V       | <b>PME Status (PS):</b><br>Indicates that PME was asserted by the requestor ID in RID. Subsequent PMEs are kept pending until this bit is cleared.                                                                                                                                                                    |
| 15:0         | 0000h<br>RO/V       | <b>PME Requestor ID (RID):</b><br>Indicates the PCI requestor ID of the last PME requestor. Valid only when PS is set.<br>Root ports are capable of storing the requester ID for two PM_PME messages, with<br>one active (this register) and a one deep pending queue. Subsequent PM_PME<br>messages will be dropped. |

# 11.5.32 Device Capabilities 2 (DCAP2) – Offset 64h

Device Capabilities 2

| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 64h | 00080837h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 19:18        | 2h<br>RW/O          | Optimized Buffer Flush/Fill Supported (OBFFS):         00b: OBFF is not supported.         01b: OBFF is supported using Message signaling only.         10b: OBFF is supported using WAKE# signaling only.         11b: OBFF is supported using WAKE# and Message signaling.         BIOS should program this field to 00b or 10b during system initialization to advertise the level of hardware OBFF support to software. BIOS should never program this field to 01b or 11b since OBFF messaging is not supported.         Note: OBFF is not supported. BIOS should program this field to '00b'. |  |
| 17:12        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 11           | 1h<br>RW/O          | LTR Mechanism Supported (LTRMS):<br>A value of 1b indicates support for the optional Latency Tolerance Reporting (LTR)<br>mechanism capability.<br>BIOS must write to this register with either a '1' or a '0' to enable/disable the root<br>port from declaring support for the LTR capability.                                                                                                                                                                                                                                                                                                    |  |
| 10           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 9            | 0h<br>RW/O          | <b>CAS Completer 128-bit Supported (AC128BS):</b><br>Applicable to Functions with Memory Space BARs as well as all Root Ports - must be 0b otherwise. This bit must be set to 1b if the Function supports this optional capability.                                                                                                                                                                                                                                                                                                                                                                 |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 8            | 0h<br>RW/O          | AtomicOp Completer 64-bit Supported (AC64BS):<br>Applicable to Functions with Memory Space BARs as well as all Root Ports - must be<br>0b otherwise. Includes FetchAdd, Swap, and CAS AtomicOps. This bit must be set to<br>1b if the Function supports this optional capability                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 7            | 0h<br>RW/O          | AtomicOp Completer 32-bit Supported (AC32BS):<br>Applicable to Functions with Memory Space BARs as well as all Root Ports - must be<br>Ob otherwise. Includes FetchAdd, Swap, and CAS AtomicOps. This bit must be set to<br>1b if the Function supports this optional capability                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 6            | 0h<br>RW/O          | Atomic Routing Supported (ARS):<br>This bit must be set to 1b if the Port supports this optional capability                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 5            | 1h<br>RO            | ARI Forwarding Supported (AFS):<br>Applicable only to Switch Downstream Ports and Root Ports - must be 0b for other<br>Function types. This bit must be set to 1b if a Switch Downstream Port or Root Port<br>supports this optional capability.<br>Note: This bit is not made RWO to simplify implementation, since there is a<br>requirement that the ARI Forwarding Enable bit must be hardwired to '0b' if ARI<br>Forwarding Supported bit is '0b'. It is low risk to keep this bit '1b'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 4            | 1h<br>RO            | <b>Completion Timeout Disable Supported (CTDS):</b><br>A value of 1b indicates support for the Completion Timeout Disable mechanism.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 3:0          | 7h<br>RO            | Completion Timeout Ranges Supported (CTRS):<br>This field indicates device support for the optional Completion Timeout<br>programmability mechanism. This mechanism allows system software to modify the<br>Completion Timeout value.<br>This field is applicable only to Root Ports, Endpoints that issue requests on their own<br>behalf, and PCI Express to PCI/PCI-X Bridges that take ownership of requests issued<br>on PCI Express.<br>For all other devices this field is reserved and must be hardwired to 0000b.<br>Four time value ranges are defined:<br>Range A: 50us to 10ms<br>Range B: 10ms to 250ms<br>Range C: 250ms to 4s<br>Range D: 4s to 64s<br>Bits are set according to the table below to show timeout value ranges supported.<br>0000b Completion Timeout programming not supported.<br>0001b Range A<br>0010b Range B<br>0011b Ranges A & B<br>0110b Ranges B & C<br>0111b Ranges A, B & C < This is what Root Port supports<br>1110b Ranges A, B, C & D<br>1111b Ranges A, B, C & D<br>All other values are reserved. |  |  |

### 11.5.33 Device Control 2 (DCTL2) – Offset 68h

Device Control 2



| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 68h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 14:13        | 0h<br>RW            | Optimized Buffer Flush/Fill Enable (OBFFEN):<br>Optimized Buffer Flush/Fill Enable (OBFFEN):<br>00b Disable OBFF mechanism.<br>01b Enable OBFF mechanism using Message signaling (Variation A).<br>10b Enable OBFF mechanism using Message signaling (Variation B).<br>11b Enable OBFF using WAKE# signaling.<br>Note: Only encoding 00b and 11b are supported. The encoding of 01b or 10b would<br>be aliased to 00b.<br>If DCAP2.OBFFS is clear, programming this field to any non-zero values will have no<br>effect.                                                                                                        |  |
| 12:11        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 10           | 0h<br>RW            | <b>LTR Mechanism Enable (LTREN):</b><br>When Set to 1b, this bit enables the Latency Tolerance Reporting (LTR) mechanism.<br>For Downstream Ports, this bit must be reset to the default value if the Port goes to<br>DL_Down status.<br>If DCAP2.LTRMS is clear, programming this field to any non-zero values will have no<br>effect.                                                                                                                                                                                                                                                                                         |  |
| 9:8          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 7            | 0h<br>RW            | AtomicOp Egress Blocking (AEB):<br>Applicable and mandatory for Switch Upstream Ports, Switch Downstream Ports, and<br>Root<br>Ports that implement AtomicOp routing capability - otherwise must be hardwired to<br>0b.<br>When this bit is Set, AtomicOp Requests that target going out this Egress Port must<br>be blocked.                                                                                                                                                                                                                                                                                                   |  |
| 6            | 0h<br>RW            | AtomicOp Requester Enable (ARE):<br>Applicable only to Endpoints and Root Ports - must be hardwired to 0b for other<br>Function types. The Function is allowed to initiate AtomicOp Requests only if this bit<br>and the Bus Master Enable bit in the Command register are both Set.<br>This bit is required to be RW if the Endpoint or Root Port is<br>capable of initiating AtomicOp Requests, but otherwise is<br>permitted to be hardwired to 0b.<br>This bit does not serve as a capability bit. This bit is permitted to be RW even if no<br>AtomicOp Requester capabilities are supported by the Endpoint or Root Port. |  |
| 5            | 0h<br>RW            | <b>ARI Forwarding Enable (AFE):</b><br>When set, the Downstream Port disables its traditional Device Number field being '0b'<br>enforcement when turning a Type 1 Configuration Request into a Type 0<br>Configuration Request, permitting access to Extended Functions in an ARI Device<br>immediately below the Port.                                                                                                                                                                                                                                                                                                         |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 4            | Oh<br>RW            | Completion Timeout Disable (CTD):<br>When set to 1b, this bit disables the Completion Timeout mechanism.<br>This field is required for all devices that support the Completion Timeout Disable<br>Capability.<br>Software is permitted to set or clear this bit at any time. When<br>set, the Completion Timeout detection mechanism is disabled.<br>If there are outstanding requests when the bit is cleared, it is permitted but not<br>required for hardware to apply the completion timeout mechanism to the outstanding<br>requests. If this is done, it is permitted to base the start time for each request on<br>either the time this bit was cleared or the time each request was issued.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 3:0          | 0h<br>RW            | Completion Timeout Value (CTV):<br>In Devices that support Completion Timeout programmability, this field allows system<br>software to modify the Completion Timeout value. This field is applicable to Root<br>Ports, Endpoints that issue requests on their own behalf, and PCI Express to PCI/PCI-<br>X Bridges that take ownership of requests issued on PCI Express. For all other<br>devices this field is reserved and must be hardwired to 0000b.<br>A Device that does not support this optional capability must hardwire this field to<br>0000b and is required to implement a timeout value in the range 50us to 50ms.<br>Devices that support Completion Timeout programmability must support the values<br>given below corresponding to the programmability ranges indicated in the Completion<br>Timeout Values Supported field.<br>The Root Port targeted configurable ranges are listed below, along with the range<br>allowed by the PCI Express 2.0 specification.<br>Defined encodings:<br>0000b Default range: 40-50ms (spec range 50us to 50ms)<br>Values available if Range A (50us to 10 ms)<br>programmability range is supported:<br>0001b 90-100us (spec range is 50us to 100us)<br>0010b 9-10ms (spec range is 1ms to 10 ms)<br>values available if Range B (10ms to 250ms)<br>Values available if Range B (10ms to 250ms)<br>Values available if Range C (250ms to 4s)<br>programmability range is supported:<br>1001b 40-50ms (spec range is 65ms to 210ms)<br>Values available if Range C (250ms to 4s)<br>programmability range is supported:<br>1001b 400-500ms (spec range is 1s to 3.5s)<br>Values not defined above are Reserved.<br>Software is permitted to change the value in this field at any time. For requests<br>already pending when the Completion Timeout Value is changed, hardware is<br>permitted to use either the new or the old value for the outstanding requests, and is<br>permitted to use either the new or the old value for the outstanding requests, and is<br>permitted to use either the new or the old value for the outstanding requests, and is<br>permitted to use either the new or the old value for the outstanding reques |  |

## 11.5.34 Device Status 2 (DSTS2) - Offset 6Ah

Device Status 2



| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 6Ah | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |  |
|--------------|---------------------|------------------------------|--|
| 15:0         | 0h<br>RO            | Reserved                     |  |

### 11.5.35 Link Capabilities 2 (LCAP2) – Offset 6Ch

Link Capabilities 2

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 6Ch | 000000Eh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:23        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 22:16        | 00h<br>RO           | Lower SKP OS Reception Supported Speeds Vector (LSOSRSS):<br>If this field is non-zero, it indicates that the Port, when operating at the indicated<br>speed(s) supports SRIS and also supports receiving SKP OS at the rate defined for<br>SRNS while running in SRIS.<br>Bit definitions within this field are:<br>Bit 0 2.5 GT/s<br>Bit 1 5.0 GT/s<br>Bit 2 8.0 GT/s<br>Bits 6:3 RsvdP<br>Behavior is undefined if a bit is set in this field and the corresponding bit is not set in<br>the Supported Link Speeds Vector.    |
| 15:9         | 00h<br>RO           | Lower SKP OS Generation Supported Speeds Vector (LSOSGSSV):<br>If this field is non-zero, it indicates that the Port, when operating at the indicated<br>speed(s) supports SRIS and also supports software control of the SKP Ordered Set<br>transmission scheduling rate.<br>Bit definitions within this field are:<br>Bit 0 2.5 GT/s<br>Bit 1 5.0 GT/s<br>Bit 2 8.0 GT/s<br>Bits 6:3 RsvdP<br>Behavior is undefined if a bit is set in this field and the corresponding bit is not set in<br>the Supported Link Speeds Vector. |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                        |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8            | 0h<br>RO            | Crosslink Supported (CS):<br>No support for Crosslink.                                                                                                                                                                                                                                                                                                                                              |
| 7:1          | 07h<br>RO/V         | Supported Link Speeds Vector (SLSV):<br>This field indicates the supported Link speed of the associated Port. For each bit, a<br>value of 1b indicates that the corresponding Link speed is supported - otherwise, the<br>Link speed is not supported.<br>Bit definitions within this field for PCI Express are:<br>Bit 0: 2.5 GT/s.<br>Bit 1: 5.0 GT/s.<br>Bit 2: 8.0 GT/s.<br>Bits 6:3: Reserved. |
| 0            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                            |

# 11.5.36 Link Control 2 (LCTL2) – Offset 70h

Link Control 2

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 70h | 0001h   |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:12        | Oh<br>RW/P          | Compliance Preset/De-emphasis (CD):<br>For 8.0 GT/s Data Rate: This field sets the Transmitter Preset in Polling.Compliance<br>state if the entry occurred due to the Enter Compliance bit being 1b. Results are<br>undefined if a reserved preset encoding is used when entering Polling.Compliance in<br>this way.<br>For 5.0 GT/s Data Rate: This bit sets the de-emphasis level in Polling.Compliance<br>state if the entry occurred due to the Enter Compliance bit being 1b.<br>Encodings:<br>0001b - 3.5 dB<br>0000b - 6 dB<br>When the Link is operating at 2.5 GT/s, the setting of this field has no effect.<br>The default value of this field is 0000b.<br>This bit is intended for debug, compliance testing purposes. System firmware and<br>software is allowed to modify this bit only during debug or compliance testing. In all<br>other cases, the system must ensure that this field is set to the default value. |
| 11           | 0h<br>RW/P          | <b>Compliance SOS (CSOS):</b><br>When set to 1b, the LTSSM is required to send SKP Ordered Sets periodically in between the (modified) compliance patterns.<br>The default value of this bit is 0b.<br>This bit is applicable when the Link is operating at 2.5 GT/s or 5.0 GT/s data rates only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10           | 0h<br>RW/P          | Enter Modified Compliance (EMC):<br>When this bit is set to 1b, the device transmits Modified Compliance Pattern if the<br>LTSSM enters Polling.Compliance substate.<br>Default value of this bit is 0b.<br>This register is intended for debug, compliance testing purposes only. System<br>firmware and software is allowed to modify this register only during debug or<br>compliance testing. In all other cases, the system must ensure that this register is<br>set to the default value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 9:7          | Oh<br>RW/P          | Transmit Margin (TM):<br>This field controls the value of the nondeemphasized voltage level at the Transmitter<br>pins. This field is reset to 000b on entry to the LTSSM Polling.Configuration substate<br>(see PCI Express Chapter 4 for details of how the Transmitter voltage level is<br>determined in various states).<br>Encodings:<br>000b Normal operating range<br>001b 800-1200 mV for full swing and 400-700 mV for half-swing<br>010b - (n-1) Values must be monotonic with a non-zero slope. The value of n must be<br>greater than 3 and less than 7. At least two of these must be below the normal<br>operating range of n: 200-400 mV for full-swing and 100-200 mV for half-swing<br>n - 111b reserved<br>For a Multi-Function device associated with an Upstream Port, the field in Function 0<br>is of type RWS, and only Function 0 controls the component's Link behavior. In all<br>other Functions of that device, this field is of type RsvdP.<br>Default value of this field is 000b.<br>Components that support only the 2.5 GT/s speed are permitted<br>to hardwire this bit to 000b.<br>This register is intended for debug, compliance testing purposes only. System<br>firmware and software is allowed to modify this register only during debug or<br>compliance testing. In all other cases, the system must ensure that this register is<br>set to the default value. |
| 6            | 0h<br>RW/P          | Selectable De-emphasis (SD):<br>When the Link is operating at 5.0 GT/s speed, this bit selects the level of de-<br>emphasis for an Upstream component.<br>Encodings:<br>1b -3.5 dB<br>0b -6 dB<br>When the Link is not operating at 5.0 GT/s speed, the setting of this bit has no effect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 5            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4            | 0h<br>RW/P          | Enter Compliance (EC):<br>Software is permitted to force a Link to enter Compliance mode at the speed<br>indicated in the Target Link Speed field by setting this bit to 1b in both components<br>on a Link and then initiating a hot reset on the Link.<br>Default value of this bit following Fundamental Reset is 0b.<br>This bit is intended for debug, compliance testing purposes only. System firmware<br>and software is allowed to modify this bit only during debug or compliance testing. In<br>all other cases, the system must ensure that this bit is set to the default value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0          | 1h<br>RW/V/P        | Target Link Speed (TLS):This field sets an upper limit on Link operational speed by restricting the values<br>advertised by the upstream component in its training sequences.The encoded value specifies a bit location in the Supported Link Speeds Vector (in the<br>Link Capabilities 2 register) that corresponds to the current Link speed.Defined encodings are:'0001b': Supported Link Speeds Vector field bit 0.'001b': Supported Link Speeds Vector field bit 1.'001b': Supported Link Speeds Vector field bit 2.'0101b': Supported Link Speeds Vector field bit 3.'0101b': Supported Link Speeds Vector field bit 4.'0110b': Supported Link Speeds Vector field bit 5.'0111b': Supported Link Speeds Vector field bit 6.All other encodings are reserved.If a value is written to this field that does not correspond to a supported speed, as<br>indicated by the Supported Link Speeds Vector, the result is undefined.The default value of this field is GEN1.Note: This register field could be used by REUT software to limit the link speed to 2.5GT/s or 5 GT/s data rate. |

# 11.5.37 Link Status 2 (LSTS2) – Offset 72h

Link Status 2

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 72h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                            |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:6         | 0h<br>RO            | Reserved                                                                                                                                                                |
| 5            | 0h<br>RW/1C/V/<br>P | Link Equalization Request (LER):<br>This bit is set by hardware to request the Link equalization process to be performed<br>on the Link.                                |
| 4            | 0h<br>RO/V/P        | <b>Equalization Phase 3 Successful (EQP3S):</b><br>When set to 1, this bit indicates that Phase 3 of the Transmitter Equalization procedure has successfully completed. |
| 3            | 0h<br>RO/V/P        | <b>Equalization Phase 2 Successful (EQP2S):</b><br>When set to 1, this bit indicates that Phase 2 of the Transmitter Equalization procedure has successfully completed. |
| 2            | 0h<br>RO/V/P        | <b>Equalization Phase 1 Successful (EQP1S):</b><br>When set to 1, this bit indicates that Phase 1 of the Transmitter Equalization procedure has successfully completed. |
| 1            | 0h<br>RO/V/P        | <b>Equalization Complete (EQC):</b><br>When set to 1, this bit indicates that the Transmitter Equalization procedure has completed.                                     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                      |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | 0h<br>RO/V          | Current De-emphasis Level (CDL):<br>When the Link is operating at 5.0 GT/s speed, this bit reflects the level of de-<br>emphasis.<br>Encodings:<br>1b -3.5 dB<br>0b -6 dB<br>The value in this bit is undefined when the Link is not operating at 5.0 GT/s speed. |

### 11.5.38 Slot Capabilities 2 (SLCAP2) – Offset 74h

Slot Capabilities 2

*Note:* Bit definitions are the same as DSTS2, offset 6Ah.

#### 11.5.39 Slot Control 2 (SLCTL2) – Offset 78h

Slot Control 2

*Note:* Bit definitions are the same as DSTS2, offset 6Ah.

#### 11.5.40 Slot Status 2 (SLSTS2) – Offset 7Ah

Slot Status 2

*Note:* Bit definitions are the same as DSTS2, offset 6Ah.

#### 11.5.41 Message Signaled Interrupt Identifiers (MID) – Offset 80h

Message Signaled Interrupt Identifiers

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 80h | 9005h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:8         | 90h<br>RW/O         | Next Pointer (NEXT):<br>Indicates the location of the next capability in the list.<br>The default value of this register is 90h which points to the Subsystem Vendor<br>capability structure.<br>BIOS can determine which capabilities will be exposed by including or removing them<br>from the capability linked list.<br>As this register is RWO, BIOS must write a value to this register, even if it is to re-<br>write the default value. |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                           |
|--------------|---------------------|--------------------------------------------------------|
| 7:0          | 05h<br>RO           | Capability ID (CID):<br>Capabilities ID indicates MSI. |

### **11.5.42** Message Signaled Interrupt Message (MC) – Offset 82h

Message Signaled Interrupt Message

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 82h | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                          |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                              |
| 7            | 0h<br>RO            | 64 Bit Address Capable (C64):<br>Capable of generating a 32-bit message only.                                                                                                                                                                                         |
| 6:4          | 0h<br>RW            | Multiple Message Enable (MME):<br>These bits are RW for software compatibility, but only one message is ever sent by<br>the root port.                                                                                                                                |
| 3:1          | 0h<br>RO            | Multiple Message Capable (MMC):<br>Only one message is required.                                                                                                                                                                                                      |
| 0            | 0h<br>RW            | <b>MSI Enable (MSIE):</b><br>If set, MSI is enabled and traditional interrupt pins are not used to generate interrupts. CMD.BME must be set for an MSI to be generated. If CMD.BME is cleared, and this bit is set, no interrupts (not even pin based) are generated. |

# 11.5.43 Message Signaled Interrupt Message Address (MA) – Offset 84h

Message Signaled Interrupt Message Address



| Туре | Size   | Offset                | Default   |
|------|--------|-----------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 84h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                       |
|--------------|---------------------|------------------------------------------------------------------------------------|
| 31:2         | 00000000<br>h<br>RW | ADDR:<br>Lower 32 bits of the system specified message address, always DW aligned. |
| 1:0          | 0h<br>RO            | Reserved                                                                           |

#### 11.5.44 Message Signaled Interrupt Message Data (MD) – Offset 88h

Message Signaled Interrupt Message Data

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 88h | 0000h   |

Register Level Access:

| BIOS Access | SMM Access OS Access |    |
|-------------|----------------------|----|
| RW          | RW                   | RW |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                              |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RW         | <b>DATA:</b><br>This 16-bit field is programmed by system software if MSI is enabled. Its content is driven onto the lower word (PCI AD[15:0]) during the data phase of the MSI memory write transaction. |

### **11.5.45** Subsystem Vendor Capability (SVCAP) – Offset 90h

Subsystem Vendor Capability

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 90h | A00Dh   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:8         | A0h<br>RW/O         | Next Capability (NEXT):<br>Indicates the location of the next capability in the list.<br>The default value of this register is A0h which points to the PCI Power Management<br>capability structure.<br>BIOS can determine which capabilities will be exposed by including or removing them<br>from the capability linked list.<br>As this register is RWO, BIOS must write a value to this register, even if it is to re-<br>write the default value. |  |
| 7:0          | 0Dh<br>RO           | Capability Identifier (CID):<br>Value of 0Dh indicates this is a PCI bridge subsystem vendor capability.                                                                                                                                                                                                                                                                                                                                               |  |

### 11.5.46 Subsystem Vendor IDs (SVID) – Offset 94h

Subsystem Vendor IDs

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 94h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                            |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:16        | 0000h<br>RW/O       | Subsystem Identifier (SID):<br>Indicates the subsystem as identified by the vendor. This field is write once and is<br>locked down until a bridge reset occurs (not the PCI bus reset). |  |
| 15:0         | 0000h<br>RW/O       | Subsystem Vendor Identifier (SVID):<br>Indicates the manufacturer of the subsystem. This field is write once and is locked<br>down until a bridge reset occurs (not the PCI bus reset). |  |

## **11.5.47** Power Management Capability (PMCAP) – Offset A0h

Power Management Capability



| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + A0h | 0001h   |

#### Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                      |
|--------------|---------------------|---------------------------------------------------------------------------------------------------|
| 15:8         | 00h<br>RO           | Next Capability (NEXT):<br>Indicates this is the last item in the list.                           |
| 7:0          | 01h<br>RO           | Capability Identifier (CID):<br>Value of 01h indicates this is a PCI power management capability. |

# 11.5.48 PCI Power Management Capabilities (PMC) – Offset A2h

PCI Power Management Capabilities

| Туре | Size   | Offset                | Default |
|------|--------|-----------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + A2h | C803h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                               |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:11        | 19h<br>RO           | <b>PMES:</b><br>Indicates PME# is supported for states D0, D3HOT and D3COLD. The root port does not generate PME#, but reporting that it does is necessary for legacy Windows operating systems to enable PME# in devices connected behind this root port. |
| 10           | 0h<br>RO            | <b>D2S:</b><br>The D2 state is not supported.                                                                                                                                                                                                              |
| 9            | 0h<br>RO            | D1S:<br>The D1 state is not supported.                                                                                                                                                                                                                     |
| 8:6          | 0h<br>RO            | AC:<br>Reports 375mA maximum suspend well current required when in the D3COLD state.                                                                                                                                                                       |
| 5            | 0h<br>RO            | <b>Device Specific Initialization (DSI):</b><br>Indicates that no device-specific initialization is required.                                                                                                                                              |
| 4            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                   |
| 3            | 0h<br>RO            | <b>PME Clock (PMEC):</b><br>Indicates that PCI clock is not required to generate PME#.                                                                                                                                                                     |
| 2:0          | 3h<br>RO            | <b>VS:</b><br>Indicates support for Revision 1.2 of the PCI Power Management Specification.                                                                                                                                                                |

# 11.5.49 PCI Power Management Control (PMCS) – Offset A4h

PCI Power Management Control

| Туре | Size   | Offset                | Default  |
|------|--------|-----------------------|----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A4h | 0000008h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24        | 00h<br>RO           | DTA:<br>Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 23           | 0h<br>RO            | Bus Power / Clock Control Enable (BPCE):<br>This field is reserved per PCI Express specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 22           | 0h<br>RO            | <b>B2/B3 Support (B23S):</b><br>This field is reserved per PCI Express specification.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 21:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 15           | 0h<br>RO            | <b>PME Status (PMES):</b><br>Indicates a PME was received on the downstream link.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 14:13        | 0h<br>RO            | Data Scale (DSC):<br>Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 12:9         | 0h<br>RO            | Data Select (DSEL):<br>Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 8            | 0h<br>RW/P          | <b>PME Enable (PMEE):</b><br>Indicates PME is enabled. The root port takes no action on this bit, but it must be RW for legacy Windows operating systems to enable PME# on devices connected to this root port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 7:4          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 3            | 1h<br>RW/O          | No Soft Reset (NSR):<br>When set to 1 this bit indicates that devices transitioning from D3hot to D0 because<br>of Power State commands do not perform an internal reset. Configuration context is<br>preserved. Upon transition from D3hot to D0 Initialized state, no additional operating<br>system intervention is required to preserve Configuration Context beyond writing the<br>Power State bits.<br>When clear, devices do perform an internal reset upon transitioning from D3hot to D0<br>via software control of the Power State bits. Configuration Context is lost when<br>performing the soft reset. Upon transition from D3hot to D0 state, full reinitialization<br>sequence is needed to return the device to D0 Initialized.<br>Regardless of this bit, devices that transition from D3hot to D0 by a system or bus<br>segment reset will return to the device state D0<br>Uninitialized with only PME context preserved if PME is supported and enabled. |
| 2            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0          | 0h<br>RW            | <ul> <li>Power State (PS):</li> <li>This field is used both to determine the current power state of the root port and to set a new power state. The values are:</li> <li>00: D0 state</li> <li>11: D3HOT state</li> <li>When in the D3HOT state, the controller's configuration space is available, but the I/O and memory spaces are not. Type 1 configuration cycles are also not accepted. Interrupts are not required to be blocked as software will disable interrupts prior to placing the port into D3HOT.</li> <li>If software attempts to write a '10' or '01' to these bits, the write will be ignored.</li> </ul> |

# **11.5.50** Advanced Error Extended (AECH) – Offset 100h

Advanced Error Extended

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 100h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                    |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 000h<br>RW/O        | Next Capability Offset (NCO):<br>Points to the next capability.                                                                 |
| 19:16        | 0h<br>RW/O          | <b>Capability Version (CV):</b><br>For systems that support AER, BIOS should write a 1h to this register else it should write 0 |
| 15:0         | 0000h<br>RW/O       | <b>Capability ID (CID):</b><br>For systems that support AER, BIOS should write a 0001h to this register else it should write 0  |

#### 11.5.51 Uncorrectable Error Status (UES) – Offset 104h

Uncorrectable Error Status

| Ту | pe | Size   | Offset                 | Default  |
|----|----|--------|------------------------|----------|
| Р  | CI | 32 bit | [B:0, D:7, F:0] + 104h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                             |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:27        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                 |
| 26           | 0h<br>RW/1C/V/<br>P | <b>Poisoned TLP Egress Blocked Status (PTLPEBS):</b><br>Indicates that poisoned TLP Egress Blocked error has occurred.<br>Note: This bit can only be set if DPCCAPR.PTLPEBS = '1' and DPCCTLR.PTLPEBE = '1'.                             |
| 25           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                 |
| 24           | 0h<br>RW/1C/V/<br>P | AtomicOp Egress Blocked Status (AEBS):<br>AtomicOp Egress Blocked Status                                                                                                                                                                 |
| 23:22        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                 |
| 21           | 0h<br>RW/1C/V/<br>P | ACS Violation Status (AVS):<br>Indicates an ACS Violation is logged.                                                                                                                                                                     |
| 20           | 0h<br>RW/1C/V/<br>P | Unsupported Request Error Status (URE):<br>Indicates an unsupported request was received.                                                                                                                                                |
| 19           | 0h<br>RO            | ECRC Error Status (EE):<br>ECRC is not supported.                                                                                                                                                                                        |
| 18           | 0h<br>RW/1C/V/<br>P | Malformed TLP Status (MT):<br>Indicates a malformed TLP was received.                                                                                                                                                                    |
| 17           | 0h<br>RW/1C/V/<br>P | Receiver Overflow Status (RO):<br>Indicates a receiver overflow occurred.                                                                                                                                                                |
| 16           | 0h<br>RW/1C/V/<br>P | Unexpected Completion Status (UC):<br>Indicates an unexpected completion was received.                                                                                                                                                   |
| 15           | 0h<br>RW/1C/V/<br>P | Completer Abort Status (CA):<br>Indicates a completer abort was received                                                                                                                                                                 |
| 14           | 0h<br>RW/1C/V/<br>P | <b>Completion Timeout Status (CT):</b><br>Indicates a completion timed out. This is signaled if Completion Timeout is enabled<br>and a completion fails to return within the amount of time specified by the<br>Completion Timeout Value |
| 13           | 0h<br>RO            | Flow Control Protocol Error Status (FCPE):<br>Not supported.                                                                                                                                                                             |
| 12           | 0h<br>RW/1C/V/<br>P | Poisoned TLP Status (PT):<br>Indicates a poisoned TLP was received.                                                                                                                                                                      |


| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                              |
|--------------|---------------------|-------------------------------------------------------------------------------------------|
| 11:6         | 0h<br>RO            | Reserved                                                                                  |
| 5            | 0h<br>RO            | Surprise Down Error Status (SDE):<br>Surprise Down is not supported.                      |
| 4            | 0h<br>RW/1C/V/<br>P | Data Link Protocol Error Status (DLPE):<br>Indicates a data link protocol error occurred. |
| 3:1          | 0h<br>RO            | Reserved                                                                                  |
| 0            | 0h<br>RO            | Training Error Status (TE):<br>Not supported.                                             |

### 11.5.52 Uncorrectable Error Mask (UEM) – Offset 108h

Uncorrectable Error Mask

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 108h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                               |
|--------------|---------------------|--------------------------------------------------------------------------------------------|
| 31:27        | 0h<br>RO            | Reserved                                                                                   |
| 26           | 0h<br>RW/P          | Poisoned TLP Egress Blocked Mask (PTLPEBM):<br>Mask for Poisoned TLP Egress Blocked error. |
| 25           | 0h<br>RO            | Reserved                                                                                   |
| 24           | 0h<br>RW/P          | AtomicOp Egress Blocked Mask (AEBM):<br>Mask for AtomicOp Egress Blocked                   |
| 23:22        | 0h<br>RO            | Reserved                                                                                   |
| 21           | 0h<br>RW/P          | ACS Violation Mask (AVM):<br>Mask for ACS Violation errors.                                |
| 20           | 0h<br>RW/P          | Unsupported Request Error Mask (URE):<br>Mask for uncorrectable errors.                    |
| 19           | 0h<br>RO            | ECRC Error Mask (EE):<br>ECRC is not supported.                                            |
| 18           | 0h<br>RW/P          | Malformed TLP Mask (MT):<br>Mask for malformed TLPs                                        |
| 17           | 0h<br>RW/P          | Receiver Overflow Mask (RO):<br>Mask for receiver overflows.                               |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                 |
|--------------|---------------------|------------------------------------------------------------------------------|
| 16           | 0h<br>RW/P          | Unexpected Completion Mask (UC):<br>Mask for unexpected completions.         |
| 15           | 0h<br>RW/P          | Completer Abort Mask (CM):<br>Mask for completer abort.                      |
| 14           | 0h<br>RW/P          | Completion Timeout Mask (CT):<br>Mask for completion timeouts.               |
| 13           | 0h<br>RO            | Flow Control Protocol Error Mask (FCPE):<br>Not supported.                   |
| 12           | 0h<br>RW/P          | Poisoned TLP Mask (PT):<br>Mask for poisoned TLPs.                           |
| 11:6         | 0h<br>RO            | Reserved                                                                     |
| 5            | 0h<br>RO            | Surprise Down Error Mask (SDE):<br>Surprise Down is not supported.           |
| 4            | 0h<br>RW/P          | Data Link Protocol Error Mask (DLPE):<br>Mask for data link protocol errors. |
| 3:1          | 0h<br>RO            | Reserved                                                                     |
| 0            | 0h<br>RO            | Training Error Mask (TE):<br>Not supported.                                  |

#### **11.5.53** Uncorrectable Error Severity (UEV) – Offset 10Ch

Uncorrectable Error Severity

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 10Ch | 00060010h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                       |
|--------------|---------------------|----------------------------------------------------------------------------------------------------|
| 31:27        | 0h<br>RO            | Reserved                                                                                           |
| 26           | 0h<br>RW/P          | Poisoned TLP Egress Blocked Severity (PTLPEBS):<br>Severity for Poisoned TLP Egress Blocked error. |
| 25           | 0h<br>RO            | Reserved                                                                                           |
| 24           | 0h<br>RW/P          | AtomicOp Egress Blocked Severity (AEBS):<br>AtomicOp Egress Blocked Severity                       |
| 23:22        | 0h<br>RO            | Reserved                                                                                           |
| 21           | 0h<br>RW/P          | ACS Violation Severity (AVS):<br>Severity for ACS Violation.                                       |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                             |
|--------------|---------------------|------------------------------------------------------------------------------------------|
| 20           | 0h<br>RW/P          | Unsupported Request Error Severity (URE):<br>Severity for unsupported request reception. |
| 19           | 0h<br>RO            | ECRC Error Severity (EE):<br>ECRC is not supported.                                      |
| 18           | 1h<br>RW/P          | Malformed TLP Severity (MT):<br>Severity for malformed TLP reception.                    |
| 17           | 1h<br>RW/P          | Receiver Overflow Severity (RO):<br>Severity for receiver overflow occurrences.          |
| 16           | 0h<br>RW/P          | Unexpected Completion Severity (UC):<br>Severity for unexpected completion reception.    |
| 15           | 0h<br>RW/P          | Completer Abort Severity (CA):<br>Severity for completer abort.                          |
| 14           | 0h<br>RW/P          | Completion Timeout Severity (CT):<br>Severity for completion timeout.                    |
| 13           | 0h<br>RO            | Flow Control Protocol Error Severity (FCPE):<br>Not supported.                           |
| 12           | 0h<br>RW/P          | Poisoned TLP Severity (PT):<br>Severity for poisoned TLP reception.                      |
| 11:6         | 0h<br>RO            | Reserved                                                                                 |
| 5            | 0h<br>RO            | Surprise Down Error Severity (SDE):<br>Surprise Down is not supported.                   |
| 4            | 1h<br>RW/P          | Data Link Protocol Error Severity (DLPE):<br>Severity for data link protocol errors.     |
| 3:1          | 0h<br>RO            | Reserved                                                                                 |
| 0            | 0h<br>RO            | Training Error Severity (TE):<br>TE not supported.                                       |

### **11.5.54** Correctable Error Status (CES) — Offset 110h

Correctable Error Status

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 110h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |  |
|--------------|---------------------|------------------------------|--|
| 31:14        | 0h<br>RO            | Reserved                     |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                               |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------|
| 13           | 0h<br>RW/1C/V/<br>P | Advisory Non-Fatal Error Status (ANFES):<br>When set, indicates that an Advisory Non-Fatal Error occurred. |
| 12           | 0h<br>RW/1C/V/<br>P | Replay Timer Timeout Status (RTT):<br>Indicates the replay timer timed out.                                |
| 11:9         | 0h<br>RO            | Reserved                                                                                                   |
| 8            | 0h<br>RW/1C/V/<br>P | Replay Number Rollover Status (RNR):<br>Indicates the replay number rolled over.                           |
| 7            | 0h<br>RW/1C/V/<br>P | Bad DLLP Status (BD):<br>Indicates a bad DLLP was received.                                                |
| 6            | 0h<br>RW/1C/V/<br>P | Bad TLP Status (BT):<br>Indicates a bad TLP was received.                                                  |
| 5:1          | 0h<br>RO            | Reserved                                                                                                   |
| 0            | 0h<br>RW/1C/V/<br>P | Receiver Error Status (RE):<br>Indicates a receiver error occurred.                                        |

#### **11.5.55** Correctable Error Mask (CEM) – Offset 114h

#### Correctable Error Mask

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 114h | 00002000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:14        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                    |
| 13           | 1h<br>RW/P          | Advisory Non-Fatal Error Mask (ANFEM):<br>When set, masks Advisory Non-Fatal errors from (a) signaling ERR_COR to the device<br>control register and (b) updating the Uncorrectable Error Status register.<br>This register is set by default to enable compatibility with software that does not<br>comprehend Role-Based Error Reporting. |
| 12           | 0h<br>RW/P          | Replay Timer Timeout Mask (RTT):<br>Mask for replay timer timeout.                                                                                                                                                                                                                                                                          |
| 11:9         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                    |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                           |
|--------------|---------------------|------------------------------------------------------------------------|
| 8            | 0h<br>RW/P          | Replay Number Rollover Mask (RNR):<br>Mask for replay number rollover. |
| 7            | 0h<br>RW/P          | Bad DLLP Mask (BD):<br>Mask for bad DLLP reception.                    |
| 6            | 0h<br>RW/P          | Bad TLP Mask (BT):<br>Mask for bad TLP reception.                      |
| 5:1          | 0h<br>RO            | Reserved                                                               |
| 0            | 0h<br>RW/P          | Receiver Error Mask (RE):<br>Mask for receiver errors.                 |

#### 11.5.56 Advanced Error Capabilities And Control (AECC) – Offset 118h

Advanced Error Capabilities And Control

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 118h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                      |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:13        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                          |
| 12           | 0h<br>RO            | <b>Completion Timeout Prefix/Header Log Capable (CTPHLC):</b><br>If set, this bit indicates that port records the prefix/header of Request TLPs that experience a Completion Timeout error.<br>Note: BIOS should program this bit before enable the Completion Timeout mechanism. |
| 11:9         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                          |
| 8            | 0h<br>RO            | ECRC Check Enable (ECE):<br>ECRC is not supported.                                                                                                                                                                                                                                |
| 7            | 0h<br>RO            | ECRC Check Capable (ECC):<br>ECRC is not supported.                                                                                                                                                                                                                               |
| 6            | 0h<br>RO            | ECRC Generation Enable (EGE):<br>ECRC is not supported.                                                                                                                                                                                                                           |
| 5            | 0h<br>RO            | ECRC Generation Capable (EGC):<br>ECRC is not supported.                                                                                                                                                                                                                          |
| 4:0          | 00h<br>RO/V/P       | <b>First Error Pointer (FEP):</b><br>Identifies the bit position of the first error reported in the Uncorrectable Error Status Register.                                                                                                                                          |

### 11.5.57 Header Log (HL\_DW1) – Offset 11Ch

#### Header Log

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 11Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                       |
|--------------|-------------------------|--------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V/P | <b>1st dWord of TLP (DW1):</b><br>Byte0 && Byte1 && Byte2 && Byte3 |

### 11.5.58 Header Log (HL\_DW2) - Offset 120h

Header Log

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 120h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                |
|--------------|-------------------------|-------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V/P | 2nd dWord of TLP (DW2):<br>Byte4 && Byte5 && Byte6 && Byte7 |

### 11.5.59 Header Log (HL\_DW3) - Offset 124h

Header Log



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 124h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                         |
|--------------|-------------------------|----------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V/P | <b>3rd dWord of TLP (DW3):</b><br>Byte8 && Byte9 && Byte10 && Byte11 |

### 11.5.60 Header Log (HL\_DW4) – Offset 128h

#### Header Log

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 128h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                    |
|--------------|-------------------------|-----------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V/P | 4th dWord of TLP (DW4):<br>Byte12 && Byte13 && Byte14 && Byte15 |

#### **11.5.61** Root Error Command (REC) – Offset 12Ch

Root Error Command

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 12Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                         |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:3         | 0h<br>RO            | Reserved                                                                                                                                                             |  |
| 2            | 0h<br>RW            | Fatal Error Reporting Enable (FERE):<br>When set, the root port will generate an interrupt when a fatal error is reported by<br>the attached device.                 |  |
| 1            | 0h<br>RW            | Non-fatal Error Reporting Enable (NERE):<br>When set, the root port will generate an interrupt when a non-fatal error is reported<br>by the attached device.         |  |
| 0            | 0h<br>RW            | <b>Correctable Error Reporting Enable (CERE):</b><br>When set, the root port will generate an interrupt when a correctable error is reported by the attached device. |  |

### 11.5.62 Root Error Status (RES) – Offset 130h

#### Root Error Status

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 130h | 00000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                 |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------|
| 31:27        | 00h<br>RO           | Advanced Error Interrupt Message Number (AEMN):<br>Reserved                                                                  |
| 26:7         | 0h<br>RO            | Reserved                                                                                                                     |
| 6            | 0h<br>RW/1C/V/<br>P | Fatal Error Messages Received (FEMR):<br>Set when one or more Fatal Uncorrectable Error Messages have been received.         |
| 5            | 0h<br>RW/1C/V/<br>P | Non-Fatal Error Messages Received (NFEMR):<br>Set when one or more Non-Fatal Uncorrectable error messages have been received |
| 4            | 0h<br>RW/1C/V/<br>P | <b>First Uncorrectable Fatal (FUF):</b><br>Set when the first Uncorrectable Error message received is for a fatal error.     |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                             |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 3            | 0h<br>RW/1C/V/<br>P | Multiple ERR_FATAL/NONFATAL Received (MENR):<br>Set when either a fatal or a non-fatal error is received and the ENR bit is already set. |
| 2            | 0h<br>RW/1C/V/<br>P | ERR_FATAL/NONFATAL Received (ENR):<br>Set when either a fatal or a non-fatal error message is received.                                  |
| 1            | 0h<br>RW/1C/V/<br>P | Multiple ERR_COR Received (MCR):<br>Set when a correctable error message is received and the CR bit is already set.                      |
| 0            | 0h<br>RW/1C/V/<br>P | ERR_COR Received (CR):<br>Set when a correctable error message is received.                                                              |

### **11.5.63** Error Source Identification (ESID) – Offset 134h

Error Source Identification

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 134h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                    |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0000h<br>RO/V/P     | <b>ERR_FATAL/NONFATAL Source Identification (EFNFSID):</b><br>Loaded with the requester ID indicated in the received ERR_FATAL or ERR_NONFATAL message when RES.ENR is first set, or the internal requestor ID if an internally detected error. |
| 15:0         | 0000h<br>RO/V/P     | <b>ERR_COR Source Identification (ECSID):</b><br>Loaded with the requester ID indicated in the received ERR_COR message when<br>RES.CR is first set, or the internal requester ID if an internally detected error.                              |

### **11.5.64** PTM Extended Capability Header (PTMECH) – Offset 150h

PTM Extended Capability Header

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 150h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                         |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 000h<br>RW/O        | Next Capability Offset (NCO):<br>Points to the next capability.                                                                                      |
| 19:16        | 0h<br>RW/O          | <b>Capability Version (CV):</b><br>For systems that support PTM Extended Capability, BIOS should write a 1h to this register else it should write 0. |
| 15:0         | 0000h<br>RW/O       | <b>Capability ID (CID):</b><br>For systems that support PTM Extended Capability, BIOS should write a 001Fh to this register else it should write 0.  |

### 11.5.65 PTM Capability Register (PTMCAPR) – Offset 154h

PTM Capability Register

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 154h | 00000400h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 15:8         | 04h<br>RW/O         | <ul> <li>Local Clock Granularity (LCG):</li> <li>0000 0000b: Time Source does not implement a local clock. It simply propagates timing information obtained from further Upstream in the PTM Hierarchy when responding to PTM Request messages.</li> <li>0000 0001b - 1111 1110b: Indicates the period of this Time Source's local clock in ns.</li> <li>1111 1111b: Indicates the period of this Time Source's local clock is greater than 254 ns.</li> <li>If the PTM Root Select bit is Set, this local clock is used to provide PTM Master Time. Otherwise, the Time Source uses this local clock to locally track PTM Master Time received from further Upstream within a PTM Hierarchy.</li> </ul> |
| 7:3          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2            | 0h<br>RW/O          | PTM Root Capable (PTMRC):<br>Root Ports must set this bit to 1b.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                      |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 1            | 0h<br>RW/O          | <b>PTM Responder Capable (PTMRSPC):</b><br>Root Ports are permitted to set this bit to 1b to indicate that they implement the PTM Responder role. |
| 0            | 0h<br>RO            | PTM Requester Capable (PTMREQC):<br>PTM Requester Role is not supported by Root Port.                                                             |

### 11.5.66 PTM Control Register (PTMCTLR) – Offset 158h

PTM Control Register

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 158h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                     |  |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:16        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 15:8         | 00h<br>RO           | Effective Granularity (EG):<br>Root Port does not support PTM Requester role.                                                                                                                                                                                                                                                                                                                    |  |
| 7:2          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 1            | 0h<br>RW            | <b>Root Select (RS):</b><br>When Set, if the PTM Enable bit is also Set, this Time Source is the PTM Root. Within each PTM Hierarchy, it is recommended that system software select only the furthest Upstream Time Source to be the PTM Root.                                                                                                                                                   |  |
| 0            | 0h<br>RW            | PTM Enable (PTME):<br>When Set, this Function is permitted to participate in the PTM mechanism according<br>to its selected role.<br>Software must not have the PTM Enable bit Set in the PTM Control register on a<br>Function associated with an Upstream Port unless the associated Downstream Port on<br>the Link already has the PTM Enable bit Set in its associated PTM Control register. |  |

### 11.5.67 ACS Extended Capability Header (ACSECH) – Offset 220h

ACS Extended Capability Header

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + 220h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                         |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:20        | 000h<br>RW/O        | Next Capability Offset (NCO):<br>Points to the next capability.                                                                                      |  |
| 19:16        | 0h<br>RW/O          | <b>Capability Version (CV):</b><br>For systems that support ACS Extended Capability, BIOS should write a 1h to this register else it should write 0. |  |
| 15:0         | 0000h<br>RW/O       | <b>Capability ID (CID):</b><br>For systems that support ACS Extended Capability, BIOS should write a 000Dh to this register else it should write 0.  |  |

### 11.5.68 ACS Capability Register (ACSCAPR) – Offset 224h

ACS Capability Register

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 224h | 000Fh   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:7         | 0h<br>RO            | Reserved                                                                                                                                                                                                                    |  |
| 6            | 0h<br>RO            | ACS Direct Translated P2P (T):<br>ACS Direct Translated P2P is not supported.                                                                                                                                               |  |
| 5            | 0h<br>RO            | ACS P2P Egress Control (E):<br>ACS P2P Egress Control is not supported.                                                                                                                                                     |  |
| 4            | 0h<br>RW/O          | ACS Upstream Forwarding (U):<br>ACS Upstream Forwarding.                                                                                                                                                                    |  |
| 3            | 1h<br>RW/O          | ACS P2P Completion Redirect (C):<br>Required for all Functions that support ACS P2P Request Redirect - must be<br>hardwired to 0b otherwise. If 1b, indicates that the component implements ACS P2P<br>Completion Redirect. |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2            | 1h<br>RW/O          | ACS P2P Request Redirect (R):<br>Required for Root Ports that support peer-to-peer traffic with other Root Ports -<br>required for Switch Downstream Ports - required for multi-function device Functions<br>that support peer-to-peer traffic with other Functions - must be hardwired to 0b<br>otherwise. If 1b, indicates that the component implements ACS P2P Request<br>Redirect. |  |
| 1            | 1h<br>RW/O          | ACS Translation Blocking (B):<br>Required for Root Ports and<br>Switch Downstream Ports - must be hardwired to 0b otherwise.<br>If 1b, indicates that the component implements ACS Translation Blocking.                                                                                                                                                                                |  |
| 0            | 1h<br>RW/O          | ACS Source Validation (V):<br>Required for Root Ports and Switch Downstream Ports - must be hardwired to 0b<br>otherwise.<br>If 1b, indicates that the component implements ACS Source Validation.                                                                                                                                                                                      |  |

### 11.5.69 ACS Control Register (ACSCTLR) – Offset 226h

ACS Control Register

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + 226h | 0000h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                   |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:7         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                       |
| 6            | 0h<br>RO            | ACS Direct Translated P2P Enable (TE):<br>ACS Direct Translated P2P is not supported.                                                                                                                                                                                                                          |
| 5            | 0h<br>RO            | ACS P2P Egress Control Enable (EE):<br>ACS P2P Egress Control is not supported.                                                                                                                                                                                                                                |
| 4            | 0h<br>RW            | ACS Upstream Forwarding Enable (UE):<br>ACS Upstream Forwarding.                                                                                                                                                                                                                                               |
| 3            | 0h<br>RW            | ACS P2P Completion Redirect Enable (CE):<br>Determines when the component redirects peer-to-peer Completions upstream -<br>applicable only to Read Completions whose Relaxed Ordering Attribute is clear.<br>Requests are never affected by ACS P2P Completion Redirect.<br>Default value of this field is 0b. |
| 2            | 0h<br>RW            | ACS P2P Request Redirect Enable (RE):<br>Determines when the component redirects peer-to-peer memory Requests targeting<br>another peer port upstream.<br>I/O, Configuration, VDM Messages and Completions are never affected by ACS P2P<br>Request Redirect.<br>Default value of this field is 0b.            |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                           |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1            | 0h<br>RW            | ACS Translation Blocking Enable (BE):<br>When set, the component blocks all upstream Memory Requests whose Address<br>Translation (AT) field is not set to the default value.<br>I/O, Configuration, Completions and Messages are never affected by ACS Translation<br>Blocking.<br>Default value of this field is 0b. |
| 0            | 0h<br>RW            | ACS Source Validation Enable (VE):<br>When set, the component validates the Bus Number from the Requester ID of<br>upstream Requests against the secondary / subordinate Bus Numbers.<br>I/O, Configuration and Completions are never affected by ACS Source Validation.<br>Default value of this field is 0b.         |

#### **11.5.70** DPC Extended Capability Header (DPCECH) – Offset A00h

DPC Extended Capability Header

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A00h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                         |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 000h<br>RW/O        | Next Capability Offset (NCO):<br>Points to the next capability.                                                                                      |
| 19:16        | 0h<br>RW/O          | <b>Capability Version (CV):</b><br>For systems that support DPC Extended Capability, BIOS should write a 1h to this register else it should write 0. |
| 15:0         | 0000h<br>RW/O       | <b>Capability ID (CID):</b><br>For systems that support DPC Extended Capability, BIOS should write a 001Dh to this register else it should write 0.  |

### 11.5.71 DPC Capability Register (DPCCAPR) - Offset A04h

DPC Capability Register



| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + A04h | 14E0h   |

#### Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:13        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 12           | 1h<br>RW/O          | <b>DL_Active ERR_COR Signaling Supported (DLAECSS):</b><br>This field when set, indicates that the Root Port supports the ability to signal with<br>ERR_COR when the link transitions to the DL_Active state. Root Port that supports RP<br>Extensions for DPC must set this bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 11:8         | 4h<br>RW/O          | <b>RP PIO Log Size (RPPIOLS):</b><br>This field indicates how many DWORDs are allocated for the RP PIO log registers, comprised by the RP PIO Header Log, RP PIO ImpSpec Log and RP PIO TLP Prefix Log. If the Root Port supports RP Extensions for DPC, the value of this field must be 4 or greater - otherwise the value of this field must be 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 7            | 1h<br>RW/O          | <b>DPC Software Triggering Supported (DPCSTS):</b><br>This field when set, indicates that the Root Port supports the ability for software to<br>trigger DPC. Root Ports that support RP Extensions for DPC must set this bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 6            | 1h<br>RW/O          | <b>Poisoned TLP Egress Blocking Supported (PTLPEBS):</b><br>This field when set, indicates that the Root Port supports the ability to block the<br>transmission of a poisoned TLP from its Egress port. Root Ports that support RP<br>Extensions for DPC must set this bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 5            | 1h<br>RW/O          | <b>RP Extensions For DPC (RPEFDPC):</b><br>This field when set, indicates that a Root Port supports a defined set of DPC Extensions that are specific to Root Ports.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 4:0          | 00h<br>RW/O         | <ul> <li>DPC Interrupt Message Number (DPCIMN):</li> <li>This field indicates which MSI/MSI-X vector is used for the interrupt message generated in association with the DPC Capability structure.</li> <li>For MSI, the value in this field indicates the offset between the base Message Data and the interrupt message that is generated. Hardware is required to update this field so that it is correct if the number of MSI Messages assigned to the Function changes when software writes to the Multiple Message Enable field in the MSI Message Control register.</li> <li>For MSI-X, the value in this field indicates which MSI-X Table entry is used to generate the interrupt message. The entry must be one of the first 32 entries even if the Function implements more than 32 entries. For a given MSI-X implementation, the entry must remain constant.</li> <li>If both MSI and MSI-X are implemented, they are permitted to use different vectors, though software is permitted to enable only one mechanism at a time. If MSI-X is enabled, the value in this field must indicate the vector for MSI-X. If MSI is enabled or neither is enabled, the value in this field must indicate the vector for MSI. If software enables both MSI and MSI-X at the same time, the value in this field is undefined.</li> <li>Note: BIOS is expected to update this field with the right value before enabling DPC interrupt.</li> </ul> |

### 11.5.72 DPC Control Register (DPCCTLR) – Offset A06h

DPC Control Register

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + A06h | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8         | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 7            | 0h<br>RW            | <b>DL_Active ERR_COR Enable (DLAECE):</b><br>This bit when set, enables the downstream port to signal ERR_COR when the link transitions to the DL_Active state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 6            | 0h<br>RW/1S/V       | <b>DPC Software Trigger (DPCST):</b><br>If DPC Trigger is enabled and the DPC Trigger Status bit is clear, software writing a 1b to this bit will cause DPC to be triggered. If DPC Trigger is not enabled or DPC Trigger Status is set, software writing a 1b to this bit has no effect.<br>Note: It is permitted to write 1b to this bit while simultaneously writing updated values to other fields in this register, notably the DPC Trigger Enable field. For this case, the DPC Software Trigger semantics are based on the updated value of the DPC Trigger Enable field.<br>*Note: This bit always return 0b when read. |
| 5            | 0h<br>RW            | <b>Poisoned TLP Egress Blocking Enable (PTLPEBE):</b><br>This bit, when set, enables the associated Egress Port to block the transmission of poisoned TLP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 4            | 0h<br>RW            | <b>DPC ERR_COR Enable (DPCECE):</b><br>When set, this bit enables the generation of an interrupt to indicate that DPC has been triggered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3            | 0h<br>RW            | <b>DPC Interrupt Enable (DPCIE):</b><br>When set, this bit enables the generation of an interrupt to indicate that DPC has been triggered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2            | 0h<br>RW            | <b>DPC Completion Control (DPCCC):</b><br>This bit controls the Completion Status for completions formed during DPC.<br>'0b': Completer Abort(CA) Completion Status.<br>'1b': Unsupported Request(UR) Completion Status.                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1:0          | 0h<br>RW            | DPC Trigger Enable (DPCTE):<br>This field enables DPC and controls the conditions that cause DPC to be triggered.<br>'00b': DPC is disabled.<br>'01b': DPC is enabled and is triggered when the Downstream Port detects an<br>unmasked uncorrectable error or when the Downstream Port receives an ERR_FATAL<br>message.<br>'10b': DPC is enabled and is triggered when the Downstream Port detects an<br>unmasked uncorrectable error or when the Downstream Port detects an<br>ERR_NONFATAL or ERR_FATAL message.<br>'11b': Reserved.                                                                                         |

### 11.5.73 DPC Status Register (DPCSR) – Offset A08h

DPC Status Register



| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + A08h | 1F00h   |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:13        | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 12:8         | 1Fh<br>RO/V/P       | <b>RP PIO First Error Pointer (RPPIOFEP):</b><br>The value of this field identifies a bit position in the RP PIO Status register, and this field is considered valid when that bit is set. When this field is valid, and software writes a 1b to the indicated RP PIO Status bit(thus clearing it), this field must revert to its default value.<br>This field is applicable only for Root Ports that support RP Extensions for DPC, and is otherwise reserved.<br>If this field is not reserved, the default value is 11111b.                                                                |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 6:5          | 0h<br>RO/V/P        | <ul> <li>DPC Trigger Extension (DPCTE):</li> <li>This field serves as an extension to the DPC Trigger Reason field. When that field is valid and has a value of 11b, this field indicates why DPC has been triggered.</li> <li>'00b': DPC was triggered due to RP PIO error.</li> <li>'01b': DPC was triggered due to DPC Software Trigger bit.</li> <li>'10b': Reserved.</li> <li>'11b': Reserved.</li> <li>This field is valid only when the DPC Trigger Status bit is set and the value of the DPC Trigger Reason field is 11b. Otherwise the value of this field is undefined.</li> </ul> |  |
| 4            | 0h<br>RO            | <b>DPC RP Busy (DPCRPB):</b><br>When the DPC Trigger Status bit is Set and this bit is Set, the Root Port is busy with internal activity that must complete before software is permitted to clear the DPC Trigger Status bit. If software Clears the DPC Trigger Status bit while this bit is set, the behavior is undefined.<br>This field is valid only when the DPC Trigger Status bit is Set - otherwise the value of this field is undefined.<br>This bit is applicable only for Root Ports that support RP Extensions for DPC, and is Reserved otherwise.                               |  |
| 3            | 0h<br>RW/1C/V/<br>P | <b>DPC Interrupt Status (DPCIS):</b><br>This bit is set if DPC is triggered while the DPC Interrupt Enable bit is set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 2:1          | 0h<br>RO/V/P        | DPC Trigger Reason (DPCTR):<br>This field indicates why DPC has been triggered.<br>'00b': DPC was triggered due to an unmasked uncorrectable error.<br>'01b': DPC was triggered due to receiving an ERR_NONFATAL.<br>'10b': DPC was triggered due to receiving an ERR_FATAL.<br>'11b': DPC was triggered due to a reason that is indicated by the DPC Trigger Reason<br>Extension field.<br>Note: This field is only valid when DPC Trigger Status bit is set - otherwise the value<br>of this field is undefined.                                                                            |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0            | 0h<br>RW/1C/V/<br>P | <b>DPC Trigger Status (DPCTS):</b><br>When set, indicates that DPC has been triggered. DPC is event triggered. While this bit is set, hardware must direct the LTSSM to the Disabled state. This bit must be cleared before the LTSSM can be released from Disabled state. Once the requirements for how long software must leave the downstream port in DPC is met, software is permitted to clear this bit regardless of the state of other status bits associated with the triggering event.<br>Refer to PCIe Base specification 3.0 for more timing requirements pertaining to this bit. |  |

#### **11.5.74** DPC Error Source ID Register (DPCESIDR) – Offset A0Ah

DPC Error Source ID Register

| Туре | Size   | Offset                 | Default |
|------|--------|------------------------|---------|
| PCI  | 16 bit | [B:0, D:7, F:0] + A0Ah | 0000h   |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                          |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0         | 0000h<br>RO/V/P     | <b>DPC Error Source ID (DPCESID):</b><br>When the DPC Trigger Reason field indicates that DPC was triggered due to the reception of an ERR_NONFATAL or ERR_FATAL message, this register field contains the Requester ID of the received messages. Otherwise, the value of this register is undefined. |

#### **11.5.75** RP PIO Status Register (RPPIOSR) – Offset A0Ch

RP PIO Status Register

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A0Ch | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                |
|--------------|---------------------|---------------------------------------------------------------------------------------------|
| 31:19        | 0h<br>RO            | Reserved                                                                                    |
| 18           | 0h<br>RW/1C/V/<br>P | Memory Completion Timeout Status (MCTS):<br>Non-posted memory request completion times out. |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                  |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------|--|
| 17           | 0h<br>RW/1C/V/<br>P | Memory Completer Abort Completion Status (MCACS):<br>Non-posted memory request received CA completion.        |  |
| 16           | 0h<br>RW/1C/V/<br>P | Memory Unsupported Request Completion Status (MURCS):<br>Non-posted Memory request received UR completion.    |  |
| 15:11        | 0h<br>RO            | Reserved                                                                                                      |  |
| 10           | 0h<br>RW/1C/V/<br>P | I/O Completion Timeout Status (IOCTS):<br>I/O request completion times out.                                   |  |
| 9            | 0h<br>RW/1C/V/<br>P | I/O Completer Abort Completion Status (IOCACS):<br>I/O request received CA completion.                        |  |
| 8            | 0h<br>RW/1C/V/<br>P | I/O Unsupported Request Completion Status (IOURCS):<br>I/O request received UR completion.                    |  |
| 7:3          | 0h<br>RO            | Reserved                                                                                                      |  |
| 2            | 0h<br>RW/1C/V/<br>P | <b>Configuration Completion Timeout Status (CCTS):</b><br>Configuration request completion times out.         |  |
| 1            | 0h<br>RW/1C/V/<br>P | Configuration Completer Abort Completion Status (CCACS):<br>Configuration request received CA completion.     |  |
| 0            | 0h<br>RW/1C/V/<br>P | Configuration Unsupported Request Completion Status (CURCS):<br>Configuration request received UR completion. |  |

### 11.5.76 RP PIO Mask Register (RPPIOMR) – Offset A10h

RP PIO Mask Register

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A10h | 00070707h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                              |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------|
| 31:19        | 0h<br>RO            | Reserved                                                                                                  |
| 18           | 1h<br>RW/P          | Memory Completion Timeout Mask (MCTM):<br>Mask bit for Memory Completion Timeout Status.                  |
| 17           | 1h<br>RW/P          | Memory Completer Abort Completion Mask (MCACM):<br>Mask bit for Memory Completer Abort Completion Status. |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                    |  |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------|--|
| 16           | 1h<br>RW/P          | Memory Unsupported Request Completion Mask (MURCM):<br>Mask bit for Memory Unsupported Request Completion Status.               |  |
| 15:11        | 0h<br>RO            | Reserved                                                                                                                        |  |
| 10           | 1h<br>RW/P          | I/O Completion Timeout Mask (IOCTM):<br>Mask bit for I/O Completion Timeout Status.                                             |  |
| 9            | 1h<br>RW/P          | I/O Completer Abort Completion Mask (IOCACM):<br>Mask bit for I/O Completer Abort Completion Status.                            |  |
| 8            | 1h<br>RW/P          | I/O Unsupported Request Completion Mask (IOURCM):<br>Mask bit for I/O Unsupported Request Completion Status.                    |  |
| 7:3          | 0h<br>RO            | Reserved                                                                                                                        |  |
| 2            | 1h<br>RW/P          | Configuration Completion Timeout Mask (CCTM):<br>Mask bit for Configuration Completion Timeout Status.                          |  |
| 1            | 1h<br>RW/P          | Configuration Completer Abort Completion Mask (CCACM):<br>Mask bit for Configuration Completer Abort Status.                    |  |
| 0            | 1h<br>RW/P          | Configuration Unsupported Request Completion Mask (CURCM):<br>Mask bit for Configuration Unsupported Request Completion Status. |  |

### **11.5.77** RP PIO Severity Register (RPPIOVR) – Offset A14h

**RP PIO Severity Register** 

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A14h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                               |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------|
| 31:19        | 0h<br>RO            | Reserved                                                                                                                   |
| 18           | 0h<br>RW/P          | Memory Completion Timeout Severity (MCTSV):<br>Severity bit for Memory Completion Timeout Status.                          |
| 17           | 0h<br>RW/P          | Memory Completer Abort Completion Severity (MCACSV):<br>Severity bit for Memory Completer Abort Completion Status.         |
| 16           | 0h<br>RW/P          | Memory Unsupported Request Completion Severity (MURCSV):<br>Severity bit for Memory Unsupported Request Completion Status. |
| 15:11        | 0h<br>RO            | Reserved                                                                                                                   |
| 10           | 0h<br>RW/P          | I/O Completion Timeout Severity (IOCTSV):<br>Severity bit for I/O Completion Timeout Status.                               |
| 9            | 0h<br>RW/P          | I/O Completer Abort Completion Severity (IOCACSV):<br>Severity bit for I/O Completer Abort Completion Status.              |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                    |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 8            | 0h<br>RW/P          | I/O Unsupported Request Completion Severity (IOURCSV):<br>Severity bit for I/O Unsupported Request Completion Status.                           |  |
| 7:3          | 0h<br>RO            | Reserved                                                                                                                                        |  |
| 2            | 0h<br>RW/P          | <b>Configuration Completion Timeout Severity (CCTSV):</b><br>Severity bit for Configuration Completion Timeout Status.                          |  |
| 1            | 0h<br>RW/P          | <b>Configuration Completer Abort Completion Severity (CCACSV):</b><br>Severity bit for Configuration Completer Abort Status.                    |  |
| 0            | 0h<br>RW/P          | <b>Configuration Unsupported Request Completion Severity (CURCSV):</b><br>Severity bit for Configuration Unsupported Request Completion Status. |  |

### **11.5.78** RP PIO SysError Register (RPPIOSER) – Offset A18h

RP PIO SysError Register

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A18h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                           |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------|--|
| 31:19        | 0h<br>RO            | Reserved                                                                                                               |  |
| 18           | 0h<br>RW/P          | Memory Completion Timeout SysErr (MCTSE):<br>SysErr bit for Memory Completion Timeout Status.                          |  |
| 17           | 0h<br>RW/P          | Memory Completer Abort Completion SysErr (MCACSE):<br>SysErr bit for Memory Completer Abort Completion Status.         |  |
| 16           | 0h<br>RW/P          | Memory Unsupported Request Completion SysErr (MURCSE):<br>SysErr bit for Memory Unsupported Request Completion Status. |  |
| 15:11        | 0h<br>RO            | Reserved                                                                                                               |  |
| 10           | 0h<br>RW/P          | I/O Completion Timeout SysErr (IOCTSE):<br>SysErr bit for I/O Completion Timeout Status.                               |  |
| 9            | 0h<br>RW/P          | I/O Completer Abort Completion SysErr (IOCACSE):<br>SysErr bit for I/O Completer Abort Completion Status.              |  |
| 8            | 0h<br>RW/P          | I/O Unsupported Request Completion SysErr (IOURCSE):<br>SysErr bit for I/O Unsupported Request Completion Status.      |  |
| 7:3          | 0h<br>RO            | Reserved                                                                                                               |  |
| 2            | 0h<br>RW/P          | Configuration Completion Timeout SysErr (CCTSE):<br>SysErr bit for Configuration Completion Timeout Status.            |  |
| 1            | 0h<br>RW/P          | Configuration Completer Abort Completion SysErr (CCACSE):<br>SysErr bit for Configuration Completer Abort Status.      |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | 0h<br>RW/P          | <b>Configuration Unsupported Request Completion SysErr (CURCSE):</b><br>SysErr bit for Configuration Unsupported Request Completion Status. |

### **11.5.79** RP PIO Exception Register (RPPIOER) – Offset A1Ch

**RP PIO Exception Register** 

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A1Ch | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                              |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 31:19        | 0h<br>RO            | Reserved                                                                                                                                  |
| 18           | 0h<br>RW/P          | Memory Completion Timeout Exception (MCTE):<br>Exception bit for Memory Completion Timeout Status.                                        |
| 17           | 0h<br>RW/P          | Memory Completer Abort Completion Exception (MCACE):<br>Exception bit for Memory Completer Abort Completion Status.                       |
| 16           | 0h<br>RW/P          | Memory Unsupported Request Completion Exception (MURCE):<br>Exception bit for Memory Unsupported Request Completion Status.               |
| 15:11        | 0h<br>RO            | Reserved                                                                                                                                  |
| 10           | 0h<br>RW/P          | I/O Completion Timeout Exception (IOCTE):<br>Exception bit for I/O Completion Timeout Status.                                             |
| 9            | 0h<br>RW/P          | I/O Completer Abort Completion Exception (IOCACE):<br>Exception bit for I/O Completer Abort Completion Status.                            |
| 8            | 0h<br>RW/P          | I/O Unsupported Request Completion Exception (IOURCE):<br>Exception bit for I/O Unsupported Request Completion Status.                    |
| 7:3          | 0h<br>RO            | Reserved                                                                                                                                  |
| 2            | 0h<br>RW/P          | Configuration Completion Timeout Exception (CCTE):<br>Exception bit for Configuration Completion Timeout Status.                          |
| 1            | 0h<br>RW/P          | Configuration Completer Abort Completion Exception (CCACE):<br>Exception bit for Configuration Completer Abort Status.                    |
| 0            | 0h<br>RW/P          | Configuration Unsupported Request Completion Exception (CURCE):<br>Exception bit for Configuration Unsupported Request Completion Status. |

### 11.5.80 RP PIO Header Log DW1 Register (RPPIOHLR\_DW1) - Offset A20h

RP PIO Header Log DW1 Register



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A20h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                           |
|--------------|-------------------------|------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V/P | <b>1st dWord of TLP (DW1):</b><br>Byte0 AND Byte1 AND Byte2 AND Byte3. |

### 11.5.81 RP PIO Header Log DW2 Register (RPPIOHLR\_DW2) – Offset A24h

RP PIO Header Log DW2 Register

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A24h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                           |
|--------------|-------------------------|------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V/P | <b>2nd dWord of TLP (DW2):</b><br>Byte4 AND Byte5 AND Byte6 AND Byte7. |

#### 11.5.82 RP PIO Header Log DW3 Register (RPPIOHLR\_DW3) – Offset A28h

RP PIO Header Log DW3 Register

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A28h | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                             |
|--------------|-------------------------|--------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V/P | <b>3rd dWord of TLP (DW3):</b><br>Byte8 AND Byte9 AND Byte10 AND Byte11. |

### 11.5.83 RP PIO Header Log DW4 Register (RPPIOHLR\_DW4) – Offset A2Ch

RP PIO Header Log DW4 Register

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A2Ch | 00000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| R           | R          | R         |

| Bit<br>Range | Default &<br>Access     | Field Name (ID): Description                                               |
|--------------|-------------------------|----------------------------------------------------------------------------|
| 31:0         | 00000000<br>h<br>RO/V/P | <b>4th dWord of TLP (DW4):</b><br>Byte12 AND Byte13 AND Byte14 AND Byte15. |

#### 11.5.84 Secondary PCI Express Extended Capability Header (SPEECH) — Offset A30h

Secondary PCI Express Extended Capability Header



| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A30h | 0000000h |

Register Level Access:

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:20        | 000h<br>RW/O        | <ul> <li>Next Capability Offset (NCO):</li> <li>This field contains the offset to the next PCI Express Capability structure or 000h if no other items exist in the linked list of Capabilities.</li> <li>For Extended Capabilities implemented in Configuration Space, this offset is relative to the beginning of PCI compatible Configuration Space and thus must always be either 000h (for terminating list of Capabilities) or greater than 0FFh.</li> <li>The bottom 2 bits of this offset are Reserved and must be implemented as 00b and software must mask them to allow for future uses of these bits.</li> </ul> |
| 19:16        | 0h<br>RW/O          | Capability Version (CV):<br>This field is a PCI-SIG defined version number that indicates the version of the<br>Capability structure present.<br>For systems that support Secondary PCI Express Extended Capability, BIOS should<br>write a 1h to this register else it should write 0.                                                                                                                                                                                                                                                                                                                                     |
| 15:0         | 0000h<br>RW/O       | <ul> <li>PCI Express Extended Capability ID (PCIEECID):</li> <li>This field is a PCI-SIG defined ID number that indicates the nature and format of the Extended Capability.</li> <li>PCI Express Extended Capability ID for the Secondary PCI Express Extended Capability is 0019h. For systems that support Secondary PCI Express Extended Capability, BIOS should write a 0019h to this register else it should write 0.</li> </ul>                                                                                                                                                                                       |

### 11.5.85 Link Control 3 (LCTL3) – Offset A34h

Link Control 3

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A34h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description |
|--------------|---------------------|------------------------------|
| 31:16        | 0h<br>RO            | Reserved                     |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:9         | 00h<br>RO           | Enable Lower SKP OS Generation Vector (ELSOSGV):<br>When the Link is in L0 and the bit in this field corresponding to the current Link speed<br>is Set, SKP Ordered Sets are scheduled at the rate defined for SRNS, overriding the<br>rate required based on the clock tolerance architecture.<br>Bit definitions within this field are:<br>Bit 0 2.5 GT/s<br>Bit 1 5.0 GT/s<br>Bit 2 8.0 GT/s<br>Bits 6:3 Rsvd<br>Behavior is undefined if a bit is Set in this field and the corresponding bit in the Lower<br>SKP OS Generation Supported Speeds Vector is not set. |  |
| 8:2          | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 1            | 0h<br>RW            | Link Equalization Request Interrupt Enable (LERIE):<br>When set, this bit enables the generation of an interrupt to indicate that the Link<br>Equalization Request bit has been set.                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 0            | 0h<br>RW/1S/V       | <b>Perform Equalization (PE):</b><br>When this bit is 1b and Link Retrain bit is set with the Target Link Speed field set to 8 GT/s, the Downstream Port must perform Link Equalization.<br>This bit is cleared by Root Port upon entry to Link Equalization Phase 1.                                                                                                                                                                                                                                                                                                   |  |

### 11.5.86 Lane Error Status (LES) – Offset A38h

Lane Error Status

| Туре | Size   | Offset                 | Default  |
|------|--------|------------------------|----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A38h | 0000000h |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                          |
|--------------|---------------------|-----------------------------------------------------------------------|
| 31:16        | 0h<br>RO            | Reserved                                                              |
| 15           | 0h<br>RW/1C/V/<br>P | Lane 15 Error Status (L15ES):<br>Lane 15 detected a Lane-based error. |
| 14           | 0h<br>RW/1C/V/<br>P | Lane 14 Error Status (L14ES):<br>Lane 14 detected a Lane-based error. |
| 13           | 0h<br>RW/1C/V/<br>P | Lane 13 Error Status (L13ES):<br>Lane 13 detected a Lane-based error. |
| 12           | 0h<br>RW/1C/V/<br>P | Lane 12 Error Status (L12ES):<br>Lane 12 detected a Lane-based error. |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                          |
|--------------|---------------------|-----------------------------------------------------------------------|
| 11           | 0h<br>RW/1C/V/<br>P | Lane 11 Error Status (L11ES):<br>Lane 11 detected a Lane-based error. |
| 10           | 0h<br>RW/1C/V/<br>P | Lane 10 Error Status (L10ES):<br>Lane 10 detected a Lane-based error. |
| 9            | 0h<br>RW/1C/V/<br>P | Lane 9 Error Status (L9ES):<br>Lane 9 detected a Lane-based error.    |
| 8            | 0h<br>RW/1C/V/<br>P | Lane 8 Error Status (L8ES):<br>Lane 8 detected a Lane-based error.    |
| 7            | 0h<br>RW/1C/V/<br>P | Lane 7 Error Status (L7ES):<br>Lane 7 detected a Lane-based error.    |
| 6            | 0h<br>RW/1C/V/<br>P | Lane 6 Error Status (L6ES):<br>Lane 6 detected a Lane-based error.    |
| 5            | 0h<br>RW/1C/V/<br>P | Lane 5 Error Status (L5ES):<br>Lane 5 detected a Lane-based error.    |
| 4            | 0h<br>RW/1C/V/<br>P | Lane 4 Error Status (L4ES):<br>Lane 4 detected a Lane-based error.    |
| 3            | 0h<br>RW/1C/V/<br>P | Lane 3 Error Status (L3ES):<br>Lane 3 detected a Lane-based error.    |
| 2            | 0h<br>RW/1C/V/<br>P | Lane 2 Error Status (L2ES):<br>Lane 2 detected a Lane-based error.    |
| 1            | 0h<br>RW/1C/V/<br>P | Lane 1 Error Status (L1ES):<br>Lane 1 detected a Lane-based error.    |
| 0            | 0h<br>RW/1C/V/<br>P | Lane 0 Error Status (L0ES):<br>Lane 0 detected a Lane-based error.    |

### 11.5.87 Lane 0 And Lane 1 Equalization Control (L01EC) – Offset A3Ch

Lane 0 And Lane 1 Equalization Control

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A3Ch | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |  |
| 30:28        | 7h<br>RW            | Upstream Port Lane 1 Receiver Preset Hint (UPL1RPH):<br>Field contains the Receiver Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 27:24        | Fh<br>RW            | <b>Upstream Port Lane 1 Transmitter Preset (UPL1TP):</b><br>Field contains the Transmitter Preset value sent or received during Link Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.  |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 1 Receiver Preset Hint (DPL1RPH):</b><br>Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port.                                                                                     |  |
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 1 Transmitter Preset (DPL1TP):</b><br>Transmitter Preset used for equalization by this Port when the Port is operating as a<br>Downstream Port. This field is ignored when the Port is operating as an Upstream<br>Port.                                        |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |  |
| 14:12        | 7h<br>RW            | Upstream Port Lane 0 Receiver Preset Hint (UPLORPH):<br>Field contains the Receiver Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | Upstream Port Lane 0 Transmitter Preset (UPL0TP):<br>Field contains the Transmitter Preset value sent or received during Link Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EO.         |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 0 Receiver Preset Hint (DPL0RPH):</b><br>Receiver Preset Hint may be used as a hint for receiver equalization by this Port when<br>the Port is operating as a Downstream Port.                                                                                  |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                     |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 0 Transmitter Preset (DPL0TP):</b><br>Transmitter Preset used for equalization by this Port when the Port is operating as a<br>Downstream Port. This field is ignored when the Port is operating as an Upstream<br>Port. |

### 11.5.88 Lane 2 And Lane 3 Equalization Control (L23EC) – Offset A40h

Lane 2 And Lane 3 Equalization Control

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A40h | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                 |  |
|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                     |  |
| 30:28        | 7h<br>RW            | Upstream Port Lane 3 Receiver Preset Hint (UPL3RPH):<br>Field contains the Receiver Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.      |  |
| 27:24        | Fh<br>RW            | Upstream Port Lane 3 Transmitter Preset Hint (UPL3TP):<br>Field contains the Transmitter Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                     |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 3 Receiver Preset Hint (DPL3RPH):</b><br>Receiver Preset Hint may be used as a hint for receiver equalization by this Port when<br>the Port is operating as a Downstream Port.                                                                                       |  |
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 3 Transmitter Preset (DPL3TP):</b><br>Transmitter Preset used for equalization by this Port when the Port is operating as a<br>Downstream Port. This field is ignored when the Port is operating as an Upstream<br>Port.                                             |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                     |  |
| 14:12        | 7h<br>RW            | Upstream Port Lane 2 Receiver Preset Hint (UPL2RPH):<br>Field contains the Receiver Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.      |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 11:8         | Fh<br>RW            | Upstream Port Lane 2 Transmitter Preset (UPL2TP):<br>Field contains the Transmitter Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 2 Receiver Preset Hint (DPL2RPH):</b><br>Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port.                                                                                     |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 2 Transmitter Preset (DPL2TP):</b><br>Transmitter Preset used for equalization by this Port when the Port is operating as a<br>Downstream Port. This field is ignored when the Port is operating as an Upstream<br>Port.                                        |  |

### 11.5.89 Lane 4 And Lane 5 Equalization Control (L45EC) – Offset A44h

Lane 4 And Lane 5 Equalization Control

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A44h | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |  |
| 30:28        | 7h<br>RW            | Upstream Port Lane 5 Receiver Preset Hint (UPL5RPH):<br>Field contains the Receiver Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 27:24        | Fh<br>RW            | Upstream Port Lane 5 Transmitter Preset (UPL5TP):<br>Field contains the Transmitter Preset value sent or received during Link Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.         |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 5 Receiver Preset Hint (DPL5RPH):</b><br>Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port.                                                                                     |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 5 Transmitter Preset (DPL5TP):</b><br>Transmitter Preset used for equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port.                                              |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |  |
| 14:12        | 7h<br>RW            | Upstream Port Lane 4 Receiver Preset Hint (UPL4RPH):<br>Field contains the Receiver Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | <b>Upstream Port Lane 4 Transmitter Preset (UPL4TP):</b><br>Field contains the Transmitter Preset value sent or received during Link Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.  |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 4 Receiver Preset Hint (DPL4RPH):</b><br>Receiver Preset Hint may be used as a hint for receiver equalization by this Port when<br>the Port is operating as a Downstream Port.                                                                                  |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 4 Transmitter Preset (DPL4TP):</b><br>Transmitter Preset used for equalization by this Port when the Port is operating as a<br>Downstream Port. This field is ignored when the Port is operating as an Upstream<br>Port.                                        |  |

## 11.5.90 Lane 6 And Lane 7 Equalization Control (L67EC) – Offset A48h

Lane 6 And Lane 7 Equalization Control

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A48h | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access                                                                                                                                                                                                                                                                                                                            | Field Name (ID): Description |  |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--|
| 31           | 0h<br>RO                                                                                                                                                                                                                                                                                                                                       | Reserved                     |  |
| 30:28        | Upstream Port Lane 7 Receiver Preset Hint (UPL7RPH):           Field contains the Receiver Preset Hint value sent or received during Link           7h         Equalization.           RW         Port Direction: Downstream Port           Crosslink Supported: Any         Usage: Contains value sent on the associated Lane during Link EQ. |                              |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 27:24        | Fh<br>RW            | Upstream Port Lane 7 Transmitter Preset (UPL7TP):<br>Field contains the Transmitter Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 7 Receiver Preset Hint (DPL7RPH):</b><br>Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port.                                                                                     |  |
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 7 Transmitter Preset (DPL7TP):</b><br>Transmitter Preset used for equalization by this Port when the Port is operating as a<br>Downstream Port. This field is ignored when the Port is operating as an Upstream<br>Port.                                        |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |  |
| 14:12        | 7h<br>RW            | Upstream Port Lane 6 Receiver Preset Hint (UPL6RPH):<br>Field contains the Receiver Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | Upstream Port Lane 6 Transmitter Preset (UPL6TP):<br>Field contains the Transmitter Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 6 Receiver Preset Hint (DPL6RPH):</b><br>Receiver Preset Hint may be used as a hint for receiver equalization by this Port when<br>the Port is operating as a Downstream Port.                                                                                  |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 6 Transmitter Preset (DPL6TP):</b><br>Transmitter Preset used for equalization by this Port when the Port is operating as a<br>Downstream Port. This field is ignored when the Port is operating as an Upstream<br>Port.                                        |  |

## 11.5.91 Lane 8 And Lane 9 Equalization Control (L89EC) – Offset A4Ch

Lane 8 And Lane 9 Equalization Control



| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A4Ch | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                            |  |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |  |
| 30:28        | 7h<br>RW            | Upstream Port Lane 9 Receiver Preset Hint (UPL9RPH):<br>Field contains the Receiver Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 27:24        | Fh<br>RW            | Upstream Port Lane 9 Transmitter Preset (UPL9TP):<br>Field contains the Transmitter Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 9 Receiver Preset Hint (DPL9RPH):</b><br>Receiver Preset Hint may be used as a hint for receiver equalization by this Port when<br>the Port is operating as a Downstream Port.                                                                                  |  |
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 9 Transmitter Preset (DPL9TP):</b><br>Transmitter Preset used for equalization by this Port when the Port is operating as a<br>Downstream Port. This field is ignored when the Port is operating as an Upstream<br>Port.                                        |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |  |
| 14:12        | 7h<br>RW            | Upstream Port Lane 8 Receiver Preset Hint (UPL8RPH):<br>Field contains the Receiver Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 11:8         | Fh<br>RW            | Upstream Port Lane 8 Transmitter Preset (UPL8TP):<br>Field contains the Transmitter Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 8 Receiver Preset Hint (DPL8RPH):</b><br>Receiver Preset Hint may be used as a hint for receiver equalization by this Port when<br>the Port is operating as a Downstream Port.                                                                                  |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                     |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 8 Transmitter Preset (DPL8TP):</b><br>Transmitter Preset used for equalization by this Port when the Port is operating as a<br>Downstream Port. This field is ignored when the Port is operating as an Upstream<br>Port. |

### 11.5.92 Lane 10 And Lane 11 Equalization Control (L1011EC) – Offset A50h

Lane 10 And Lane 11 Equalization Control

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A50h | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                              |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                  |  |
| 30:28        | 7h<br>RW            | Upstream Port Lane 11 Receiver Preset Hint (UPL11RPH):<br>Field contains the Receiver Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 27:24        | Fh<br>RW            | Upstream Port Lane 11 Transmitter Preset (UPL11TP):<br>Field contains the Transmitter Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                  |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 11 Receiver Preset Hint (DPL11RPH):</b><br>Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port.                                                                                     |  |
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 11 Transmitter Preset (DPL11TP):</b><br>Transmitter Preset used for equalization by this Port when the Port is operating as a<br>Downstream Port. This field is ignored when the Port is operating as an Upstream<br>Port.                                        |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                  |  |
| 14:12        | 7h<br>RW            | Upstream Port Lane 10 Receiver Preset Hint (UPL10RPH):<br>Field contains the Receiver Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |



| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                              |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 11:8         | Fh<br>RW            | Upstream Port Lane 10 Transmitter Preset (UPL10TP):<br>Field contains the Transmitter Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                  |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 10 Receiver Preset Hint (DPL10RPH):</b><br>Receiver Preset Hint may be used as a hint for receiver equalization by this Port when<br>the Port is operating as a Downstream Port.                                                                                  |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 10 Transmitter Preset (DPL10TP):</b><br>Transmitter Preset used for equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port.                                              |  |

### 11.5.93 Lane 12 And Lane 13 Equalization Control (L1213EC) – Offset A54h

Lane 12 And Lane 13 Equalization Control

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A54h | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |  |
|-------------|------------|-----------|--|
| RW          | RW         | RW        |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                              |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                  |  |
| 30:28        | 7h<br>RW            | Upstream Port Lane 13 Receiver Preset Hint (UPL13RPH):<br>Field contains the Receiver Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 27:24        | Fh<br>RW            | Upstream Port Lane 13 Transmitter Preset (UPL13TP):<br>Field contains the Transmitter Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                  |  |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 13 Receiver Preset Hint (DPL13RPH):</b><br>Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port.                                                                                     |  |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                               |  |
|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 13 Transmitter Preset (DPL13TP):</b><br>Transmitter Preset used for equalization by this Port when the Port is operating as a<br>Downstream Port. This field is ignored when the Port is operating as an Upstream<br>Port.                                                         |  |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                   |  |
| 14:12        | 7h<br>RW            | Upstream Port Lane 12 Receiver Preset Hint (UPL12RPH):<br>Field contains the Receiver Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.                  |  |
| 11:8         | Fh<br>RW            | Upstream Port Lane 12 Transmitter Preset (UPL12TP):         Field contains the Transmitter Preset Hint value sent or received during Link Equalization.         Port Direction: Downstream Port         Crosslink Supported: Any         Usage: Contains value sent on the associated Lane during Link EQ. |  |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                                   |  |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 12 Receiver Preset Hint (DPL12RPH):</b><br>Receiver Preset Hint may be used as a hint for receiver equalization by this Port when<br>the Port is operating as a Downstream Port.                                                                                                   |  |
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 12 Transmitter Preset (DPL12TP):</b><br>Transmitter Preset used for equalization by this Port when the Port is operating as a<br>Downstream Port. This field is ignored when the Port is operating as an Upstream<br>Port.                                                         |  |

### 11.5.94 Lane 14 And Lane 15 Equalization Control (L1415EC) – Offset A58h

Lane 14 And Lane 15 Equalization Control

| Туре | Size   | Offset                 | Default   |
|------|--------|------------------------|-----------|
| PCI  | 32 bit | [B:0, D:7, F:0] + A58h | 7F7F7F7Fh |

| BIOS Access | SMM Access | OS Access |
|-------------|------------|-----------|
| RW          | RW         | RW        |

| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                              |  |
|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                  |  |
| 30:28        | 7h<br>RW            | Upstream Port Lane 15 Receiver Preset Hint (UPL15RPH):<br>Field contains the Receiver Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |  |


| Bit<br>Range | Default &<br>Access | Field Name (ID): Description                                                                                                                                                                                                                                                                     |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27:24        | Fh<br>RW            | Upstream Port Lane 15 Transmitter Preset (UPL15TP):<br>Field contains the Transmitter Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.        |
| 23           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                         |
| 22:20        | 7h<br>RW            | <b>Downstream Port Lane 15 Receiver Preset Hint (DPL15RPH):</b><br>Receiver Preset Hint may be used as a hint for receiver equalization by this Port when<br>the Port is operating as a Downstream Port.                                                                                         |
| 19:16        | Fh<br>RW            | <b>Downstream Port Lane 15 Transmitter Preset (DPL15TP):</b><br>Transmitter Preset used for equalization by this Port when the Port is operating as a<br>Downstream Port. This field is ignored when the Port is operating as an Upstream<br>Port.                                               |
| 15           | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                         |
| 14:12        | 7h<br>RW            | Upstream Port Lane 14 Receiver Preset Hint (UPL14RPH):<br>Field contains the Receiver Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ.        |
| 11:8         | Fh<br>RW            | <b>Upstream Port Lane 14 Transmitter Preset (UPL14TP):</b><br>Field contains the Transmitter Preset Hint value sent or received during Link<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any<br>Usage: Contains value sent on the associated Lane during Link EQ. |
| 7            | 0h<br>RO            | Reserved                                                                                                                                                                                                                                                                                         |
| 6:4          | 7h<br>RW            | <b>Downstream Port Lane 14 Receiver Preset Hint (DPL14RPH):</b><br>Receiver Preset Hint may be used as a hint for receiver equalization by this Port when<br>the Port is operating as a Downstream Port.                                                                                         |
| 3:0          | Fh<br>RW            | <b>Downstream Port Lane 14 Transmitter Preset (DPL14TP):</b><br>Transmitter Preset used for equalization by this Port when the Port is operating as a<br>Downstream Port. This field is ignored when the Port is operating as an Upstream<br>Port.                                               |