

MII51018-2.1

## Introduction

Power consumption has become an important factor for CPLD applications with the increased use of CPLDs in low power designs. Overall low standby (static) and dynamic power is becoming increasingly important to reduce system power, and can be achieved with MAX<sup>®</sup> II devices which have low stand-by and dynamic power.

This chapter contains the following sections:

- "Power in MAX II Devices" on page 17–1
- "MAX II Power Estimation Using the PowerPlay Early Power Estimator" on page 17–3
- "PowerPlay Early Power Estimator Inputs" on page 17–3
- "Power Estimation Summary" on page 17–13
- "Power Saving Techniques" on page 17–15

## **Power in MAX II Devices**

Different from previous CPLD architectures, MAX II logic does not use sense amplifiers that require bias currents to amplify signal voltages within the device. Additionally, with the Quartus® II software, efficient implementation of most interconnects with local routing in MAX II devices significantly lowers the dynamic power. Figure 17–1 shows the typical power consumption versus frequency for MAX II devices. The power consumption (mWatts) provided is based on typical conditions using a pattern that fills a device with a 16-bit, loadable, enabled, up/down counter with no output load.



Figure 17–1. Power Consumption versus Frequency for MAX II Devices (Note 1), (2)

#### Notes to Figure 17-1:

- (1) Every device is fully utilized with 16-bit counters for power estimation.
- (2) The MAX II and MAX IIG devices can operate up to 304 MHz.
- (3)  $V_{CCINT} = 3.3 V$
- (4)  $V_{CCINT} = 2.5 V$
- (5)  $V_{CCINT} = 1.8 V (MAX IIG)$
- (6)  $V_{CCINT} = 1.8 V (MAX IIZ)$

The power consumed in MAX II devices is dependent on the design. It is very important to complete a power evaluation early in the design process to ensure that the power dissipation by MAX II devices meets system requirements and specifications.

This chapter discusses how to evaluate and manage MAX II power using the MAX II PowerPlay Early Power Estimator spreadsheet, available at www.altera.com.

# MAX II Power Estimation Using the PowerPlay Early Power Estimator

The PowerPlay Early Power Estimator spreadsheet allows you to enter information into sections based on architectural features. The PowerPlay Early Power Estimator spreadsheet also provides a subtotal of power consumed by each architectural feature reported in each section in mWatts (mW). Figure 17–2 shows the overview of the MAX II PowerPlay Early Power Estimator summary worksheet.



|                                                        |                                           | Visit the Onlin    | <u>ie</u> | PowerPlay Early            | Power Estimator                                   |  |
|--------------------------------------------------------|-------------------------------------------|--------------------|-----------|----------------------------|---------------------------------------------------|--|
|                                                        |                                           | Resource Cen       | ter       | v7.2                       | Release Notes                                     |  |
| Comments:                                              |                                           |                    |           |                            |                                                   |  |
| Input Para                                             | ameters                                   | Power (m'          | N)        | Thermal /                  | Thermal Analysis                                  |  |
| Device                                                 | EPM240                                    | Clocks             | 0.00      | Junction Temp, 1           | Г <sub>Ј</sub> (°C) <b>27.0</b>                   |  |
| Package                                                | F100 💌                                    | Logic              | 0.00      | θ <sub>JA</sub> Junction-A | mbient 51.20                                      |  |
| Temperature Grade                                      | Commercial 💽                              | UFM                | 0.00      | Maximum Allow              | ed T <sub>A</sub> (°C) 82.9                       |  |
| Power Characteristics                                  | Typical 🔽                                 | I/O                | 0.00      |                            |                                                   |  |
| V <sub>CCINT</sub> Supply Voltage                      | 3.3 V 🔽                                   | Voltage Regulator  | 0.00      | Power Supply               | Current (mA)                                      |  |
|                                                        |                                           | PSTANDBY           | 39.63     | Icci                       | POWERUP 55.00                                     |  |
| Ambient Temp, T <sub>A</sub> (°C)                      | 25                                        | P <sub>TOTAL</sub> | 39.63     |                            | I <sub>CCINT</sub> 12.00                          |  |
| Airflow                                                | Still Air 🔽                               |                    |           | _                          | 0.02                                              |  |
| Sat Tanala %                                           |                                           | tus Filo Immort    |           | Click                      | 'I <sub>cao</sub> ' for I <sub>cao</sub> per Bank |  |
| K                                                      | eset import Quar                          |                    |           |                            |                                                   |  |
| Errors:                                                |                                           |                    |           |                            |                                                   |  |
|                                                        |                                           |                    |           |                            |                                                   |  |
| Warnings:                                              |                                           |                    |           |                            |                                                   |  |
| Messages:<br>Quartus II Power Output F<br>File Load D: | File: <none><br/>ate: <n a=""></n></none> |                    |           |                            |                                                   |  |

The power estimator results are based on estimated power data from device simulations and typical silicon measurements under nominal conditions. Results obtained should only be used as an estimation of power, not as a specification. The actual I<sub>CC</sub> must be verified during device operation, as this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

## **PowerPlay Early Power Estimator Inputs**

The following sections of the chapter explain what values you need to enter for the PowerPlay Early Power Estimator spreadsheet. The areas of entry in the PowerPlay Early Power Estimator spreadsheet include input parameters, clock, logic, UFM, and input/output (I/O) module.

### **Input Parameters**

Different MAX II devices consume different amounts of power for the same design. The larger the device, the more power it consumes because of a larger clock tree. In the Main section, you can enter the following parameters for the device and design:

- Device
- Package
- Temperature grade
- Power characteristics
- V<sub>CCINT</sub> supply
- Ambient temperature
- Airflow

Figure 17–3 shows the Input Parameter section in the PowerPlay Early Power Estimator spreadsheet.

#### Figure 17–3. Input Parameter Section

| Input Para                        | ameters        |
|-----------------------------------|----------------|
| Device                            | EPM240 🔽       |
| Package                           | F100 🔽         |
| Temperature Grade                 | Commercial 🛛 🔽 |
| Power Characteristics             | Typical 💌      |
| V <sub>CCINT</sub> Supply Voltage | 3.3 V 🔽        |
|                                   |                |
| Ambient Temp, T <sub>A</sub> (°C) | 25             |
| Airflow                           | Still Air 🔽    |

Table 17–1 describes the values that must be specified in the Input Parameter section of the PowerPlay Early Power Estimator spreadsheet.

 Table 17–1.
 Input Parameter Section Information (Part 1 of 2)

| Input Parameter       | Description                                                                                                                                                                                                                                                                                                                                                           |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device                | Select your MAX II device. Larger devices have slightly higher clock dynamic power. MAX IIZ devices have the lowest $I_{CCINT}$ compared to the MAX II and MAX IIG devices because MAX IIZ devices have optimized circuitry to reduce $I_{CCINT}$ . Compared to MAX II devices, MAX IIG devices use less power because they do not use the on-chip voltage regulator. |
| Package               | Select the package that will be used. Larger packages provide a larger cooling surface and more contact points to the circuit board, leading to lower thermal resistance. Package selection does not affect power consumption.                                                                                                                                        |
| Temperature Grade     | Commercial devices have a maximum junction operating temperature of 85°C. Industrial devices offer 100°C operation while the MAX II automotive-grade devices can operate up to 125°C. This field affects the maximum junction temperature used in thermal calculations.                                                                                               |
| Power Characteristics | For MAX IIZ devices, you can select either typical or maximum power characteristics for the power estimation. The power characteristics are based on typical and theoretical worst-case silicon process. <i>Maximum</i> should be used for thermal design, while <i>Typical</i> gives you the estimation of the average use of the devices.                           |

| Input Parameter           | Description                                                                                                                                                                                                                                                                                          |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>ccint</sub> Supply | The voltage of the V <sub>CCINT</sub> power supply. For MAX IIG and MAX IIZ devices, the supply voltage must be 1.8 V. For other devices, it can be either 2.5 V or 3.3 V. Devices with lower V <sub>CCINT</sub> have lower total standby power consumption.                                         |
| Ambient Temperature       | Enter the air temperature near the CPLD. This value can range from -40°C to 125°C, depending on the device temperature grade. This parameter is used to compute junction temperature based on power dissipation and thermal resistances through the top of the chip.                                 |
| Airflow                   | Select an available ambient airflow in linear feet per minute (Ifm) or meters per second (m/s). The options are still air, 100 lfm (0.5 m/s), 200 lfm (1.0 m/s), or 400 lfm (2.0 m/s). Increased airflow results in a lower junction-to-air thermal resistance, and thus lower junction temperature. |

| Table 17-1. | Input Parameter Section Information | (Part 2 of 2) | ) |
|-------------|-------------------------------------|---------------|---|
|-------------|-------------------------------------|---------------|---|

### **Clock Section**

MAX II devices have four global clocks each. Each row in the Clock Domain subsection of the spreadsheet represents a clock network or a separate clock domain. You must enter the clock frequency ( $f_{MAX}$ ) in MHz, the total fan-out for each clock network used, and the local clock enable percentage. Figure 17–4 shows the Clock section in the PowerPlay Early Power Estimator spreadsheet.

#### Figure 17-4. Clock Section

| Clock Domain | Clock<br>Freq<br>(MHz) | Total<br>Fanout | Local<br>Enable<br>% | Total<br>Power<br>(mW) | User Comments |
|--------------|------------------------|-----------------|----------------------|------------------------|---------------|
|              | 0.0                    | 0               | 50%                  | 0.00                   |               |
|              | 0.0                    | 0               | 50%                  | 0.00                   |               |
|              | 0.0                    | 0               | 50%                  | 0.00                   |               |
|              | 0.0                    | 0               | 50%                  | 0.00                   |               |

Table 17–2 describes the parameters in the Clock section of the PowerPlay Early Power Estimator spreadsheet.

| Column Heading        | Description                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Clock Domain          | Enter a name for the clock network in this column (optional entry).                                                                                                                                                                                                                                                                                                                        |
| Clock Frequency (MHz) | Enter the frequency of the clock domain. The operating frequency for MAX II and MAX IIG is between 0 and 304 MHz. For MAX IIZ, the operating frequency is between 0 and 152 MHz.                                                                                                                                                                                                           |
| Total Fanout          | Enter the total number of logic element (LE) flipflops fed by this clock. The number of resources driven by every global clock is reported in the Fanout column of the Quartus II Compilation Report under Fitter > Resource Section > Global & Other Fast Signals > Fanout.                                                                                                               |
| Local Enable %        | Enter the average percentage of time that clock enable is high for destination flipflops. Local clock enables for flipflops in the LEs are promoted to logic array block (LAB)-wide signals. When a given flipflop is disabled, the LAB-wide clock is also disabled, cutting clock power in addition to power for downstream logic. This sheet models only the impact on clock tree power. |
| Total Power (mW)      | Represents the total power dissipation due to clock distribution.                                                                                                                                                                                                                                                                                                                          |
| User Comments         | Enter any comments (optional entry).                                                                                                                                                                                                                                                                                                                                                       |

Table 17–2. Clock Section Information

### **Logic Section**

A design is a combination of several design modules operating at different frequencies and toggle rates. Each design module can have a different amount of logic. For the most accurate power estimation, partition the design into different design modules. You can partition your design by grouping modules by clock frequency, location, hierarchy, or entities. Figure 17–5 shows the logic section in the PowerPlay Early Power Estimator spreadsheet.

Figure 17–5. Logic Section

|              |                        |       |             | Po      | ower (m | W)    |               |
|--------------|------------------------|-------|-------------|---------|---------|-------|---------------|
| Logic Module | Clock<br>Freq<br>(MHz) | # LEs | Toggle<br>% | Routing | Block   | Total | User Comments |
|              | 0.0                    | 0     | 12.5%       | 0.00    | 0.00    | 0.00  |               |
|              | 0.0                    | 0     | 12.5%       | 0.00    | 0.00    | 0.00  |               |
|              | 0.0                    | 0     | 12.5%       | 0.00    | 0.00    | 0.00  |               |
|              | 0.0                    | 0     | 12.5%       | 0.00    | 0.00    | 0.00  |               |
|              | 0.0                    | 0     | 12.5%       | 0.00    | 0.00    | 0.00  |               |
|              | 0.0                    | 0     | 12.5%       | 0.00    | 0.00    | 0.00  |               |
|              | 0.0                    | 0     | 12.5%       | 0.00    | 0.00    | 0.00  |               |
|              | 0.0                    | 0     | 12.5%       | 0.00    | 0.00    | 0.00  |               |
|              | 0.0                    | 0     | 12.5%       | 0.00    | 0.00    | 0.00  |               |
|              | 0.0                    | 0     | 12.5%       | 0.00    | 0.00    | 0.00  |               |

Each row in the Logic section represents a separate design module. Table 17–3 describes the parameters in the Logic section of the PowerPlay Early Power Estimator spreadsheet.

 Table 17–3.
 Logic Section Information (Part 1 of 2)

| Column Heading        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Logic Module          | Enter a name for each module of the design (optional entry).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Clock Frequency (MHz) | Enter a clock frequency (MHz). The operating frequency for MAX II and MAX IIG is between 0 and 304 MHz. For MAX IIZ, the operating frequency is between 0 and 152 MHz. A 100 MHz input clock with a 12.5% toggle means that each look-up table (LUT) or flipflop output toggles 12.5 million times per second ( $100 \times 12.5\%$ ).                                                                                                                                                                                                                                                                                                                                                                                           |
| # LEs                 | Enter the number of LEs in this module.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Toggle %              | Enter the average percentage of logic toggling on each clock cycle. The toggle percentage ranges from 0 to 100%. Typically, the toggle percentage is 12.5%, which is the toggle percentage of a 16-bit counter. To ensure you do not underestimate the toggle percentage, you can use a higher toggle percentage. Most logic toggles infrequently, and therefore toggle rates of <50% are more realistic.                                                                                                                                                                                                                                                                                                                        |
|                       | For example, a TFF with its input tied to $V_{cc}$ has a toggle rate of 100% because its output is changing logic states on every clock cycle (see Figure 17–6). Figure 17–7 shows an example of a 4-bit counter. The first TFF with least significant bit (LSB) output cout 0 has a toggle rate of 100% because the signal toggles on every clock cycle. The toggle rate for the second TFF with output cout 1 is 50% since the signal only toggles on every two clock cycles. Consequently, the toggle rate for the third TFF with output cout 2 and fourth TFF with output cout 3 are 25% and 12.5%, respectively. Therefore, the average toggle percentage for this 4-bit counter is $(100 + 50 + 25 + 12.5)/4 = 46.875\%$ . |

#### Table 17–3. Logic Section Information (Part 2 of 2)

| Column Heading | Description                                                                                                                                                                                                                                  |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Routing        | Represents the power dissipation due to estimated routing.                                                                                                                                                                                   |
|                | Routing power is highly dependent on placement and routing, which itself is a function of design complexity. The values shown are representative of routing power average based on experimentation on over 100 real-world designs.           |
|                | Use the Quartus II PowerPlay Power Analyzer for detailed analysis based on the routing used in your design.                                                                                                                                  |
| Block          | Represents the power dissipation due to internal toggling of the LEs.                                                                                                                                                                        |
|                | Logic block power is a function of the function implemented and relative toggle rates of the various inputs. The PowerPlay Early Power Estimator spreadsheet uses an estimate based on observed behavior across over 100 real-world designs. |
|                | Use the Quartus II PowerPlay Power Analyzer for an accurate analysis based on the exact synthesis of your design.                                                                                                                            |
| Total          | Represents the total power dissipation. The total power dissipation is the sum of the routing and block power.                                                                                                                               |
| User Comments  | Enter any comments (optional entry).                                                                                                                                                                                                         |

#### Figure 17–6. T-Flipflop



Figure 17–7. 4-Bit Counter



### **UFM Section**

When the design utilizes the UFM, the PowerPlay Early Power Estimator spreadsheet considers the time spent during read operations into the power estimation. Figure 17–8 shows the UFM section in the PowerPlay Early Power Estimator spreadsheet.

#### Figure 17–8. UFM Section



Table 17–4 describes the parameters in the UFM section of the PowerPlay Early Power Estimator spreadsheet.

 Table 17–4.
 UFM Section Information

| Column Heading   | Description                                                                                                                                                                                                                                                                      |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UFM Module       | Enter a name for the UFM module in this column (optional entry).                                                                                                                                                                                                                 |
| Read %           | Enter the percentage of time the UFM spends in Read mode. It takes 16 clock cycles to shift the serial data out after an internal UFM read so the read operation occurs less than 1/17 (or about 6%) of the time. The clock in this calculation is the UFM block's DRCLK signal. |
| Total Power (mW) | Total power dissipation due to reading from the UFM block (mW). Programming and erasing can only be performed a limited number of times over the life of the device so they do not contribute to average power.                                                                  |
| User Comments    | Enter any comments (optional entry).                                                                                                                                                                                                                                             |

### I/O Section

MAX II devices feature programmable I/O pins that support a wide range of industry I/O standards for increased design flexibility. The I/O section in the PowerPlay Early Power Estimator spreadsheet allows you to estimate the I/O pin power consumption based on the pin's I/O standards.

The total thermal power is the sum of the thermal power consumed by the device based on each power rail.

Thermal Power = Thermal P<sub>INT</sub> + Thermal P<sub>IO</sub>

Figure 17–9 shows a graphical representation of the thermal power consumption.





The PowerPlay Early Power Estimator spreadsheet estimates the current for each I/O bank based on the  $V_{CCIO}$  settings, if you specify the I/O bank for I/O pins in the I/O section. Figure 17–10 shows the I/O bank parameter settings.

| Figure 17– | 10. I/0 | Bank | Parameter | Settings |
|------------|---------|------|-----------|----------|
|------------|---------|------|-----------|----------|

|            | V <sub>CCI0</sub> (V) |   | I <sub>ccio</sub> (mA) |  |  |
|------------|-----------------------|---|------------------------|--|--|
| I/O Bank 1 | 1.5                   | • | 0.01                   |  |  |
| I/O Bank 2 | 1.5                   | • | 0.01                   |  |  |
| N/A        | 1.5                   | • | 0.00                   |  |  |
| N/A        | 1.5                   | • | 0.00                   |  |  |
| Unassigned |                       |   | 0.00                   |  |  |

Table 17–5 describes the I/O bank parameters in the I/O section of the PowerPlay Early Power Estimator spreadsheet.

 Table 17–5.
 I/O Bank Information

| Column Heading    | Description                                                                                                                               |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CCIO</sub> | Select the $V_{\mbox{\tiny CCIO}}$ voltage for each bank. Used to cross-check selected I/O standards in I/O section for warning purposes. |
| I <sub>ccio</sub> | Shows the total supply current due to the I/O pins in each I/O bank.                                                                      |
| Unassigned        | Represents the $I_{\mbox{\tiny CCI0}}$ of all I/O modules not assigned to an I/O bank.                                                    |

Each row in the I/O section represents a design module where the I/O pins have the same frequency, toggle percentage, average capacitive load, I/O standard, and I/O bank. Figure 17–11 shows the I/O section of the PowerPlay Early Power Estimator spreadsheet and Table 17–6 describes the I/O module parameters.

0.00

0.00

0.00

0.00

0.00

0.00

0.00

0.00

0.00

0.00

0.00

0.00

User Comments

| igure 1 | 17-11. I/O Sec | tion |                        |                     |                    |                    |          |           |             |         |              |                          |                          |         |        |       |                    |             |  |
|---------|----------------|------|------------------------|---------------------|--------------------|--------------------|----------|-----------|-------------|---------|--------------|--------------------------|--------------------------|---------|--------|-------|--------------------|-------------|--|
|         |                |      |                        |                     |                    |                    |          |           |             |         |              |                          |                          | Po      | wer (m | W)    | Supply Cu          | irrent (mA) |  |
| Module  | I/O Standard   |      | Clock<br>Freq<br>(MHz) | #<br>Output<br>Pins | #<br>Input<br>Pins | #<br>Bidir<br>Pins | l/<br>Ba | ′O<br>ank | Toggle<br>% | 0E<br>% | Load<br>(pF) | Bank<br>I/O Std<br>Check | Bank<br>Voltage<br>Check | Routing | Block  | Total | I <sub>ccint</sub> | Iccio       |  |
|         | 1.5 V 2mA      | -    | 0.0                    | 0                   | 0                  | 0                  | ?        | •         | 12.5%       | 100%    | 0            | N/A                      | N/A                      | 0.00    | 0.00   | 0.00  | 0.00               | 0.00        |  |
|         | 1.5 V 2mA      | -    | 0.0                    | 0                   | 0                  | 0                  | ?        | ▼         | 12.5%       | 100%    | 0            | N/A                      | N/A                      | 0.00    | 0.00   | 0.00  | 0.00               | 0.00        |  |
|         | 1.5 V 2mA      | -    | 0.0                    | 0                   | 0                  | 0                  | ?        | ▼         | 12.5%       | 100%    | 0            | N/A                      | N/A                      | 0.00    | 0.00   | 0.00  | 0.00               | 0.00        |  |
|         | 1.5 V 2mA      | -    | 0.0                    | 0                   | 0                  | 0                  | ?        | •         | 12.5%       | 100%    | 0            | N/A                      | N/A                      | 0.00    | 0.00   | 0.00  | 0.00               | 0.00        |  |

▼ 12.5% 100% 0

✓ 12.5% 100% 0
 ✓ 12.5% 100% 0

▼ 12.5% 100% 0

0 ? 💌 12.5% 100% 0

12.5% 100% 0

•

2

?

N/A

 $\mathbb{N}/\mathbb{A}$ 

N/A

0.00

0.00

0.00

0.00

0.00

0.00

0.00

0.00

0.00

0.00

0.00

0.00 0.00

0.00

0.00

0.00

0.00

0.00

## F

1.5 V 2mA

Table 17-6. I/O Section Information (Part 1 of 2)

0.0

0.0 0 0 0

0.0 0 0 0

0.0 0 0 0

0.0 0 0 0

▼ 0.0

•

• •

•

•

0 0 0 ?

0 0

| Column Heading   | Description                                                                                                                                                                                                                                                                                            |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Module           | Enter a name for the module in this column (optional entry).                                                                                                                                                                                                                                           |
| I/O Standard     | Select the I/O standard for the input, output, or bidirectional pins in this module from the pull-<br>down list. The calculated I/O power varies based on the I/O standard.                                                                                                                            |
| Clock Freq (MHz) | Enter the clock frequency (MHz). The operating frequency for MAX II and MAX IIG is between 0 and 304 MHz. For MAX IIZ, the operating frequency is between 0 and 152 MHz. A 100 MHz input clock with a 12.5% toggle means that each I/O pin toggles 12.5 million times per second (100 $\times$ 12.5%). |
| # Output Pins    | Enter the number of output pins in this module.                                                                                                                                                                                                                                                        |
| # Input Pins     | Enter the number of input pins in this module.                                                                                                                                                                                                                                                         |
| # Bidir Pins     | Enter the number of bidirectional pins in this module.                                                                                                                                                                                                                                                 |
|                  | An I/O pin configured as bidirectional but used only as an output consumes more power than one configured as an output-only, due to the toggling of the input buffer every time the output buffer toggles (they share a common pin).                                                                   |
| I/O Bank         | Select the I/O bank for the module. If you do not know which I/O bank the pins will be assigned to, leave the value as "?". Assigning the I/O module to a bank checks whether your I/O voltage assignments are compatible or not, allowing per-bank $I_{cci0}$ reporting.                              |
|                  | The PowerPlay Early Power Estimator spreadsheet does not take any I/O placement constraints into consideration except for I/O standard and bank match, and I/O voltage.                                                                                                                                |
| Toggle %         | Enter the average percentage of output, bidirectional, and input pins toggling on each clock cycle.<br>The toggle percentage ranges from 0 to 100% for output pins and can be up to 200% for input<br>pins used as clocks because clocks toggle at twice the clock frequency.                          |
|                  | Typically, the toggle percentage is 12.5%. To be more conservative, you can use a higher toggle percentage.                                                                                                                                                                                            |

#### Table 17–6. I/O Section Information (Part 2 of 2)

| Column Heading     | Description                                                                                                                                                                                                                |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0E %               | Enter the average percentage of time that:                                                                                                                                                                                 |
|                    | The output I/O pins are enabled.                                                                                                                                                                                           |
|                    | <ul> <li>Bidirectional I/O pins are outputs and enabled.</li> </ul>                                                                                                                                                        |
|                    |                                                                                                                                                                                                                            |
|                    | During the remaining time:                                                                                                                                                                                                 |
|                    | <ul> <li>Output I/O pins are tri-stated.</li> </ul>                                                                                                                                                                        |
|                    | Bidirectional I/O pins are inputs.                                                                                                                                                                                         |
|                    | This number must be a percentage between 0% and 100%.                                                                                                                                                                      |
| Load (pF)          | Enter the pin loading external to the chip (pF). This parameter only applies to output and bidirectional pins.                                                                                                             |
|                    | Pin and package capacitance is already included in the I/O model. Therefore, you only need to include off-chip capacitance in the Load parameter.                                                                          |
| Bank I/O Std Check | Indicates whether the selected I/O standard is available on the selected I/O bank or not. Not all I/O banks can implement every I/O standard.                                                                              |
| Bank Voltage Check | Indicates whether the selected I/O bank has a voltage compatible with the selected I/O standard or not.                                                                                                                    |
| Routing            | Represents the power dissipation due to estimated routing.                                                                                                                                                                 |
|                    | Routing power is highly dependent on placement and routing, which itself is a function of design complexity. The values shown are representative of routing power based on experimentation on over 100 real-world designs. |
|                    | Use the Quartus II PowerPlay Power Analyzer for detailed analysis based on the routing used in your design.                                                                                                                |
| Block              | Represents the power dissipation due to internal and load toggling of the I/O.                                                                                                                                             |
|                    | Use the Quartus II PowerPlay Power Analyzer for accurate analysis based on the exact I/O configuration of your design.                                                                                                     |
| Total              | Represents the total power dissipation. The total power dissipation is the sum of the routing and block power.                                                                                                             |
|                    | Represents the current drawn from the $I_{\text{CCINT}}$ rail. Powers internal digital circuitry and routing.                                                                                                              |
| I <sub>CCIO</sub>  | Represents the current drawn from this bank's $V_{\text{ccio}}$ rail.                                                                                                                                                      |
| User Comment       | Enter any comments (optional entry).                                                                                                                                                                                       |

### **Other Input Information**

There are three other buttons below the input parameters section: Set Toggle %, Reset, and Import Quartus File, as shown in Figure 17–12.

| <b>Figure 17–12.</b> The Three Bullons |
|----------------------------------------|
|----------------------------------------|



### Set Toggle %

Sets the toggle rate for the Logic Module and I/O Module.

#### Reset

Clears all input values in the PowerPlay Early Power Estimator spreadsheet.

### **Importing the Quartus II Early Power Estimator File**

If you have created the user design, you can use the Quartus II software to generate the PowerPlay Early Power Estimator file and then import this file into the PowerPlay Early Power Estimator spreadsheet. This power estimation report file contains the device resource information and importing this file saves you time and effort otherwise spent manually entering information into the PowerPlay Early Power Estimator spreadsheet. You can manually change any of the values after importing the file.

To generate the PowerPlay Early Power Estimator file, first compile your design in the Quartus II software. After that, on the Project menu, click **Generate PowerPlay Early Power Estimator File**. The Quartus II software creates a PowerPlay Early Power Estimator file with the name <revision name>\_**early\_pwr.csv**.

For more information about generating the PowerPlay Early Power Estimator file in the Quartus II software, refer to the *PowerPlay Power Analysis* chapter in volume 3 of the *Quartus II Handbook*.

To import data into the PowerPlay Early Power Estimator spreadsheet, perform the following steps:

- 1. Click Import Quartus File in the PowerPlay Early Power Estimator spreadsheet.
- 2. Browse to a power estimation file generated from the Quartus II software. Click **OK**.

Clicking **OK** clears any user-entered values in the PowerPlay Early Power Estimator spreadsheet and populates the PowerPlay Early Power Estimator spreadsheet with device resource information from the specified power estimation file.

After importing a file, manually specify some of the input parameters in the main section. These input parameters include:

- V<sub>CCINT</sub> supply voltage
- Ambient temperature
- Airflow

The ambient temperature and airflow are used for thermal analysis only. Refer to the input parameters section for more information on these parameters.

The clock frequency values imported into PowerPlay Early Power Estimator Clock Domain, Logic, and I/O modules are the same as the  $f_{MAX}$  values of the design. You can manually edit the clock frequency and the toggle percentage in the PowerPlay Early Power Estimator spreadsheet to suit your system requirements.

## **Power Estimation Summary**

The main worksheet of the PowerPlay Early Power Estimator spreadsheet summarizes the power and current estimates for the design. It displays the total power, thermal analysis, and power supply current information. The accuracy of the information depends on the information entered. The power consumed can also vary greatly depending on the toggle rates entered. The following sections provide a description of the results of the PowerPlay Early Power Estimator spreadsheet.

### Power

This section shows the power dissipated in the MAX II device. The total thermal power is shown in mWatts and is a sum of the thermal power of all the resources being used in the device. The total thermal power includes the typical power from standby and dynamic power. Figure 17–13 shows the Power section.

Figure 17–13. Power Section



Table 17–7 describes the thermal power parameters in the PowerPlay Early Power Estimator spreadsheet.

| Table 17-7. | Power | Information |
|-------------|-------|-------------|
|-------------|-------|-------------|

| Column Heading       | Description                                                                                                                                                        |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Clock                | Represents the dynamic power consumed by clock networks. Click <b>Clocks</b> for details.                                                                          |
| Logic                | Represents the dynamic power consumed by LEs and associated routing. Click <b>Logic</b> for details.                                                               |
| UFM                  | Represents the dynamic power consumed by the <b>UFM</b> block. Click <b>UFM</b> for details.                                                                       |
| I/O                  | Represents the dynamic power consumed by I/O pins and associated routing. Click I/O for details.                                                                   |
| Voltage Regulator    | Represents the dynamic power consumed by the on-chip voltage regulator for a device that supports 2.5-V/3.3-V $V_{\mbox{\tiny CCINT}}$                             |
| P <sub>STANDBY</sub> | Represents the standby/static power consumed irrespective of clock frequency. The value includes static power consumed by the I/O banks and the voltage regulator. |
|                      | $P_{\mbox{\tiny STANDBY}}$ is dependent on the selected device and the $V_{\mbox{\tiny CCINT}}$ supply voltage.                                                    |
| P <sub>TOTAL</sub>   | Represents the total power consumed by the CPLD. Refer to "Power Supply Current" on page 17–15 for the current draw from the CPLD supply rails.                    |

### **Thermal Analysis**

In the Thermal Analysis part, the PowerPlay Early Power Estimator spreadsheet considers the device's ambient temperature and the airflow to determine the junction temperature ( $T_1$ ) of the device in °C.

The device can be considered a heat source and the junction temperature is the temperature at the device. The thermal resistance of the path is referred to as the junction-to-ambient thermal resistance ( $\theta_{JA}$ ). Figure 17–14 shows the thermal model for the PowerPlay Early Power Estimator spreadsheet.





The PowerPlay Early Power Estimator spreadsheet determines the junction-toambient thermal resistance ( $\theta_{JA}$ ) based on the device, package, and airflow selected in the main input parameters.

The PowerPlay Early Power Estimator spreadsheet calculates the total power based on the device properties which provide  $\theta_{JA}$  and the ambient and junction temperature using the following equation:

Equation 17–1.

$$P = \frac{T_J - T_A}{\theta_{JA}}$$

Figure 17–15 shows the Thermal Analysis section and Table 17–8 describes the thermal analysis parameters in the PowerPlay Early Power Estimator spreadsheet.

Figure 17–15. Thermal Analysis Section



| Column Heading                              | Description                                                                                                                                         |
|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Junction Temp, $T_J$ (°C)                   | Represents the estimated device junction temperature.                                                                                               |
| $\theta_{\mbox{\tiny JA}}$ Junction-Ambient | Represents the junction-to-ambient thermal resistance through the top of the device (°C/W).                                                         |
| Maximum Allowed T <sub>A</sub> (°C)         | Represents a guideline for the maximum ambient temperature (°C) that the device can be subjected to without violating maximum junction temperature. |

Table 17-8. Thermal Analysis Information

### **Power Supply Current**

The power supply current provides the estimated current consumption for power supplies. The I<sub>CCPOWERUP</sub> is only applicable during power up when the configuration flash memory (CFM) block downloads to the SRAM. The I<sub>CCINT</sub> current is the supply current required from V<sub>CCINT</sub>. The total I<sub>CCIO</sub> current is the supply current required from V<sub>CCIO</sub> for all I/O banks. For estimates of I<sub>CCIO</sub> based on I/O banks, refer to the "I/O Section" on page 17–8 of the PowerPlay Early Power Estimator spreadsheet. Figure 17–16 shows the Power Supply Current section.

Figure 17–16. Power Supply Current

| Power Supply Current                           | (mA)        |
|------------------------------------------------|-------------|
| ICCPOWERUP                                     | 55.00       |
| ICCINT                                         | 17.91       |
| Iccio                                          | 0.17        |
| Click 'I <sub>colo</sub> ' for I <sub>co</sub> | ao per Bank |

Table 17–9 describes the Power Supply Current parameters of the PowerPlay Early Power Estimator spreadsheet.

**Table 17–9.** Power Supply Current Information

| Column Heading     | Description                                                                                                                                                           |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    | Represents the maximum current drawn during power-up.                                                                                                                 |
| I <sub>CCINT</sub> | Represents the total current drawn from the $I_{CCINT}$ supply.                                                                                                       |
| I <sub>CCIO</sub>  | Represents the total current drawn from the $I_{ccio}$ power rail(s). Refer to the "I/O Section" on page 17–8 for details about the current drawn from each I/O rail. |

## **Power Saving Techniques**

The following guidelines reduce power consumption for an application:

- Slow the operation in portions of the circuit. I<sub>CC</sub> is proportional to the frequency of operation. Slowing parts of a circuit lowers the I<sub>CC</sub> and therefore reduces the power. MAX II devices provide global or array clock source for all registers. Signals that do not require high-speed operation can use a slower array clock that reduces the system power consumption.
- Reduce the number of outputs. Standby and dynamic current are required to support all I/O pins on the device. Reducing the number of I/O pins can reduce current necessary for the device, and thereby reduce the power.

- Reduce the loading and/or external capacitance on the outputs. Excessive loading and capacitance of printed circuit board (PCB) traces and other ICs on the output pins significantly increases the power. Keeping excess load and external capacitance to a minimum on the outputs pins whenever possible will significantly reduce the current necessary for the device.
- Reduce the amount of circuitry in the device. Power depends on the amount of internal logic that switches at any given time. Reducing the amount of logic in a device reduces the current in the device and thus reduces the power.
- Modify the design to reduce power. Identify areas in the design that can be revised to reduce the power requirements. Common solutions include reducing the number of switching nodes and/or required logic, and removing redundant unnecessary signals.
- Modify I/O Locations. Grouping I/O pins from common logic blocks allows the Quartus II software to place the associated logic closer together. The more compact a logic block and I/O, the lower its dynamic power (especially true of low utilization designs with I/O spread around the device).
- Increase the performance requirements in the constraint file. Improving the performance that is beyond the need for operation reduces the power dissipation. The Quartus II software optimizes the design and places logic closer together, uses shorter routing and fewer logic levels, and lowers dynamic power and improves performance.

MAX II devices offer a power-down capability that conserves battery life for portable applications. For more information about the power-down capability in MAX II devices and an application design example, refer to AN 422: Power Management in Portable Systems Using MAX II CPLDs.

## Conclusion

This chapter discusses how to evaluate and manage MAX II power by using the MAX II PowerPlay Early Power Estimator spreadsheet. This power estimation tool estimates the power consumption for your design based on typical conditions. The MAX II board-level designer can exploit the power calculator before board design and layout. The MAX II PowerPlay Early Power Estimator spreadsheet is available on the Altera website at www.altera.com.

## **Referenced Documents**

This chapter references the following documents:

- AN 422: Power Management in Portable Systems Using MAX II CPLDs
- PowerPlay Power Analysis chapter in volume 3 of the Quartus II Handbook

# **Document Revision History**

Table 17–10 shows the revision history for this chapter.

Table 17–10. Document Revision History

| Date and Revision             | Changes Made                                                                                                                                                                                                                                             | Summary of Changes                               |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| October 2008, version 2.1     | <ul> <li>Updated New Document Format.</li> </ul>                                                                                                                                                                                                         | —                                                |
| December 2007,<br>version 2.0 | <ul> <li>Updated Figure 17–1, Figure 17–2, and Figure 17–3.</li> <li>Updated Table 17–1 with information about power characteristics.</li> <li>Updated Table 17–2, Table 17–3, and Table 17–6.</li> <li>Added "Referenced Documents" section.</li> </ul> | Updated document<br>with MAX IIZ<br>information. |
| December 2006,<br>version 1.5 | <ul> <li>Added document revision history.</li> </ul>                                                                                                                                                                                                     |                                                  |
| July 2006,<br>version 1.4     | <ul> <li>Minor content update.</li> </ul>                                                                                                                                                                                                                | _                                                |
| August 2005,<br>version 1.3   | <ul> <li>Updated the entire MAX II Power Estimation Using the PowerPlay Early<br/>Power Estimator section.</li> </ul>                                                                                                                                    | —                                                |
| January 2005,<br>version 1.2  | <ul> <li>Previously published as Chapter 18. No changes to content.</li> </ul>                                                                                                                                                                           | —                                                |
| December 2004,<br>version 1.1 | <ul> <li>Added Excel Macro, General I/O AC Power, and General I/O DC Power sections.</li> <li>Updated figures.</li> <li>Updated Table 17-1</li> </ul>                                                                                                    | _                                                |