

## 7. External Memory Interfaces in Stratix IV Devices

### SIV51007-3.2

This chapter describes external memory interfaces available with the Stratix<sup>®</sup> IV device family and that family's silicon capability to support external memory interfaces. To support the level of system bandwidth achievable with Altera<sup>®</sup> Stratix IV FPGAs, the devices provide an efficient architecture to quickly and easily fit wide external memory interfaces within their small modular I/O bank structure. The I/Os are designed to provide high-performance support for existing and emerging external double data rate (DDR) memory standards, such as DDR3, DDR2, DDR SDRAM, QDR II+, QDR II SRAM, and RLDRAM II.

Stratix IV I/O elements provide easy-to-use built-in functionality required for a rapid and robust implementation with features such as dynamic calibrated on-chip termination (OCT), trace mismatch compensation, read- and write-leveling circuit for DDR3 SDRAM interfaces, half data rate (HDR) blocks, and 4- to 36-bit programmable DQ group widths.

The high-performance memory interface solution is backed-up by a self-calibrating megafunction (ALTMEMPHY), optimized to take advantage of the Stratix IV I/O structure and the TimeQuest Timing Analyzer, which completes the picture by providing the total solution for the highest reliable frequency of operation across process, voltage, and temperature (PVT) variations.

This chapter contains the following sections:

- "Memory Interfaces Pin Support" on page 7–3
- "Stratix IV External Memory Interface Features" on page 7–29



For more information about external memory system performance specifications, board design guidelines, timing analysis, simulation, and debugging information, refer to the *External Memory Interface Handbook*.

© 2011 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX are Reg. U.S. Pat. & Tm. Off. and/or trademarks of Altera Corporation in the U.S. and other countries. All other trademarks and service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Figure 7–1 shows an overview of the memory interface data path that uses all the Stratix IV I/O element (IOE) features.





#### Notes to Figure 7-1:

- (1) You can bypass each register block.
- (2) The blocks used for each memory interface may differ slightly. The shaded blocks are part of the Stratix IV IOE.
- (3) These signals may be bidirectional or unidirectional, depending on the memory standard. When bidirectional, the signal is active during both read and write operations.

Memory interfaces use Stratix IV device features such as delay-locked loops (DLLs), dynamic OCT control, read- and write-leveling circuitry, and I/O features such as OCT, programmable input delay chains, programmable output delay, slew rate adjustment, and programmable drive strength.



For more information about I/O features, refer to the *I/O Features in Stratix IV Devices* chapter.

The ALTMEMPHY megafunction instantiates a phase-locked loop (PLL) and PLL reconfiguration logic to adjust the phase shift based on VT variation.

For more information about the Stratix IV PLL, refer to the *Clock Networks and PLLs in Stratix IV Devices* chapter. For more information about the ALTMEMPHY megafunction, refer to the *External Memory PHY Interface (ALTMEMPHY) (nonAFI) Megafunction User Guide*.

### **Memory Interfaces Pin Support**

A typical memory interface requires data (D, Q, or DQ), data strobe (DQS/CQ and DQSn/CQn), address, command, and clock pins. Some memory interfaces use data mask (DM, BWSn, or NWSn) pins to enable write masking and QVLD pins to indicate that the read data is ready to be captured. This section describes how Stratix IV devices support all these different pins.

- If you have more than one clock pair, you must place them in the same DQ group. For example, if you have two clock pairs, you must place both of them in the same ×4 DQS group.
- **For more information about pin connections, refer to the** *Stratix IV GX and Stratix IV E Device Family Pin Connection Guidelines.*
- For more information about pin planning and pin connections between a Stratix IV device and an external memory device, refer to the *External Memory Interface Handbook*.

DDR3, DDR2, DDR SDRAM, and RLDRAM II devices use the CK and CK# signals to capture the address and command signals. Generate these signals to mimic the write-data strobe using Stratix IV DDR I/O registers (DDIOs) to ensure that the timing relationships between the CK/CK# and DQS signals ( $t_{DQSS}$ ,  $t_{DSS}$ , and  $t_{DSH}$  in DDR3, DDR2, and DDR SDRAM devices or  $t_{CKDK}$  in RLDRAM II devices) are met. QDR II+ and QDR II SRAM devices use the same clock (K/K#) to capture write data, address, and command signals.

Memory clock pins in Stratix IV devices are generated using a DDIO register going to differential output pins (refer to Figure 7–2), marked in the pin table with DIFFOUT, DIFFIO\_TX, or DIFFIO\_RX prefixes.

•••

For more information about which pins to use for memory clock pins, refer to the *External Memory Interface Handbook*.

### Figure 7–2. Memory Clock Generation



#### Notes to Figure 7–2:

- (1) For pin location requirements, refer to the External Memory Interface Handbook.
- (2) The mem\_clk[0] and mem\_clk\_n[0] pins for DDR3, DDR2, and DDR SDRAM interfaces use the I/O input buffer for feedback required by the ALTMEMPHY megafunction for tracking; therefore, use bidirectional I/O buffers for these pins. For memory interfaces using a differential DQS input, the input feedback buffer is configured as differential input. For memory interfaces using a single-ended DQS input, the input buffer is configured as a single-ended input. Using a single-ended input feedback buffer requires that I/O standard's VREF voltage is provided to that I/O bank's VREF pins.
- (3) To minimize jitter, regional clock networks are required for memory output clock generation.

Stratix IV devices offer differential input buffers for differential read-data strobe and clock operations. In addition, Stratix IV devices also provide an independent DQS logic block for each CQn pin for complementary read-data strobe and clock operations. In the Stratix IV pin tables, the differential DQS pin pairs are denoted as DQS and DQSn pins, while the complementary CQ signals are denoted as CQ and CQn pins. DQSn and CQn pins are marked separately in the pin table. Each CQn pin connects to a DQS logic block and the shifted CQn signals go to the negative-edge input registers in the DQ IOE registers.

Use differential DQS signaling for DDR2 SDRAM interfaces running at or above 333 MHz.

DQ pins can be bidirectional signals, as in DDR3, DDR2, and DDR SDRAM, and RLDRAM II common I/O (CIO) interfaces, or unidirectional signals, as in QDR II+, QDR II SRAM, and RLDRAM II separate I/O (SIO) devices. Connect the unidirectional read-data signals to Stratix IV DQ pins and the unidirectional write-data signals to a different DQS/DQ group than the read DQS/DQ group. Furthermore, the write clocks must be assigned to the DQS/DQSn pins associated to this write DQS/DQ group. Do not use the CQ/CQn pin-pair for write clocks.

Using a DQS/DQ group for the write-data signals minimizes output skew, allows access to the write-leveling circuitry (for DDR3 SDRAM interfaces), and allows vertical migration. These pins also have access to deskewing circuitry (using programmable delay chains) that can compensate for delay mismatch between signals on the bus.

The DQS and DQ pin locations are fixed in the pin table. Memory interface circuitry is available in every Stratix IV I/O bank that does not support transceivers. All the memory interface pins support the I/O standards required to support DDR3, DDR2, DDR SDRAM, QDR II+, QDR II SRAM, and RLDRAM II devices.

The Stratix IV device family supports DQS and DQ signals with DQ bus modes of ×4, ×8/×9, ×16/×18, or ×32/×36, although not all devices support DQS bus mode ×32/×36. When any of these pins are not used for memory interfacing, you can use them as user I/Os. In addition, you can use any DQSn or CQn pins not used for clocking as DQ (data) pins. Table 7–1 lists pin support per DQS/DQ bus mode, including the DQS/CQ and DQSn/CQn pin pair.

| Mode             | DQSn Support | CQn Support | Parity or DM<br>(Optional) | QVLD<br>(Optional) (1) | Typical<br>Number of<br>Data Pins<br>per Group | Maximum<br>Number of<br>Data Pins<br>per Group<br>(2) |
|------------------|--------------|-------------|----------------------------|------------------------|------------------------------------------------|-------------------------------------------------------|
| ×4               | Yes          | No          | No <i>(6)</i>              | No                     | 4                                              | 5                                                     |
| ×8/×9 <i>(3)</i> | Yes          | Yes         | Yes                        | Yes                    | 8 or 9                                         | 11                                                    |
| ×16/×18 (4)      | Yes          | Yes         | Yes                        | Yes                    | 16 or 18                                       | 23                                                    |
| ×32/×36 (5)      | Yes          | Yes         | Yes                        | Yes                    | 32 or 36                                       | 47                                                    |
| ×32/×36 (7)      | Yes          | Yes         | No <i>(8)</i>              | Yes                    | 32 or 36                                       | 39                                                    |

### Notes to Table 7-1:

(1) The QVLD pin is not used in the ALTMEMPHY megafunction.

- (2) This represents the maximum number of DQ pins (including parity, data mask, and QVLD pins) connected to the DQS bus network with single-ended DQS signaling. When you use differential or complementary DQS signaling, the maximum number of data per group decreases by one. This number may vary per DQS/DQ group in a particular device. Check the pin table for the exact number per group. For DDR3, DDR2, and DDR interfaces, the number of pins is further reduced for an interface larger than ×8 due to the need of one DQS pin for each ×8/×9 group that is used to form the ×16/×18 and ×32/×36 groups.
- (3) Two ×4 DQS/DQ groups are stitched to make a ×8/×9 group so there are a total of 12 pins in this group.
- (4) Four ×4 DQS/DQ groups are stitched to make a ×16/×18 group.
- (5) Eight ×4 DQS/DQ groups are stitched to make a ×32/×36 group.
- (6) The DM pin can be supported if differential DQS is not used and the group does not have additional signals.
- (7) These ×32/×36 DQS/DQ groups are available in EP4SGX290, EP4SGX360, and EP4SGX530 devices in 1152- and 1517-pin FineLine BGA packages. There are 40 pins in each of these DQS/DQ groups.
- (8) There are 40 pins in each of these DQS/DQ groups. The BWSn pins cannot be placed within the same DQS/DQ group as the write data pins because of insufficient pins available.

Table 7–2 lists the number of DQS/DQ groups available per side in each Stratix IV device. For a more detailed listing of the number of DQS/DQ groups available per bank in each Stratix IV device, see Figure 7–3 through Figure 7–19. These figures represent the die-top view of the Stratix IV device.

Table 7-2. Number of DQS/DQ Groups in Stratix IV Devices per Side (Part 1 of 3) (Note 1)

| Device                 | Package      | Side       | <b>×4</b> (2) | ×8/×9 | ×16/×18 | <b>×32/×36</b> (3) | Refer to:  |  |
|------------------------|--------------|------------|---------------|-------|---------|--------------------|------------|--|
| EP4SGX70               |              | Left       | 14            | 6     | 2       | 0                  |            |  |
| EP4SGX110              |              | Top/Bottom | 17            | 8     | 2       | 0                  | Figure 7–3 |  |
| EP4SGX180<br>EP4SGX230 | FineLine BGA | Right      | 0             | 0     | 0       | 0                  |            |  |
| EP4SGX290              | 780-pin      | Left/Right | 0             | 0     | 0       | 0                  | Figure 7 5 |  |
| EP4SGX360              | FineLine BGA | Top/Bottom | 18            | 8     | 2       | 0                  | Figure 7–5 |  |
| EP4SE230<br>EP4SE360   | 780-pin      | Left/Right | 14            | 6     | 2       | 0                  | Figure 7–4 |  |
|                        | FineLine BGA | Top/Bottom | 17            | 8     | 2       | 0                  |            |  |

| Device                           | Package                                   | Side       | <b>×4</b> (2) | ×8/×9 | ×16/×18 | <b>×32/×36</b> (3) | Refer to:               |  |
|----------------------------------|-------------------------------------------|------------|---------------|-------|---------|--------------------|-------------------------|--|
|                                  | 1152-pin                                  | Right/Left | 7             | 3     | 1       | 0                  |                         |  |
| EP4SGX110                        | FineLine BGA<br>(with 16<br>transceivers) | Top/Bottom | 17            | 8     | 2       | 0                  | Figure 7–6              |  |
|                                  | 1152-pin                                  | Right/Left | 14            | 6     | 2       | 0                  |                         |  |
| EP4SGX70<br>EP4SGX110            | FineLine BGA<br>(with 24<br>transceivers) | Top/Bottom | 17            | 8     | 2       | 0                  | Figure 7–7              |  |
| EP4SGX180                        | 1152-pin                                  | Right/Left | 13            | 6     | 2       | 0                  | Figure 7–8              |  |
| EP4SGX230                        | FineLine BGA                              | Top/Bottom | 26            | 12    | 4       | 0                  | rigui e 7—o             |  |
| EP4SGX290                        | 1152-pin                                  | Right/Left | 13            | 6     | 2       | 0                  |                         |  |
| EP4SGX360<br>EP4SGX530           | FineLine BGA                              | Top/Bottom | 26            | 12    | 4       | 2 (4)              | Figure 7–9              |  |
| EP4SE360<br>EP4SE530<br>EP4SE820 | 1152-pin<br>FineLine BGA                  | All sides  | 26            | 12    | 4       | 0                  | Figure 7–10             |  |
| EP4SGX180<br>EP4SGX230           | 1517-pin<br>FineLine BGA                  | All sides  | 26            | 12    | 4       | 0                  | Figure 7–1 <sup>-</sup> |  |
| EP4SGX290                        | 1517-pin                                  | Right/Left | 26            | 12    | 4       | 0                  |                         |  |
| EP4SGX360<br>EP4SGX530           | FineLine BGA                              | Top/Bottom | 26            | 12    | 4       | 2 (4)              | Figure 7–12             |  |
| EP4SE530                         | 1517-pin                                  | Right/Left | 34            | 16    | 6       | 0                  | Figure 7–1:             |  |
| EP4SE820                         | FineLine BGA                              | Top/Bottom | 38            | 18    | 8       | 4                  |                         |  |
| EP4S40G2                         |                                           | Left       | 12            | 3     | 1       | 0                  |                         |  |
| EP4S40G5<br>EP4S100G2            | 1517-pin<br>FineLine BGA                  | Top/Bottom | 26            | 12    | 4       | 0                  | Figure 7–14             |  |
| EP4S100G5                        |                                           | Right      | 11            | 4     | 1       | 0                  |                         |  |
| EP4SGX290                        | 1760-pin                                  | Right/Left | 26            | 12    | 4       | 0                  |                         |  |
| EP4SGX360<br>EP4SGX530           | FineLine BGA                              | Top/Bottom | 38            | 18    | 8       | 4                  | Figure 7–1              |  |
|                                  | 1760-pin                                  | Right/Left | 34            | 16    | 6       | 0                  | Figure 7–1              |  |
| EP4SE530                         | FineLine BGA                              | Top/Bottom | 38            | 18    | 8       | 4                  | rigure 7–11             |  |
| EP4SE820                         | 1760-pin                                  | Right/Left | 40            | 18    | 6       | 0                  | Figure 7–1              |  |
|                                  | FineLine BGA                              | Top/Bottom | 44            | 22    | 10      | 4                  | rigure /-1/             |  |
| EP4SGX290                        | 1932-pin                                  | Right/Left | 29            | 13    | 4       | 0                  |                         |  |
| EP4SGX360<br>EP4SGX530           | FineLine BGA                              | Top/Bottom | 38            | 18    | 8       | 4                  | Figure 7–18             |  |

Table 7–2. Number of DQS/DQ Groups in Stratix IV Devices per Side (Part 2 of 3) (Note 1)

| Device                              | Package                  | Side       | <b>×4</b> (2) | ×8/×9 | ×16/×18 | <b>×32/×36</b> (3) | Refer to:   |
|-------------------------------------|--------------------------|------------|---------------|-------|---------|--------------------|-------------|
| EP4S100G3<br>EP4S100G4<br>EP4S100G5 | 1932-pin<br>FineLine BGA | Left       | 8             | 2     | 0       | 0                  |             |
|                                     |                          | Top/Bottom | 38            | 18    | 8       | 4                  | Figure 7–19 |
|                                     |                          | Right      | 7             | 1     | 0       | 0                  |             |

### Table 7-2. Number of DQS/DQ Groups in Stratix IV Devices per Side (Part 3 of 3) (Note 1)

### Notes to Table 7-2:

(1) These numbers are preliminary until the devices are available.

(2) Some of the ×4 groups may use R<sub>UP</sub> and R<sub>DN</sub> pins. You cannot use these groups if you use the Stratix IV calibrated OCT feature.

(3) To interface with a ×36 QDR II+/QDR II SRAM device in a Stratix IV FPGA that does not support the ×32/×36 DQS/DQ group, refer to "Combining ×16/×18 DQS/DQ Groups for a ×36 QDR II+/QDR II SRAM Interface" on page 7–26.

(4) These x32/x36 DQS/DQ groups have 40 pins instead of 48 pins per group. BWSn pins cannot be placed within the same DQS/DQ group as the write data pins because of insufficient pins available.

# Figure 7–3. Number of DQS/DQ Groups per Bank in EP4SGX70, EP4SGX110, EP4SGX180, and EP4SGX230 Devices in the 780-Pin FineLine BGA Package *(Note 1), (2), (3), (4). (5)*



#### Notes to Figure 7–3:

- (1) These numbers are preliminary until the devices are available.
- (2) EP4SGX70, EP4SGX110, EP4SGX180, and EP4SGX230 devices do not support x32/x36 mode. To interface with a x36 QDR II+/QDR II SRAM device, refer to "Combining x16/x18 DQS/DQ Groups for a x36 QDR II+/QDR II SRAM Interface" on page 7–26.
- (3) You can also use DQS/DQSn pins in some of the ×4 groups as R<sub>UP</sub> and R<sub>DN</sub> pins, but you cannot use a ×4 group for memory interfaces if two pins of the ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration. If two pins of a ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration, you can use the ×16/×18 or ×32/×36 groups that include that ×4 group; however, there are restrictions on using ×8/×9 groups that include that ×4 group.
- (4) You can also use some of the DQS/DQ pins in I/O Bank 1C as configuration pins. You cannot use a ×4 DQS/DQ group with any of its pin members used for configuration purposes. Ensure that the DQS/DQ groups that you have chosen are not also used for configuration because you may lose up to four ×4 DQS/DQ groups, depending on your configuration scheme.
- (5) All I/O pin counts include dedicated clock inputs that you can use for data inputs.

Figure 7–4. Number of DQS/DQ Groups per Bank in EP4SE230 and EP4SE360 Devices in the 780-Pin FineLine BGA Package *(Note 1)*, *(2)*, *(3)*, *(4)*, *(5)* 



#### Notes to Figure 7-4:

- (1) These numbers are preliminary until the devices are available.
- (2) EP4SE230 and EP4SE360 devices do not support ×32/×36 mode. To interface with a ×36 QDR II+/QDR II SRAM device, refer to "Combining ×16/×18 DQS/DQ Groups for a ×36 QDR II+/QDR II SRAM Interface" on page 7–26.
- (3) You can also use DQS/DQSn pins in some of the ×4 groups as R<sub>UP</sub> and R<sub>DN</sub> pins, but you cannot use a ×4 group for memory interfaces if two pins of the ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration. If two pins of a ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration, you can use the ×16/×18 or ×32/×36 groups that include that ×4 group; however, there are restrictions on using ×8/×9 groups that include that ×4 group.
- (4) You can also use some of the DQS/DQ pins in I/O Bank 1C as configuration pins. You cannot use a ×4 DQS/DQ group with any of its pin members used for configuration purposes. Ensure that the DQS/DQ groups that you have chosen are not also used for configuration because you may lose up to four ×4 DQS/DQ groups, depending on your configuration scheme.
- (5) All I/O pin counts include dedicated clock inputs that you can use for data inputs.

| DLLO                            | I/O Bank 8A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 | I/O Bank 8C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0 | I/O Bank 7C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16//x18=0 | I/O Bank 7A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 | DLL3 |  |  |  |  |  |
|---------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------|------|--|--|--|--|--|
|                                 | A.0, ATO - 1                                                |                                                             |                                                              |                                                             |      |  |  |  |  |  |
|                                 |                                                             |                                                             |                                                              |                                                             |      |  |  |  |  |  |
| EP4SGX290 and EP4SGX360 Devices |                                                             |                                                             |                                                              |                                                             |      |  |  |  |  |  |
|                                 |                                                             | in the 780-Pin Fi                                           | neLine BGA                                                   |                                                             |      |  |  |  |  |  |
|                                 |                                                             |                                                             |                                                              |                                                             |      |  |  |  |  |  |
|                                 |                                                             |                                                             |                                                              |                                                             |      |  |  |  |  |  |
|                                 | I/O Bank 3A                                                 | I/O Bank 3C                                                 | I/O Bank 4C                                                  | I/O Bank 4A                                                 |      |  |  |  |  |  |
| DLL1                            | 40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1                | 32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0                | 32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0                 | 40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1                | DLL2 |  |  |  |  |  |

# Figure 7–5. Number of DQS/DQ Groups per Bank in EP4SGX290 and EP4SGX360 Devices in the 780-Pin FineLine BGA Package *(Note 1)*, *(2)*

### Notes to Figure 7-5:

- (1) These numbers are preliminary until the devices are available.
- (2) EP4SGX290 and EP4SGX360 devices do not support ×32/×36 mode. To interface with a ×36 QDR II+/QDR II SRAM device, refer to "Combining ×16/×18 DQS/DQ Groups for a ×36 QDR II+/QDR II SRAM Interface" on page 7–26.

# Figure 7–6. Number of DQS/DQ Groups per Bank in EP4SGX110 Devices with 16 Transceivers in the 1152-Pin FineLine BGA Package *(Note 1), (2), (3), (4), (5)*

| DLLO                                                                                                                       | I/O Bank 8A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 | I/O Bank 8C<br>24 User I/Os<br>x4=2<br>x8/x9=1<br>x16/x18=0                 | I/O Bank 7C<br>24 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0 | I/O Bank 7A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 | DLL3 |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|------|--|--|--|
| I/O Bank 1A<br>32 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1<br>I/O Bank 1C<br>26 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0 |                                                             | EP4SGX110 Devices<br>in the 1152-Pin FineLine BGA<br>(with 16 Transceivers) |                                                             |                                                             |      |  |  |  |
| DLL1                                                                                                                       | I/O Bank 3A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 | I/O Bank 3C<br>24 User I/Os<br>x4=2<br>x8/x9=1<br>x16/x18=0                 | I/O Bank 4C<br>24 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0 | I/O Bank 4A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 | DLL2 |  |  |  |

### Notes to Figure 7-6:

- (1) These numbers are preliminary until the devices are available.
- (2) EP4SGX110 devices do not support ×32/×36 mode. To interface with a ×36 QDR II+/QDR II SRAM device, refer to "Combining ×16/×18 DQS/DQ Groups for a ×36 QDR II+/QDR II SRAM Interface" on page 7–26.
- (3) You can also use DQS/DQSn pins in some of the ×4 groups as R<sub>UP</sub> and R<sub>DN</sub> pins, but you cannot use a ×4 group for memory interfaces if two pins of the ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration. If two pins of a ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration, you can use the ×16/×18 or ×32/×36 groups that include that ×4 group; however, there are restrictions on using ×8/×9 groups that include that ×4 group.
- (4) You can also use some of the DQS/DQ pins in I/O Bank 1C as configuration pins. You cannot use a ×4 DQS/DQ group with any of its pin members used for configuration purposes. Ensure that the DQS/DQ groups that you have chosen are not also used for configuration because you may lose up to four ×4 DQS/DQ groups, depending on your configuration scheme.
- (5) All I/O pin counts include dedicated clock inputs that you can use for data inputs.

# Figure 7–7. Number of DQS/DQ Groups per Bank in EP4SGX70 and EP4SGX110 Devices with 24 Transceivers in the 1152-Pin FineLine BGA Package *(Note 1)*, *(2)*, *(3)*, *(4)*, *(5)*



### Notes to Figure 7-7:

- (1) These numbers are preliminary until the devices are available.
- (2) EP4SGX70 and EP4SGX110 devices do not support x32/x36 mode. To interface with a x36 QDR II+/QDR II SRAM device, refer to "Combining x16/x18 DQS/DQ Groups for a x36 QDR II+/QDR II SRAM Interface" on page 7–26.
- (3) You can also use DQS/DQSn pins in some of the ×4 groups as R<sub>UP</sub> and R<sub>DN</sub> pins, but you cannot use a ×4 group for memory interfaces if two pins of the ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration. If two pins of a ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration, you can use the ×16/×18 or ×32/×36 groups that include that ×4 group; however, there are restrictions on using ×8/×9 groups that include that ×4 group.
- (4) All I/O pin counts include dedicated clock inputs that you can use for data inputs.
- (5) You can also use some of the DQS/DQ pins in I/O Bank 1C as configuration pins. You cannot use a ×4 DQS/DQ group with any of its pin members used for configuration purposes. Ensure that the DQS/DQ groups that you have chosen are not also used for configuration because you may lose up to four ×4 DQS/DQ groups, depending on your configuration scheme.

# Figure 7–8. Number of DQS/DQ Groups per Bank in EP4SGX180 and EP4SGX230 Devices in the 1152-Pin FineLine BGA Package *(Note 1), (2), (3), (4), (5)*

| DLLO                                                                                                        | I/O Bank 8A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 | I/O Bank 8B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | I/O Bank 8C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0 | I/O Bank 7C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16//x18=0 | I/O Bank 7B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1 | I/O Bank 7A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 | DLL3 |  |  |
|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|------|--|--|
| I/O Bank 1A                                                                                                 |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                             |                                                              |                                                             |                                                             |      |  |  |
| 48 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1<br>I/O Bank 1C<br>42 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 |                                                             | EP4SGX180 and EP4SGX230 Devices<br>in the 1152-Pin FineLine BGA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                             |                                                              |                                                             |                                                             |      |  |  |
| DLL1                                                                                                        | I/O Bank 3A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 | 40 User I/Os         24 User I/Os         32 User I/Os         32 User I/Os         24 User I/Os         40 User I/Os           x4=6         x4=4         x4=3         x4=3         x4=4         x4=6         x4=6 <t< td=""></t<> |                                                             |                                                              |                                                             |                                                             |      |  |  |

### Notes to Figure 7–8:

- (1) These numbers are preliminary until the devices are available.
- (2) EP4SGX180 and EP4SGX230 devices do not support ×32/×36 mode. To interface with a ×36 QDR II+/QDR II SRAM device, refer to "Combining ×16/×18 DQS/DQ Groups for a ×36 QDR II+/QDR II SRAM Interface" on page 7–26.
- (3) You can also use DQS/DQSn pins in some of the ×4 groups as R<sub>UP</sub> and R<sub>DN</sub> pins, but you cannot use a ×4 group for memory interfaces if two pins of the ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration. If two pins of a ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration, you can use the ×16/×18 or ×32/×36 groups that include that ×4 group; however, there are restrictions on using ×8/×9 groups that include that ×4 group.
- (4) All I/O pin counts include dedicated clock inputs that you can use for data inputs.
- (5) You can also use some of the DQS/DQ pins in I/O Bank 1C as configuration pins. You cannot use a ×4 DQS/DQ group with any of its pin members used for configuration purposes. Ensure that the DQS/DQ groups that you have chosen are not also used for configuration because you may lose up to four ×4 DQS/DQ groups, depending on your configuration scheme.

# Figure 7–9. Number of DQS/DQ Groups per Bank in EP4SGX290, EP4SGX360, and EP4SGX530 Devices in the 1152-Pin FineLine BGA Package *(Note 1)*, *(3)*, *(4)*, *(5)*

| DLLO                                                                                                        | I/O Bank 8A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=1 (2) | I/O Bank 8B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1                 | I/O Bank 8C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0 | I/O Bank 7C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16//x18=0 | I/O Bank 7B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1 | I/O Bank 7A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=1 (2) | DLL3 |  |
|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------|------|--|
| I/O Bank 1A                                                                                                 |                                                                              |                                                                             |                                                             |                                                              |                                                             |                                                                              |      |  |
| 48 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1<br>I/O Bank 1C<br>42 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 |                                                                              | EP4SGX290, EP4SGX360, and EP4SGX530 Devices<br>in the 1152-Pin FineLine BGA |                                                             |                                                              |                                                             |                                                                              |      |  |
| DLL1                                                                                                        | I/O Bank 3A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=1 (2) | I/O Bank 3B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1                 | I/O Bank 3C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0 | I/O Bank 4C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0  | I/O Bank 4B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1 | I/O Bank 4A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=1 (2) | DLL2 |  |

### Notes to Figure 7–9:

- (1) These numbers are preliminary until the devices are available.
- (2) These x32/x36 DQS/DQ groups have 40 pins instead of 48 pins per group.
- (3) You can also use DQS/DQSn pins in some of the ×4 groups as R<sub>UP</sub> and R<sub>DN</sub> pins, but you cannot use a ×4 group for memory interfaces if two pins of the ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration. If two pins of a ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration, you can use the ×16/×18 or ×32/×36 groups that include that ×4 group; however, there are restrictions on using ×8/×9 groups that include that ×4 group.
- (4) All I/O pin counts include dedicated clock inputs that you can use for data inputs.
- (5) You can also use some of the DQS/DQ pins in I/O Bank 1C as configuration pins. You cannot use a ×4 DQS/DQ group with any of its pin members used for configuration purposes. Ensure that the DQS/DQ groups that you have chosen are not also used for configuration because you may lose up to four ×4 DQS/DQ groups, depending on your configuration scheme.

Figure 7–10. Number of DQS/DQ Groups per Bank in EP4SE360, EP4SE530, and EP4SE820 Devices in the 1152-Pin FineLine BGA Package *(Note 1), (2), (3), (4), (5)* 

| DLLO                                         | I/O Bank 8A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 | I/O Bank 8B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1                | I/O Bank 8C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0 | I/O Bank 7C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16//x18=0 | I/O Bank 7B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1 | I/O Bank 7A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 | DLL3        |  |  |  |
|----------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|-------------|--|--|--|
| I/O Bank 1A                                  |                                                             |                                                                            |                                                             |                                                              |                                                             |                                                             |             |  |  |  |
| 48 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1 |                                                             |                                                                            |                                                             |                                                              |                                                             |                                                             |             |  |  |  |
| I/O Bank 1C                                  |                                                             |                                                                            |                                                             |                                                              |                                                             |                                                             | I/O Bank 6C |  |  |  |
| 42 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 |                                                             |                                                                            | 42 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1                |                                                              |                                                             |                                                             |             |  |  |  |
| I/O Bank 2C                                  |                                                             | EP4SE360, EP4SE530<br>and EP4SE820 Devices<br>in the 1152-Pin FineLine BGA |                                                             |                                                              |                                                             |                                                             |             |  |  |  |
| 42 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 |                                                             | in the 1152-Pin Pineline BGA                                               |                                                             |                                                              |                                                             |                                                             |             |  |  |  |
| I/O Bank 2A                                  |                                                             |                                                                            |                                                             |                                                              |                                                             |                                                             | I/O Bank 5A |  |  |  |
| 48 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1 |                                                             |                                                                            | 48 User I/Os<br>x4=7<br>x8/x9=3<br>x6/x18=1                 |                                                              |                                                             |                                                             |             |  |  |  |
|                                              | I/O Bank 3A                                                 | I/O Bank 3B                                                                | I/O Bank 3C                                                 | I/O Bank 4C                                                  | I/O Bank 4B                                                 | I/O Bank 4A                                                 |             |  |  |  |
| DLL1                                         | 40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1                | 24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1                               | 32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0                | 32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0                 | 24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1                | 40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1                | DLL2        |  |  |  |

#### Notes to Figure 7–10:

- (1) These numbers are preliminary until the devices are available.
- (2) EP4SE360, EP4SE530, and EP4SE820 devices do not support x32/x36 mode. To interface with a x36 QDR II+/QDR II SRAM device, refer to "Combining x16/x18 DQS/DQ Groups for a x36 QDR II+/QDR II SRAM Interface" on page 7–26.
- (3) You can also use DQS/DQSn pins in some of the ×4 groups as R<sub>UP</sub> and R<sub>DN</sub> pins, but you cannot use a ×4 group for memory interfaces if two pins of the ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration. If two pins of a ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration, you can use the ×16/×18 or ×32/×36 groups that include that ×4 group, however there are restrictions on using ×8/×9 groups that include that ×4 group.
- (4) You can also use some of the DQS/DQ pins in I/O Bank 1C as configuration pins. You cannot use a ×4 DQS/DQ group with any of its pin members used for configuration purposes. Ensure that the DQS/DQ groups that you have chosen are not also used for configuration because you may lose up to four ×4 DQS/DQ groups, depending on your configuration scheme.
- (5) All I/O pin counts include dedicated clock inputs that you can use for data inputs.

# Figure 7–11. Number of DQS/DQ Groups per Bank in EP4SGX180 and EP4SGX230 Devices in the 1517-Pin FineLine BGA Package *(Note 1)*, *(2)*, *(3)*, *(4)*, *(5)*

| DLL0                                         | I/O Bank 8A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 | I/O Bank 8B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1 | I/O Bank 8C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0 | I/O Bank 7C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16//x18=0 | I/O Bank 7B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1 | I/O Bank 7A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 | DLL3                                         |  |  |  |
|----------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------|--|--|--|
| I/O Bank 1A                                  |                                                             |                                                             |                                                             |                                                              |                                                             |                                                             |                                              |  |  |  |
| 48 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1 |                                                             |                                                             |                                                             |                                                              |                                                             |                                                             |                                              |  |  |  |
| I/O Bank 1C                                  |                                                             |                                                             |                                                             |                                                              |                                                             |                                                             |                                              |  |  |  |
| 42 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 | EP4SGX180 and EP4SGX230 Devices                             |                                                             |                                                             |                                                              |                                                             |                                                             |                                              |  |  |  |
| I/O Bank 2C                                  |                                                             | in the 1517-Pin FineLine BGA                                |                                                             |                                                              |                                                             |                                                             |                                              |  |  |  |
| 42 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 |                                                             |                                                             |                                                             |                                                              |                                                             |                                                             | 42 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 |  |  |  |
| I/O Bank 2A                                  |                                                             |                                                             |                                                             |                                                              |                                                             |                                                             | I/O Bank 5A                                  |  |  |  |
| 48 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1 |                                                             |                                                             |                                                             |                                                              |                                                             |                                                             |                                              |  |  |  |
|                                              | I/O Bank 3A                                                 | I/O Bank 3B                                                 | I/O Bank 3C                                                 | I/O Bank 4C                                                  | I/O Bank 4B                                                 | I/O Bank 4A                                                 |                                              |  |  |  |
| DLL1                                         | 40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1                | 24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1                | 32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0                | 32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0                 | 24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1                | 40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1                | DLL2                                         |  |  |  |

#### Notes to Figure 7–11:

- (1) These numbers are preliminary until the devices are available.
- (2) EP4SGX180 and EP4SGX230 devices do not support ×32/×36 mode. To interface with a ×36 QDR II+/QDR II SRAM device, refer to "Combining ×16/×18 DQS/DQ Groups for a ×36 QDR II+/QDR II SRAM Interface" on page 7–26.
- (3) You can also use DQS/DQSn pins in some of the ×4 groups as R<sub>UP</sub> and R<sub>DN</sub> pins, but you cannot use a ×4 group for memory interfaces if two pins of the ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration. If two pins of a ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration, you can use the ×16/×18 or ×32/×36 groups that include that ×4 group, however there are restrictions on using ×8/×9 groups that include that ×4 group.
- (4) All I/O pin counts include dedicated clock inputs that you can use for data inputs.
- (5) You can also use some of the DQS/DQ pins in I/O Bank 1C as configuration pins. You cannot use a ×4 DQS/DQ group with any of its pin members used for configuration purposes. Ensure that the DQS/DQ groups that you have chosen are not also used for configuration because you may lose up to four ×4 DQS/DQ groups, depending on your configuration scheme.

Figure 7–12. Number of DQS/DQ Groups per Bank in EP4SGX290, EP4SGX360, and EP4SGX530 Devices in the 1517-Pin FineLine BGA Package *(Note 1)*, *(3)*, *(4)*, *(5)* 

| DLLO                                         | I/O Bank 8A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=1 (2) | I/O Bank 8B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1 | I/O Bank 8C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0 | I/O Bank 7C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16//x18=0 | I/O Bank 7B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1 | I/O Bank 7A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=1 (2) | DLL3                                         |  |
|----------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------|--|
| I/O Bank 1A                                  |                                                                              | I/O Bank 6A                                                 |                                                             |                                                              |                                                             |                                                                              |                                              |  |
| 48 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1 |                                                                              | 48 User I/Os<br>x4=7<br>x8/x9=3<br>x6/x18=1                 |                                                             |                                                              |                                                             |                                                                              |                                              |  |
| I/O Bank 1C                                  |                                                                              |                                                             |                                                             |                                                              |                                                             |                                                                              | I/O Bank 6C                                  |  |
| 42 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 | EP4SGX290, EP4SGX360, and EP4SGX530 Devices                                  |                                                             |                                                             |                                                              |                                                             |                                                                              |                                              |  |
| I/O Bank 2C                                  |                                                                              | in the 1517-Pin FineLine BGA                                |                                                             |                                                              |                                                             |                                                                              |                                              |  |
| 42 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 |                                                                              |                                                             |                                                             |                                                              |                                                             |                                                                              | 42 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 |  |
| I/O Bank 2A                                  |                                                                              |                                                             |                                                             |                                                              |                                                             |                                                                              | I/O Bank 5A                                  |  |
| 48 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1 |                                                                              |                                                             |                                                             |                                                              |                                                             |                                                                              |                                              |  |
| DLL1                                         | I/O Bank 3A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=1 (2) | I/O Bank 3B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1 | I/O Bank 3C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0 | I/O Bank 4C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0  | I/O Bank 4B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1 | I/O Bank 4A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=1 (2) | DLL2                                         |  |

#### Notes to Figure 7–12:

- (1) These numbers are preliminary until the devices are available.
- (2) These ×32/×36 DQS/DQ groups have 40 pins instead of 48 pins per group.
- (3) You can also use DQS/DQSn pins in some of the ×4 groups as  $R_{UP}$  and  $R_{DN}$  pins, but you cannot use a ×4 group for memory interfaces if two pins of the ×4 group are used as  $R_{UP}$  and  $R_{DN}$  pins for OCT calibration. If two pins of a ×4 group are used as  $R_{UP}$  and  $R_{DN}$  pins for OCT calibration, you can use the ×16/×18 or ×32/×36 groups that include that ×4 group, however there are restrictions on using ×8/×9 groups that include that ×4 group.
- (4) All I/O pin counts include dedicated clock inputs that you can use for data inputs.
- (5) You can also use some of the DQS/DQ pins in I/O Bank 1C as configuration pins. You cannot use a ×4 DQS/DQ group with any of its pin members used for configuration purposes. Ensure that the DQS/DQ groups that you have chosen are not also used for configuration because you may lose up to four ×4 DQS/DQ groups, depending on your configuration scheme.

# Figure 7–13. Number of DQS/DQ Groups per Bank in EP4SE530 and EP4SE820 Devices in the 1517-pin FineLine BGA Package *(Note 1), (2), (3), (4)*

| DLL0                                                                     | I/O Bank 8A<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | I/O Bank 8B<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | I/O Bank 8C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0<br>x32/x36=0 | I/O Bank 7C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0<br>x32/x36=0 | I/O Bank 7B<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | I/O Bank 7A<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | DLL3                                                                     |  |  |
|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--|--|
| I/O Bank 1A<br>50 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 |                                                                          | I/O Bank 6A<br>50 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |  |  |
| I/O Bank 1B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1<br>x32/x36=0 | •                                                                        |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          | I/O Bank 6B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1<br>x32/x36=0 |  |  |
| I/O Bank 1C<br>42 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 | 1                                                                        | EP4SE530 and EP4SE820 Devices                                            |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |  |  |
| I/O Bank 2C<br>42 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 |                                                                          |                                                                          |                                                                          | Pin FineLine BGA                                                         |                                                                          |                                                                          | I/O Bank 5C<br>42 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 |  |  |
| I/O Bank 2B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1<br>x32/x36=0 |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          | I/O Bank 5B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1<br>x32/x36=0 |  |  |
| I/O Bank 2A<br>50 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          | I/O Bank 5A<br>50 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 |  |  |
| DLL1                                                                     | I/O Bank 3A<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | I/O Bank 3B<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | I/O Bank 3C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0<br>x32/x36=0 | I/O Bank 4C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0<br>x32/x36=0 | I/O Bank 4B<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | I/O Bank 4A<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | DLL2                                                                     |  |  |

#### Notes to Figure 7–13:

- (1) These numbers are preliminary until the devices are available.
- (2) You can also use DQS/DQSn pins in some of the ×4 groups as R<sub>UP</sub> and R<sub>DN</sub> pins, but you cannot use a ×4 group for memory interfaces if two pins of the ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration. If two pins of a ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration, you can use the ×16/×18 or ×32/×36 groups that include that ×4 group, however there are restrictions on using ×8/×9 groups that include that ×4 group.
- (3) All I/O pin counts include dedicated clock inputs and dedicated corner PLL clock inputs that you can use for data inputs.
- (4) You can also use some of the DQS/DQ pins in I/O Bank 1C as configuration pins. You cannot use a ×4 DQS/DQ group with any of its pin members used for configuration purposes. Ensure that the DQS/DQ groups that you have chosen are not also used for configuration because you may lose up to four ×4 DQS/DQ groups, depending on your configuration scheme.

Figure 7–14. Number of DQS/DQ Groups per Bank in EP4S40G2, EP4S40G5, EP4S100G2, and EP4S100G5 Devices in the 1517-Pin FineLine BGA Package *(Note 1)*, *(2)*, *(3)*, *(4)*, *(5)* 

| DLL0                                                        | I/O Bank 8A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 | I/O Bank 8B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1 | I/O Bank 8C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0 | I/O Bank 7C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0 | I/O Bank 7B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1 | I/O Bank 7A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 | DLL3                                                        |  |  |
|-------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|--|--|
| I/O Bank 1A<br>43 User I/Os<br>x4=5<br>x8/x9=1<br>x16/x18=0 |                                                             |                                                             |                                                             |                                                             |                                                             |                                                             |                                                             |  |  |
| I/O Bank 1C<br>20 User I/Os<br>x4=0<br>x8/x9=0<br>x16/x18=0 |                                                             | I/O Bank 6C<br>21 User I/Os<br>x4=0<br>x8/x9=0<br>x16/x18=0 |                                                             |                                                             |                                                             |                                                             |                                                             |  |  |
| I/O Bank 2C<br>21 User I/Os<br>x4=1<br>x8/x9=0<br>x16/x18=0 |                                                             |                                                             |                                                             |                                                             |                                                             |                                                             | I/O Bank 5C<br>21 User I/Os<br>x4=0<br>x8/x9=0<br>x16/x18=0 |  |  |
| I/O Bank 2A<br>46 User I/Os<br>x4=6<br>x8/x9=2<br>x16/x18=1 |                                                             | I/O Bank 5A<br>46 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 |                                                             |                                                             |                                                             |                                                             |                                                             |  |  |
| DLL1                                                        | I/O Bank 3A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 | I/O Bank 3B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1 | I/O Bank 3C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0 | I/O Bank 4C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0 | I/O Bank 4B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1 | I/O Bank 4A<br>40 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1 | DLL2                                                        |  |  |

### Notes to Figure 7–14:

- (1) These numbers are preliminary until the devices are available.
- (2) EP4S40G2, EP4S40G5, EP4S100G2, and EP4S100G5 devices do not support ×32/×36 mode. To interface with a ×36 QDR II+/QDR II SRAM device, refer to "Combining ×16/×18 DQS/DQ Groups for a ×36 QDR II+/QDR II SRAM Interface" on page 7–26.
- (3) You can also use DQS/DQSn pins in some of the ×4 groups as R<sub>UP</sub> and R<sub>DN</sub> pins, but you cannot use a ×4 group for memory interfaces if two pins of the ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration. If two pins of a ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration, you can use the ×16/×18 or ×32/×36 groups that include that ×4 group, however there are restrictions on using ×8/×9 groups that include that ×4 group.
- (4) All I/O pin counts include dedicated clock inputs that you can use for data inputs.
- (5) You can also use some of the DQS/DQ pins in I/O Bank 1C as configuration pins. You cannot use a ×4 DQS/DQ group with any of its pin members used for configuration purposes. Make sure that the DQS/DQ groups that you have chosen are not used for configuration as you may lose up to four ×4 DQS/DQ groups, depending on your configuration scheme.

## Figure 7–15. Number of DQS/DQ Groups per Bank in EP4SGX290, EP4SGX360, and EP4SGX530 Devices in the 1760-Pin FineLine BGA Package *(Note 1), (2), (3), (4)*



#### Notes to Figure 7–15:

- (1) These numbers are preliminary until the devices are available.
- (2) You can also use DQS/DQSn pins in some of the ×4 groups as R<sub>UP</sub> and R<sub>DN</sub> pins, but you cannot use a ×4 group for memory interfaces if two pins of the ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration. If two pins of a ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration, you can use the ×16/×18 or ×32/×36 groups that include that ×4 group, however there are restrictions on using ×8/×9 groups that include that ×4 group.
- (3) All I/O pin counts include dedicated clock inputs and dedicated corner PLL clock inputs that you can use for data inputs.
- (4) You can also use some of the DQS/DQ pins in I/O Bank 1C as configuration pins. You cannot use a ×4 DQS/DQ group with any of its pin members used for configuration purposes. Ensure that the DQS/DQ groups that you have chosen are not also used for configuration because you may lose up to four ×4 DQS/DQ groups, depending on your configuration scheme.

Figure 7–16. Number of DQS/DQ Groups per Bank in EP4SE530 Devices in the 1760-Pin FineLine BGA Package (*Note 1*), (2), (3), (4)

| DLL0                                                                     | I/O Bank 8A<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | I/O Bank 8B<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | I/O Bank 8C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0<br>x32/x36=0 | I/O Bank 7C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0<br>x32/x36=0 | I/O Bank 7B<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | I/O Bank 7A<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | DLL3                                                      |  |  |  |
|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------|--|--|--|
| I/O Bank 1A                                                              |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          | I/O Bank 6A                                               |  |  |  |
| 50 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0                |                                                                          |                                                                          | 50 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0                |                                                                          |                                                                          |                                                                          |                                                           |  |  |  |
| I/O Bank 1B<br>24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1<br>x32/x36=0 |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |                                                           |  |  |  |
| I/O Bank 1C<br>42 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 |                                                                          |                                                                          | I/O Bank 6C<br>42 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 |                                                                          |                                                                          |                                                                          |                                                           |  |  |  |
| I/O Bank 2C                                                              |                                                                          |                                                                          |                                                                          | 530 Devices<br>Pin FineLine BGA                                          |                                                                          |                                                                          | I/O Bank 5C                                               |  |  |  |
| 42 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0                |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          | 42 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 |  |  |  |
| I/O Bank 2B                                                              |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          | I/O Bank 5B                                               |  |  |  |
| 24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1<br>x32/x36=0                |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          | 24 User I/Os<br>x4=4<br>x8/x9=2<br>x16/x18=1<br>x32/x36=0 |  |  |  |
| I/O Bank 2A                                                              |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          | I/O Bank 5A                                               |  |  |  |
| 50 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0                |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          | 50 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 |  |  |  |
|                                                                          | I/O Bank 3A                                                              | I/O Bank 3B                                                              | I/O Bank 3C                                                              | I/O Bank 4C                                                              | I/O Bank 4B                                                              | I/O Bank 4A                                                              |                                                           |  |  |  |
| DLL1                                                                     | 48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1                | 48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1                | 32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0<br>x32/x36=0                | 32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0<br>x32/x36=0                | 48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1                | 48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1                | DLL2                                                      |  |  |  |

#### Notes to Figure 7–16:

- (1) These numbers are preliminary until the devices are available.
- (2) You can also use DQS/DQSn pins in some of the ×4 groups as  $R_{UP}$  and  $R_{DN}$  pins, but you cannot use a ×4 group for memory interfaces if two pins of the ×4 group are used as  $R_{UP}$  and  $R_{DN}$  pins for OCT calibration. If two pins of a ×4 group are used as  $R_{UP}$  and  $R_{DN}$  pins for OCT calibration, you can use the ×16/×18 or ×32/×36 groups that include that ×4 group, however there are restrictions on using ×8/×9 groups that include that ×4 group.
- (3) All I/O pin counts include dedicated clock inputs and dedicated corner PLL clock inputs that you can use for data inputs.
- (4) You can also use some of the DQS/DQ pins in I/O Bank 1C as configuration pins. You cannot use a ×4 DQS/DQ group with any of its pin members used for configuration purposes. Ensure that the DQS/DQ groups that you have chosen are not also used for configuration because you may lose up to four ×4 DQS/DQ groups, depending on your configuration scheme.

| DLL0                                                                                                            | I/O Bank 8A<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | I/O Bank 8B<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | I/O Bank 8C<br>48 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 | I/O Bank 7C<br>48 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 | I/O Bank 7B<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | I/O Bank 7A<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | DLL3                                                      |  |  |  |
|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------|--|--|--|
| I/O Bank 1A<br>50 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0<br>I/O Bank 1B<br>36 User I/Os<br>x4=6 |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |                                                           |  |  |  |
| x8/x9=3<br>x16/x18=1<br>x32/x36=0                                                                               |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          | x8/x9=3<br>x16/x18=1<br>x32/x36=0                         |  |  |  |
| I/O Bank 1C<br>50 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0                                        |                                                                          | EP4SE820 Devices                                                         |                                                                          |                                                                          |                                                                          |                                                                          |                                                           |  |  |  |
| I/O Bank 2C                                                                                                     |                                                                          |                                                                          |                                                                          | in FineLine BGA                                                          |                                                                          |                                                                          | I/O Bank 5C                                               |  |  |  |
| 50 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0                                                       |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          | 50 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 |  |  |  |
| I/O Bank 2B                                                                                                     |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          | I/O Bank 5B                                               |  |  |  |
| 36 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0                                                       |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          | 36 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 |  |  |  |
| I/O Bank 2A                                                                                                     |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          | I/O Bank 5A                                               |  |  |  |
| 50 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0                                                       |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          | 50 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 |  |  |  |
|                                                                                                                 | I/O Bank 3A                                                              | I/O Bank 3B                                                              | I/O Bank 3C                                                              | I/O Bank 4C                                                              | I/O Bank 4B                                                              | I/O Bank 4A                                                              |                                                           |  |  |  |
| DLL1                                                                                                            | 48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1                | 48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1                | 48 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0                | 48 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0                | 48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1                | 48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1                | DLL2                                                      |  |  |  |

Figure 7–17. Number of DQS/DQ Groups per Bank in EP4SE820 Devices in the 1760-pin FineLine BGA Package (*Note 1*), (2), (3), (4)

#### Notes to Figure 7–17:

- (1) These numbers are preliminary until the devices are available.
- (2) You can also use DQS/DQSn pins in some of the ×4 groups as  $R_{UP}$  and  $R_{DN}$  pins, but you cannot use a ×4 group for memory interfaces if two pins of the ×4 group are used as  $R_{UP}$  and  $R_{DN}$  pins for OCT calibration. If two pins of a ×4 group are used as  $R_{UP}$  and  $R_{DN}$  pins for OCT calibration, you can use the ×16/×18 or ×32/×36 groups that include that ×4 group, however there are restrictions on using ×8/×9 groups that include that ×4 group.
- (3) All I/O pin counts include dedicated clock inputs and dedicated corner PLL clock inputs that you can use for data inputs.
- (4) You can also use some of the DQS/DQ pins in I/O Bank 1C as configuration pins. You cannot use a ×4 DQS/DQ group with any of its pin members used for configuration purposes. Ensure that the DQS/DQ groups that you have chosen are not also used for configuration because you may lose up to four ×4 DQS/DQ groups, depending on your configuration scheme.

Figure 7–18. Number of DQS/DQ Groups per Bank in EP4SGX290, EP4SGX360, and EP4SGX530 Devices in the 1932-Pin FineLine BGA Package *(Note 1)*, *(2)*, *(3)*, *(4)* 

| DLLO                                                                     | I/O Bank 8A<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1    | I/O Bank 8B<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | I/O Bank 8C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0<br>x32/x36=0 | I/O Bank 7C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0<br>x32/x36=0 | I/O Bank 7B<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | I/O Bank 7A<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | DLL3                                                                     |  |  |  |  |
|--------------------------------------------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--|--|--|--|
| I/O Bank 1A<br>50 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 |                                                                             |                                                                          | I/O Bank 6A<br>50 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 |                                                                          |                                                                          |                                                                          |                                                                          |  |  |  |  |
| I/O Bank 1C<br>42 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 |                                                                             |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |  |  |  |  |
| I/O Bank 2C<br>42 User I/Os<br>x4=6<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 | EP4SGX290, EP4SGX360, and EP4SGX530 Devices<br>in the 1932-Pin FineLine BGA |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |  |  |  |  |
| I/O Bank 2B<br>20 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0<br>x32/x36=0 |                                                                             |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          | I/O Bank 5B<br>20 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0<br>x32/x36=0 |  |  |  |  |
| I/O Bank 2A<br>50 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 |                                                                             | I/O Bank 5A<br>50 User I/Os<br>x4=7<br>x8/x9=3<br>x16/x18=1<br>x32/x36=0 |                                                                          |                                                                          |                                                                          |                                                                          |                                                                          |  |  |  |  |
| DLL1                                                                     | I/O Bank 3A<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1    | I/O Bank 3B<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | I/O Bank 3C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0<br>x32/x36=0 | I/O Bank 4C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0<br>x32/x36=0 | I/O Bank 4B<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | I/O Bank 4A<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | DLL2                                                                     |  |  |  |  |

### Notes to Figure 7–18:

- (1) These numbers are preliminary until the devices are available.
- (2) You can also use DQS/DQSn pins in some of the ×4 groups as R<sub>UP</sub> and R<sub>DN</sub> pins, but you cannot use a ×4 group for memory interfaces if two pins of the ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration. If two pins of a ×4 group are used as R<sub>UP</sub> and R<sub>DN</sub> pins for OCT calibration, you can use the ×16/×18 or ×32/×36 groups that include that ×4 group, however there are restrictions on using ×8/×9 groups that include that ×4 group.
- (3) All I/O pin counts include dedicated clock inputs and dedicated corner PLL clock inputs that you can use for data inputs.
- (4) You can also use some of the DQS/DQ pins in I/O Bank 1C as configuration pins. You cannot use a ×4 DQS/DQ group with any of its pin members used for configuration purposes. Ensure that the DQS/DQ groups that you have chosen are not also used for configuration because you may lose up to four ×4 DQS/DQ groups, depending on your configuration scheme.

# Figure 7–19. Number of DQS/DQ Groups per Bank in EP4S100G3, EP4S100G4, and EP4S100G5 Devices in the 1932-Pin FineLine BGA Package *(Note 1), (2), (3), (4)*

| DLLO                                                                                  | I/O Bank 8A<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | I/O Bank 8B<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1    | I/O Bank 8C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0<br>x32/x36=0 | I/O Bank 7C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0<br>x32/x36=0 | I/O Bank 7B<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | I/O Bank 7A<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | DLL3                                                                                  |  |  |  |  |
|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|--|
| I/O Bank 1A<br>40 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0                           |                                                                          |                                                                             |                                                                          |                                                                          |                                                                          |                                                                          |                                                                                       |  |  |  |  |
| x32/x36=0<br>I/O Bank 1C<br>19 User I/Os<br>x4=0<br>x8/x9=0<br>x16/x18=0<br>x32/x36=0 |                                                                          |                                                                             |                                                                          |                                                                          |                                                                          |                                                                          | x32/x36=0<br>I/O Bank 6C<br>20 User I/Os<br>x4=0<br>x8/x9=0<br>x16/x18=0<br>x32/x36=0 |  |  |  |  |
| I/O Bank 2C<br>19 User I/Os<br>x4=0<br>x8/x9=0<br>x16/x18=0<br>x32/x36=0              |                                                                          | EP4S100G3, EP4S100G4, and EP4S100G5 Devices<br>in the 1932-Pin FineLine BGA |                                                                          |                                                                          |                                                                          |                                                                          |                                                                                       |  |  |  |  |
| I/O Bank 2B<br>13 User I/Os<br>x4=1<br>x8/x9=0<br>x16/x18=0<br>x32/x36=0              |                                                                          |                                                                             |                                                                          |                                                                          |                                                                          |                                                                          | I/O Bank 5B<br>12 User I/Os<br>x4=0<br>x8/x9=0<br>x16/x18=0<br>x32/x36=0              |  |  |  |  |
| I/O Bank 2A<br>39 User I/Os<br>x4=4<br>x8/x9=1<br>x16/x18=0<br>x32/x36=0              |                                                                          | I/O Bank 5A<br>40 User I/Os<br>x4=4<br>x8/x9=1<br>x16/x18=0<br>x32/x36=0    |                                                                          |                                                                          |                                                                          |                                                                          |                                                                                       |  |  |  |  |
| DLL1                                                                                  | I/O Bank 3A<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | I/O Bank 3B<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1    | I/O Bank 3C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0<br>x32/x36=0 | I/O Bank 4C<br>32 User I/Os<br>x4=3<br>x8/x9=1<br>x16/x18=0<br>x32/x36=0 | I/O Bank 4B<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | I/O Bank 4A<br>48 User I/Os<br>x4=8<br>x8/x9=4<br>x16/x18=2<br>x32/x36=1 | DLL2                                                                                  |  |  |  |  |

### Notes to Figure 7–19:

- (1) These numbers are preliminary until the devices are available.
- (2) You can also use DQS/DQSn pins in some of the ×4 groups as  $R_{UP}$  and  $R_{DN}$  pins, but you cannot use a ×4 group for memory interfaces if two pins of the ×4 group are used as  $R_{UP}$  and  $R_{DN}$  pins for OCT calibration. If two pins of a ×4 group are used as  $R_{UP}$  and  $R_{DN}$  pins for OCT calibration, you can use the ×16/×18 or ×32/×36 groups that include that ×4 group, however there are restrictions on using ×8/×9 groups that include that ×4 group.
- (3) All I/O pin counts include dedicated clock inputs and dedicated corner PLL clock inputs that you can use for data inputs.
- (4) You can also use some of the DQS/DQ pins in I/O Bank 1C as configuration pins. You cannot use a ×4 DQS/DQ group with any of its pin members used for configuration purposes. Ensure that the DQS/DQ groups that you have chosen are not also used for configuration because you may lose up to four ×4 DQS/DQ groups, depending on your configuration scheme.

The DQS and DQSn pins are listed in the Stratix IV pin tables as DQSXY and DQSnXY, respectively, where X indicates the DQS/DQ grouping number and Y indicates whether the group is located on the top (T), bottom (B), left (L), or right (R) side of the device. The DQS/DQ pin numbering is based on ×4 mode.

The corresponding DQ pins are marked as DQXY, where X indicates which DQS group the pins belong to and Y indicates whether the group is located on the top (T), bottom (B), left (L), or right (R) side of the device. For example, DQS1L indicates a DQS pin located on the left side of the device. The DQ pins belonging to that group are shown as DQ1L in the pin table. For more information, refer to Figure 7–20. The parity, DM, BWSn, NWSn, ECC, and QVLD pins are shown as DQ pins in the pin table.

The numbering scheme starts from the top-left corner of the device going counter-clockwise in a die-top view. Figure 7–20 shows how the DQS/DQ groups are numbered in a die-top view of the device. The top and bottom sides of the device can contain up to  $38 \times 4$  DQS/DQ groups. The left and right sides of the device can contain up to  $34 \times 4$  DQS/DQ groups.



Figure 7–20. DQS Pins in Stratix IV I/O Banks

### Using the $R_{\mu\nu}$ and $R_{\nu\nu}$ Pins in a DQS/DQ Group Used for Memory Interfaces

You can use the DQS/DQSn pins in some of the  $\times 4$  groups as  $R_{UP}$  and  $R_{DN}$  pins (listed in the pin table). You cannot use a ×4 DQS/DQ group for memory interfaces if any of its pin members are used as  $R_{UP}$  and  $R_{DN}$  pins for OCT calibration. You may be able to use the  $\times 8/\times 9$  group that includes this  $\times 4$  DQS/DQ group, if either of the following applies:

- You are not using DM pins with your differential DQS pins
- You are not using complementary or differential DQS pins

You can use the  $\times 8/\times 9$  group because a DQS/DQ  $\times 8/\times 9$  group actually comprises 12 pins, as the groups are formed by stitching two DQS/DQ groups in ×4 mode with six pins each (refer to Table 7–1 on page 7–5). A typical ×8 memory interface consists of one DQS, one DM, and eight DQ pins that add up to 10 pins. If you choose your pin assignment carefully, you can use the two extra pins for R<sub>UP</sub> and R<sub>DN</sub>. In a DDR3 SDRAM interface, you must use differential DQS, which means that you only have one extra pin. In this case, pick different pin locations for the  $R_{\rm UP}$  and  $R_{\rm DN}$  pins (for example, in the bank that contains the address and command pins).

You cannot use the  $R_{UP}$  and  $R_{DN}$  pins shared with DQS/DQ group pins when using  $\times$ 9 QDR II+/QDR II SRAM devices, as the R<sub>UP</sub> and R<sub>DN</sub> pins are dual purpose with the CQn pins. In this case, pick different pin locations for  $R_{UP}$  and  $R_{DN}$  pins to avoid conflict with memory interface pin placement. In this case, you have the choice of placing the  $R_{UP}$  and  $R_{DN}$  pins in the data-write group or in the same bank as the address and command pins.

There is no restriction on using  $\times 16/\times 18$  or  $\times 32/\times 36$  DQS/DQ groups that include the  $\times$ 4 groups whose pins are being used as R<sub>UP</sub> and R<sub>DN</sub> pins, because there are enough extra pins that can be used as DQS pins.

F For  $\times 8$ ,  $\times 16/\times 18$ , or  $\times 32/\times 36$  DQS/DQ groups whose members are used for R<sub>UP</sub> and R<sub>DN</sub>, you must assign DQS and DQ pins manually. The Quartus<sup>®</sup> II software might not be able to place DQS and DQ pins without manual pin assignments, resulting in a "no-fit".

### Combining ×16/×18 DQS/DQ Groups for a ×36 QDR II+/QDR II SRAM Interface

This implementation combines  $\times 16 / \times 18$  DQS/DQ groups to interface with a  $\times 36$ QDR II+/QDR II SRAM device. The  $\times$ 36 read data bus uses two  $\times$ 16/ $\times$ 18 groups while the  $\times 36$  write data uses another two  $\times 16/\times 18$  or four  $\times 8/\times 9$  groups. The CQ/CQn signal traces are split on the board trace to connect to two pairs of CQ/CQnpins in the FPGA. This is the only connection on the board that you need to change for this implementation. Other QDR II+/QDR II SRAM interface rules for Stratix IV devices also apply for this implementation.

- IP The ALTMEMPHY megafunction and UniPHY-based external memory interface IPs do not use the QVLD signal, so you can leave the QVLD signal unconnected as in any QDR II+/QDR II SRAM interface.
- ....
  - For more information about the ALTMEMPHY megafunction or UniPHY-based IPs, refer to the External Memory Interface Handbook.

### **Rules to Combine Groups**

In 780-, 1152-, and some 1517-pin package devices, there is at most one  $\times 16/\times 18$  group per I/O sub-bank. You can combine two  $\times 16/\times 18$  groups from a single side of the device for a  $\times 36$  interface.

For devices that do not have four  $\times 16 / \times 18$  groups in a single side of the device to form two  $\times 36$  groups for read and write data, you can form one  $\times 36$  group on one side of the device and another  $\times 36$  group on the other side of the device.

For vertical migration with the  $\times$ 36 emulation implementation, check if migration is possible by enabling device migration in the Quartus II project. The Quartus II software supports the use of four  $\times$ 8/ $\times$ 9 DQ groups for write data pins and migration of these groups across device density. Table 7–3 lists the possible combinations to use two  $\times$ 16/ $\times$ 18 DQS/DQ groups to form a  $\times$ 32/ $\times$ 36 group on Stratix IV devices lacking a native  $\times$ 32/ $\times$ 36 DQS/DQ group.

| Package      | Device Density  | I/O Sub-Bank Combinations                                                         |
|--------------|-----------------|-----------------------------------------------------------------------------------|
|              | EP4SGX70        |                                                                                   |
|              | EP4SGX110       |                                                                                   |
|              | EP4SGX180       | 3A and 4A, 7A and 8A (bottom and top I/O banks) (1)                               |
| 780-Pin      | EP4SGX230       |                                                                                   |
| FineLine BGA | EP4SGX290       |                                                                                   |
|              | EP4SGX360       |                                                                                   |
|              | EP4SE230        | 1A and 2A, 5A and 6A (left and right I/O banks)                                   |
|              | EP4SE360        | 3A and 4A, 7A and 8A (bottom and top I/O banks) (1)                               |
|              | EP4SGX70        | 3A and 4A, 7A and 8A (bottom and top I/O banks) (1)                               |
|              | EP4SGX110       |                                                                                   |
|              | EP4SGX180       |                                                                                   |
|              | EP4SGX230       | 1A and 1C, 6A and 6C (left and right I/O banks)                                   |
| 1152-Pin     | ■ EP4SGX290 (2) | 3A and 3B, 4A and 4B (bottom I/O banks)                                           |
| FineLine BGA | ■ EP4SGX360 (2) | 7A and 7B, 8A and 8B (top I/O banks)                                              |
|              | ■ EP4SGX530 (2) |                                                                                   |
|              | EP4SE360        | 1A and 1C, 2A and 2C (left I/O banks)                                             |
|              | EP4SE530        | 3A and 3B, 4A and 4B (bottom I/O banks)<br>5A and 5C, 6A and 6C (right I/O banks) |
|              | EP4SE820        | 7A and 7B, 8A and 8B (top I/O banks)                                              |

Table 7–3. Possible Group Combinations in Stratix IV Devices (Part 1 of 2)

| Package                  | Device Density                                                                                                                                                    | I/O Sub-Bank Combinations                                                                                                                                                                                                                                                                                                         |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1517-Pin<br>FineLine BGA | <ul> <li>EP4SGX180</li> <li>EP4SGX230</li> <li>EP4SGX290 (2)</li> <li>EP4SGX360 (2)</li> <li>EP4SGX530 (2)</li> <li>EP4SE530 (2)</li> <li>EP4SE820 (2)</li> </ul> | 1A and 1C, 2A and 2C (left I/O banks)<br>3A and 3B, 4A and 4B (bottom I/O banks)<br>5A and 5C, 6A and 6C (right I/O banks)<br>7A and 7B, 8A and 8B (top I/O banks)<br>1A and 1B, 2A and 2B or 1B and 1C, 2B and 2C (left I/O<br>banks) <i>(3)</i><br>5A and 5B, 6A and 6B or 5B and 5C, 6B and 6C (right I/O<br>banks) <i>(3)</i> |
|                          | <ul> <li>EP4S40G2</li> <li>EP4S40G5</li> <li>EP4S100G2</li> <li>EP4S100G5</li> </ul>                                                                              | 3A and 3B, 4A and 4B (bottom I/O banks)<br>7A and 7B, 8A and 8B (top I/O banks)                                                                                                                                                                                                                                                   |
| 1760-Pin                 | <ul> <li>EP4SGX290</li> <li>EP4SGX360</li> <li>EP4SGX530</li> </ul>                                                                                               | 1A and 1C, 2A and 2C (left I/O banks)<br>3A and 3B, 4A and 4B (bottom I/O banks)<br>5A and 5C, 6A and 6C (right I/O banks)<br>7A and 7B, 8A and 8B (top I/O banks)                                                                                                                                                                |
| FineLine BGA             | <ul> <li>EP4SE530 (2)</li> <li>EP4SE820 (2)</li> </ul>                                                                                                            | 1A and 1B, 2A and 2B or 1B and 1C, 2B and 2C (left I/O banks) <i>(3)</i><br>5A and 5B, 6A and 6B or 5B and 5C, 6B and 6C (right I/O banks) <i>(3)</i>                                                                                                                                                                             |
| 1932-Pin<br>FineLine BGA | <ul> <li>EP4SGX290 (2)</li> <li>EP4SGX360 (2)</li> <li>EP4SGX530 (2)</li> </ul>                                                                                   | 1A and 1C, 2A and 2C (left I/O banks)<br>5A and 5C, 6A and 6C (right I/O banks)                                                                                                                                                                                                                                                   |

| Table 7–3. | <b>Possible Group</b> | <b>Combinations in</b> | n Stratix IV Devices | (Part 2 of 2) |
|------------|-----------------------|------------------------|----------------------|---------------|
|------------|-----------------------|------------------------|----------------------|---------------|

### Notes to Table 7-3:

- (1) Each side of the device in these packages has four remaining x8/x9 groups. You can combine them for the write side (only) if you want to keep the x36 QDR II+/QDR II SRAM interface on one side of the device. You must change the Memory Interface Data Group default assignment from the default 18 to 9 in this case.
- (2) This device supports ×36 DQS/DQ groups on the top and bottom I/O banks natively.
- (3) Although it is possible to combine the ×16/×18 DQS/DQ groups from I/O banks 1A and 1C, 2A and 2C, 5A and 5C, and 6A and 6C, Altera does not recommend this due to the size of the package. Similarly, crossing a bank number (for example, combining groups from I/O banks 6C and 5C) is not supported in this package.

## **Stratix IV External Memory Interface Features**

Stratix IV devices are rich with features that allow robust high-performance external memory interfacing. The ALTMEMPHY megafunction allows you to use these external memory interface features and helps set up the physical interface (PHY) best suited for your system. This section describes each Stratix IV device feature that is used in external memory interfaces from the DQS phase-shift circuitry, DQS logic block, leveling multiplexers, and dynamic OCT control block.

The ALTMEMPHY megafunction and the Altera memory controller MegaCore<sup>®</sup> functions can run at half the frequency of the I/O interface of the memory devices to allow better timing management in high-speed memory interfaces. Stratix IV devices have built-in registers in the IOE to convert data from full-rate (the I/O frequency) to half-rate (the controller frequency) and vice versa. You can bypass these registers if your memory controller is not running at half the rate of the I/O frequency. When using the Altera memory controller MegaCore functions, the ALTMEMPHY megafunction is instantiated for you.

**For more information about the ALTMEMPHY megafunction, refer to the** *External Memory PHY Interface (ALTMEMPHY) (nonAFI) Megafunction User Guide.* 

### **DQS Phase-Shift Circuitry**

Stratix IV phase-shift circuitry provides phase shift to the DQS/CQ and CQn pins on read transactions when the DQS/CQ and CQn pins are acting as input clocks or strobes to the FPGA. The DQS phase-shift circuitry consists of DLLs that are shared between multiple DQS pins and the phase-offset module to further fine-tune the DQS phase shift for different sides of the device.

Figure 7–21 shows how the DQS phase-shift circuitry is connected to the DQS/CQ and CQn pins in the device where memory interfaces are supported on all sides of the Stratix IV device.



### Figure 7–21. DQS/CQ and CQn Pins and DQS Phase-Shift Circuitry (Note 1), (2)

### Notes to Figure 7–21:

(1) For possible reference input clock pins for each DLL, refer to "DLL" on page 7-31.

(2) You can configure each DQS/CQ and CQn pin with a phase shift based on one of two possible DLL output settings.

DQS phase-shift circuitry is connected to the DQS logic blocks that control each DQS/CQ or CQn pin. The DQS logic blocks allow the DQS delay settings to be updated concurrently at every DQS/CQ or CQn pin.

### DLL

DQS phase-shift circuitry uses a DLL to dynamically control the clock delay needed by the DQS/CQ and CQn pin. The DLL, in turn, uses a frequency reference to dynamically generate control signals for the delay chains in each of the DQS/CQ and CQn pins, allowing it to compensate for PVT variations. The DQS delay settings are Gray-coded to reduce jitter when the DLL updates the settings. The phase-shift circuitry needs 1,280 clock cycles to lock and calculate the correct input clock period when the DLL is in low jitter mode. Otherwise, only 256 clock cycles are needed. Do not send data during these clock cycles because there is no guarantee that it will be captured properly. As the settings from the DLL may not be stable until this lock period has elapsed, be aware that anything using these settings (including the leveling delay system) may be unstable during this period.

You can still use the DQS phase-shift circuitry for any memory interfaces that are less than 100 MHz. However, the DQS signal may not shift over 2.5 ns. Even if the DQS signal is not shifted exactly to the middle of the DQ valid window, the I/O element should still be able to capture the data in low-frequency applications in which a large amount of timing margin is available.

There are a maximum of four DLLs in a Stratix IV device, located in each corner of the device. These four DLLs support a maximum of four unique frequencies, with each DLL running at one frequency. Each DLL can have two outputs with different phase offsets, which allows one Stratix IV device to have eight different DLL phase shift settings.

Figure 7–22 shows the DLL and I/O bank locations in Stratix IV devices from a die-top view if all sides of the device support external memory interfaces.



Figure 7-22. Stratix IV DLL and I/O Bank Locations (Die-Top View)

The DLL can access the two adjacent sides from its location within the device. For example, DLL0 on the top left of the device can access the top side (I/O banks 7A, 7B, 7C, 8A, 8B, and 8C) and the left side of the device (I/O banks 1A, 1B, 1C, 2A, 2B, and 2C). This means that each I/O bank is accessible by two DLLs, giving more flexibility to create multiple frequencies and multiple-type interfaces. You can have two different interfaces with the same frequency on the two sides adjacent to a DLL, where the DLL controls the DQS delay settings for both interfaces.

Each bank can use settings from either or both DLLs the bank is adjacent to. For example, DQS1L can get its phase-shift settings from DLL0, while DQS2L can get its phase-shift settings from DLL1. Table 7–4 lists the DLL location and supported I/O banks for Stratix IV devices.

You can only have one memory interface in each I/O sub-bank (such as I/O sub-banks 1A, 1B, and 1C) when you use leveling delay chains. This is because there is only one leveling delay chain per I/O sub-bank.

| DLL  | Location            | Accessible I/O Banks (1)                       |  |  |  |  |
|------|---------------------|------------------------------------------------|--|--|--|--|
| DLL0 | Top-left corner     | 1A, 1B, 1C, 2A, 2B, 2C, 7A, 7B, 7C, 8A, 8B, 8C |  |  |  |  |
| DLL1 | Bottom-left corner  | 1A, 1B, 1C, 2A, 2B, 2C, 3A, 3B, 3C, 4A, 4B, 4C |  |  |  |  |
| DLL2 | Bottom-right corner | 3A, 3B, 3C, 4A, 4B, 4C, 5A, 5B, 5C, 6A, 6B, 6C |  |  |  |  |
| DLL3 | Top-right corner    | 5A, 5B, 5C, 6A, 6B, 6C, 7A, 7B, 7C, 8A, 8B, 8C |  |  |  |  |

Table 7–4. DLL Location and Supported I/O Banks

Note to Table 7-4:

(1) The DLL can access these I/O banks if they are available for memory interfacing.

The reference clock for each DLL may come from PLL output clocks or any of the two dedicated clock input pins located in either side of the DLL. Table 7–5 through Table 7–17 lists the available DLL reference clock input resources for the Stratix IV device family.

When you have a dedicated PLL that only generates the DLL input reference clock, set the PLL mode to **No Compensation** to achieve better performance or the Quartus II software changes it automatically. Because the PLL does not use any other outputs, it does not need to compensate for any clock paths.

# Table 7–5. DLL Reference Clock Input for EP4SGX70, EP4SGX110, EP4SGX180, and EP4SGX230 Devices in the 780-Pin FineLine BGA Package

| DLL  | CLKIN<br>(Top/Bottom) | CLKIN<br>(Left/Right) | PLL<br>(Top/Bottom) | PLL<br>(Left/Right) | PLL<br>(Corner) |
|------|-----------------------|-----------------------|---------------------|---------------------|-----------------|
|      | CLK12P                | CLK0P                 |                     |                     |                 |
| DLLO | CLK13P                | CLK1P                 | PLL_T1              | PLL_L2              |                 |
|      | CLK14P                | CLK2P                 |                     |                     |                 |
|      | CLK15P                | CLK3P                 |                     |                     |                 |
|      | CLK4P                 | CLK0P                 |                     |                     |                 |
| DLL1 | CLK5P                 | CLK1P                 | PLL_B1              | —                   |                 |
|      | CLK6P                 | CLK2P                 |                     |                     |                 |
|      | CLK7P                 | CLK3P                 |                     |                     |                 |
|      | CLK4P                 |                       |                     | _                   |                 |
| DLL2 | CLK5P                 | _                     | PLL_B1              |                     |                 |
|      | CLK6P                 |                       |                     |                     |                 |
|      | CLK7P                 |                       |                     |                     |                 |
|      | CLK12P                |                       |                     |                     |                 |
| DLL3 | CLK13P                |                       | PLL_T1              | _                   | _               |
|      | CLK14P                |                       |                     |                     |                 |
|      | CLK15P                |                       |                     |                     |                 |

| DLL  | CLKIN<br>(Top/Bottom) | CLKIN<br>(Left/Right) | PLL<br>(Top/Bottom) | PLL<br>(Left/Right) | PLL<br>(Corner) |
|------|-----------------------|-----------------------|---------------------|---------------------|-----------------|
|      | CLK12P                | CLKOP                 |                     |                     |                 |
| DLLO | CLK13P                | CLK1P                 | PLL_T1              | PLL_L2              |                 |
|      | CLK14P                | CLK2P                 | 1                   |                     |                 |
|      | CLK15P                | CLK3P                 |                     |                     |                 |
|      | CLK4P                 | CLKOP                 |                     |                     |                 |
| DLL1 | CLK5P                 | CLK1P                 | PLL_B1              | PLL_L2              |                 |
|      | CLK6P                 | CLK2P                 | FLL_DI              |                     | _               |
|      | CLK7P                 | CLK3P                 |                     |                     |                 |
|      | CLK4P                 | CLK8P                 |                     |                     |                 |
| DLL2 | CLK5P                 | CLK9P                 | PLL_B1              | PLL_R2              |                 |
|      | CLK6P                 | CLK10P                | FLL_DI              |                     | _               |
|      | CLK7P                 | CLK11P                |                     |                     |                 |
|      | CLK12P                | CLK8P                 |                     |                     |                 |
| DLL3 | CLK13P                | CLK9P                 | PLL_T1              | PLL_R2              |                 |
|      | CLK14P                | CLK10P                |                     | FLL_NZ              |                 |
|      | CLK15P                | CLK11P                |                     |                     |                 |

### Table 7–6. DLL Reference Clock Input for EP4SE230 and EP4SE360 Devices in the 780-Pin FineLine BGA Package

### Table 7–7. DLL Reference Clock Input for EP4SGX290 and EP4SGX360 Devices in the 780-Pin FineLine BGA Package

| DLL  | CLKIN (Top/Bottom) | CLKIN<br>(Left/Right) | PLL (Top/Bottom) | PLL<br>(Left/Right) | PLL<br>(Corner) |
|------|--------------------|-----------------------|------------------|---------------------|-----------------|
| DLLO | CLK12P             | _                     | PLL_T1           | _                   | _               |
|      | CLK13P             |                       |                  |                     |                 |
|      | CLK14P             |                       |                  |                     |                 |
|      | CLK15P             |                       |                  |                     |                 |
|      | CLK4P              | _                     | PLL_B1           | _                   | _               |
| DLL1 | CLK5P              |                       |                  |                     |                 |
|      | CLK6P              |                       |                  |                     |                 |
|      | CLK7P              |                       |                  |                     |                 |
|      | CLK4P              | _                     | PLL_B2           | _                   | _               |
| DLL2 | CLK5P              |                       |                  |                     |                 |
|      | CLK6P              |                       |                  |                     |                 |
|      | CLK7P              |                       |                  |                     |                 |
|      | CLK12P             | _                     | PLL_T2           | _                   | _               |
| DLL3 | CLK13P             |                       |                  |                     |                 |
|      | CLK14P             |                       |                  |                     |                 |
|      | CLK15P             |                       |                  |                     |                 |

| DLL  | CLKIN<br>(Top/Bottom)                | CLKIN<br>(Left/Right)              | PLL<br>(Top/Bottom) | PLL<br>(Left/Right) | PLL<br>(Corner) |
|------|--------------------------------------|------------------------------------|---------------------|---------------------|-----------------|
| DLLO | CLK12P<br>CLK13P<br>CLK14P<br>CLK15P | CLKOP<br>CLK1P<br>CLK2P<br>CLK3P   | PLL_T1              | PLL_L2              | _               |
| DLL1 | CLK4P<br>CLK5P<br>CLK6P<br>CLK7P     | CLKOP<br>CLK1P<br>CLK2P<br>CLK3P   | PLL_B1              | PLL_L2              | _               |
| DLL2 | CLK4P<br>CLK5P<br>CLK6P<br>CLK7P     | CLK8P<br>CLK9P<br>CLK10P<br>CLK11P | PLL_B1              | PLL_R2              | _               |
| DLL3 | CLK12P<br>CLK13P<br>CLK14P<br>CLK15P | CLK8P<br>CLK9P<br>CLK10P<br>CLK11P | PLL_T1              | PLL_R2              | _               |

Table 7–8. DLL Reference Clock Input for EP4SGX70 and EP4SGX110 Devices in the 1152-Pin FineLine BGA Package (with 24 Transceivers)

| DLL  | CLKIN<br>(Top/Bottom) | CLKIN<br>(Left/Right) | PLL<br>(Top/Bottom) | PLL<br>(Left/Right) | PLL<br>(Corner) |
|------|-----------------------|-----------------------|---------------------|---------------------|-----------------|
| DLLO | CLK12P                |                       | PLL_T1              | PLL_L2              | _               |
|      | CLK13P                | CLKOP                 |                     |                     |                 |
|      | CLK14P                | CLK1P                 |                     |                     |                 |
|      | CLK15P                |                       |                     |                     |                 |
|      | CLK4P                 |                       | PLL_B1              | _                   | _               |
|      | CLK5P                 | CLKOP                 |                     |                     |                 |
| DLL1 | CLK6P                 | CLK1P                 |                     |                     |                 |
|      | CLK7P                 |                       |                     |                     |                 |
|      | CLK4P                 |                       | PLL_B1              | _                   | _               |
| DLL2 | CLK5P                 | CLK10P                |                     |                     |                 |
|      | CLK6P                 | CLK11P                |                     |                     |                 |
|      | CLK7P                 |                       |                     |                     |                 |
|      | CLK12P                |                       | PLL_T1              | PLL_R2              | _               |
| DLL3 | CLK13P                | CLK10P                |                     |                     |                 |
|      | CLK14P                | CLK11P                |                     |                     |                 |
|      | CLK15P                |                       |                     |                     |                 |

Table 7–9. DLL Reference Clock Input for EP4SGX110 Devices in the 1152-Pin FineLine BGA Package (with 16 Transceivers)

| Table 7-10. DLL Reference Clock Input for EP4SGX180, EP4SGX230, EP4SGX290, EP4SGX360, and EP4SGX530 Devices |
|-------------------------------------------------------------------------------------------------------------|
| in the 1152-Pin FineLine BGA Package                                                                        |

| DLL  | CLKIN<br>(Top/Bottom)      | CLKIN<br>(Left/Right) | PLL<br>(Top/Bottom) | PLL<br>(Left/Right) | PLL<br>(Corner) |
|------|----------------------------|-----------------------|---------------------|---------------------|-----------------|
| DLLO | CLK12P                     | 01.1/0.5              | PLL_T1              | PLL_L2              | _               |
|      | CLK13P<br>CLK14P<br>CLK15P | CLK0P<br>CLK1P        |                     |                     |                 |
| DLL1 | CLK4P                      |                       | PLL_B1              |                     | _               |
|      | CLK5P<br>CLK6P             | CLK0P<br>CLK1P        |                     |                     |                 |
|      | CLK7P<br>CLK4P             |                       |                     |                     |                 |
| DLL2 | CLK5P                      | CLK10P                | PLL_B2              | _                   | _               |
|      | CLK6P<br>CLK7P             | CLK11P                |                     |                     |                 |
| DLL3 | CLK12P                     | 01//100               | PLL_T2              | PLL_R2              | _               |
|      | CLK13P<br>CLK14P           | CLK10P<br>CLK11P      |                     |                     |                 |
|      | CLK15P                     |                       |                     |                     |                 |

| DLL  | CLKIN<br>(Top/Bottom) | CLKIN<br>(Left/Right) | PLL<br>(Top/Bottom) | PLL<br>(Left/Right) | PLL<br>(Corner) |
|------|-----------------------|-----------------------|---------------------|---------------------|-----------------|
|      | CLK12P                | CLK0P                 |                     |                     |                 |
| DLL0 | CLK13P                | CLK1P                 | PLL_T1              | PLL_L2              |                 |
| DLLU | CLK14P                | CLK2P                 |                     | FLL_LZ              |                 |
|      | CLK15P                | CLK3P                 |                     |                     |                 |
|      | CLK4P                 | CLKOP                 |                     |                     |                 |
| DLL1 | CLK5P                 | CLK1P                 |                     | PLL_L3              |                 |
| DLLI | CLK6P                 | CLK2P                 | PLL_B1              |                     | _               |
|      | CLK7P                 | CLK3P                 |                     |                     |                 |
|      | CLK4P                 | CLK8P                 |                     | PLL_R3              |                 |
| DLL2 | CLK5P                 | CLK9P                 |                     |                     | _               |
| DLLZ | CLK6P                 | CLK10P                | PLL_B2              |                     |                 |
|      | CLK7P                 | CLK11P                |                     |                     |                 |
|      | CLK12P                | CLK8P                 |                     |                     |                 |
|      | CLK13P                | CLK9P                 | PLL_T2              |                     |                 |
| DLL3 | CLK14P                | CLK10P                |                     | PLL_R2              | -               |
|      | CLK15P                | CLK11P                |                     |                     |                 |

Table 7–11. DLL Reference Clock Input for EP4SE360, EP4SE530, and EP4SE820 Devices in the 1152-Pin FineLine BGA Packages

| Table 7–12. DLL Reference Clock Input for EP4SE530 and EP4SE820 Devices in the 1517- and 1760-Pin FineLine BGA |
|----------------------------------------------------------------------------------------------------------------|
| Packages                                                                                                       |

| DLL  | CLKIN<br>(Top/Bottom) | CLKIN<br>(Left/Right) | PLL<br>(Top/Bottom) | PLL<br>(Left/Right) | PLL<br>(Corner) |
|------|-----------------------|-----------------------|---------------------|---------------------|-----------------|
|      | CLK12P                | CLK0P                 |                     |                     |                 |
| DLLO | CLK13P                | CLK1P                 | PLL_T1              | PLL_L2              | PLL_L1          |
| DLLU | CLK14P                | CLK2P                 | 1                   |                     |                 |
|      | CLK15P                | CLK3P                 |                     |                     |                 |
|      | CLK4P                 | CLKOP                 |                     |                     |                 |
| DLL1 | CLK5P                 | CLK1P                 | PLL_B1              | PLL_L3              | PLL_L4          |
|      | CLK6P                 | CLK2P                 |                     |                     | 1 66_64         |
|      | CLK7P                 | CLK3P                 |                     |                     |                 |
|      | CLK4P                 | CLK8P                 |                     |                     |                 |
| DLL2 | CLK5P                 | CLK9P                 | PLL_B2              | PLL_R3              | PLL R4          |
|      | CLK6P                 | CLK10P                |                     | FLL_NJ              | FLL_N4          |
|      | CLK7P                 | CLK11P                |                     |                     |                 |
|      | CLK12P                | CLK8P                 |                     |                     |                 |
| DLL3 | CLK13P                | CLK9P                 | PLL_T2              |                     | PLL_R1          |
|      | CLK14P                | CLK10P                |                     | PLL_R2 PL           | FLL_NI          |
|      | CLK15P                | CLK11P                |                     |                     |                 |

| DLL  | CLKIN<br>(Top/Bottom) | CLKIN<br>(Left/Right) | PLL<br>(Top/Bottom) | PLL<br>(Left/Right) | PLL<br>(Corner) |
|------|-----------------------|-----------------------|---------------------|---------------------|-----------------|
|      | CLK12P                | CLK0P                 |                     |                     |                 |
| DLLO | CLK13P                | CLK1P                 | PLL_T1              | PLL_L2              |                 |
|      | CLK14P                | CLK2P                 |                     | FLL_LZ              |                 |
|      | CLK15P                | CLK3P                 |                     |                     |                 |
|      | CLK4P                 | CLKOP                 |                     |                     |                 |
| DLL1 | CLK5P                 | CLK1P                 |                     | PLL_L3              | _               |
|      | CLK6P                 | CLK2P                 | PLL_B1              |                     |                 |
|      | CLK7P                 | CLK3P                 |                     |                     |                 |
|      | CLK4P                 | CLK8P                 |                     | PLL_R3              |                 |
| DLL2 | CLK5P                 | CLK9P                 | PLL_B2              |                     | _               |
|      | CLK6P                 | CLK10P                | FLL_DZ              |                     |                 |
|      | CLK7P                 | CLK11P                |                     |                     |                 |
|      | CLK12P                | CLK8P                 |                     |                     |                 |
| DLL3 | CLK13P CLK9P          | CLK9P                 | PLL_T2 PI           |                     |                 |
|      | CLK14P                | CLK10P                |                     | PLL_R2              |                 |
|      | CLK15P                | CLK11P                |                     |                     |                 |

# Table 7–13. DLL Reference Clock Input for EP4SGX180, EP4SGX230, EP4SGX290, EP4SGX360, and EP4SGX530 Devices in the 1517-Pin FineLine BGA Package

| DLL  | CLKIN<br>(Top/Bottom)                | CLKIN<br>(Left/Right) | PLL<br>(Top/Bottom) | PLL<br>(Left/Right) | PLL<br>(Corner) |
|------|--------------------------------------|-----------------------|---------------------|---------------------|-----------------|
| DLLO | CLK12P<br>CLK13P<br>CLK14P<br>CLK15P | CLK1P<br>CLK3P        | PLL_T1              | PLL_L2              | _               |
| DLL1 | CLK4P<br>CLK5P<br>CLK6P<br>CLK7P     | CLK1P<br>CLK3P        | PLL_B1              | PLL_L3              | _               |
| DLL2 | CLK4P<br>CLK5P<br>CLK6P<br>CLK7P     | CLK8P<br>CLK10P       | PLL_B2              | PLL_R3              | _               |
| DLL3 | CLK12P<br>CLK13P<br>CLK14P<br>CLK15P | CLK8P<br>CLK10P       | PLL_T2              | PLL_R2              | _               |

Table 7–14. DLL Reference Clock Input for EP4S40G2, EP4S40G5, EP4S100G2, and EP4S100G5 Devices in the 1517-Pin FineLine BGA Package

## Table 7–15. DLL Reference Clock Input for EP4SGX290, EP4SGX360, and EP4SGX530 Devices in the 1760-Pin FineLine BGA Package

| DLL  | CLKIN<br>(Top/Bottom)                | CLKIN<br>(Left/Right)              | PLL<br>(Top/Bottom) | PLL<br>(Left/Right) | PLL<br>(Corner) |
|------|--------------------------------------|------------------------------------|---------------------|---------------------|-----------------|
| DLLO | CLK12P<br>CLK13P<br>CLK14P<br>CLK15P | CLKOP<br>CLK1P<br>CLK2P<br>CLK3P   | PLL_T1              | PLL_L2              | _               |
| DLL1 | CLK4P<br>CLK5P<br>CLK6P<br>CLK7P     | CLK0P<br>CLK1P<br>CLK2P<br>CLK3P   | PLL_B1              | PLL_L3              | _               |
| DLL2 | CLK4P<br>CLK5P<br>CLK6P<br>CLK7P     | CLK8P<br>CLK9P<br>CLK10P<br>CLK11P | PLL_B2              | PLL_R3              | _               |
| DLL3 | CLK12P<br>CLK13P<br>CLK14P<br>CLK15P | CLK8P<br>CLK9P<br>CLK10P<br>CLK11P | PLL_T2              | PLL_R2              |                 |

| DLL  | CLKIN<br>(Top/Bottom) | CLKIN<br>(Left/Right) | PLL<br>(Top/Bottom) | PLL<br>(Left/Right) | PLL<br>(Corner) |
|------|-----------------------|-----------------------|---------------------|---------------------|-----------------|
|      | CLK12P                | CLK0P                 |                     |                     |                 |
| DLLO | CLK13P                | CLK1P                 | PLL_T1              |                     |                 |
|      | CLK14P                | CLK2P                 |                     | PLL_L2              | PLL_L1          |
|      | CLK15P                | CLK3P                 |                     |                     |                 |
|      | CLK4P                 | CLKOP                 |                     |                     |                 |
| DLL1 | CLK5P                 | CLK1P                 | PLL_B1              | PLL_L3              | PLL_L4          |
|      | CLK6P                 | CLK2P                 | FLL_DI              |                     |                 |
|      | CLK7P                 | CLK3P                 |                     |                     |                 |
|      | CLK4P                 | CLK8P                 |                     | PLL_R3              | PLL_R4          |
| DLL2 | CLK5P                 | CLK9P                 |                     |                     |                 |
|      | CLK6P                 | CLK10P                | PLL_B2              |                     |                 |
|      | CLK7P                 | CLK11P                |                     |                     |                 |
|      | CLK12P                | CLK8P                 |                     |                     |                 |
| DLL3 | CLK13P                | CLK9P                 |                     |                     | PLL_R1          |
| DLLO | CLK14P                | CLK10P                | PLL_T2              | PLL_R2              |                 |
|      | CLK15P                | CLK11P                |                     |                     |                 |

Table 7–16. DLL Reference Clock Input for EP4SGX290, EP4SGX360, and EP4SGX530 Devices in the 1932-Pin FineLine BGA Package

Table 7–17. DLL Reference Clock Input for EP4S100G3, EP4S100G4, and EP4S100G5 Devices in the 1932-Pin FineLine BGA Package

| DLL  | CLKIN<br>(Top/Bottom)                | CLKIN<br>(Left/Right) | PLL<br>(Top/Bottom) | PLL<br>(Left/Right) | PLL<br>(Corner) |
|------|--------------------------------------|-----------------------|---------------------|---------------------|-----------------|
| DLLO | CLK12P<br>CLK13P<br>CLK14P<br>CLK15P | _                     | PLL_T1              | PLL_L2              | PLL_L1          |
| DLL1 | CLK4P<br>CLK5P<br>CLK6P<br>CLK7P     | _                     | PLL_B1              | PLL_L3              | PLL_L4          |
| DLL2 | CLK4P<br>CLK5P<br>CLK6P<br>CLK7P     | CLK9P<br>CLK11P       | PLL_B2              | PLL_R3              | PLL_R4          |
| DLL3 | CLK12P<br>CLK13P<br>CLK14P<br>CLK15P | CLK9P<br>CLK11P       | PLL_T2              | PLL_R2              | PLL_R1          |

Figure 7–23 shows a simple block diagram of the DLL. The input reference clock goes into the DLL to a chain of up to 16 delay elements. The phase comparator compares the signal coming out of the end of the delay chain block to the input reference clock. The phase comparator then issues the upndn signal to the Gray-code counter. This signal increments or decrements a six-bit delay setting (DQS delay settings) that increases or decreases the delay through the delay element chain to bring the input reference clock and the signals coming out of the delay element chain in phase.





#### Notes to Figure 7–23:

- (1) All features of the DQS phase-shift circuitry are accessible from the ALTMEMPHY megafunction in the Quartus II software.
- (2) The input reference clock for the DQS phase-shift circuitry can come from a PLL output clock or an input clock pin. For more information, refer to Table 7–5 on page 7–33 through Table 7–17 on page 7–40.
- (3) Phase offset settings can only go to the DQS logic blocks.
- (4) DQS delay settings can go to the logic array, DQS logic block, and leveling circuitry.

In the Quartus II assignment, phase offset control block 'A' is designated as DLLOFFSETCTRL\_<coordinate x>\_<coordinate y>\_N1 and phase offset control block 'B' is designated as DLLOFFSETCTRL\_<coordinate x>\_<coordinate y>\_N2.

You can reset the DLL from either the logic array or a user I/O pin. Each time the DLL is reset, you must wait for 1,280 clock cycles for the DLL to lock before you can capture the data properly.

Depending on the DLL frequency mode, the DLL can shift the incoming DQS signals by 0°, 22.5°, 30°, 36°, 45°, 60°, 67.5°, 72°, 90°, 108°, 120°, 135°, 144°, 180°, or 240°. The shifted DQS signal is then used as the clock for the DQ IOE input registers.

All DQS/CQ and CQn pins, referenced to the same DLL, can have their input signal phase shifted by a different degree amount but all must be referenced at one particular frequency. For example, you can have a 90° phase shift on DQS1T and a 60° phase shift on DQS2T, referenced from a 200-MHz clock. Not all phase-shift combinations are supported. The phase shifts on the DQS pins referenced by the same DLL must all be a multiple of 22.5° (up to 90°), 30° (up to 120°), 36° (up to 144°), 45° (up to 180°), or 60° (up to 240°).

There are eight different frequency modes for the Stratix IV DLL, as listed in Table 7–18. Each frequency mode provides different phase shift selections. In frequency mode 0, 1, 2, and 3, the 6-bit DQS delay settings vary with PVT to implement the phase-shift delay. In frequency modes 4, 5, 6, and 7, only 5 bits of the DQS delay settings vary with PVT to implement the phase-shift delay; the most significant bit of the DQS delay setting is set to 0.

| Frequency Mode | Available Phase Shift | Number of Delay Chains |
|----------------|-----------------------|------------------------|
| 0              | 22.5, 45, 67.5, 90    | 16                     |
| 1              | 30, 60, 90, 120       | 12                     |
| 2              | 36, 72, 108, 144      | 10                     |
| 3              | 45, 90, 135, 180      | 8                      |
| 4              | 30, 60, 90, 120       | 12                     |
| 5              | 36, 72, 108, 144      | 10                     |
| 6              | 45, 90, 135, 180      | 8                      |
| 7              | 60, 120, 180, 240     | 6                      |

Table 7–18. Stratix IV DLL Frequency Modes

For the frequency range of each mode, refer to the DC and Switching Characteristics for Stratix IV Devices chapter.

For 0° shift, the DQS/CQ signal bypasses both the DLL and DQS logic blocks. The Quartus II software automatically sets the DQ input delay chains so that the skew between the DQ and DQS/CQ pin at the DQ IOE registers is negligible when 0° shift is implemented. You can feed the DQS delay settings to the DQS logic block and logic array.

The shifted DQS/CQ signal goes to the DQS bus to clock the IOE input registers of the DQ pins. The signal can also go into the logic array for resynchronization if you are not using IOE resynchronization registers. The shifted CQn signal can only go to the negative-edge input register in the DQ IOE and is only used for QDR II+ and QDR II SRAM interfaces.

## **Phase Offset Control**

Each DLL has two phase-offset modules and can provide two separate DQS delay settings with independent offsets, one for the top and bottom I/O bank and one for the left and right I/O bank, so you can fine-tune the DQS phase-shift settings between two different sides of the device. Even though you have independent phase offset control, the frequency of the interface using the same DLL must be the same. Use the phase offset control module for making small shifts to the input signal and use the DQS phase-shift circuitry for larger signal shifts. For example, if the DLL only offers a multiple of 30° phase shift, but your interface needs a 67.5° phase shift on the DQS signal, you can use two delay chains in the DQS logic blocks to give you 60° phase shift and use the phase offset control feature to implement the extra 7.5° phase shift.

additional phase shift. The available additional phase shift is implemented in 2's: complement in Gray-code between settings -64 to +63 for frequency mode 0, 1, 2, and 3, and between settings – 32 to +31 for frequency modes 4, 5, 6, and 7. An additional bit indicates whether the setting has a positive or negative value. The settings are linear, each phase offset setting adds a delay amount specified in the DC and Switching Characteristics for Stratix IV Devices chapter. The DQS phase shift is the sum of the DLL delay settings and the user-selected phase offset settings whose top setting is 64 for frequency modes 0, 1, 2, and 3; and 32 for frequency modes 4, 5, 6, and 7, so the actual physical offset setting range is 64 or 32 subtracted by the DQS delay settings from the DLL.

F When using this feature, you need to monitor the DQS delay settings to know how many offsets you can add and subtract in the system. Note that the DQS delay settings output by the DLL are also Gray coded.

For example, if the DLL determines that DQS delay settings of 28 is needed to achieve a 30° phase shift in DLL frequency mode 1, you can subtract up to 28 phase offset settings and you can add up to 35 phase offset settings to achieve the optimal delay that you need. However, if the same DQS delay settings of 28 is needed to achieve 30° phase shift in DLL frequency mode 4, you can still subtract up to 28 phase offset settings, but you can only add up to 3 phase offset settings before the DQS delay settings reach their maximum settings because DLL frequency mode 4 only uses 5-bit DLL delay settings.

For more information about the value for each step, refer to the DC and Switching Characteristics for Stratix IV Devices chapter.

When using static phase offset, you can specify the phase offset amount in the ALTMEMPHY megafunction as a positive number for addition or a negative number for subtraction. You can also have a dynamic phase offset that is always added to, subtracted from, or both added to and subtracted from the DLL phase shift. When you always add or subtract, you can dynamically input the phase offset amount into the dll\_offset[5..0] port. When you want to both add and subtract dynamically, you control the addnsub signal in addition to the dll\_offset[5..0] signals.

## **DQS Logic Block**

Each DQS/CQ and CQn pin is connected to a separate DQS logic block, which consists of the DQS delay chains, update enable circuitry, and DQS postamble circuitry, as shown in Figure 7–24.

#### Figure 7–24. Stratix IV DQS Logic Block



#### Notes to Figure 7-24:

- (1) The input reference clock for the DQS phase-shift circuitry can come from a PLL output clock or an input clock pin. For more information, refer to Table 7–5 on page 7–33 through Table 7–17 on page 7–40.
- (2) The dgsenable signal can also come from the Stratix IV FPGA fabric.

## **DQS Delay Chain**

DQS delay chains consist of a set of variable delay elements to allow the input DQS/CQ and CQn signals to be shifted by the amount specified by the DQS phase-shift circuitry or the logic array. There are four delay elements in the DQS delay chain; the first delay chain closest to the DQS/CQ pin can be shifted either by the DQS delay settings or by the sum of the DQS delay setting and the phase-offset setting. The number of delay chains required is transparent because the ALTMEMPHY megafunction automatically sets it when you choose the operating frequency. The DQS delay settings can come from the DQS phase-shift circuitry on either end of the I/O banks or from the logic array.

The delay elements in the DQS logic block have the same characteristics as the delay elements in the DLL. When the DLL is not used to control the DQS delay chains, you can input your own Gray-coded 6-bit or 5-bit settings using the dqs\_delayctrlin[5..0] signals available in the ALTMEMPHY megafunction. These settings control 1, 2, 3, or all 4 delay elements in the DQS delay chains. The ALTMEMPHY megafunction can also dynamically choose the number of DQS delay chains needed for the system. The amount of delay is equal to the sum of the delay element's intrinsic delay and the product of the number of delay steps and the value of the delay steps.

You can also bypass the DQS delay chain to achieve a 0° phase shift.

#### **Update Enable Circuitry**

Both the DQS delay settings and the phase-offset settings pass through a register before going into the DQS delay chains. The registers are controlled by the update enable circuitry to allow enough time for any changes in the DQS delay setting bits to arrive at all the delay elements. This allows them to be adjusted at the same time. The update enable circuitry enables the registers to allow enough time for the DQS delay settings to travel from the DQS phase-shift circuitry or core logic to all the DQS logic blocks before the next change. It uses the input reference clock or a user clock from the core to generate the update enable output. The ALTMEMPHY megafunction uses this circuit by default. Figure 7–25 shows an example waveform of the update enable circuitry output.





## **DQS Postamble Circuitry**

For external memory interfaces that use a bidirectional read strobe such as in DDR3, DDR2, and DDR SDRAM, the DQS signal is low before going to or coming from a high-impedance state. The state in which DQS is low, just after a high-impedance state, is called the preamble; the state in which DQS is low, just before it returns to a high-impedance state, is called the postamble. There are preamble and postamble specifications for both read and write operations in DDR3, DDR2, and DDR SDRAM. The DQS postamble circuitry ensures that data is not lost if there is noise on the DQS line during the end of a read operation that occurs while DQS is in a postamble state.

Stratix IV devices have dedicated postamble registers that you can control to ground the shifted DQS signal used to clock the DQ input registers at the end of a read operation. This ensures that any glitches on the DQS input signals during the end of a read operation that occurs while DQS is in a postamble state do not affect the DQ IOE registers.

In addition to the dedicated postamble register, Stratix IV devices also have an HDR block inside the postamble enable circuitry. Use these registers if the controller is running at half the frequency of the I/Os.

Using the HDR block as the first stage capture register in the postamble enable circuitry block is optional. The HDR block is clocked by the half-rate resynchronization clock, which is the output of the I/O clock divider circuit (shown in Figure 7–31 on page 7–50). There is an AND gate after the postamble register outputs that is used to avoid postamble glitches from a previous read burst on a non-consecutive read burst. This scheme allows a half-a-clock cycle latency for dqsenable assertion and zero latency for dqsenable de-assertion, as shown in Figure 7–26.





## **Leveling Circuitry**

DDR3 SDRAM unbuffered modules use a fly-by clock distribution topology for better signal integrity. This means that the CK/CK# signals arrive at each DDR3 SDRAM device in the module at different times. The difference in arrival time between the first DDR3 SDRAM device and the last device on the module can be as long as 1.6 ns. Figure 7–27 shows the clock topology in DDR3 SDRAM unbuffered modules.



Figure 7–27. DDR3 SDRAM Unbuffered Module Clock Topology

Because the data and read strobe signals are still point-to-point, take special care to ensure that the timing relationship between the CK/CK# and DQS signals (tDQSS, tDSS, and tDSH) during a write is met at every device on the modules. Furthermore, read data coming back into the FPGA from the memory is also staggered in a similar way.

Stratix IV FPGAs have leveling circuitry to address these two situations. There is one leveling circuitry per I/O sub-bank (for example, I/O sub-bank 1A, 1B, and 1C each has one leveling circuitry). These delay chains are PVT-compensated by the same DQS delay settings as the DLL and DQS delay chains.

For frequencies equal to and above 400 MHz, the DLL uses eight delay chains, such that each delay chain generates a 45° delay. The generated clock phases are distributed to every DQS logic block that is available in the I/O sub-bank. The delay chain taps then feeds a multiplexer controlled by the ALTMEMPHY megafunction to select which clock phases are to be used for that ×4 or ×8 DQS group. Each group can use a different tap output from the read-leveling and write-leveling delay chains to compensate for the different CK/CK# delay going into each device on the module.

Figure 7–28 and Figure 7–29 show the Stratix IV write- and read-leveling circuitry.



Figure 7–28. Stratix IV Write-Leveling Delay Chains and Multiplexers (Note 1)

#### Note to Figure 7-28:

(1) There is one leveling delay chain per I/O sub-bank (for example, I/O sub-banks 1A, 1B, and 1C). You can only have one memory interface in each I/O sub-bank when you use the leveling delay chain.

Figure 7–29. Stratix IV Read-Leveling Delay Chains and Multiplexers (Note 1)



#### Notes to Figure 7–29:

- (1) There is one leveling delay chain per I/O sub-bank (for example, I/O sub-banks 1A, 1B, and 1C). You can only have one memory interface in each I/O sub-bank when you use the leveling delay chain.
- (2) Each divider feeds up to six pins (from a ×4 DQS group) in the device. To feed wider DQS groups, you must chain multiple clock dividers together by feeding the slaveout output of one divider to the master in input of the neighboring pins' divider.

The –90° write clock of the ALTMEMPHY megafunction feeds the write-leveling circuitry to produce the clock to generate the DQS and DQ signals. During initialization, the ALTMEMPHY megafunction picks the correct write-leveled clock for the DQS and DQ clocks for each DQS/DQ group after sweeping all the available clocks in the write calibration process. The DQ clock output is –90° phase-shifted compared to the DQS clock output.

Similarly, the resynchronization clock feeds the read-leveling circuitry to produce the optimal resynchronization and postamble clock for each DQS/DQ group in the calibration process. The resynchronization and postamble clocks can use different clock outputs from the leveling circuitry. The output from the read-leveling circuitry can also generate the half-rate resynchronization clock that goes to the FPGA fabric.

- The ALTMEMPHY megafunction dynamically calibrates the alignment for read- and write-leveling during the initialization process.
- **For more information about the ALTMEMPHY megafunction, refer to the** *External Memory PHY Interface (ALTMEMPHY) (nonAFI) Megafunction User Guide.*

## **Dynamic On-Chip Termination Control**

Figure 7–30 shows the dynamic OCT control block. The block includes all the registers needed to dynamically turn on OCT RT during a read and turn OCT RT off during a write.

**For more information about dynamic on-chip termination control, refer to the** *I/O Features in Stratix IV Devices* chapter.

#### Figure 7–30. Stratix IV Dynamic OCT Control Block



#### Note to Figure 7-30:

(1) The write clock comes from either the PLL or the write-leveling delay chain.

## **I/O Element Registers**

The IOE registers are expanded to allow source-synchronous systems to have faster register-to-register transfers and resynchronization. Both top and bottom and left and right IOEs have the same capability. Left and right IOEs have extra features to support LVDS data transfer.

Figure 7–31 shows the registers available in the Stratix IV input path. The input path consists of the DDR input registers, resynchronization registers, and HDR block. You can bypass each block of the input path.





#### Notes to Figure 7-31:

- (1) You can bypass each register block in this path.
- (2) This is the 0-phase resynchronization clock (from the read-leveling delay chain).
- (3) The input clock can be from the DQS logic block (whether the postamble circuitry is bypassed or not) or from a global clock line.
- (4) This input clock comes from the CQn logic block.
- (5) This resynchronization clock comes from a PLL through the clock network (resync\_ck\_2x).
- (6) The I/O clock divider resides adjacent to the DQS logic block. In addition to the PLL and read-leveled resync clock, the I/O clock divider can also be fed by the DQS bus or CQn bus.
- (7) The half-rate data and clock signals feed into a dual-port RAM in the FPGA core.
- (8) You can dynamically change the dataoutbypass signal after configuration to select either the directin input or the output from the half data rate register to feed dataout.
- (9) The DQS and DQSn signals must be inverted for DDR, DDR2, and DDR3 interfaces. When using Altera's memory interface IPs, the DQS and DQSn signals are automatically inverted.
- (10) The bypass\_output\_register option allows you to select either the output from the second mux or the output of the fourth alignment/ synchronization register to feed dataout.

There are three registers in the DDR input registers block. Two registers capture data on the positive and negative edges of the clock, while the third register aligns the captured data. You can choose to use the same clock for the positive edge and negative edge registers, or two complementary clocks (DQS/CQ for the positive-edge register and DQSn/CQn for the negative-edge register). The third register that aligns the captured data uses the same clock as the positive edge registers.

The resynchronization registers consist of up to three levels of registers to resynchronize the data to the system clock domain. These registers are clocked by the resynchronization clock that is either generated by the PLL or the read-leveling delay chain. The outputs of the resynchronization registers can go straight to the core or to the HDR blocks, which are clocked by the divided-down resynchronization clock.

For more information about the read-leveling delay chain, refer to "Leveling Circuitry" on page 7–47.

Figure 7–32 shows the registers available in the Stratix IV output and output-enable paths. The path is divided into the HDR block, resynchronization registers, and output and output-enable registers. The device can bypass each block of the output and output-enable path.



#### Figure 7–32. Stratix IV IOE Output and Output-Enable Path Registers (Note 1)

#### Notes to Figure 7-32:

- (1) You can bypass each register block of the output and output-enable paths.
- (2) Data coming from the FPGA core are at half the frequency of the memory interface clock frequency in half-rate mode.
- (3) The half-rate clock comes from the PLL, while the alignment clock comes from the write-leveling delay chains.
- (4) These registers are only used in DDR3 SDRAM interfaces for write-leveling purposes.
- (5) The write clock can come from either the PLL or from the write-leveling delay chain. The DQ write clock and DQS write clock have a 90° offset between them.

The output path is designed to route combinatorial or registered SDR outputs and full-rate or half-rate DDR outputs from the FPGA core. Half-rate data is converted to full-rate using the HDR block, clocked by the half-rate clock from the PLL. The resynchronization registers are also clocked by the same 0° system clock, except in the DDR3 SDRAM interface. In DDR3 SDRAM interfaces, the leveling registers are clocked by the write-leveling clock.

For more information about the write-leveling delay chain, refer to "Leveling Circuitry" on page 7–47.

The output-enable path has a structure similar to the output path. You can have a combinatorial or registered output in SDR applications and you can use half-rate or full-rate operation in DDR applications. Also, the ouput-enable path's resynchronization registers have a structure similar to the output path registers, ensuring that the output-enable path goes through the same delay and latency as the output path.

## **Delay Chain**

Stratix IV devices have run-time adjustable delay chains in the I/O blocks and the DQS logic blocks. You can control the delay chain setting through the I/O or the DQS configuration block output. Figure 7–33 shows the delay chain ports.

#### Figure 7–33. Delay Chain



Every I/O block contains the following:

- Two delay chains in a series between the output registers and the output buffer
- One delay chain between the input buffer and the input register
- Two delay chains between the output enable and the output buffer
- Two delay chains between the OCT R<sub>T</sub> enable control register and the output buffer

Figure 7–34 shows the delay chains in an I/O block.



Figure 7–34. Delay Chains in an I/O Block

Each DQS logic block contains a delay chain after the dqsbusout output and another delay chain before the dqsenable input. Figure 7–35 shows the delay chains in the DQS input path.

Figure 7–35. Delay Chains in the DQS Input Path



## I/O Configuration Block and DQS Configuration Block

The I/O configuration block and the DQS configuration block are shift registers that you can use to dynamically change the settings of various device configuration bits. The shift registers power-up low. Every I/O pin contains one I/O configuration register, while every DQS pin contains one DQS configuration block in addition to the I/O configuration register. Figure 7–36 shows the I/O configuration block and the DQS configuration block circuitry.





Table 7–19 lists the I/O configuration block bit sequence.

 Table 7–19.
 I/O Configuration Block Bit Sequence

| Bit | Bit Name                           |
|-----|------------------------------------|
| 03  | outputdelaysetting1[03]            |
| 46  | outputdelaysetting2[02]            |
| 710 | padtoinputregisterdelaysetting[03] |

Table 7–20 lists the DQS configuration block bit sequence.

| Table 7–20. DQS Configuration | Block Bit Sequence | (Part 1 of 2) |
|-------------------------------|--------------------|---------------|
|-------------------------------|--------------------|---------------|

| Bit  | Bit Name                      |
|------|-------------------------------|
| 03   | dqsbusoutdelaysetting[03]     |
| 46   | dqsinputphasesetting[02]      |
| 710  | dqsenablectrlphasesetting[03] |
| 1114 | dqsoutputphasesetting[03]     |
| 1518 | dqoutputphasesetting[03]      |
| 1922 | resyncinputphasesetting[03]   |
| 23   | dividerphasesetting           |
| 24   | enaoctcycledelaysetting       |
| 25   | enainputcycledelaysetting     |
| 26   | enaoutputcycledelaysetting    |
| 2729 | dqsenabledelaysetting[02]     |
| 3033 | octdelaysetting1[03]          |

| Bit Name                     |  |  |  |
|------------------------------|--|--|--|
| octdelaysetting2[02]         |  |  |  |
| enadataoutbypass             |  |  |  |
| enadqsenablephasetransferreg |  |  |  |
| enaoctphasetransferreg       |  |  |  |
| enaoutputphasetransferreg    |  |  |  |
| enainputphasetransferreg     |  |  |  |
| resyncinputphaseinvert       |  |  |  |
| dqsenablectrlphaseinvert     |  |  |  |
| dqoutputphaseinvert          |  |  |  |
| dqsoutputphaseinvert         |  |  |  |
|                              |  |  |  |

#### Table 7–20. DQS Configuration Block Bit Sequence (Part 2 of 2)

## **Document Revision History**

Table 7–21 lists the revision history for this chapter.

Table 7–21. Document Revision History (Part 1 of 2)

| Date          | Version | Changes                                                                                                                       |
|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------|
| February 2011 |         | ■ Updated Table 7–5, Table 7–6, Table 7–11, Table 7–19, and Table 7–20.                                                       |
|               | 3.2     | Added Table 7–12.                                                                                                             |
|               |         | <ul> <li>Updated Figure 7–36.</li> </ul>                                                                                      |
|               | 3.2     | Removed Table 7-1 and Table 7-6.                                                                                              |
|               |         | <ul> <li>Applied new template.</li> </ul>                                                                                     |
|               |         | <ul> <li>Minor text edits.</li> </ul>                                                                                         |
| March 2010    |         | <ul> <li>Updated Figure 7–8, Figure 7–11, Figure 7–23, Figure 7–24, Figure 7–29, Figure 7–31,<br/>and Figure 7–36.</li> </ul> |
|               |         | <ul> <li>Added Figure 7–9 and Figure 7–12.</li> </ul>                                                                         |
|               |         | Added Table 7–7.                                                                                                              |
|               | 3.1     | Updated Table 7–1, Table 7–2, Table 7–3, Table 7–4, Table 7–6, Table 7–8 and Table 7–19.                                      |
|               |         | <ul> <li>Added note to the "Memory Interfaces Pin Support" section.</li> </ul>                                                |
|               |         | Changed "DLL1 through DLL4" to "DLL0 through DLL3" throughout.                                                                |
|               |         | <ul> <li>Added frequency mode 7 throughout.</li> </ul>                                                                        |
|               |         | <ul> <li>Minor text edits.</li> </ul>                                                                                         |

#### Table 7–21. Document Revision History (Part 2 of 2)

| Date          | Version    | Changes                                                                                                                                                                                           |
|---------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| November 2009 |            | <ul> <li>Updated the "Memory Interfaces Pin Support" and "Combining ×16/×18 DQS/DQ Groups<br/>for a ×36 QDR II+/QDR II SRAM Interface" sections.</li> </ul>                                       |
|               |            | ■ Updated Table 7–1, Table 7–2, Table 7–7, and Table 7–12.                                                                                                                                        |
|               |            | <ul> <li>Updated Figure 7–3, Figure 7–4, Figure 7–5, Figure 7–6, Figure 7–7, Figure 7–8, Figure 7–9, Figure 7–10, Figure 7–11, Figure 7–13, Figure 7–14, Figure 7–15, and Figure 7–16.</li> </ul> |
|               | 3.0        | <ul> <li>Added Figure 7–12 and Figure 7–17.</li> </ul>                                                                                                                                            |
|               |            | <ul> <li>Added Table 7–14, Table 7–17, Table 7–19, and Table 7–20.</li> </ul>                                                                                                                     |
|               |            | <ul> <li>Added "Delay Chain" and "I/O Configuration Block and DQS Configuration Block"<br/>sections.</li> </ul>                                                                                   |
|               |            | <ul> <li>Removed Figure 7-8 and Figure 7-12.</li> </ul>                                                                                                                                           |
|               |            | <ul> <li>Removed Table 7-1, Table 7-2, and Table 7-24.</li> </ul>                                                                                                                                 |
|               |            | <ul> <li>Minor text edits.</li> </ul>                                                                                                                                                             |
|               |            | <ul> <li>Updated "Overview" and "Leveling Circuitry".</li> </ul>                                                                                                                                  |
| June 2009     |            | <ul> <li>Updated Figure 7–26 and Figure 7–27.</li> </ul>                                                                                                                                          |
|               | 2.3        | ■ Updated Table 7–3.                                                                                                                                                                              |
|               |            | <ul> <li>Added introductory sentences to improve search ability.</li> </ul>                                                                                                                       |
|               |            | <ul> <li>Removed the Conclusion section.</li> </ul>                                                                                                                                               |
| April 2009    | 2.2        | ■ Updated Table 7–5, Table 7–6, Table 7–15, and Table 7–17                                                                                                                                        |
| April 2003    | <i>L.L</i> | <ul> <li>Removed Figure 7-12, Figure 7-13, and Figure 7-20</li> </ul>                                                                                                                             |
| March 2009    |            | <ul> <li>Updated Table 7–1, Table 7–5, Table 7–8, Table 7–12, Table 7–13, Table 7–14,<br/>Table 7–15, and Table 7–17.</li> </ul>                                                                  |
|               |            | Replaced Table 7–6.                                                                                                                                                                               |
|               |            | <ul> <li>Added Table 7–11 and Table 7–16.</li> </ul>                                                                                                                                              |
|               | 2.1        | ■ Updated Figure 7–3, Figure 7–6, Figure 7–8, Figure 7–9, and Figure 7–11.                                                                                                                        |
|               |            | Added Figure 7–7, Figure 7–11, Figure 7–12, Figure 7–13, and Figure 7–20.                                                                                                                         |
|               |            | Updated "Combining ×16/×18 DQS/DQ Groups for ×36 QDR II+/QDR II SRAM Interface".                                                                                                                  |
|               |            | <ul> <li>Updated "Rules to Combine Groups".</li> </ul>                                                                                                                                            |
|               |            | Removed "Referenced Documents" section.                                                                                                                                                           |
|               |            | ■ Updated Table 7–1, Table 7–2, Table 7–3, Table 7–4, Table 7–5, and Table 7–6.                                                                                                                   |
|               |            | Added Table 7–7.                                                                                                                                                                                  |
|               |            | ■ Updated Figure 7–1 and Figure 7–19.                                                                                                                                                             |
| November 2008 |            | <ul> <li>Updated "Combining ×16/×18 DQS/DQ groups for ×36 QDR II+/QDR II SRAM Interface"<br/>on page 7–26.</li> </ul>                                                                             |
|               | 2.0        | ■ Updated "Rules to Combine Groups" on page 7–27.                                                                                                                                                 |
|               |            | <ul> <li>Updated "DQS Phase-Shift Circuitry" on page 7–29.</li> </ul>                                                                                                                             |
|               |            | <ul> <li>Updated Table 7–9, Table 7–10, Table 7–11, Table 7–13, Table 7–13, Table 7–14,<br/>Table 7–15, Table 7–15, Table 7–16, and Table 7–18.</li> </ul>                                        |
|               |            | <ul> <li>Updated Figure 7–30 and Figure 7–31.</li> </ul>                                                                                                                                          |
|               |            | Made minor editorial changes.                                                                                                                                                                     |
| May 2008      | 1.0        | Initial release.                                                                                                                                                                                  |