# 6. I/O Features in Cyclone IV Devices



This chapter describes the I/O and high speed I/O capabilities and features offered in Cyclone $^{®}$  IV devices.

The I/O capabilities of Cyclone IV devices are driven by the diversification of I/O standards in many low-cost applications, and the significant increase in required I/O performance. Altera's objective is to create a device that accommodates your key board design needs with ease and flexibility.

The I/O flexibility of Cyclone IV devices is increased from the previous generation low-cost FPGAs by allowing all I/O standards to be selected on all I/O banks. Improvements to on-chip termination (OCT) support and the addition of true differential buffers have eliminated the need for external resistors in many applications, such as display system interfaces.

High-speed differential I/O standards have become popular in high-speed interfaces because of their significant advantages over single-ended I/O standards. The Cyclone IV devices support LVDS, BLVDS, RSDS, mini-LVDS, and PPDS. The transceiver reference clocks and the existing general-purpose I/O (GPIO) clock input features also support the LVDS I/O standards.

The Quartus<sup>®</sup> II software completes the solution with powerful pin planning features that allow you to plan and optimize I/O system designs even before the design files are available.

This chapter includes the following sections:

- "Cyclone IV I/O Elements" on page 6–2
- "I/O Element Features" on page 6–3
- "OCT Support" on page 6–6
- "I/O Standards" on page 6–11
- "Termination Scheme for I/O Standards" on page 6–13
- "I/O Banks" on page 6–16

© 2016 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.





- "Pad Placement and DC Guidelines" on page 6–23
- "Clock Pins Functionality" on page 6–23
- "High-Speed I/O Interface" on page 6–24
- "High-Speed I/O Standards Support" on page 6–28
- "True Differential Output Buffer Feature" on page 6–35
- "High-Speed I/O Timing" on page 6–36
- "Design Guidelines" on page 6–37
- "Software Overview" on page 6–38

# **Cyclone IV I/O Elements**

Cyclone IV I/O elements (IOEs) contain a bidirectional I/O buffer and five registers for registering input, output, output-enable signals, and complete embedded bidirectional single-data rate transfer. I/O pins support various single-ended and differential I/O standards.

The IOE contains one input register, two output registers, and two output-enable (OE) registers. The two output registers and two OE registers are used for DDR applications. You can use input registers for fast setup times and output registers for fast clock-to-output times. Additionally, you can use OE registers for fast clock-to-output enable timing. You can use IOEs for input, output, or bidirectional data paths.

Figure 6–1 shows the Cyclone IV devices IOE structure for single data rate (SDR) operation.



Figure 6-1. Cyclone IV IOEs in a Bidirectional I/O Configuration for SDR Mode

#### Note to Figure 6–1:

(1) Tri-state control is not available for outputs configured with true differential I/O standards.

# **I/O Element Features**

The Cyclone IV IOE offers a range of programmable features for an I/O pin. These features increase the flexibility of I/O utilization and provide a way to reduce the usage of external discrete components, such as pull-up resistors and diodes.

### **Programmable Current Strength**

The output buffer for each Cyclone IV I/O pin has a programmable current strength control for certain I/O standards.

The LVTTL, LVCMOS, SSTL-2 Class I and II, SSTL-18 Class I and II, HSTL-18 Class I and II, HSTL-15 Class I and II, and HSTL-12 Class I and II I/O standards have several levels of current strength that you can control.

Table 6–2 on page 6–7 shows the possible settings for I/O standards with current strength control. These programmable current strength settings are a valuable tool in helping decrease the effects of simultaneously switching outputs (SSO) in conjunction with reducing system noise. The supported settings ensure that the device driver meets the specifications for IOH and IOL of the corresponding I/O standard.

When you use programmable current strength, on-chip series termination (R<sub>S</sub> OCT) is not available.

### **Slew Rate Control**

The output buffer for each Cyclone IV I/O pin provides optional programmable output slew-rate control. Table 6–2 on page 6–7 shows the possible slew rate option and the Quartus II default slew rate setting. However, these fast transitions may introduce noise transients in the system. A slower slew rate reduces system noise, but adds a nominal delay to rising and falling edges. Because each I/O pin has an individual slew-rate control, you can specify the slew rate on a pin-by-pin basis. The slew-rate control affects both the rising and falling edges. Slew rate control is available for single-ended I/O standards with current strength of 8 mA or higher.

- 1 You cannot use the programmable slew rate feature when using OCT with calibration.
- You cannot use the programmable slew rate feature when using the 3.0-V PCI, 3.0-V PCI-X, 3.3-V LVTTL, or 3.3-V LVCMOS I/O standards. Only the fast slew rate (default) setting is available.

### **Open-Drain Output**

Cyclone IV devices provide an optional open-drain (equivalent to an open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (for example, interrupt and write enable signals) that are asserted by multiple devices in your system.

### **Bus Hold**

Each Cyclone IV device user I/O pin provides an optional bus-hold feature. The bus-hold circuitry holds the signal on an I/O pin at its last-driven state. Because the bus-hold feature holds the last-driven state of the pin until the next input signal is present, an external pull-up or pull-down resistor is not necessary to hold a signal level when the bus is tri-stated.

The bus-hold circuitry also pulls undriven pins away from the input threshold voltage in which noise can cause unintended high-frequency switching. You can select this feature individually for each I/O pin. The bus-hold output drives no higher than  $V_{\rm CCIO}$  to prevent overdriving signals.

IF you enable the bus-hold feature, the device cannot use the programmable pull-up option. Disable the bus-hold feature when the I/O pin is configured for differential signals. Bus-hold circuitry is not available on dedicated clock pins.

Bus-hold circuitry is only active after configuration. When going into user mode, the bus-hold circuit captures the value on the pin present at the end of configuration.

**\*** For the specific sustaining current for each V<sub>CCIO</sub> voltage level driven through the resistor and for the overdrive current used to identify the next driven input level, refer to the *Cyclone IV Device Datasheet* chapter.

## **Programmable Pull-Up Resistor**

Each Cyclone IV device I/O pin provides an optional programmable pull-up resistor while in user mode. If you enable this feature for an I/O pin, the pull-up resistor holds the output to the  $V_{CCIO}$  level of the output pin's bank.

- If you enable the programmable pull-up resistor, the device cannot use the bus-hold feature. Programmable pull-up resistors are not supported on the dedicated configuration, JTAG, and dedicated clock pins.
- When the optional DEV\_OE signal drives low, all I/O pins remains tri-stated even with the programmable pull-up option enabled.

### **Programmable Delay**

The Cyclone IV IOE includes programmable delays to ensure zero hold times, minimize setup times, increase clock-to-output times, and delay the clock input signal.

A path in which a pin directly drives a register may require a programmable delay to ensure zero hold time, whereas a path in which a pin drives a register through combinational logic may not require the delay. Programmable delays minimize setup time. The Quartus II Compiler can program these delays to automatically minimize setup time while providing a zero hold time. Programmable delays can increase the register-to-pin delays for output registers. Each dual-purpose clock input pin provides a programmable delay to the global clock networks.

Table 6–1 shows the programmable delays for Cyclone IV devices.

| Programmable Delay                 | Quartus II Logic Option                                         |
|------------------------------------|-----------------------------------------------------------------|
| Input pin-to-logic array delay     | Input delay from pin to internal cells                          |
| Input pin-to-input register delay  | Input delay from pin to input register                          |
| Output pin delay                   | Delay from output register to output pin                        |
| Dual-purpose clock input pin delay | Input delay from dual-purpose clock pin to fan-out destinations |

Table 6-1. Cyclone IV Devices Programmable Delay Chain

There are two paths in the IOE for an input to reach the logic array. Each of the two paths can have a different delay. This allows you to adjust delays from the pin to the internal logic element (LE) registers that reside in two different areas of the device. You must set the two combinational input delays with the input delay from pin to internal cells logic option in the Quartus II software for each path. If the pin uses the input register, one of the delays is disregarded and the delay is set with the input delay from pin to input register logic option in the Quartus II software.

The IOE registers in each I/O block share the same source for the preset or clear features. You can program preset or clear for each individual IOE, but you cannot use both features simultaneously. You can also program the registers to power-up high or low after configuration is complete. If programmed to power-up low, an asynchronous clear can control the registers. If programmed to power-up high, an asynchronous preset can control the registers. This feature prevents the inadvertent activation of the active-low input of another device upon power-up. If one register in an IOE uses a preset or clear signal, all registers in the IOE must use that same signal if they require preset or clear. Additionally, a synchronous reset signal is available for the IOE registers.

**For more information about the input and output pin delay settings, refer to the** *Area and Timing Optimization* chapter in volume 2 of the *Quartus II Handbook*.

### **PCI-Clamp Diode**

Cyclone IV devices provide an optional PCI-clamp diode enabled input and output for each I/O pin. Dual-purpose configuration pins support the diode in user mode if the specific pins are not used as configuration pins for the selected configuration scheme. For example, if you are using the active serial (AS) configuration scheme, you cannot use the clamp diode on the ASDO and nCSO pins in user mode. Dedicated configuration pins do not support the on-chip diode.

The PCI-clamp diode is available for the following I/O standards:

- 3.3-V LVTTL
- 3.3-V LVCMOS
- 3.0-V LVTTL
- 3.0-V LVCMOS
- 2.5-V LVTTL/LVCMOS
- PCI
- PCI-X

If the input I/O standard is one of the listed standards, the PCI-clamp diode is enabled by default in the Quartus II software.

# **OCT Support**

Cyclone IV devices feature OCT to provide I/O impedance matching and termination capabilities. OCT helps prevent reflections and maintain signal integrity while minimizing the need for external resistors in high pin-count ball grid array (BGA) packages. Cyclone IV devices provide I/O driver on-chip impedance matching and R<sub>S</sub> OCT for single-ended outputs and bidirectional pins.

 $\mathbb{L}$  When using R<sub>S</sub> OCT, programmable current strength is not available.

There are two ways to implement OCT in Cyclone IV devices:

- OCT with calibration
- OCT without calibration

Table 6–2 lists the I/O standards that support impedance matching and series termination.

| I/O Standard                                        | IOH/IOL Curr<br>Setting (r | ent Strength<br>nA) <sup>(1)</sup> , <sup>(9)</sup> | R <sub>s</sub> OC<br>Calibi<br>Setting, | ration                    | R <sub>s</sub> OCT<br>Calibi<br>Setting, | ration                    | Cyclone<br>IV E I/O<br>Banks | Cyclone<br>IV GX I/O<br>Banks | Slew<br>Rate<br>Option | PCI-<br>clamp<br>Diode |  |   |
|-----------------------------------------------------|----------------------------|-----------------------------------------------------|-----------------------------------------|---------------------------|------------------------------------------|---------------------------|------------------------------|-------------------------------|------------------------|------------------------|--|---|
|                                                     | Column I/O                 | Row I/O                                             | Column<br>I/O                           | Row<br>I/O <sup>(8)</sup> | Column<br>I/O                            | Row<br>I/O <sup>(8)</sup> | Support                      | Support                       | (6)                    | Support                |  |   |
| 3.3-V LVTTL                                         | 4,8                        | 4,8                                                 | —                                       | _                         | —                                        | _                         |                              |                               | —                      | $\checkmark$           |  |   |
| 3.3-V LVCMOS                                        | 2                          | 2                                                   |                                         |                           | _                                        | _                         |                              |                               |                        | >                      |  |   |
| 3.0-V LVTTL                                         | 4,8,12,16                  | 4,8,12,16                                           | 50,25                                   | 50,25                     | 50,25                                    | 50,25                     |                              |                               | 0 1 0                  | >                      |  |   |
| 3.0-V LVCMOS                                        | 4,8,12,16                  | 4,8,12,16                                           | 50,25                                   | 50,25                     | 50,25                                    | 50,25                     |                              |                               | 0,1, <b>2</b>          | >                      |  |   |
| 3.0-V PCI/PCI-X                                     | —                          |                                                     | _                                       |                           | _                                        |                           |                              | 3,4,5,6,                      |                        | >                      |  |   |
| 2.5-V<br>LVTTL/LVCMOS                               | 4,8,12,16                  | 4,8,12,16                                           | 50,25                                   | 50,25                     | 50,25                                    | 50,25                     |                              | 7,8,9                         |                        | ~                      |  |   |
| 1.8-V<br>LVTTL/LVCMOS                               | 2,4,6,8,10,12,1<br>6       | 2,4,6,8,10,12,1<br>6                                | 50,25                                   | 50,25                     | 50,25                                    | 50,25                     |                              |                               |                        | _                      |  |   |
| 1.5-V LVCMOS                                        | 2,4,6,8,10,12,1<br>6       | 2,4,6,8,10,12,1<br>6                                | 50,25                                   | 50,25                     | 50,25                                    | 50,25                     |                              |                               |                        | _                      |  |   |
| 1.2-V LVCMOS                                        | 2,4,6,8,10,12              | 2,4,6,8,10                                          | 50,25                                   | 50                        | 50,25                                    | 50                        | 1,2,3,4,<br>5,6,7,8          | 4,5,6,7,<br>8                 |                        | _                      |  |   |
| SSTL-2 Class I                                      | 8,12                       | 8,12                                                | 50                                      | 50                        | 50                                       | 50                        |                              |                               |                        |                        |  |   |
| SSTL-2 Class II                                     | 16                         | 16                                                  | 25                                      | 25                        | 25                                       | 25                        |                              |                               | 0,1, <b>2</b>          | _                      |  |   |
| SSTL-18 Class I                                     | 8,10,12                    | 8,10,12                                             | 50                                      | 50                        | 50                                       | 50                        |                              |                               | 0,1,2                  | _                      |  |   |
| SSTL-18 Class II                                    | 12,16                      | 12,16                                               |                                         |                           | 25                                       | 25                        | 25                           | 25                            |                        | 3,4,5,6,               |  | _ |
| HSTL-18 Class I                                     | 8,10,12                    | 8,10,12                                             | 8,10,12                                 | 50                        | 50                                       | 50                        | 50                           |                               | 7,8,9                  |                        |  |   |
| HSTL-18 Class II                                    | 16                         | 16                                                  | 25                                      | 25                        | 25                                       | 25                        |                              |                               |                        |                        |  |   |
| HSTL-15 Class I                                     | 8,10,12                    | 8,10,12                                             | 50                                      | 50                        | 50                                       | 50                        |                              |                               |                        | _                      |  |   |
| HSTL-15 Class II                                    | 16                         | 16                                                  | 25                                      | 25                        | 25                                       | 25                        |                              |                               |                        |                        |  |   |
| HSTL-12 Class I                                     | 8,10,12                    | 8,10                                                | 50                                      | 50                        | 50                                       | 50                        |                              | 4,5,6,7,<br>8                 |                        | _                      |  |   |
| HSTL-12 Class II                                    | 14                         |                                                     | 25                                      |                           | 25                                       | _                         | 3,4,7,8                      | 4,7,8                         |                        | _                      |  |   |
| Differential SSTL-2<br>Class I <sup>(2), (7)</sup>  | 8,12                       | 8,12                                                | 50                                      | 50                        | 50                                       | 50                        |                              |                               |                        | _                      |  |   |
| Differential SSTL-2<br>Class II <sup>(2), (7)</sup> | 16                         | 16                                                  | 25                                      | 25                        | 25                                       | 25                        |                              |                               |                        | _                      |  |   |
| Differential SSTL-<br>18 <sup>(2), (7)</sup>        | 8,10,12                    | _                                                   | 50                                      | _                         | 50                                       | _                         | 1,2,3,4,<br>5,6,7,8          | 3,4,5,6,<br>7,8               | 0,1, <b>2</b>          | _                      |  |   |
| Differential HSTL-<br>18 <sup>(2), (7)</sup>        | 8,10,12                    | —                                                   | 50                                      |                           | 50                                       |                           |                              |                               |                        | _                      |  |   |
| Differential HSTL-<br>15 <sup>(2), (7)</sup>        | 8,10,12                    | —                                                   | 50                                      |                           | 50                                       | _                         |                              |                               |                        |                        |  |   |
| Differential HSTL-<br>12 <sup>(2), (7)</sup>        | 8,10,12                    | —                                                   | 50                                      |                           | 50                                       | _                         | 3,4,7,8                      | 4,7,8                         |                        |                        |  |   |

| I/O Standard                               | IOH/IOL Curr<br>Setting (r | ent Strength<br>nA) <sup>(1)</sup> , <sup>(9)</sup> | Calib         | T with<br>ration<br>Ohm (Ω) | Calib         | Without<br>ration<br>Ohm (Ω) | Cyclone<br>IV E I/O<br>Banks | Cyclone<br>IV GX I/O<br>Banks | Slew<br>Rate<br>Option | PCI-<br>clamp<br>Diode |
|--------------------------------------------|----------------------------|-----------------------------------------------------|---------------|-----------------------------|---------------|------------------------------|------------------------------|-------------------------------|------------------------|------------------------|
|                                            | Column I/O                 | Row I/O                                             | Column<br>I/O | Row<br>I/O <sup>(8)</sup>   | Column<br>I/O | Row<br>I/O <sup>(8)</sup>    | Support                      | Support                       | (6)                    | Support                |
| BLVDS                                      | 8,12,16                    | 8,12,16                                             | _             | _                           | _             | _                            |                              | 3,4,5,6,<br>7,8               | 0,1, <b>2</b>          | _                      |
| LVDS (3)                                   | —                          |                                                     | —             | _                           | —             |                              |                              |                               |                        | _                      |
| PPDS (3), (4)                              | —                          | _                                                   | —             | _                           | _             |                              | 1,2,3,4,                     | 5,6                           | _                      | _                      |
| RSDS and mini-<br>LVDS <sup>(3), (4)</sup> | _                          | _                                                   | _             | _                           | _             | _                            | 5,6,7,8                      | 0,0                           | _                      | _                      |
| Differential LVPECL                        | _                          | _                                                   |               | _                           | _             | _                            |                              | 3,4,5,6,<br>7,8               |                        | _                      |

#### Table 6-2. Cyclone IV Device I/O Features Support (Part 2 of 2)

#### Notes to Table 6-2:

(1) The default current strength setting in the Quartus II software is 50-Ω OCT without calibration for all non-voltage reference and HSTL/SSTL Class I I/O standards. The default setting is 25-Ω OCT without calibration for HSTL/SSTL Class II I/O standards.

(2) The differential SSTL-18 and SSTL-2, differential HSTL-18, HSTL-15, and HSTL-12 I/O standards are supported only on clock input pins and PLL output clock pins.

(3) True differential (PPDS, LVDS, mini-LVDS, and RSDS I/O standards) outputs are supported in row I/O banks 1, 2, 5, and 6 only for Cyclone IV E devices and right I/O banks 5 and 6 only for Cyclone IV GX devices. Differential outputs in column I/O banks require an external resistor network.

(4) This I/O standard is supported for outputs only.

- (5) This I/O standard is supported for clock inputs only
- (6) The default Quartus II slew rate setting is in bold; **2** for all I/O standards that supports slew rate option.
- (7) Differential SSTL-18, differential HSTL-18, HSTL-15, and HSTL-12 I/O standards do not support Class II output.
- (8) Cyclone IV GX devices only support right I/O pins.

(9) Altera not only offers current strength that meets the industrial standard specification but also other additional current strengths.

For more details about the differential I/O standards supported in Cyclone IV I/O banks, refer to "High-Speed I/O Interface" on page 6–24.

### **On-Chip Series Termination with Calibration**

Cyclone IV devices support  $R_S$  OCT with calibration in the top, bottom, and right I/O banks. The  $R_S$  OCT calibration circuit compares the total impedance of the I/O buffer to the external 25- $\Omega \pm 1\%$  or 50- $\Omega \pm 1\%$  resistors connected to the RUP and RDN pins, and dynamically adjusts the I/O buffer impedance until they match (as shown in Figure 6–2).

The  $R_S$  shown in Figure 6–2 is the intrinsic impedance of the transistors that make up the I/O buffer.



Figure 6–2. Cyclone IV Devices R<sub>s</sub> OCT with Calibration

OCT with calibration is achieved using the OCT calibration block circuitry. There is one OCT calibration block in each of I/O banks 2, 4, 5, and 7 for Cyclone IV E devices and I/O banks 4, 5, and 7 for Cyclone IV GX devices. Each calibration block supports each side of the I/O banks. Because there are two I/O banks sharing the same calibration block, both banks must have the same V<sub>CCIO</sub> if both banks enable OCT calibration. If two related banks have different V<sub>CCIO</sub>, only the bank in which the calibration block resides can enable OCT calibration.

Figure 6–10 on page 6–18 shows the top-level view of the OCT calibration blocks placement.

Each calibration block comes with a pair of RUP and RDN pins. When used for calibration, the RUP pin is connected to  $V_{CCIO}$  through an external 25- $\Omega \pm 1\%$  or 50- $\Omega \pm 1\%$  resistor for an  $R_S$  OCT value of 25  $\Omega$  or 50  $\Omega$ , respectively. The RDN pin is connected to GND through an external 25- $\Omega \pm 1\%$  or 50- $\Omega \pm 1\%$  resistor for an  $R_S$  OCT value of 25  $\Omega$  or 50  $\Omega$ , respectively. The RDN pin is connected to GND through an external 25- $\Omega \pm 1\%$  or 50- $\Omega \pm 1\%$  resistor for an  $R_S$  OCT value of 25  $\Omega$  or 50  $\Omega$ , respectively. The external resistors are compared with the internal resistance using comparators. The resultant outputs of the comparators are used by the OCT calibration block to dynamically adjust buffer impedance.

During calibration, the resistance of the RUP and RDN pins varies.

Figure 6–3 shows the external calibration resistors setup on the RUP and RDN pins and the associated OCT calibration circuitry.





RUP and RDN pins go to a tri-state condition when calibration is completed or not running. These two pins are dual-purpose I/Os and function as regular I/Os if you do not use the calibration circuit.

### **On-Chip Series Termination Without Calibration**

Cyclone IV devices support driver impedance matching to match the impedance of the transmission line, which is typically 25 or 50  $\Omega$ . When used with the output drivers, OCT sets the output driver impedance to 25 or 50  $\Omega$ . Cyclone IV devices also support I/O driver series termination (R<sub>S</sub> = 50  $\Omega$ ) for SSTL-2 and SSTL-18.

Figure 6–4 shows the single-ended I/O standards for OCT without calibration. The  $R_S$  shown is the intrinsic transistor impedance.





All I/O banks and I/O pins support impedance matching and series termination. Dedicated configuration pins and JTAG pins do not support impedance matching or series termination.

 $R_S$  OCT is supported on any I/O bank.  $V_{CCIO}$  and  $V_{REF}$  must be compatible for all I/O pins to enable  $R_S$  OCT in a given I/O bank. I/O standards that support different  $R_S$  values can reside in the same I/O bank as long as their  $V_{CCIO}$  and  $V_{REF}$  do not conflict.

Impedance matching is implemented using the capabilities of the output driver and is subject to a certain degree of variation, depending on the process, voltage, and temperature.

For more information about tolerance specification, refer to the *Cyclone IV Device Datasheet* chapter.

# I/O Standards

Cyclone IV devices support multiple single-ended and differential I/O standards. Cyclone IV devices support 3.3-, 3.0-, 2.5-, 1.8-, 1.5-, and 1.2-V I/O standards.

Table 6–3 summarizes I/O standards supported by Cyclone IV devices and which I/O pins support them.

|  | Table 6–3. | . Cyclone IV Devices Supported I/O Standards and Constraints | (Part 1 of 3) |
|--|------------|--------------------------------------------------------------|---------------|
|--|------------|--------------------------------------------------------------|---------------|

|                                             |              |                     | V <sub>CCIO</sub> Leve | l (in V) | C           | olumn I/O P | ins                 | Row I/      | ⁄0 Pins <sup>(1)</sup> |
|---------------------------------------------|--------------|---------------------|------------------------|----------|-------------|-------------|---------------------|-------------|------------------------|
| I/O Standard                                | Туре         | Standard<br>Support | Input                  | Output   | CLK,<br>DQS | PLL_OUT     | User<br>I/O<br>Pins | CLK,<br>DQS | User I/O<br>Pins       |
| 3.3-V LVTTL,<br>3.3-V LVCMOS <sup>(2)</sup> | Single-ended | JESD8-B             | 3.3/3.0/2.5<br>(3)     | 3.3      | ~           | ~           | $\checkmark$        | ~           | ~                      |
| 3.0-V LVTTL,<br>3.0-V LVCMOS <sup>(2)</sup> | Single-ended | JESD8-B             | 3.3/3.0/2.5<br>(3)     | 3.0      | ~           | ~           | $\checkmark$        | ~           | ~                      |

|                                             | Devices cuppe          | evices Supported 1/0 Standards and Constraints (Part 2 of 3) |                        |           |              |              |                     |              |                  |  |  |
|---------------------------------------------|------------------------|--------------------------------------------------------------|------------------------|-----------|--------------|--------------|---------------------|--------------|------------------|--|--|
|                                             |                        |                                                              | V <sub>CCIO</sub> Leve | el (in V) | 0            | column I/O P | ins                 | Row I        | /0 Pins (1)      |  |  |
| I/O Standard                                | Туре                   | Standard<br>Support                                          | Input                  | Output    | CLK,<br>DQS  | PLL_OUT      | User<br>I/O<br>Pins | CLK,<br>DQS  | User I/O<br>Pins |  |  |
| 2.5-V LVTTL /<br>LVCMOS                     | Single-ended           | JESD8-5                                                      | 3.3/3.0/2.5<br>(3)     | 2.5       | ~            | ~            | $\checkmark$        | ~            | ~                |  |  |
| 1.8-V LVTTL /<br>LVCMOS                     | Single-ended           | JESD8-7                                                      | 1.8/1.5 <sup>(3)</sup> | 1.8       | ~            | ~            | $\checkmark$        | ~            | ~                |  |  |
| 1.5-V LVCMOS                                | Single-ended           | JESD8-11                                                     | 1.8/1.5 <sup>(3)</sup> | 1.5       | $\checkmark$ | $\checkmark$ | ~                   | $\checkmark$ | $\checkmark$     |  |  |
| 1.2-V LVCMOS (4)                            | Single-ended           | JESD8-12A                                                    | 1.2                    | 1.2       | $\checkmark$ | $\checkmark$ | $\checkmark$        | $\checkmark$ | ~                |  |  |
| SSTL-2 Class I,<br>SSTL-2 Class II          | voltage-<br>referenced | JESD8-9A                                                     | 2.5                    | 2.5       | ~            | ~            | ~                   | ~            | ~                |  |  |
| SSTL-18 Class I,<br>SSTL-18 Class II        | voltage-<br>referenced | JESD815                                                      | 1.8                    | 1.8       | ~            | ~            | ~                   | ~            | ~                |  |  |
| HSTL-18 Class I,<br>HSTL-18 Class II        | voltage-<br>referenced | JESD8-6                                                      | 1.8                    | 1.8       | ~            | ~            | ~                   | ~            | ~                |  |  |
| HSTL-15 Class I,<br>HSTL-15 Class II        | voltage-<br>referenced | JESD8-6                                                      | 1.5                    | 1.5       | ~            | ~            | ~                   | ~            | ~                |  |  |
| HSTL-12 Class I                             | voltage-<br>referenced | JESD8-16A                                                    | 1.2                    | 1.2       | ~            | ~            | $\checkmark$        | ~            | ~                |  |  |
| HSTL-12 Class II <sup>(9)</sup>             | voltage-<br>referenced | JESD8-16A                                                    | 1.2                    | 1.2       | ~            | ~            | $\checkmark$        | _            | _                |  |  |
| PCI and PCI-X                               | Single-ended           | —                                                            | 3.0                    | 3.0       | $\checkmark$ | $\checkmark$ | $\checkmark$        | $\checkmark$ | ~                |  |  |
| Differential SSTL-2<br>Class I or Class II  | Differential           | JESD8-9A                                                     | 2.5                    | 2.5       | -<br>~       | ✓<br>        |                     |              | —                |  |  |
| Differential SSTL-18                        | Differential           |                                                              |                        | 1.8       | •<br>_       | ~            |                     | •<br>        |                  |  |  |
| Class I or Class II                         | <i>(5)</i>             | JESD815                                                      | 1.8                    |           | $\checkmark$ | · _          |                     | $\checkmark$ |                  |  |  |
| Differential HSTL-18                        | Differential           | 15050.0                                                      | _                      | 1.8       |              | ~            |                     |              |                  |  |  |
| Class I or Class II                         | (5)                    | JESD8-6                                                      | 1.8                    | _         | $\checkmark$ |              | _                   | ~            |                  |  |  |
| Differential HSTL-15                        | Differential           | JESD8-6                                                      | —                      | 1.5       | —            | $\checkmark$ | _                   | —            | —                |  |  |
| Class I or Class II                         | (5)                    | JL3D0-0                                                      | 1.5                    |           | $\checkmark$ |              |                     | $\checkmark$ | —                |  |  |
| Differential HSTL-12<br>Class I or Class II | Differential<br>(5)    | JESD8-16A                                                    |                        | 1.2       | -<br>-       | ✓<br>        |                     |              |                  |  |  |
| PPDS (6)                                    | Differential           |                                                              |                        | 2.5       | _            | ~            | $\checkmark$        | _            | ~                |  |  |
| LVDS (10)                                   | Differential           | ANSI/TIA/<br>EIA-644                                         | 2.5                    | 2.5       | ~            | ~            | ~                   | ~            | ~                |  |  |
| RSDS and mini-LVDS <sup>(6)</sup>           | Differential           |                                                              |                        | 2.5       | _            | ~            | ~                   | _            | ~                |  |  |
| BLVDS (8)                                   | Differential           | —                                                            | 2.5                    | 2.5       | <b> </b> _   |              | $\checkmark$        | -            | ~                |  |  |
|                                             | 1                      | 1                                                            |                        |           | 1            | 1            |                     | 1            | 1                |  |  |

 Table 6–3. Cyclone IV Devices Supported I/O Standards and Constraints (Part 2 of 3)

|              |              |                     | V <sub>CCIO</sub> Leve | el (in V) | C            | olumn I/O P | ins                 | Row I/       | '0 Pins <sup>(1)</sup> |
|--------------|--------------|---------------------|------------------------|-----------|--------------|-------------|---------------------|--------------|------------------------|
| I/O Standard | Туре         | Standard<br>Support | Input                  | Output    | CLK,<br>DQS  | PLL_OUT     | User<br>I/O<br>Pins | CLK,<br>DQS  | User I/O<br>Pins       |
| LVPECL (7)   | Differential |                     | 2.5                    |           | $\checkmark$ | —           |                     | $\checkmark$ |                        |

#### Table 6–3. Cyclone IV Devices Supported I/O Standards and Constraints (Part 3 of 3)

Notes to Table 6-3:

(1) Cyclone IV GX devices only support right I/O pins.

(2) The PCI-clamp diode must be enabled for 3.3-V/3.0-V LVTTL/LVCMOS.

- (3) The Cyclone IV architecture supports the MultiVolt I/O interface feature that allows Cyclone IV devices in all packages to interface with I/O systems that have different supply voltages.
- (4) Cyclone IV GX devices do not support 1.2-V V<sub>CCIO</sub> in banks 3 and 9. I/O pins in bank 9 are dual-purpose I/O pins that are used as configuration or GPIO pins. Configuration scheme is not support at 1.2 V, therefore bank 9 can not be powered up at 1.2-V V<sub>CCIO</sub>.
- (5) Differential HSTL and SSTL outputs use two single-ended outputs with the second output programmed as inverted. Differential HSTL and SSTL inputs treat differential inputs as two single-ended HSTL and SSTL inputs and only decode one of them. Differential HSTL and SSTL are only supported on CLK pins.
- (6) PPDS, mini-LVDS, and RSDS are only supported on output pins.
- (7) LVPECL is only supported on clock inputs.
- (8) Bus LVDS (BLVDS) output uses two single-ended outputs with the second output programmed as inverted. BLVDS input uses LVDS input buffer.
- (9) 1.2-V HSTL input is supported at both column and row I/Os regardless of Class I or Class II.
- (10) True LVDS, RSDS, and mini-LVDS I/O standards are supported in left and right I/O pins, while emulated LVDS, RSDS, and mini-LVDS I/O standards are supported in the top, bottom, and right I/O pins.

Cyclone IV devices support PCI and PCI-X I/O standards at 3.0-V V<sub>CCIO</sub>. The 3.0-V PCI and PCI-X I/O are fully compatible for direct interfacing with 3.3-V PCI systems without requiring any additional components. The 3.0-V PCI and PCI-X outputs meet the V<sub>IH</sub> and V<sub>IL</sub> requirements of 3.3-V PCI and PCI-X inputs with sufficient noise margin.



For more information about the 3.3/3.0/2.5-V LVTTL & LVCMOS multivolt I/O support, refer to *AN* 447: *Interfacing Cyclone III and Cyclone IV Devices with* 3.3/3.0/2.5-V *LVTTL/LVCMOS I/O Systems*.

# **Termination Scheme for I/O Standards**

This section describes recommended termination schemes for voltage-referenced and differential I/O standards.

The 3.3-V LVTTL, 3.0-V LVTTL and LVCMOS, 2.5-V LVTTL and LVCMOS, 1.8-V LVTTL and LVCMOS, 1.5-V LVCMOS, 1.2-V LVCMOS, 3.0-V PCI, and PCI-X I/O standards do not specify a recommended termination scheme per the JEDEC standard

# **Voltage-Referenced I/O Standard Termination**

Voltage-referenced I/O standards require an input reference voltage ( $V_{REF}$ ) and a termination voltage ( $V_{TT}$ ). The reference voltage of the receiving device tracks the termination voltage of the transmitting device, as shown in Figure 6–5 and Figure 6–6.



Figure 6–5. Cyclone IV Devices HSTL I/O Standard Termination

Figure 6–6. Cyclone IV Devices SSTL I/O Standard Termination



# **Differential I/O Standard Termination**

Differential I/O standards typically require a termination resistor between the two signals at the receiver. The termination resistor must match the differential load impedance of the bus (refer to Figure 6–7 and Figure 6–8).

Cyclone IV devices support differential SSTL-2 and SSTL-18, differential HSTL-18, HSTL-15, and HSTL-12, PPDS, LVDS, RSDS, mini-LVDS, and differential LVPECL.

Figure 6–7. Cyclone IV Devices Differential HSTL I/O Standard Class I and Class II Interface and Termination



Figure 6–8. Cyclone IV Devices Differential SSTL I/O Standard Class I and Class II Interface and Termination <sup>(1)</sup>



#### Note to Figure 6-8:

(1) Only Differential SSTL-2 I/O standard supports Class II output.

# I/O Banks

I/O pins on Cyclone IV devices are grouped together into I/O banks. Each bank has a separate power bus.

Cyclone IV E devices have eight I/O banks, as shown in Figure 6–9. Each device I/O pin is associated with one I/O bank. All single-ended I/O standards are supported in all banks except HSTL-12 Class II, which is only supported in column I/O banks. All differential I/O standards are supported in all banks. The only exception is HSTL-12 Class II, which is only supported in column I/O banks.

Cyclone IV GX devices have up to ten I/O banks and two configuration banks, as shown in Figure 6–10 on page 6–18 and Figure 6–11 on page 6–19. The Cyclone IV GX configuration I/O bank contains three user I/O pins that can be used as normal user I/O pins if they are not used in configuration modes. Each device I/O pin is associated with one I/O bank. All single-ended I/O standards are supported except HSTL-12 Class II, which is only supported in column I/O banks. All differential I/O standards are supported in top, bottom, and right I/O banks. The only exception is HSTL-12 Class II, which is only supported in column I/O banks.

The entire left side of the Cyclone IV GX devices contain dedicated high-speed transceiver blocks for high speed serial interface applications. There are a total of 2, 4, and 8 transceiver channels for Cyclone IV GX devices, depending on the density and package of the device. For more information about the transceiver channels supported, refer to Figure 6–10 on page 6–18 and Figure 6–11 on page 6–19.

Figure 6–9 shows the overview of Cyclone IV E I/O banks.

Figure 6–9. Cyclone IV E I/O Banks <sup>(1), (2)</sup>



#### Notes to Figure 6-9:

- (1) This is a top view of the silicon die. This is only a graphical representation. For exact pin locations, refer to the pin list and the Quartus II software.
- (2) True differential (PPDS, LVDS, mini-LVDS, and RSDS I/O standards) outputs are supported in row I/O banks 1, 2, 5, and 6 only. External resistors are needed for the differential outputs in column I/O banks.
- (3) The LVPECL I/O standard is only supported on clock input pins. This I/O standard is not supported on output pins.
- (4) The HSTL-12 Class II is supported in column I/O banks 3, 4, 7, and 8 only.
- (5) The differential SSTL-18 and SSTL-2, differential HSTL-18, and HSTL-15 I/O standards are supported only on clock input pins and phase-locked loops (PLLs) output clock pins. Differential SSTL-18, differential HSTL-18, and HSTL-15 I/O standards do not support Class II output.
- (6) The differential HSTL-12 I/O standard is only supported on clock input pins and PLL output clock pins. Differential HSTL-12 Class II is supported only in column I/O banks 3, 4, 7, and 8.
- (7) BLVDS output uses two single-ended outputs with the second output programmed as inverted. BLVDS input uses true LVDS input buffer.



Figure 6–10 and Figure 6–11 show the overview of Cyclone IV GX I/O banks.



#### Notes to Figure 6-10:

- (1) This is a top view of the silicon die. For exact pin locations, refer to the pin list and the Quartus II software. Channels 2 and 3 are not available in EP4CGX15 and F169 package type in EP4CGX22 and EP4CGX30 devices.
- (2) True differential (PPDS, LVDS, mini-LVDS, and RSDS I/O standards) outputs are supported in row I/O banks 5 and 6 only. External resistors are needed for the differential outputs in column I/O banks.
- (3) The LVPECL I/O standard is only supported on clock input pins. This I/O standard is not supported on output pins.
- (4) The HSTL-12 Class II is supported in column I/O banks 4, 7, and 8.
- (5) The differential SSTL-18 and SSTL-2, differential HSTL-18, and HSTL-15 I/O standards are supported only on clock input pins and phase-locked loops (PLLs) output clock pins. PLL output clock pins do not support Class II interface type of differential SSTL-18, HSTL-18, HSTL-15, and HSTL-12 I/O standards.
- (6) The differential HSTL-12 I/O standard is only supported on clock input pins and PLL output clock pins. Differential HSTL-12 Class II is supported only in column I/O banks 4, 7, and 8.
- (7) BLVDS output uses two single-ended outputs with the second output programmed as inverted. BLVDS input uses the LVDS input buffer.
- (8) The PCI-X I/O standard does not meet the IV curve requirement at the linear region.
- (9) The OCT block is located in the shaded banks 4, 5, and 7.
- (10) There are two dedicated clock input I/O banks (I/O bank 3A and I/O bank 8A) that can be used for either high-speed serial interface (HSSI) input reference clock pins or clock input pins.
- (11) There are dual-purpose I/O pins in bank 9. If input pins with VREF I/O standards are used on these dual-purpose I/O pins during user mode, they share the VREF pin in bank 8. These dual-purpose IO pins in bank 9 when used in user mode also support R<sub>S</sub> OCT without calibration and they share the OCT block with bank 8.
- (12) There are four dedicated clock input in I/O bank 3B for the EP4CGX30F484 device that can be used for either HSSI input reference clock pins or clock input pins.



Figure 6-11. Cyclone IV GX I/O Banks for EP4CGX50, EP4CGX75, EP4CGX110, and EP4CGX150 (1), (2), (9)

#### Notes to Figure 6-11:

- (1) This is a top view of the silicon die. For exact pin locations, refer to the pin list and the Quartus II software.
- (2) True differential (PPDS, LVDS, mini-LVDS, and RSDS I/O standards) outputs are supported in row I/O banks 5 and 6 only. External resistors are needed for the differential outputs in column I/O banks.
- (3) The LVPECL I/O standard is only supported on clock input pins. This I/O standard is not supported on output pins.
- (4) The HSTL-12 Class II is supported in column I/O banks 4, 7, and 8.
- (5) The differential SSTL-18 and SSTL-2, differential HSTL-18, and HSTL-15 I/O standards are supported only on clock input pins and phase-locked loops (PLLs) output clock pins. PLL output clock pins do not support Class II interface type of differential SSTL-18, HSTL-18, HSTL-15, and HSTL-12 I/O standards.
- (6) The differential HSTL-12 I/O standard is only supported on clock input pins and PLL output clock pins. Differential HSTL-12 Class II is supported only in column I/O banks 4, 7, and 8.
- (7) BLVDS output uses two single-ended outputs with the second output programmed as inverted. BLVDS input uses the LVDS input buffer.
- (8) The PCI-X I/O standard does not meet the IV curve requirement at the linear region.
- (9) The OCT block is located in the shaded banks 4, 5, and 7.
- (10) The dedicated clock input I/O banks 3A, 3B, 8A, and 8B can be used either for HSSI input reference clock pins or clock input pins.
- (11) Single-ended clock input support is available for dedicated clock input I/O banks 3B and 8B.

Each Cyclone IV I/O bank has a VREF bus to accommodate voltage-referenced I/O standards. Each VREF pin is the reference source for its  $V_{REF}$  group. If you use a  $V_{REF}$  group for voltage-referenced I/O standards, connect the VREF pin for that group to the appropriate voltage level. If you do not use all the  $V_{REF}$  groups in the I/O bank for voltage-referenced I/O standards, you can use the VREF pin in the unused voltage-referenced groups as regular I/O pins. For example, if you have SSTL-2 Class I input pins in I/O bank 1 and they are all placed in the VREFB1N[0] group, VREFB1N[0] must be powered with 1.25 V, and the remaining VREFB1N[1..3] pins (if available) are used as I/O pins. If multiple  $V_{REF}$  groups are used in the same I/O bank, the VREF pins must all be powered by the same voltage level because the VREF pins are shorted together within the same I/O bank.

- When VREF pins are used as regular I/Os, they have higher pin capacitance than regular user I/O pins. This has an impact on the timing if the pins are used as inputs and outputs.
- **For more information about** VREF pin capacitance, refer to the pin capacitance section in the *Cyclone IV Device Datasheet* chapter.
- **For information about how to identify** V<sub>REF</sub> groups, refer to the Cyclone IV **Device Pin-Out** files or the **Quartus II Pin Planner** tool.

Table 6–4 and Table 6–5 summarize the number of VREF pins in each I/O bank for the Cyclone IV device family.

Table 6-4. Number of VREF Pins Per I/O Bank for Cyclone IV E Devices (Part 1 of 2)

| Device             |          | EP4CE6   |          |          | EP4CE10  |          |          | A A A EP4CE15 |          |          |          |          |          | EP4CE22  |          |          | EP4CE30  |          |          |          | Er46E4U  |          |          | EP4CE55  |          |          | EP4CE75  |          | ED AFE116 | Er 466   13 |
|--------------------|----------|----------|----------|----------|----------|----------|----------|---------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|-----------|-------------|
| I/0<br>Bank<br>(1) | 144-EQPF | 256-UBGA | 256-FBGA | 144-EQPF | 256-UBGA | 256-FBGA | 144-EQPF | 164-MBGA      | 256-MBGA | 256-UBGA | 256-FBGA | 484-FBGA | 144-EQPF | 256-UBGA | 256-FBGA | 324-FBGA | 484-FBGA | 780-FBGA | 324-FBGA | 484-UBGA | 484-FBGA | 780-FBGA | 484-UBGA | 484-FBGA | 780-FBGA | 484-UBGA | 484-FBGA | 780-FBGA | 484-FBGA  | 780-FBGA    |
| 1                  | 1        | 1        | 1        | 1        | 1        | 1        | 2        | 2             | 2        | 2        | 2        | 2        | 1        | 1        | 1        | 4        | 4        | 4        | 4        | 4        | 4        | 4        | 2        | 2        | 2        | 3        | 3        | 3        | 3         | 3           |
| 2                  | 1        | 1        | 1        | 1        | 1        | 1        | 2        | 2             | 2        | 2        | 2        | 2        | 1        | 1        | 1        | 4        | 4        | 4        | 4        | 4        | 4        | 4        | 2        | 2        | 2        | 3        | 3        | 3        | 3         | 3           |
| 3                  | 1        | 1        | 1        | 1        | 1        | 1        | 2        | 2             | 2        | 2        | 2        | 2        | 1        | 1        | 1        | 4        | 4        | 4        | 4        | 4        | 4        | 4        | 2        | 2        | 2        | 3        | 3        | 3        | 3         | 3           |
| 4                  | 1        | 1        | 1        | 1        | 1        | 1        | 2        | 2             | 2        | 2        | 2        | 2        | 1        | 1        | 1        | 4        | 4        | 4        | 4        | 4        | 4        | 4        | 2        | 2        | 2        | 3        | 3        | 3        | 3         | 3           |
| 5                  | 1        | 1        | 1        | 1        | 1        | 1        | 2        | 2             | 2        | 2        | 2        | 2        | 1        | 1        | 1        | 4        | 4        | 4        | 4        | 4        | 4        | 4        | 2        | 2        | 2        | 3        | 3        | 3        | 3         | 3           |
| 6                  | 1        | 1        | 1        | 1        | 1        | 1        | 2        | 2             | 2        | 2        | 2        | 2        | 1        | 1        | 1        | 4        | 4        | 4        | 4        | 4        | 4        | 4        | 2        | 2        | 2        | 3        | 3        | 3        | 3         | 3           |
| 7                  | 1        | 1        | 1        | 1        | 1        | 1        | 2        | 2             | 2        | 2        | 2        | 2        | 1        | 1        | 1        | 4        | 4        | 4        | 4        | 4        | 4        | 4        | 2        | 2        | 2        | 3        | 3        | 3        | 3         | 3           |

| Device             |          | EP4CE6   |          |          | EP4CE10  |          |          |          | EDAPE16  |          |          |          | EP4CE22<br>EP4CE30 |          |          |          |          |          |          | Er46E4U  |          | EP4CE55  |          |          | EP4CE75  |          |          | EP4CE115 |          |          |
|--------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|--------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| l/O<br>Bank<br>(1) | 144-EQPF | 256-UBGA | 256-FBGA | 144-EQPF | 256-UBGA | 256-FBGA | 144-EQPF | 164-MBGA | 256-MBGA | 256-UBGA | 256-FBGA | 484-FBGA | 144-EQPF           | 256-UBGA | 256-FBGA | 324-FBGA | 484-FBGA | 780-FBGA | 324-FBGA | 484-UBGA | 484-FBGA | 780-FBGA | 484-UBGA | 484-FBGA | 780-FBGA | 484-UBGA | 484-FBGA | 780-FBGA | 484-FBGA | 780-FBGA |
| 8                  | 1        | 1        | 1        | 1        | 1        | 1        | 2        | 2        | 2        | 2        | 2        | 2        | 1                  | 1        | 1        | 4        | 4        | 4        | 4        | 4        | 4        | 4        | 2        | 2        | 2        | 3        | 3        | 3        | 3        | 3        |

#### Note to Table 6-4:

(1) User I/O pins are used as inputs or outputs; clock input pins are used as inputs only; clock output pins are used as output only.

| Device                 | 4CGX15   | 4CG      | X22      |          | 4CGX30   |          | 4CGX50   |          | 4CGX75   |          |          | 4CGX110  |          | 4CGX150  |          |          |
|------------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| <b>I/O Bank</b><br>(1) | 169-FBGA | 169-FBGA | 324-FBGA | 169-FBGA | 324-FBGA | 484-FBGA | 484-FBGA | 672-FBGA | 484-FBGA | 672-FBGA | 484-FBGA | 672-FBGA | 896-FBGA | 484-FBGA | 672-FBGA | 896-FBGA |
| 3                      | 1        | 1        | 1        |          | 1        | 3        | (        | 3        | 3        | 3        |          | 3        | 1        |          | 3        |          |
| 4                      | 1        | 1        | 1        |          | 1        | 3        | ;        | 3        | 3        | 3        |          | 3        |          |          | 3        |          |
| 5                      | 1        | 1        | 1        |          | 1        | 3        | :        | 3        | 3        | 3        |          | 3        |          |          | 3        |          |
| 6                      | 1        | 1        | 1        |          | 1        | 3        | :        | 3        | 3        | 3        |          | 3        |          |          | 3        |          |
| 7                      | 1        | 1        | 1        |          | 1        | 3        | 3        |          | 3        |          | 3        |          |          | 3        |          |          |
| 8 <i>(2)</i>           | 1        | 1        | 1        |          | 1        | 3        | :        | 3        | 3        |          |          | 3        |          | 3        |          |          |

#### Notes to Table 6-5:

(1) User I/O pins are used as inputs or outputs; clock input pins are used as inputs only; clock output pins are used as output only.

(2) Bank 9 does not have VREF pin. If input pins with VREF I/O standards are used in bank 9 during user mode, it shares the VREF pin in bank 8.

Each Cyclone IV I/O bank has its own VCCIO pins. Each I/O bank can support only one  $V_{CCIO}$  setting from among 1.2, 1.5, 1.8, 2.5, 3.0, or 3.3 V. Any number of supported single-ended or differential standards can be simultaneously supported in a single I/O bank, as long as they use the same  $V_{CCIO}$  levels for input and output pins.

When designing LVTTL/LVCMOS inputs with Cyclone IV devices, refer to the following guidelines:

- All pins accept input voltage (V<sub>I</sub>) up to a maximum limit (3.6 V), as stated in the recommended operating conditions provided in the *Cyclone IV Device Datasheet* chapter.
- Whenever the input level is higher than the bank V<sub>CCIO</sub>, expect higher leakage current.
- The LVTTL/LVCMOS I/O standard input pins can only meet the V<sub>IH</sub> and V<sub>IL</sub> levels according to bank voltage level.

Voltage-referenced standards are supported in an I/O bank using any number of single-ended or differential standards, as long as they use the same  $V_{REF}$  and  $V_{CCIO}$  values. For example, if you choose to implement both SSTL-2 and SSTL-18 in your Cyclone IV devices, I/O pins using these standards—because they require different  $V_{REF}$  values—must be in different banks from each other. However, the same I/O bank can support SSTL-2 and 2.5-V LVCMOS with the  $V_{CCIO}$  set to 2.5 V and the  $V_{REF}$  set to 1.25 V.

- When using Cyclone IV devices as a receiver in 3.3-, 3.0-, or 2.5-V LVTTL/LVCMOS systems, you are responsible for managing overshoot or undershoot to stay in the absolute maximum ratings and the recommended operating conditions, provided in the *Cyclone IV Device Datasheet* chapter.
- The PCI clamping diode is enabled by default in the Quartus II software for input signals with bank  $V_{CCIO}$  at 2.5, 3.0, or 3.3 V.

### **High-Speed Differential Interfaces**

Cyclone IV devices can send and receive data through LVDS signals. For the LVDS transmitter and receiver, the input and output pins of Cyclone IV devices support serialization and deserialization through internal logic.

The BLVDS extends the benefits of LVDS to multipoint applications such as bidirectional backplanes. The loading effect and the need to terminate the bus at both ends for multipoint applications require BLVDS to drive out a higher current than LVDS to produce a comparable voltage swing. All the I/O banks of Cyclone IV devices support BLVDS for user I/O pins.

The RSDS and mini-LVDS standards are derivatives of the LVDS standard. The RSDS and mini-LVDS I/O standards are similar in electrical characteristics to LVDS, but have a smaller voltage swing and therefore provide increased power benefits and reduced electromagnetic interference (EMI).

The PPDS standard is the next generation of the RSDS standard introduced by National Semiconductor Corporation. Cyclone IV devices meet the National Semiconductor Corporation PPDS Interface Specification and support the PPDS standard for outputs only. All the I/O banks of Cyclone IV devices support the PPDS standard for output pins only.

The LVDS standard does not require an input reference voltage, but it does require a 100- $\Omega$  termination resistor between the two signals at the input buffer. An external resistor network is required on the transmitter side for the top and bottom I/O banks.

### **External Memory Interfacing**

Cyclone IV devices support I/O standards required to interface with a broad range of external memory interfaces, such as DDR SDRAM, DDR2 SDRAM, and QDR II SRAM.

For more information about Cyclone IV devices external memory interface support, refer to the *External Memory Interfaces in Cyclone IV Devices* chapter.

# **Pad Placement and DC Guidelines**

You can use the Quartus II software to validate your pad and pin placement.

### **Pad Placement**

Altera recommends that you create a Quartus II design, enter your device I/O assignments and compile your design to validate your pin placement. The Quartus II software checks your pin connections with respect to the I/O assignment and placement rules to ensure proper device operation. These rules depend on device density, package, I/O assignments, voltage assignments and other factors that are not fully described in this chapter.

**For more information about how the Quartus II software checks I/O restrictions, refer** to the *I/O Management* chapter in volume 2 of the *Quartus II Handbook*.

### **DC Guidelines**

For the Quartus II software to automatically check for illegally placed pads according to the DC guidelines, set the DC current sink or source value to **Electromigration Current** assignment on each of the output pins that are connected to the external resistive load.

The programmable current strength setting has an impact on the amount of DC current that an output pin can source or sink. Determine if the current strength setting is sufficient for the external resistive load condition on the output pin.

# **Clock Pins Functionality**

Cyclone IV clock pins have multiple purposes, as per listed:

- CLK pins—Input support for single-ended and voltage-referenced standards. For I/O standard support, refer to Table 6–3 on page 6–11.
- DIFFCLK pins—Input support for differential standards. For I/O standard support, refer to Table 6–3 on page 6–11. When used as DIFFCLK pins, DC or AC coupling can be used depending on the interface requirements and external termination is required. For more information, refer to "High-Speed I/O Standards Support" on page 6–28.
- REFCLK pins—Input support for high speed differential reference clocks used by the transceivers in Cyclone IV GX devices. For I/O support, coupling, and termination requirements, refer to Table 6–10 on page 6–29.

# **High-Speed I/O Interface**

Cyclone IV E I/Os are separated into eight I/O banks, as shown in Figure 6–9 on page 6–17. Cyclone IV GX I/Os are separated into six user I/O banks with the left side of the device as the transceiver block, as shown in Figure 6–10 on page 6–18. Each bank has an independent power supply. True output drivers for LVDS, RSDS, mini-LVDS, and PPDS are on the right I/O banks. On the Cyclone IV E row I/O banks and the Cyclone IV GX right I/O banks, some of the differential pin pairs (p and n pins) of the true output drivers are not located on adjacent pins. In these cases, a power pin is located between the p and n pins. These I/O standards are also supported on all I/O banks using two single-ended output with the second output programmed as inverted, and an external resistor network. True input buffers for these I/O standards are supported on the top, bottom, and right I/O banks except for I/O bank 9.

Table 6–6 and Table 6–7 summarize which I/O banks support these I/O standards in the Cyclone IV device family.

| Differential I/O Standards                           | I/O Bank Location | External Resistor<br>Network at Transmitter | Transmitter (TX)      | Receiver (RX) |
|------------------------------------------------------|-------------------|---------------------------------------------|-----------------------|---------------|
| LVDS                                                 | 1,2,5,6           | Not Required                                | <b>~</b>              |               |
| LVDS                                                 | All               | Three Resistors                             | ~                     | ~             |
|                                                      | 1,2,5,6           | Not Required                                |                       |               |
| RSDS                                                 | 3,4,7,8           | Three Resistors                             | ~                     | —             |
|                                                      | All               | Single Resistor                             | -                     |               |
| mini-LVDS                                            | 1,2,5,6           | Not Required                                | <ul> <li>✓</li> </ul> |               |
| IIIIIII-LVD3                                         | All               | Three Resistors                             | ~                     |               |
| PPDS                                                 | 1,2,5,6           | Not Required                                | <ul> <li>✓</li> </ul> |               |
| FFD3                                                 | All               | Three Resistors                             | ~                     |               |
| BLVDS (1)                                            | All               | Single Resistor                             | $\checkmark$          | $\checkmark$  |
| LVPECL (2)                                           | All               | —                                           |                       | $\checkmark$  |
| Differential SSTL-2 (3)                              | All               | —                                           | $\checkmark$          | $\checkmark$  |
| Differential SSTL-18 (3)                             | All               | —                                           | $\checkmark$          | $\checkmark$  |
| Differential HSTL-18 (3)                             | All               | _                                           | $\checkmark$          | $\checkmark$  |
| Differential HSTL-15 (3)                             | All               | —                                           | $\checkmark$          | $\checkmark$  |
| Differential HSTL-12 <sup>(3)</sup> , <sup>(4)</sup> | All               | _                                           | $\checkmark$          | $\checkmark$  |

Table 6–6. Differential I/O Standards Supported in Cyclone IV E I/O Banks

#### Notes to Table 6-6:

(1) Transmitter and Receiver  $f_{\text{MAX}}$  depend on system topology and performance requirement.

(2) The LVPECL I/O standard is only supported on dedicated clock input pins.

(3) The differential SSTL-2, SSTL-18, HSTL-18, HSTL-15, and HSTL-12 I/O standards are only supported on clock input pins and PLL output clock pins. PLL output clock pins do not support Class II interface type of differential SSTL-18, HSTL-15, and HSTL-12 I/O standards.

(4) Differential HSTL-12 Class II is supported only in column I/O banks.

| Differential I/O Standards | I/O Bank Location | External Resistor<br>Network at<br>Transmitter | Transmitter (TX)      | Receiver (RX) |
|----------------------------|-------------------|------------------------------------------------|-----------------------|---------------|
| LVDS                       | 5,6               | Not Required                                   | <ul> <li>✓</li> </ul> |               |
| LVDS                       | 3,4,5,6,7,8       | Three Resistors                                | ~                     | ~             |
|                            | 5,6               | Not Required                                   |                       |               |
| RSDS                       | 3,4,7,8           | Three Resistors                                | $\checkmark$          | —             |
|                            | 3,4,5,6,7,8       | Single Resistor                                |                       |               |
|                            | 5,6               | Not Required                                   |                       |               |
| mini-LVDS                  | 3,4,5,6,7,8       | Three Resistors                                | ✓                     |               |
|                            | 5,6               | Not Required                                   |                       |               |
| PPDS                       | 3,4,5,6,7,8       | Three Resistors                                | ✓                     |               |
| BLVDS (1)                  | 3,4,5,6,7,8       | Single Resistor                                | $\checkmark$          | $\checkmark$  |
| LVPECL (2)                 | 3,4,5,6,7,8       | —                                              |                       | $\checkmark$  |
| Differential SSTL-2 (3)    | 3,4,5,6,7,8       | —                                              | $\checkmark$          | $\checkmark$  |
| Differential SSTL-18 (3)   | 3,4,5,6,7,8       | —                                              | $\checkmark$          | $\checkmark$  |
| Differential HSTL-18 (3)   | 3,4,5,6,7,8       | —                                              | ~                     | ~             |
| Differential HSTL-15 (3)   | 3,4,5,6,7,8       | —                                              | $\checkmark$          | $\checkmark$  |
| Differential HSTL-12 (3)   | 4,5,6,7,8         | —                                              | <ul> <li>✓</li> </ul> | $\checkmark$  |

Table 6–7. Differential I/O Standards Supported in Cyclone IV GX I/O Banks

#### Notes to Table 6-7:

(1) Transmitter and Receiver  $f_{MAX}$  depend on system topology and performance requirement.

(2) The LVPECL I/O standard is only supported on dedicated clock input pins.

(3) The differential SSTL-2, SSTL-18, HSTL-18, HSTL-15, and HSTL-12 I/O standards are only supported on clock input pins and PLL output clock pins. PLL output clock pins do not support Class II interface type of differential SSTL-18, HSTL-18, HSTL-15, and HSTL-12 I/O standards.

You can use I/O pins and internal logic to implement a high-speed differential interface in Cyclone IV devices. Cyclone IV devices do not contain dedicated serialization or deserialization circuitry. Therefore, shift registers, internal phase-locked loops (PLLs), and I/O cells are used to perform serial-to-parallel conversions on incoming data and parallel-to-serial conversion on outgoing data. The differential interface data serializers and deserializers (SERDES) are automatically constructed in the core logic elements (LEs) with the Quartus II software ALTLVDS megafunction.

#### Table 6–8. Cyclone IV E I/O and Differential Channel Count

| Device                                                  |          | EP4CE6   |          |          | EP4CE10  |          |          |          | EDAFE16  |          |          |          |          | EP4CE22  |          |          | EP4CE30  |          |          |                 |          |          |          | EP4CE55  |          |                 | EP4CE75  |          | EDACE11E |          |
|---------------------------------------------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|-----------------|----------|----------|----------|----------|----------|-----------------|----------|----------|----------|----------|
| Numbers of Differential<br>Channels <sup>(1), (2)</sup> | 144-EQPF | 256-UBGA | 256-FBGA | 144-EQPF | 256-UBGA | 256-FBGA | 144-EQPF | 164-MBGA | 256-MBGA | 256-UBGA | 256-FBGA | 484-FBGA | 144-EQPF | 256-UBGA | 256-FBGA | 324-FBGA | 484-FBGA | V98J-082 | 324-FBGA | <b>V980-484</b> | 484-FBGA | V98J-082 | 484-UBGA | V984-F84 | 780-FBGA | <b>V980-484</b> | 484-FBGA | 780-FBGA | 484-FBGA | 780-FBGA |
| User<br>I/O <i>(3)</i>                                  | 91       | 179      | 179      | 91       | 179      | 179      | 81       | 89       | 165      | 165      | 165      | 343      | 79       | 153      | 153      | 193      | 328      | 532      | 193      | 328             | 328      | 532      | 324      | 324      | 374      | 292             | 292      | 426      | 280      | 528      |
| User I/O<br>Banks                                       | 8        | 8        | 8        | 8        | 8        | 8        | 8        | 8        | 8        | 8        | 8        | 8        | 8        | 8        | 8        | 8        | 8        | 8        | 8        | 8               | 8        | 8        | 8        | 8        | 8        | 8               | 8        | 8        | 8        | 8        |
| LVDS <sup>(4),</sup> (<br>6)                            | 8        | 23       | 23       | 8        | 23       | 23       | 6        | 8        | 21       | 21       | 21       | 67       | 7        | 20       | 20       | 30       | 60       | 112      | 30       | 60              | 60       | 112      | 62       | 62       | 70       | 54              | 54       | 79       | 50       | 103      |
| Emulated<br>LVDS (5), (<br>6)                           | 13       | 43       | 43       | 13       | 43       | 43       | 12       | 13       | 32       | 32       | 32       | 70       | 10       | 32       | 32       | 38       | 64       | 112      | 38       | 64              | 64       | 112      | 70       | 70       | 90       | 56              | 56       | 99       | 53       | 127      |

#### Notes to Table 6-8:

(1) User I/O pins are used as inputs or outputs; clock input pins are used as inputs only; clock output pins are used as output only.

(2) For differential pad placement guidelines, refer to "Pad Placement" on page 6-23.

(3) The I/O pin count includes all GPIOs, dedicated clock pins, and dual-purpose configuration pins. Dedicated configuration pins are not included in the pin count.

(4) The true LVDS count includes all LVDS I/O pairs, differential clock input and clock output pins in row I/O banks 1, 2, 5, and 6.

(5) The emulated LVDS count includes all LVDS I/O pairs, differential clock input and clock output pins in column I/O banks 3, 4, 7, and 8.

(6) LVDS input and output buffers are sharing the same p and n pins. One LVDS I/O channel can only be either transmitter or receiver at a time.

| Device                                             | 4CGX15   | 4CG          | X22          |              | 4CGX30       | )                | 4CG                           | X50                              | 4CG                             | X75                             | 4                 | CGX11             | 0                               | 4                 | 4CGX150           |                                  |  |
|----------------------------------------------------|----------|--------------|--------------|--------------|--------------|------------------|-------------------------------|----------------------------------|---------------------------------|---------------------------------|-------------------|-------------------|---------------------------------|-------------------|-------------------|----------------------------------|--|
| Numbers of<br>Differential<br>Channels<br>(1), (2) | 169-FBGA | 169-FBGA     | 324-FBGA     | 169-FBGA     | 324-FBGA     | 484-FBGA         | 484-FBGA                      | 672-FBGA                         | 484-FBGA                        | 672-FBGA                        | 484-FBGA          | 672-FBGA          | 896-FBGA                        | 484-FBGA          | 672-FBGA          | 896-FBGA                         |  |
| User I/O <sup>(3)</sup>                            | 72       | 72           | 150          | 72           | 150          | 290              | 290                           | 310                              | 290                             | 310                             | 270               | 393               | 475                             | 270               | 393               | 475                              |  |
| User I/O<br>banks                                  | 9 (4)    | 9 <i>(4)</i> | 9 <i>(4)</i> | 9 <i>(4)</i> | 9 <i>(4)</i> | 11<br><i>(5)</i> | 11<br>(5) <sub>,</sub><br>(6) | 11<br><i>(5)</i> ,<br><i>(6)</i> | 11<br><i>(5),</i><br><i>(6)</i> | 11<br><i>(5),</i><br><i>(6)</i> | 11<br>(5),<br>(6) | 11<br>(5),<br>(6) | 11<br><i>(5),</i><br><i>(6)</i> | 11<br>(5),<br>(6) | 11<br>(5),<br>(6) | 11<br><i>(5)</i> ,<br><i>(6)</i> |  |
| LVDS (7), (9)                                      | 9        | 9            | 16           | 9            | 16           | 45               | 45                            | 51                               | 45                              | 51                              | 38                | 52                | 63                              | 38                | 52                | 63                               |  |
| Emulated<br>LVDS <sup>(8), (9)</sup>               | 16       | 16           | 48           | 16           | 48           | 85               | 85                            | 89                               | 85                              | 89                              | 82                | 129               | 157                             | 82                | 129               | 157                              |  |
| XCVRs                                              | 2        | 2            | 4            | 2            | 4            | 4                | 4                             | 8                                | 4                               | 8                               | 4                 | 8                 | 8                               | 4                 | 8                 | 8                                |  |

Table 6–9. Cyclone IV GX I/O, Differential, and XCVRs Channel Count

#### Notes to Table 6-9:

(1) User I/O pins are used as inputs or outputs; clock input pins are used as inputs only; clock output pins are used as outputs only.

(2) For differential pad placement guidelines, refer to "Pad Placement" on page 6-23.

(3) The I/O pin count includes all GPIOs, dedicated clock pins, and dual-purpose configuration pins. Transceivers pins and dedicated configuration pins are not included in the pin count.

(4) Includes one configuration I/O bank and two dedicated clock input I/O banks for HSSI input reference clock.

(5) Includes one configuration I/O bank and four dedicated clock input I/O banks for HSSI input reference clock.

(6) Single-ended clock input support is available for dedicated clock input I/O banks 3B (pins CLKIO20 and CLKIO22) and 8B (pins CLKIO17 and CLKIO19).

(7) The true LVDS count includes all LVDS I/O pairs, differential clock input and clock output pins in right I/O banks 5 and 6.

(8) The emulated LVDS count includes all LVDS I/O pairs, differential clock input and clock output pins in column I/O banks 3, 4, 7, and 8.

(9) LVDS input and output buffers are sharing the same p and n pins. One LVDS I/O channel can only be either transmitter or receiver at a time.

# **High-Speed I/O Standards Support**

This section provides information about the high-speed I/O standards and the HSSI input reference clock supported in Cyclone IV devices.

### **High Speed Serial Interface (HSSI) Input Reference Clock Support**

Cyclone IV GX devices support the same I/O features for GPIOs with additional new features where current I/O banks 3A and 8A consist of dual-purpose clock input pins (CLKIN) and 3B and 8B consist of dedicated CLKIN that can be used to support the high-speed transceiver input reference clock (REFCLK) features on top of the general-purpose clock input function.

The EP4CGX15, EP4CGX22, and EP4CGX30 devices contain two pairs of CLKIN/REFCLK pins located in I/O banks 3A and 8A. I/O banks 3B and 8B are not available in EP4CGX15, EP4CGX22, and EP4CGX30 devices. The EP4CGX50, EP4CGX75, EP4CGX110, and EP4CGX150 devices have a total of four pairs of CLKIN/REFCLK pins located in I/O banks 3A, 3B, 8A, and 8B. I/O banks 3B and 8B can also support single-ended clock inputs. For more information about the CLKIN/REFCLK pin location, refer to Figure 6–10 on page 6–18 and Figure 6–11 on page 6–19.

The CLKIN/REFCLK pins are powered by dedicated V<sub>CC\_CLKIN3A</sub>, V<sub>CC\_CLKIN3B</sub>, V<sub>CC\_CLKIN3B</sub>, v<sub>CC\_CLKIN8A</sub>, and V<sub>CC\_CLKIN8B</sub> power supplies separately in their respective I/O banks to avoid the different power level requirements in the same bank for GPIO.

|                          |               |                              |             | VCC_C | LKIN Level       |               | l/0 Pin    | Туре                   |
|--------------------------|---------------|------------------------------|-------------|-------|------------------|---------------|------------|------------------------|
| I/O Standard             | HSSI Protocol | Coupling                     | Termination | Input | Output           | Column<br>I/O | Row<br>I/O | Supported I/O<br>Banks |
| LVDS                     | All           |                              | Off chip    | 2.5V  | Not<br>supported | Yes           | No         | 3A, 3B, 8A, 8B         |
| LVPECL                   | All           | Differential<br>AC (Need     | Off chip    | 2.5V  | Not<br>supported | Yes           | No         | 3A, 3B, 8A, 8B         |
|                          | All           | off chip<br>resistor to      | Off chip    | 2.5V  | Not<br>supported | Yes           | No         | 3A, 3B, 8A, 8B         |
| 1.2V, 1.5V,<br>3.3V PCML | All           | restore<br>V <sub>CM</sub> ) | Off chip    | 2.5V  | Not<br>supported | Yes           | No         | 3A, 3B, 8A, 8B         |
|                          | All           |                              | Off chip    | 2.5V  | Not<br>supported | Yes           | No         | 3A, 3B, 8A, 8B         |
| HCSL                     | PCIe          | Differential<br>DC           | Off chip    | 2.5V  | Not<br>supported | Yes           | No         | 3A, 3B, 8A, 8B         |

Table 6–10. Cyclone IV GX HSSI REFCLK I/O Standard Support Using GPIO CLKIN Pins (1), (2)

Notes to Table 6-10:

(1) The EP4CGX15, EP4CGX22, and EP4CGX30 devices have two pairs of dedicated clock input pins in banks 3A and 8A for HSSI input reference clock. I/O banks 3B and 8B are not available in EP4CGX15, EP4CGX22, and EP4CGX30 devices.

(2) The EP4CGX50, EP4CGX75, EP4CGX110, and EP4CGX150 devices have four pairs of dedicated clock input pins in banks 3A, 3B, 8A, and 8B for HSSI input or single-ended clock input.

**For more information about the AC-coupled termination scheme for the HSSI reference clock, refer to the** *Cyclone IV Transceivers Architecture* chapter.

# LVDS I/O Standard Support in Cyclone IV Devices

The LVDS I/O standard is a high-speed, low-voltage swing, low power, and GPIO interface standard. Cyclone IV devices meet the ANSI/TIA/EIA-644 standard with the following exceptions:

- The maximum differential output voltage (V<sub>OD</sub>) is increased to 600 mV. The maximum V<sub>OD</sub> for ANSI specification is 450 mV.
- The input voltage range is reduced to the range of 1.0 V to 1.6 V, 0.5 V to 1.85 V, or 0 V to 1.8 V based on different frequency ranges. The ANSI/TIA/EIA-644 specification supports an input voltage range of 0 V to 2.4 V.

**\*** For LVDS I/O standard electrical specifications in Cyclone IV devices, refer to the *Cyclone IV Device Datasheet* chapter.

### **Designing with LVDS**

Cyclone IV I/O banks support the LVDS I/O standard. The Cyclone IV GX right I/O banks support true LVDS transmitters while the Cyclone IV E left and right I/O banks support true LVDS transmitters. On the top and bottom I/O banks, the emulated LVDS transmitters are supported using two single-ended output buffers with external resistors. One of the single-ended output buffers is programmed to have opposite polarity. The LVDS receiver requires an external 100- $\Omega$  termination resistor between the two signals at the input buffer.

Figure 6–12 shows a point-to-point LVDS interface using Cyclone IV devices true LVDS output and input buffers.

Figure 6–12. Cyclone IV Devices LVDS Interface with True Output Buffer on the Right I/O Banks



Figure 6–13 shows a point-to-point LVDS interface with Cyclone IV devices LVDS using two single-ended output buffers and external resistors.



Figure 6–13. LVDS Interface with External Resistor Network on the Top and Bottom I/O Banks <sup>(1)</sup>

# **BLVDS I/O Standard Support in Cyclone IV Devices**

The BLVDS I/O standard is a high-speed differential data transmission technology that extends the benefits of standard point-to-point LVDS to multipoint configuration that supports bidirectional half-duplex communication. BLVDS differs from standard LVDS by providing a higher drive to achieve similar signal swings at the receiver while loaded with two terminations at both ends of the bus.

Figure 6–14 shows a typical BLVDS topology with multiple transmitter and receiver pairs.



Figure 6–14. BLVDS Topology with Cyclone IV Devices Transmitters and Receivers

The BLVDS I/O standard is supported on the top, bottom, and right I/O banks of Cyclone IV devices. The BLVDS transmitter uses two single-ended output buffers with the second output buffer programmed as inverted, while the BLVDS receiver uses a true LVDS input buffer. The transmitter and receiver share the same pins. An output-enabled (OE) signal is required to tristate the output buffers when the LVDS input buffer receives a signal.

For more information, refer to the *Cyclone IV Device Datasheet* chapter.

### **Designing with BLVDS**

The BLVDS bidirectional communication requires termination at both ends of the bus in BLVDS. The termination resistor ( $R_T$ ) must match the bus differential impedance, which in turn depends on the loading on the bus. Increasing the load decreases the bus differential impedance. With termination at both ends of the bus, termination is not required between the two signals at the input buffer. A single series resistor ( $R_S$ ) is required at the output buffer to match the output buffer impedance to the transmission line impedance. However, this series resistor affects the voltage swing at the input buffer. The maximum data rate achievable depends on many factors.

Altera recommends that you perform simulation using the IBIS model while considering factors such as bus loading, termination values, and output and input buffer location on the bus to ensure that the required performance is achieved.

**For more information about BLVDS interface support in Altera devices, refer to** *AN 522: Implementing Bus LVDS Interface in Supported Altera Device Families.* 

# **RSDS, Mini-LVDS, and PPDS I/O Standard Support in Cyclone IV Devices**

The RSDS, mini-LVDS, and PPDS I/O standards are used in chip-to-chip applications between the timing controller and the column drivers on the display panels such as LCD monitor panels and LCD televisions. Cyclone IV devices meet the National Semiconductor Corporation RSDS Interface Specification, Texas Instruments mini-LVDS Interface Specification, and National Semiconductor Corporation PPDS Interface Specification to support RSDS, mini-LVDS and PPDS output standards, respectively.

**For** Cyclone IV devices RSDS, mini-LVDS, and PPDS output electrical specifications, refer to the *Cyclone IV Device Datasheet* chapter.

For more information about the RSDS I/O standard, refer to the RSDS specification from the National Semiconductor website (www.national.com).

### **Designing with RSDS, Mini-LVDS, and PPDS**

Cyclone IV I/O banks support RSDS, mini-LVDS, and PPDS output standards. The right I/O banks support true RSDS, mini-LVDS, and PPDS transmitters. On the top and bottom I/O banks, RSDS, mini-LVDS, and PPDS transmitters are supported using two single-ended output buffers with external resistors. The two single-ended output buffers are programmed to have opposite polarity.

Figure 6–15 shows an RSDS, mini-LVDS, or PPDS interface with a true output buffer.

# Figure 6–15. Cyclone IV Devices RSDS, Mini-LVDS, or PPDS Interface with True Output Buffer on the Right I/O Banks



Figure 6–16 shows an RSDS, mini-LVDS, or PPDS interface with two single-ended output buffers and external resistors.

# Figure 6–16. RSDS, Mini-LVDS, or PPDS Interface with External Resistor Network on the Top and Bottom I/O Banks $^{(1)}$



Figure 6–16. RSDS, Mini-LVDS, or PPDS Interface with External Resistor Network on the Top and Bottom I/O Banks  $^{(1)}$ 

Note to Figure 6–16:

(1)  $R_S$  and  $R_P$  values are pending characterization.

A resistor network is required to attenuate the output voltage swing to meet RSDS, mini-LVDS, and PPDS specifications when using emulated transmitters. You can modify the resistor network values to reduce power or improve the noise margin.

The resistor values chosen must satisfy Equation 6–1.

#### Equation 6–1. Resistor Network

$$\frac{R_{\rm S} \times \frac{R_{\rm P}}{2}}{R_{\rm S} + \frac{R_{\rm P}}{2}} = 50 \ \Omega$$

Altera recommends that you perform simulations using Cyclone IV devices IBIS models to validate that custom resistor values meet the RSDS, mini-LVDS, or PPDS requirements.

It is possible to use a single external resistor instead of using three resistors in the resistor network for an RSDS interface, as shown in Figure 6–17. The external single-resistor solution reduces the external resistor count while still achieving the required signaling level for RSDS. However, the performance of the single-resistor solution is lower than the performance with the three-resistor network.

Figure 6–17 shows the RSDS interface with a single resistor network on the top and bottom I/O banks.





(1)  $R_P$  value is pending characterization.

# LVPECL I/O Support in Cyclone IV Devices

The LVPECL I/O standard is a differential interface standard that requires a 2.5-V  $V_{CCIO}$ . This standard is used in applications involving video graphics, telecommunications, data communications, and clock distribution. Cyclone IV devices support the LVPECL input standard at the dedicated clock input pins only. The LVPECL receiver requires an external 100- $\Omega$  termination resistor between the two signals at the input buffer.

• For the LVPECL I/O standard electrical specification, refer to the *Cyclone IV Device Datasheet* chapter.

AC coupling is required when the LVPECL common mode voltage of the output buffer is higher than the Cyclone IV devices LVPECL input common mode voltage.

Figure 6–18 shows the AC-coupled termination scheme. The 50- $\Omega$  resistors used at the receiver are external to the device. DC-coupled LVPECL is supported if the LVPECL output common mode voltage is in the Cyclone IV devices LVPECL input buffer specification (refer to Figure 6–19).

#### Figure 6–18. LVPECL AC-Coupled Termination (1)



#### Note to Figure 6-18:

(1) The LVPECL AC-coupled termination is applicable only when an Altera FPGA transmitter is used.

Figure 6–19 shows the LVPECL DC-coupled termination.

#### Figure 6–19. LVPECL DC-Coupled Termination (1)



#### Note to Figure 6-19:

(1) The LVPECL DC-coupled termination is applicable only when an Altera FPGA transmitter is used.

## Differential SSTL I/O Standard Support in Cyclone IV Devices

The differential SSTL I/O standard is a memory-bus standard used for applications such as high-speed DDR SDRAM interfaces. Cyclone IV devices support differential SSTL-2 and SSTL-18 I/O standards. The differential SSTL output standard is only supported at PLL#\_CLKOUT pins using two single-ended SSTL output buffers (PLL#\_CLKOUTp and PLL#\_CLKOUTn), with the second output programmed to have opposite polarity. The differential SSTL input standard is supported on the GCLK pins only, treating differential inputs as two single-ended SSTL and only decoding one of them.

The differential SSTL I/O standard requires two differential inputs with an external reference voltage (VREF) as well as an external termination voltage (VTT) of  $0.5 \times V_{CCIO}$  to which termination resistors are connected.

► For differential SSTL electrical specifications, refer to "Differential I/O Standard Termination" on page 6–15 and the *Cyclone IV Device Datasheet* chapter.

Figure 6–8 on page 6–15 shows the differential SSTL Class I and Class II interface.

### **Differential HSTL I/O Standard Support in Cyclone IV Devices**

The differential HSTL I/O standard is used for the applications designed to operate in 0 V to 1.2 V, 0 V to 1.5 V, or 0 V to 1.8 V HSTL logic switching range. Cyclone IV devices support differential HSTL-18, HSTL-15, and HSTL-12 I/O standards. The differential HSTL input standard is available on GCLK pins only, treating the differential inputs as two single-ended HSTL and only decoding one of them. The differential HSTL output standard is only supported at the PLL#\_CLKOUT pins using two single-ended HSTL output buffers (PLL#\_CLKOUT*p* and PLL#\_CLKOUT*n*), with the second output programmed to have opposite polarity.

The differential HSTL I/O standard requires two differential inputs with an external reference voltage (VREF), as well as an external termination voltage (VTT) of  $0.5 \times V_{CCIO}$  to which termination resistors are connected.

For differential HSTL signaling characteristics, refer to "Differential I/O Standard Termination" on page 6–15 and the Cyclone IV Device Datasheet chapter.

Figure 6–7 on page 6–15 shows the differential HSTL Class I and Class II interface.

# **True Differential Output Buffer Feature**

Cyclone IV devices true differential transmitters offer programmable pre-emphasis—you can turn it on or off. The default setting is on.

### **Programmable Pre-Emphasis**

The programmable pre-emphasis boosts the high frequencies of the output signal to compensate the frequency-dependant attenuation of the transmission line to maximize the data eye opening at the far-end receiver. Without pre-emphasis, the output current is limited by the  $V_{OD}$  specification and the output impedance of the transmitter. At high frequency, the slew rate may not be fast enough to reach full  $V_{OD}$ 

before the next edge; this may lead to pattern-dependent jitter. With pre-emphasis, the output current is momentarily boosted during switching to increase the output slew rate. The overshoot produced by this extra switching current is different from the overshoot caused by signal reflection. This overshoot happens only during switching, and does not produce ringing.

The Quartus II software allows two settings for programmable pre-emphasis control—0 and 1, in which 0 is pre-emphasis off and 1 is pre-emphasis on. The default setting is 1. The amount of pre-emphasis needed depends on the amplification of the high-frequency components along the transmission line. You must adjust the setting to suit your designs, as pre-emphasis decreases the amplitude of the low-frequency component of the output signal.

Figure 6–20 shows the differential output signal with pre-emphasis.

#### Figure 6–20. The Output Signal with Pre-Emphasis



# **High-Speed I/O Timing**

This section discusses the timing budget, waveforms, and specifications for source-synchronous signaling in Cyclone IV devices. Timing for source-synchronous signaling is based on skew between the data and clock signals.

High-speed differential data transmission requires timing parameters provided by IC vendors and requires you to consider the board skew, cable skew, and clock jitter. This section provides information about high-speed I/O standards timing parameters in Cyclone IV devices.

Table 6–11 defines the parameters of the timing diagram shown in Figure 6–21.

Table 6–11. High-Speed I/O Timing Definitions (Part 1 of 2)

| Parameter                                          | Symbol | Description                                                                                                                                                                                                                       |
|----------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transmitter channel-to-channel skew <sup>(1)</sup> | TCCS   | The timing difference between the fastest and slowest output edges, including $t_{CO}$ variation and clock skew. The clock is included in the TCCS measurement.                                                                   |
| Sampling window                                    | SW     | The period of time during which the data must be valid in order for you to capture it correctly. The setup and hold times determine the ideal strobe position in the sampling window.<br>$T_{SW} = T_{SU} + T_{hd} + PLL$ jitter. |
| Time unit interval                                 | TUI    | The TUI is the data-bit timing budget allowed for skew, propagation delays, and data sampling window.                                                                                                                             |
| Receiver input skew margin                         | RSKM   | RSKM is defined by the total margin left after accounting for the sampling window and TCCS. The RSKM equation is:<br>$SKM = \frac{(TUI - SW - TCCS)}{2}$                                                                          |

#### Table 6–11. High-Speed I/O Timing Definitions (Part 2 of 2)

| Parameter                             | Symbol | Description                                                                                      |
|---------------------------------------|--------|--------------------------------------------------------------------------------------------------|
| Input jitter tolerance (peak-to-peak) | _      | Allowed input jitter on the input clock to the PLL that is tolerable while maintaining PLL lock. |
| Output jitter (peak-to-peak)          | —      | Peak-to-peak output jitter from the PLL.                                                         |

#### Note to Table 6-11:

(1) The TCCS specification applies to the entire bank of differential I/O as long as the SERDES logic is placed in the logic array block (LAB) adjacent to the output pins.

#### Figure 6–21. High-Speed I/O Timing Diagram



Figure 6–22 shows the Cyclone IV devices high-speed I/O timing budget.

#### Figure 6–22. Cyclone IV Devices High-Speed I/O Timing Budget (1)



#### Note to Figure 6-22:

(1) The equation for the high-speed I/O timing budget is: eriod =  $0.5 \times TCCS + RSKM + SW + RSKM + 0.5 \times TCCS$ 

For more information, refer to the *Cyclone IV Device Datasheet* chapter.

# **Design Guidelines**

This section provides guidelines for designing with Cyclone IV devices.

### **Differential Pad Placement Guidelines**

To maintain an acceptable noise level on the V<sub>CCIO</sub> supply, you must observe some restrictions on the placement of single-ended I/O pins in relation to differential pads.

F For guidelines on placing single-ended pads with respect to differential pads in Cyclone IV devices, refer to "Pad Placement and DC Guidelines" on page 6-23.

### **Board Design Considerations**

This section explains how to achieve the optimal performance from a Cyclone IV I/O interface and ensure first-time success in implementing a functional design with optimal signal quality. You must consider the critical issues of controlled impedance of traces and connectors, differential routing, and termination techniques to get the best performance from Cyclone IV devices.

Use the following general guidelines to improve signal quality:

- Base board designs on controlled differential impedance. Calculate and compare all parameters, such as trace width, trace thickness, and the distance between two differential traces.
- Maintain equal distance between traces in differential I/O standard pairs as much as possible. Routing the pair of traces close to each other maximizes the common-mode rejection ratio (CMRR).
- Longer traces have more inductance and capacitance. These traces must be as short as possible to limit signal integrity issues.
- Place termination resistors as close to receiver input pins as possible.
- Use surface mount components.
- Avoid 90° corners on board traces.
- Use high-performance connectors.
- Design backplane and card traces so that trace impedance matches the impedance of the connector and termination.
- Keep an equal number of vias for both signal traces.
- Create equal trace lengths to avoid skew between signals. Unequal trace lengths
  result in misplaced crossing points and decrease system margins as the TCCS
  value increases.
- Limit vias because they cause discontinuities.
- Keep switching transistor-to-transistor logic (TTL) signals away from differential signals to avoid possible noise coupling.
- Do not route TTL clock signals to areas under or above the differential signals.
- Analyze system-level signals.
- **For PCB layout guidelines, refer to** *AN 224: High-Speed Board Layout Guidelines* **and** *AN 315: Guidelines for Designing High-Speed FPGA PCBs.*

# **Software Overview**

Cyclone IV devices high-speed I/O system interfaces are created in core logic by a Quartus II software megafunction because they do not have a dedicated circuit for the SERDES. Cyclone IV devices use the I/O registers and LE registers to improve the timing performance and support the SERDES. The Quartus II software allows you to design your high-speed interfaces using ALTLVDS megafunction. This megafunction

implements either a high-speed deserializer receiver or a high-speed serializer transmitter. There is a list of parameters in the ALTLVDS megafunction that you can set to customize your SERDES based on your design requirements. The megafunction is optimized to use Cyclone IV devices resources to create high-speed I/O interfaces in the most effective manner.



<sup>></sup> When you use Cyclone IV devices with the ALTLVDS megafunction, the interface always sends the MSB of your parallel data first.

**For more details about designing your high-speed I/O systems interfaces using the** ALTLVDS megafunction, refer to the *ALTLVDS Megafunction User Guide* and the *Quartus II Handbook.* 

# **Document Revision History**

Table 6–12 lists the revision history for this chapter.

| Date          | Version | Changes                                                                                                                                                                     |
|---------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| March 2016    | 2.7     | <ul> <li>Updated Table 6–5 and Table 6–9 to remove support for the N148 package.</li> </ul>                                                                                 |
| May 2013      | 2.6     | <ul> <li>Updated Table 6–2 by adding Note (9).</li> </ul>                                                                                                                   |
| Way 2013      | 2.0     | <ul> <li>Updated Table 6–4 and Table 6–8 to add new device options and packages.</li> </ul>                                                                                 |
| February 2013 | 2.5     | Updated Table 6–4 and Table 6–8 to add new device options and packages.                                                                                                     |
|               |         | <ul> <li>Updated "I/O Banks" and "High Speed Serial Interface (HSSI) Input Reference Clock<br/>Support " sections.</li> </ul>                                               |
| October 2012  | 2.4     | <ul> <li>Updated Table 6–3 and Table 6–5.</li> </ul>                                                                                                                        |
|               |         | <ul> <li>Updated Figure 6–10.</li> </ul>                                                                                                                                    |
|               |         | <ul> <li>Updated "Differential SSTL I/O Standard Support in Cyclone IV Devices" and<br/>"Differential HSTL I/O Standard Support in Cyclone IV Devices" sections.</li> </ul> |
| November 2011 | 2.3     | ■ Updated Table 6–1, Table 6–8, and Table 6–9.                                                                                                                              |
|               |         | <ul> <li>Updated Figure 6–1.</li> </ul>                                                                                                                                     |
|               |         | <ul> <li>Updated for the Quartus II software version 10.1 release.</li> </ul>                                                                                               |
|               |         | <ul> <li>Added Cyclone IV E new device package information.</li> </ul>                                                                                                      |
| December 2010 | 2.2     | <ul> <li>Added "Clock Pins Functionality" section.</li> </ul>                                                                                                               |
|               |         | <ul> <li>Updated Table 6–4 and Table 6–8.</li> </ul>                                                                                                                        |
|               |         | <ul> <li>Minor text edits.</li> </ul>                                                                                                                                       |
|               |         | <ul> <li>Updated "Cyclone IV I/O Elements", "Programmable Pull-Up Resistor", "I/O Banks",<br/>"High-Speed I/O Interface", and "Designing with BLVDS" sections.</li> </ul>   |
| July 2010     | 2.1     | ■ Updated Table 6–6 and Table 6–7.                                                                                                                                          |
|               |         | <ul> <li>Updated Figure 6–19.</li> </ul>                                                                                                                                    |

Table 6–12. Document Revision History (Part 1 of 2)

| 6–40 |  |
|------|--|
|      |  |

| Date          | Version | Changes                                                                                                             |
|---------------|---------|---------------------------------------------------------------------------------------------------------------------|
|               |         | <ul> <li>Added Cyclone IV E devices information for the Quartus II software version 9.1 SP1<br/>release.</li> </ul> |
|               |         | ■ Updated Table 6–2, Table 6–3, and Table 6–10.                                                                     |
| February 2010 | 2.0     | <ul> <li>Updated "I/O Banks" section.</li> </ul>                                                                    |
| -             |         | Added Figure 6–9.                                                                                                   |
|               |         | Updated Figure 6–10 and Figure 6–11.                                                                                |
|               |         | Added Table 6–4, Table 6–6, and Table 6–8.                                                                          |
| November 2009 | 1.0     | Initial release.                                                                                                    |

 Table 6–12. Document Revision History (Part 2 of 2)