# 2. Cyclone IV Reset Control and Power CYIV-52002-1.3 Cyclone® IV GX devices offer multiple reset signals to control transceiver channels independently. The ALTGX Transceiver MegaWizard™ Plug-In Manager provides individual reset signals for each channel instantiated in your design. It also provides one power-down signal for each transceiver block. This chapter includes the following sections: - "User Reset and Power-Down Signals" on page 2–2 - "Transceiver Reset Sequences" on page 2–4 - "Dynamic Reconfiguration Reset Sequences" on page 2-19 - "Power Down" on page 2–21 - "Simulation Requirements" on page 2–22 - "Reference Information" on page 2–23 Figure 2–1 shows the reset control and power-down block for a Cyclone IV GX device. Figure 2–1. Reset Control and Power-Down Block © 2013 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. # **User Reset and Power-Down Signals** Each transceiver channel in the Cyclone IV GX device has individual reset signals to reset its physical coding sublayer (PCS) and physical medium attachment (PMA). The transceiver block also has a power-down signal that affects the multipurpose phase-locked loops (PLLs), general purpose PLLs, and all the channels in the transceiver block. All reset and power-down signals are asynchronous. Table 2–1 lists the reset signals available for each transceiver channel. Table 2-1. Transceiver Channel Reset Signals | Signal | ALTGX MegaWizard Plug-In<br>Manager Configurations | Description | |---------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------| | tx_digitalreset (1) | <ul><li>Transmitter Only</li><li>Receiver and Transmitter</li></ul> | Provides asynchronous reset to all digital logic in the transmitter PCS, including the XAUI transmit state machine. | | | | The minimum pulse width for this signal is two parallel clock cycles. | | | <ul><li>Receiver Only</li><li>Receiver and Transmitter</li></ul> | Resets all digital logic in the receiver PCS, including: | | | | <ul> <li>XAUI receiver state machines</li> </ul> | | | | GIGE receiver state machines | | rx_digitalreset (1) | | <ul> <li>XAUI channel alignment state machine</li> </ul> | | | | ■ BIST-PRBS verifier | | | | BIST-incremental verifier | | | | The minimum pulse width for this signal is two parallel clock cycles. | | | Receiver Only | Resets the receiver CDR present in the receiver | | rx analogreset | <ul><li>Receiver and Transmitter</li></ul> | channel. | | | | The minimum pulse width is two parallel clock cycles. | #### Note to Table 2-1: (1) Assert this signal until the clocks coming out of the multipurpose PLL and receiver CDR are stabilized. Stable parallel clocks are essential for proper operation of transmitter and receiver phase-compensation FIFOs in the PCS. Table 2–2 lists the power-down signals available for each transceiver block. Table 2-2. Transceiver Block Power-Down Signals | Signal | Description | | | |---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | Resets the transceiver PLL. The pll_areset signal is asserted in two conditions: | | | | pll_areset | <ul> <li>During reset sequence, the signal is asserted to reset the transceiver PLL. This signal is<br/>controlled by the user.</li> </ul> | | | | | <ul> <li>After the transceiver PLL is reconfigured, the signal is asserted high by the<br/>ALTPLL_RECONFIG controller. This signal is not controlled by the user.</li> </ul> | | | | avh nowordown | Powers down the entire transceiver block. When this signal is asserted, this signal powers down the PCS and PMA in all the transceiver channels. | | | | gxb_powerdown | This signal operates independently from the other reset signals. This signal is common to the transceiver block. | | | | pll_locked | A status signal. Indicates the status of the transmitter multipurpose PLLs or general purpose PLLs. | | | | | <ul> <li>A high level—indicates the multipurpose PLL or general purpose PLL is locked to the<br/>incoming reference clock frequency.</li> </ul> | | | | | A status signal. Indicates the status of the receiver CDR lock mode. | | | | rx_freqlocked | A high level—the receiver is in lock-to-data mode. | | | | | A low level—the receiver CDR is in lock-to-reference mode. | | | | busy | A status signal. An output from the ALTGX_RECONFIG block indicates the status of the dynamic reconfiguration controller. This signal remains low for the first reconfig_clk clock cycle after power up. It then gets asserted from the second reconfig_clk clock cycle. Assertion on this signal indicates that the offset cancellation process is being executed on the receiver buffer as well as the receiver CDR. When this signal is deasserted, it indicates that offset cancellation is complete. | | | | | This busy signal is also used to indicate the dynamic reconfiguration duration such as in analog reconfiguration mode and channel reconfiguration mode. | | | For more information about offset cancellation, refer to the $\it Cyclone\ IV\ Dynamic\ Reconfiguration\ chapter.$ If none of the channels is instantiated in a transceiver block, the Quartus<sup>®</sup> II software automatically powers down the entire transceiver block. # **Blocks Affected by the Reset and Power-Down Signals** Table 2–3 lists the blocks that are affected by specific reset and power-down signals. Table 2–3. Blocks Affected by Reset and Power-Down Signals (Part 1 of 2) | Transceiver Block | rx_digitalreset | rx_analogreset | tx_digitalreset | pll_areset | gxb_powerdown | |--------------------------------------------|-----------------|----------------|-----------------|------------|---------------| | multipurpose PLLs and general purpose PLLs | _ | _ | _ | <b>✓</b> | _ | | Transmitter Phase<br>Compensation FIFO | _ | _ | ~ | _ | ~ | | Byte Serializer | _ | _ | ✓ | _ | ✓ | | 8B/10B Encoder | _ | _ | ✓ | _ | ✓ | | Transceiver Block | rx_digitalreset | rx_analogreset | tx_digitalreset | pll_areset | gxb_powerdown | |------------------------------------------|-----------------|----------------|-----------------|------------|---------------| | Serializer | _ | _ | ✓ | | <b>✓</b> | | Transmitter Buffer | _ | _ | _ | _ | ✓ | | Transmitter XAUI State<br>Machine | _ | _ | ~ | _ | ✓ | | Receiver Buffer | _ | _ | _ | _ | ✓ | | Receiver CDR | _ | <b>✓</b> | _ | _ | ✓ | | Receiver Deserializer | _ | _ | _ | _ | ✓ | | Receiver Word Aligner | ✓ | _ | _ | _ | ✓ | | Receiver Deskew FIFO | <b>✓</b> | _ | _ | _ | ✓ | | Receiver Clock Rate<br>Compensation FIFO | ~ | _ | _ | _ | ✓ | | Receiver 8B/10B<br>Decoder | ~ | _ | _ | _ | ✓ | | Receiver Byte<br>Deserializer | ~ | _ | _ | _ | ✓ | | Receiver Byte Ordering | ✓ | _ | _ | _ | ✓ | | Receiver Phase<br>Compensation FIFO | ~ | _ | _ | _ | ✓ | | Receiver XAUI State<br>Machine | ~ | _ | _ | _ | ✓ | | BIST Verifiers | ✓ | | _ | _ | ✓ | Table 2–3. Blocks Affected by Reset and Power-Down Signals (Part 2 of 2) # **Transceiver Reset Sequences** You can configure transceiver channels in Cyclone IV GX devices in various configurations. In all functional modes except XAUI functional mode, transceiver channels can be either bonded or non-bonded. In XAUI functional mode, transceiver channels must be bonded. In PCI Express® (PCIe®) functional mode, transceiver channels can be either bonded or non-bonded and need to follow a specific reset sequence. The two categories of reset sequences for Cyclone IV GX devices described in this chapter are: - "All Supported Functional Modes Except the PCIe Functional Mode" on page 2–6—describes the reset sequences in bonded and non-bonded configurations. - "PCIe Functional Mode" on page 2–17—describes the reset sequence for the initialization/compliance phase and the normal operation phase in PCIe functional modes. The busy signal remains low for the first reconfig\_clk clock cycle. It then gets asserted from the second reconfig\_clk clock cycle. Subsequent deassertion of the busy signal indicates the completion of the offset cancellation process. This busy signal is required in transceiver reset sequences except for transmitter only channel configurations. Refer to the reset sequences shown in Figure 2–2 and the associated references listed in the notes for the figure. Altera strongly recommends adhering to these reset sequences for proper operation of the Cyclone IV GX transceiver. Figure 2–2 shows the transceiver reset sequences for Cyclone IV GX devices. Figure 2–2. Transceiver Reset Sequences Chart #### Notes to Figure 2-2: - (1) Refer to the Timing Diagram in Figure 2–10. - (2) Refer to the Timing Diagram in Figure 2-3. - (3) Refer to the Timing Diagram in Figure 2-4. - (4) Refer to the Timing Diagram in Figure 2-5. - (5) Refer to the Timing Diagram in Figure 2-6. - (6) Refer to the Timing Diagram in Figure 2-7. - (7) Refer to the Timing Diagram in Figure 2-8. - (8) Refer to the Timing Diagram in Figure 2-9. ## **All Supported Functional Modes Except the PCIe Functional Mode** This section describes reset sequences for transceiver channels in bonded and non-bonded configurations. Timing diagrams of some typical configurations are shown to facilitate proper reset sequence implementation. In these functional modes, you can set the receiver CDR either in automatic lock or manual lock mode. In manual lock mode, the receiver CDR locks to the reference clock (lock-to-reference) or the incoming serial data (lock-to-data), depending on the logic levels on the rx\_locktorefclk and rx\_locktodata signals. With the receiver CDR in manual lock mode, you can either configure the transceiver channels in the Cyclone IV GX device in a non-bonded configuration or a bonded configuration. In a bonded configuration, for example in XAUI mode, four channels are bonded together. Table 2–4 lists the lock-to-reference (LTR) and lock-to-data (LTD) controller lock modes for the rx locktorefclk and rx locktodata signals. Table 2-4. Lock-To-Reference and Lock-To-Data Modes | rx_locktorefclk | rx_locktodata | LTR/LTD Controller Lock Mode | |-----------------|---------------|------------------------------| | 1 | 0 | Manual, LTR Mode | | _ | 1 | Manual, LTD Mode | | 0 | 0 | Automatic Lock Mode | ### **Bonded Channel Configuration** In a bonded channel configuration, you can reset all the bonded channels simultaneously. Examples of bonded channel configurations are the XAUI, PCIe Gen1 ×2 and ×4, and Basic ×2 and ×4 functional modes. In Basic ×2 and ×4 functional mode, you can bond **Transmitter Only** channels together. In XAUI mode, the receiver and transmitter channels are bonded. Each of the receiver channels in this mode has its own rx\_freqlocked output status signals. You must consider the timing of these signals in the reset sequence. Table 2–5 lists the reset and power-down sequences for bonded configurations under the stated functional modes. Table 2–5. Reset and Power-Down Sequences for Bonded Channel Configurations | Channel Set Up | Receiver CDR Mode | Refer to | | |--------------------------|----------------------------------------------|---------------------------------------------------------------------------------------|--| | Transmitter Only | Basic ×2 and ×4 | "Transmitter Only Channel" on page 2–7 | | | Receiver and Transmitter | Automatic lock mode for XAUI functional mode | "Receiver and Transmitter Channel—Receiver<br>CDR in Automatic Lock Mode" on page 2–8 | | | Receiver and Transmitter | Manual lock mode for XAUI functional mode | "Receiver and Transmitter Channel—Receiver<br>CDR in Manual Lock Mode" on page 2–9 | | #### **Transmitter Only Channel** This configuration contains only a transmitter channel. If you create a **Transmitter Only** instance in the ALTGX MegaWizard Plug-In Manager in Basic ×4 functional mode, use the reset sequence shown in Figure 2–3. Figure 2-3. Sample Reset Sequence for Bonded and Non-Bonded Configuration Transmitter Only Channels As shown in Figure 2–3, perform the following reset procedure for the **Transmitter Only** channel configuration: - 1. After power up, assert pll\_areset for a minimum period of 1 $\mu$ s (the time between markers 1 and 2). - 2. Keep the tx\_digitalreset signal asserted during this time period. After you de-assert the pll\_areset signal, the multipurpose PLL starts locking to the transmitter input reference clock. - 3. When the multipurpose PLL locks, as indicated by the pll\_locked signal going high (marker 3), de-assert the tx\_digitalreset signal (marker 4). At this point, the transmitter is ready for transmitting data. #### Receiver and Transmitter Channel—Receiver CDR in Automatic Lock Mode This configuration contains both a transmitter and receiver channel. When the receiver CDR is in automatic lock mode, use the reset sequence shown in Figure 2–4. Figure 2–4. Sample Reset Sequence for Bonded Configuration Receiver and Transmitter Channels—Receiver CDR in Automatic Lock Mode #### Notes to Figure 2-4: - (1) The number of rx freqlocked[n] signals depend on the number of channels configured. n=number of channels. - (2) For t<sub>LTD Auto</sub> duration, refer to the *Cyclone IV Device Datasheet* chapter. - (3) The busy signal is asserted and deasserted only during initial power up when offset cancellation occurs. In subsequent reset sequences, the busy signal is asserted and deasserted only if there is a read or write operation to the ALTGX\_RECONFIG megafunction. As shown in Figure 2–4, perform the following reset procedure for the receiver CDR in automatic lock mode configuration: - 1. After power up, assert pll\_areset for a minimum period of 1 μs (the time between markers 1 and 2). - 2. Keep the tx\_digitalreset, rx\_analogreset, and rx\_digitalreset signals asserted during this time period. After you deassert the pll\_areset signal, the multipurpose PLL starts locking to the input reference clock. - 3. After the multipurpose PLL locks, as indicated by the pll\_locked signal going high, deassert the tx\_digitalreset signal. At this point, the transmitter is ready for data traffic. - 4. For the receiver operation, after deassertion of busy signal, wait for two parallel clock cycles to deassert the rx analogreset signal. - 5. Wait for the rx\_freqlocked signal from each channel to go high. The rx\_freqlocked signal of each channel may go high at different times (indicated by the slashed pattern at marker 7). - 6. In a bonded channel group, when the rx\_freqlocked signals of all the channels has gone high, from that point onwards, wait for at least t<sub>LTD\_Auto</sub> time for the receiver parallel clock to be stable, then deassert the rx\_digitalreset signal (marker 8). At this point, all the receivers are ready for data traffic. #### Receiver and Transmitter Channel—Receiver CDR in Manual Lock Mode This configuration contains both a transmitter and receiver channel. When the receiver CDR is in manual lock mode, use the reset sequence shown in Figure 2–5. Figure 2–5. Sample Reset Sequence for Bonded Configuration Receiver and Transmitter Channels—Receiver CDR in Manual Lock Mode #### Notes to Figure 2-5: - (1) For t<sub>LTD Manual</sub> duration, refer to the *Cyclone IV Device Datasheet* chapter. - (2) The number of rx locktorefclk[n] and rx locktodata[n] signals depend on the number of channels configured. n=number of channels. - (3) For $t_{LTR\_LTD\_Manual}$ duration, refer to the *Cyclone IV Device Datasheet* chapter. - (4) The busy signal is asserted and deasserted only during initial power up when offset cancellation occurs. In subsequent reset sequences, the busy signal is asserted and deasserted only if there is a read or write operation to the ALTGX\_RECONFIG megafunction. As shown in Figure 2–5, perform the following reset procedure for the receiver CDR in manual lock mode configuration: - 1. After power up, assert pll\_areset for a minimum period of 1 $\mu$ s (the time between markers 1 and 2). - 2. Keep the tx\_digitalreset, rx\_analogreset, rx\_digitalreset, and rx\_locktorefclk signals asserted and the rx\_locktodata signal deasserted during this time period. After you deassert the pll\_areset signal, the multipurpose PLL starts locking to the input reference clock. - 3. After the multipurpose PLL locks, as indicated by the pll\_locked signal going high (marker 3), deassert the tx\_digitalreset signal (marker 4). For the receiver operation, after deassertion of the busy signal, wait for **two parallel clock cycles** to deassert the rx\_analogreset signal. - 4. In a bonded channel group, wait for at least $t_{LTR\_LTD\_Manual}$ , then deassert $rx\_locktorefclk$ and assert $rx\_locktodata$ (marker 7). At this point, the receiver CDR of all the channels enters into lock-to-data mode and starts locking to the received data. - After asserting the rx\_locktodata signal, wait for at least t<sub>LTD\_Manual</sub> before deasserting rx\_digitalreset (the time between markers 7 and 8). At this point, the transmitter and receiver are ready for data traffic. ### **Non-Bonded Channel Configuration** In non-bonded channels, each channel in the ALTGX MegaWizard Plug-In Manager instance contains its own tx\_digitalreset, rx\_analogreset, rx\_digitalreset, and rx\_freqlocked signals. You can reset each channel independently. For example, if there are four non-bonded channels, the ALTGX MegaWizard Plug-In Manager provides four each of the following signals: tx\_digitalreset, rx\_analogreset, rx\_digitalreset, and rx\_freqlocked. Table 2–6 lists the reset and power-down sequences for one channel in a non-bonded configuration under the stated functional modes. Table 2–6. Reset and Power-Down Sequences for Non-Bonded Channel Configurations | Channel Set Up | Receiver CDR Mode | Refer to | | |--------------------------|---------------------|----------------------------------------------------------------------------------------|--| | Transmitter Only | Basic ×1 | "Transmitter Only Channel" on page 2–11 | | | Receiver Only | Automatic lock mode | "Receiver Only Channel—Receiver CDR in Automatic<br>Lock Mode" on page 2–11 | | | Receiver Only | Manual lock mode | "Receiver Only Channel—Receiver CDR in Manual Lock<br>Mode" on page 2–12 | | | Receiver and Transmitter | Automatic lock mode | "Receiver and Transmitter Channel—Receiver CDR in<br>Automatic Lock Mode" on page 2–13 | | | Receiver and Transmitter | Manual lock mode | "Receiver and Transmitter Channel—Receiver CDR in<br>Manual Lock Mode" on page 2–14 | | Follow the same reset sequence for all the other channels in the non-bonded configuration. #### **Transmitter Only Channel** This configuration contains only a transmitter channel. If you create a **Transmitter Only** instance in the ALTGX MegaWizard Plug-In Manager, use the same reset sequence shown in Figure 2–3 on page 2–7. #### Receiver Only Channel—Receiver CDR in Automatic Lock Mode This configuration contains only a receiver channel. If you create a **Receiver Only** instance in the ALTGX MegaWizard Plug-In Manager with the receiver CDR in automatic lock mode, use the reset sequence shown in Figure 2–6. Figure 2–6. Sample Reset Sequence of Receiver Only Channel—Receiver CDR in Automatic Lock Mode #### Notes to Figure 2-6: - (1) For t<sub>LTD</sub> Auto duration, refer to the *Cyclone IV Device Datasheet* chapter. - (2) The busy signal is asserted and deasserted only during initial power up when offset cancellation occurs. In subsequent reset sequences, the busy signal is asserted and deasserted only if there is a read or write operation to the ALTGX\_RECONFIG megafunction. As shown in Figure 2–6, perform the following reset procedure for the receiver in CDR automatic lock mode: - 1. After power up, wait for the busy signal to be deasserted. - 2. Keep the rx\_digitalreset and rx\_analogreset signals asserted during this time period. - 3. After the busy signal is deasserted, wait for another two parallel clock cycles, then deassert the rx\_analogreset signal. - 4. Wait for the rx freqlocked signal to go high. - 5. When rx\_freqlocked goes high (marker 3), from that point onwards, wait for at least t<sub>LTD\_Auto</sub>, then de-assert the rx\_digitalreset signal (marker 4). At this point, the receiver is ready to receive data. #### Receiver Only Channel—Receiver CDR in Manual Lock Mode This configuration contains only a receiver channel. If you create a **Receiver Only** instance in the ALTGX MegaWizard Plug-In Manager with receiver CDR in manual lock mode, use the reset sequence shown in Figure 2–7. Figure 2-7. Sample Reset Sequence of Receiver Only Channel—Receiver CDR in Manual Lock Mode #### Notes to Figure 2-7: - (1) For t<sub>LTB\_LTD\_Manual</sub> duration, refer to the *Cyclone IV Device Datasheet* chapter. - (2) For t<sub>LTD Manual</sub> duration, refer to the *Cyclone IV Device Datasheet* chapter. - (3) The busy signal is asserted and deasserted only during initial power up when offset cancellation occurs. In subsequent reset sequences, the busy signal is asserted and deasserted only if there is a read or write operation to the ALTGX\_RECONFIG megafunction. As shown in Figure 2–7, perform the following reset procedure for the receiver CDR in manual lock mode: - 1. After power up, wait for the busy signal to be asserted. - 2. Keep the rx\_digitalreset and rx\_locktorefclk signals asserted and the rx\_locktodata signal deasserted during this time period. - 3. After deassertion of the busy signal (marker 1), wait for two parallel clock cycles to deassert the rx\_analogreset signal (marker 2). After rx\_analogreset deassert, rx\_pll\_locked will assert. - 4. Wait for at least $t_{LTR\_LTD\_Manual}$ , then deassert the rx\_locktorefclk signal. At the same time, assert the rx\_locktodata signal (marker 3). - 5. Deassert rx\_digitalreset at least $t_{LTD\_Manual}$ (the time between markers 3 and 4) after asserting the rx\_locktodata signal. At this point, the receiver is ready to receive data. #### Receiver and Transmitter Channel—Receiver CDR in Automatic Lock Mode This configuration contains both a transmitter and a receiver channel. If you create a **Receiver and Transmitter** instance in the ALTGX MegaWizard Plug-In Manager with the receiver CDR in automatic lock mode, use the reset sequence shown in Figure 2–8. Figure 2–8. Sample Reset Sequence of Receiver and Transmitter Channel—Receiver CDR in Automatic Lock Mode #### Notes to Figure 2-8: - (1) For t<sub>LTD</sub> Auto duration, refer to the *Cyclone IV Device Datasheet* chapter. - (2) The busy signal is asserted and deasserted only during initial power up when offset cancellation occurs. In subsequent reset sequences, the busy signal is asserted and deasserted only if there is a read or write operation to the ALTGX\_RECONFIG megafunction. As shown in Figure 2–8, perform the following reset procedure for the receiver in CDR automatic lock mode: - 1. After power up, assert pll\_areset for a minimum period of 1 $\mu$ s (the time between markers 1 and 2). - 2. Keep the tx\_digitalreset, rx\_analogreset, and rx\_digitalreset signals asserted during this time period. After you deassert the pll\_areset signal, the multipurpose PLL starts locking to the transmitter input reference clock. - 3. After the multipurpose PLL locks, as indicated by the pll\_locked signal going high (marker 3), deassert tx\_digitalreset. For receiver operation, after deassertion of busy signal, wait for two parallel clock cycles to deassert the rx analogreset signal. - 4. Wait for the rx freqlocked signal to go high (marker 7). - 5. After the $rx\_freqlocked$ signal goes high, wait for at least $t_{LTD\_Auto}$ , then deassert the $rx\_digitalreset$ signal (marker 8). At this point, the transmitter and receiver are ready for data traffic. May 2013 Altera Corporation #### Receiver and Transmitter Channel—Receiver CDR in Manual Lock Mode This configuration contains both a transmitter and receiver channel. If you create a **Receiver and Transmitter** instance in the ALTGX MegaWizard Plug-In Manager with the receiver CDR in manual lock mode, use the reset sequence shown in Figure 2–9. Figure 2–9. Sample Reset Sequence of Receiver and Transmitter Channel—Receiver CDR in Manual Lock Mode #### Notes to Figure 2-9: - (1) For $t_{LTR\_LTD\_Manual}$ duration, refer to the <code>Cyclone IV Device Datasheet</code> chapter. - (2) For t<sub>LTD Manual</sub> duration, refer to the *Cyclone IV Device Datasheet* chapter. - (3) The busy signal is asserted and deasserted only during initial power up when offset cancellation occurs. In subsequent reset sequences, the busy signal is asserted and deasserted only if there is a read or write operation to the ALTGX\_RECONFIG megafunction. As shown in Figure 2–9, perform the following reset procedure for the receiver in manual lock mode: - 1. After power up, assert pll\_areset for a minimum period of 1 $\mu$ s (the time between markers 1 and 2). - 2. Keep the tx\_digitalreset, rx\_analogreset, rx\_digitalreset, and rx\_locktorefclk signals asserted and the rx\_locktodata signal deasserted during this time period. After you deassert the pll\_areset signal, the multipurpose PLL starts locking to the transmitter input reference clock. - 3. After the multipurpose PLL locks, as indicated by the pll\_locked signal going high (marker 3), deassert tx\_digitalreset (marker 4). For receiver operation, after deassertion of busy signal (marker 5), wait for two parallel clock cycles to deassert the rx\_analogreset signal (marker 6). After rx\_analogreset deassert, rx pll locked will assert. - 4. Wait for at least t<sub>LTR\_LTD\_Manual</sub> (the time between markers 6 and 7), then deassert the rx\_locktorefclk signal. At the same time, assert the rx\_locktodata signal (marker 7). At this point, the receiver CDR enters lock-to-data mode and the receiver CDR starts locking to the received data. - 5. Deassert $rx\_digitalreset$ at least $t_{LTD\_Manual}$ (the time between markers 7 and 8) after asserting the $rx\_locktodata$ signal. At this point, the transmitter and receiver are ready for data traffic. ### **Reset Sequence in Loss of Link Conditions** Loss of link can occur due to loss of local reference clock source or loss of the link due to an unplugged cable. Other adverse conditions like loss of power could also cause the loss of signal from the other device or link partner. #### **Loss of Local REFCLK or Other Reference Clock Condition** Should local reference clock input become disabled or unstable, take the following steps: - 1. Monitor pll\_locked signal. Pll\_locked is de-asserted if local reference clock source becomes unavailable. - 2. Pll\_locked assertion indicates a stable reference clock because TX PLL locks to the incoming clock. You can follow appropriate reset sequence provided in the device handbook, starting from pll\_locked assertion. #### Loss of Link Due To Unplugged Cable or Far End Shut-off Condition Use one or more of the following methods to identify whether link partner is alive: - Signal detect is available in PCIe and Basic modes. You can monitor rx\_signaldetect signal as loss of link indicator. rx\_signaldetect is asserted when the link partner comes back up. - You can implement a ppm detector in device core for modes that do not have signal detect to monitor the link. Ppm detector helps in identifying whether the link is alive. - Data corruption or RX phase comp FIFO overflow or underflow condition in user logic may indicate a loss of link condition. Apply the following reset sequences when loss of link is detected: - For Automatic CDR lock mode: - a. Monitor rx\_freqlocked signal. Loss of link causes rx\_freqlocked to be deasserted when CDR moves back to lock-to-data (LTD) mode. - b. Assert rx digitalreset. - c. rx\_freqlocked toggles over time when CDR switches between lock-to-reference (LTR) and LTD modes. - d. If rx freqlocked goes low at any point, re-assert rx digitalreset. - e. If data corruption or RX phase comp FIFO overflow or underflow condition is observed in user logic, assert rx\_digitalreset for 2 parallel clock cycles, then de-assert the signal. This solution may violate some of the protocol specific requirements. In such case, you can use Manual CDR lock option. - For Manual CDR lock mode, rx\_freqlocked signal is not available. Upon detection of a dead link, take the following steps: - a. Switch to LTR mode. - b. Assert rx\_digitalreset. - c. Wait for rx\_pll\_locked to go high. - d. When you detect incoming data on the receive pins, switch to LTD mode. - e. Wait for a duration of $t_{LTD\_Manual}$ , which is the time taken to recover valid data after the rx\_locktodata signal is asserted in manual mode. - f. De-assert rx\_digitalreset. ### **PCIe Functional Mode** You can configure PCIe functional mode with or without the receiver clock rate compensation FIFO in the Cyclone IV GX device. The reset sequence remains the same whether or not you use the receiver clock rate compensation FIFO. ### **PCIe Reset Sequence** The PCIe protocol consists of an initialization/compliance phase and a normal operation phase. The reset sequences for these two phases are described based on the timing diagram in Figure 2–10. Figure 2–10. Reset Sequence of PCIe Functional Mode (1), (2) #### Notes to Figure 2-10: - (1) This timing diagram is drawn based on the PCIe Gen 1 ×1 mode. - (2) For bonded PCIe Gen 1 ×2 and ×4 modes, there will be additional rx freqlocked[n] signal. n=number of channels. - (3) For t<sub>LTD Manual</sub> duration, refer to the *Cyclone IV Device Datasheet* chapter. - (4) For t<sub>LTD</sub> Auto duration, refer to the *Cyclone IV Device Datasheet* chapter. - (5) The busy signal is asserted and deasserted only during initial power up when offset cancellation occurs. In subsequent reset sequences, the busy signal is asserted and deasserted only if there is a read or write operation to the ALTGX\_RECONFIG megafunction. ### **PCIe Initialization/Compliance Phase** After the device is powered up, a PCIe-compliant device goes through the compliance phase during initialization. The rx\_digitalreset signal must be deasserted during this compliance phase to achieve transitions on the pipephydonestatus signal, as expected by the link layer. The rx\_digitalreset signal is deasserted based on the assertion of the rx\_freqlocked signal. During the initialization/compliance phase, do not use the rx\_freqlocked signal to trigger a deassertion of the rx\_digitalreset signal. Instead, perform the following reset sequence: - After power up, assert pll\_areset for a minimum period of 1 μs (the time between markers 1 and 2). Keep the tx\_digitalreset, rx\_analogreset, and rx\_digitalreset signals asserted during this time period. After you deassert the pll\_areset signal, the multipurpose PLL starts locking to the input reference clock. - 2. After the multipurpose PLL locks, as indicated by the pll\_locked signal going high (marker 3), deassert tx\_digitalreset. For a receiver operation, after deassertion of busy signal, wait for two parallel clock cycles to deassert the rx\_analogreset signal. After rx\_analogreset is deasserted, the receiver CDR starts locking to the receiver input reference clock. - 3. Deassert both the rx\_analogreset signal (marker 6) and rx\_digitalreset signal (marker 7) together, as indicated in Figure 2–10. After deasserting rx\_digitalreset, the pipephydonestatus signal transitions from the transceiver channel to indicate the status to the link layer. Depending on its status, pipephydonestatus helps with the continuation of the compliance phase. After successful completion of this phase, the device enters into the normal operation phase. #### **PCIe Normal Phase** For the normal PCIe phase: - 1. After completion of the Initialization/Compliance phase, during the normal operation phase at the Gen1 data rate, when the rx\_freqlocked signal is deasserted (marker 9 in Figure 2–10). - 2. Wait for the rx\_freqlocked signal to go high again. In this phase, the received data is valid (not electrical idle) and the receiver CDR locks to the incoming data. Proceed with the reset sequence after assertion of the rx\_freqlocked signal. - 3. After the <code>rx\_freqlocked</code> signal goes high, wait for at least $t_{LTD\_Manual}$ before asserting <code>rx\_digitalreset</code> (marker 12 in Figure 2–10) for two parallel receive clock cycles so that the receiver phase compensation FIFO is initialized. For bonded PCIe Gen 1 mode (×2 and ×4), wait for all the <code>rx\_freqlocked</code> signals to go high, then wait for $t_{LTD\_Manual}$ before asserting <code>rx\_digitalreset</code> for 2 parallel clock cycles. # **Dynamic Reconfiguration Reset Sequences** When using dynamic reconfiguration in data rate divisions in PLL reconfiguration or channel reconfiguration mode, use the following reset sequences. ## **Reset Sequence in PLL Reconfiguration Mode** Use the example reset sequence shown in Figure 2–11 when you use the PLL dynamic reconfiguration controller to change the data rate of the transceiver channel. In this example, PLL dynamic reconfiguration is used to dynamically reconfigure the data rate of the transceiver channel configured in Basic ×1 mode with the receiver CDR in automatic lock mode. Figure 2–11. Reset Sequence When Using the PLL Dynamic Reconfiguration Controller to Change the Data Rate of the Transceiver Channel #### Notes to Figure 2-11: - (1) The pll\_configupdate and pll\_areset signals are driven by the ALTPLL\_RECONFIG megafunction. For more information, refer to AN 609: Implementing Dynamic Reconfiguration in Cyclone IV Dynamic Reconfiguration chapter. - (2) For t<sub>LTD\_Auto</sub> duration, refer to the *Cyclone IV Device Datasheet* chapter. As shown in Figure 2–11, perform the following reset procedure when using the PLL dynamic reconfiguration controller to change the configuration of the PLLs in the transmitter channel: 1. Assert the tx\_digitalreset, rx\_analogreset, and rx\_digitalreset signals. The pll\_configupdate signal is asserted (marker 1) by the ALTPLL\_RECONFIG megafunction after the final data bit is sent out. The pll\_reconfig\_done signal is asserted (marker 2) to inform the ALTPLL\_RECONFIG megafunction that the scan chain process is completed. The ALTPLL\_RECONFIG megafunction then asserts the pll\_areset signal (marker 3) to reset the transceiver PLL. - 2. After the PLL is reset, wait for the pll\_locked signal to go high (marker 4) indicating that the PLL is locked to the input reference clock. After the assertion of the pll\_locked signal, deassert the tx\_digitalreset signal (marker 5). - 3. Wait at least five parallel clock cycles after the pll\_locked signal is asserted to deassert the rx analogreset signal (marker 6). - 4. When the rx\_freqlocked signal goes high (marker 7), from that point onwards, wait for at least t<sub>LTD\_Auto</sub> time, then deassert the rx\_digitalreset signal (marker 8). At this point, the receiver is ready for data traffic. # **Reset Sequence in Channel Reconfiguration Mode** Use the example reset sequence shown in Figure 2–12 when you are using the dynamic reconfiguration controller to change the PCS settings of the transceiver channel. In this example, the dynamic reconfiguration is used to dynamically reconfigure the transceiver channel configured in Basic $\times 1$ mode with receiver CDR in automatic lock mode. Figure 2–12. Reset Sequence When Using the Dynamic Reconfiguration Controller to Change the PCS Settings of the Transceiver Channel #### Notes to Figure 2-12: - (1) For $t_{LTD\_Auto}$ duration, refer to the <code>Cyclone IV Device Datasheet</code> chapter. - (2) The busy signal is asserted and deasserted only during initial power up when offset cancellation occurs. In subsequent reset sequences, the busy signal is asserted and deasserted only if there is a read or write operation to the ALTGX\_RECONFIG megafunction. As shown in Figure 2–12, perform the following reset procedure when using the dynamic reconfiguration controller to change the configuration of the transceiver channel: - 1. After power up and establishing that the transceiver is operating as desired, write the desired new value in the appropriate registers (including reconfig\_mode\_sel[2:0]) and subsequently assert the write\_all signal (marker 1) to initiate the dynamic reconfiguration. - For more information, refer to the Cyclone IV Dynamic Reconfiguration chapter. - 2. Assert the tx digitalreset, rx analogreset, and rx digitalreset signals. - 3. As soon as write\_all is asserted, the dynamic reconfiguration controller starts to execute its operation. This is indicated by the assertion of the busy signal (marker 2). - 4. Wait for the assertion of the channel\_reconfig\_done signal (marker 4) that indicates the completion of dynamic reconfiguration in this mode. - 5. Deassert the tx\_digitalreset signal (marker 5). This signal must be deasserted after assertion of the channel\_reconfig\_done signal (marker 4) and before the deassertion of the rx analogreset signal (marker 6). - 6. Wait for at least five parallel clock cycles after assertion of the channel\_reconfig\_done signal (marker 4) to deassert the rx\_analogreset signal (marker 6). - 7. Lastly, wait for the rx\_freqlocked signal to go high. After rx\_freqlocked goes high (marker 7), wait for t<sub>LTD\_Auto</sub> to deassert the rx\_digitalreset signal (marker 8). At this point, the receiver is ready for data traffic. ### **Power Down** The Quartus II software automatically selects the power-down channel feature, which takes effect when you configure the Cyclone IV GX device. All unused transceiver channels and blocks are powered down to reduce overall power consumption. The $gxb_powerdown$ signal is an optional transceiver block signal. It powers down all transceiver channels and all functional blocks in the transceiver block. The minimum pulse width for this signal is 1 $\mu s$ . After power up, if you use the $gxb_powerdown$ signal, wait for deassertion of the busy signal, then assert the $gxb_powerdown$ signal for a minimum of 1 $\mu s$ . Lastly, follow the sequence shown in Figure 2–13. May 2013 Altera Corporation The deassertion of the busy signal indicates proper completion of the offset cancellation process on the receiver channel. Figure 2–13. Sample Reset Sequence of a Receiver and Transmitter Channels-Receiver CDR in Automatic Lock Mode with the Optional gxb\_powerdown Signal (1) #### Notes to Figure 2-13: - (1) The gxb\_powerdown signal must not be asserted during the offset cancellation sequence. - (2) For $t_{LTD\_Auto}$ duration, refer to the <code>Cyclone IV Device Datasheet</code> chapter. - (3) The busy signal is asserted and deasserted only during initial power up when offset cancellation occurs. In subsequent reset sequences, the busy signal is asserted and deasserted only if there is a read or write operation to the ALTGX\_RECONFIG megafunction. # **Simulation Requirements** The following are simulation requirements: - The gxb\_powerdown port is optional. In simulation, if the gxb\_powerdown port is not instantiated, you must assert the tx\_digitalreset, rx\_digitalreset, and rx analogreset signals appropriately for correct simulation behavior. - If the gxb\_powerdown port is instantiated, and the other reset signals are not used, you must assert the gxb\_powerdown signal for at least 1 μs for correct simulation behavior. - You can deassert the rx\_digitalreset signal immediately after the rx\_freqlocked signal goes high to reduce the simulation run time. It is not necessary to wait for t<sub>LTD</sub> Auto (as suggested in the actual reset sequence). - The busy signal is deasserted after about 20 parallel reconfig\_clk clock cycles in order to reduce simulation run time. For silicon behavior in hardware, you can follow the reset sequences described in the previous pages. ■ In PCIe mode simulation, you must assert the tx\_forceelecidle signal for at least one parallel clock cycle before transmitting normal data for correct simulation behavior. # **Reference Information** For more information about some useful reference terms used in this chapter, refer to the links listed in Table 2–7. Table 2-7. Reference Information | Terms Used in this Chapter | Useful Reference Points | |-----------------------------------------|-------------------------| | Automatic Lock Mode | page 2–8 | | Bonded channel configuration | page 2–6 | | busy | page 2–3 | | Dynamic Reconfiguration Reset Sequences | page 2–19 | | gxb_powerdown | page 2–3 | | LTD | page 2–6 | | LTR | page 2–6 | | Manual Lock Mode | page 2–9 | | Non-Bonded channel configuration | page 2–10 | | PCIe | page 2–17 | | pll_locked | page 2–3 | | pll_areset | page 2–3 | | rx_analogreset | page 2–2 | | rx_digitalreset | page 2–2 | | rx_freqlocked | page 2–3 | | tx_digitalreset | page 2–2 | # **Document Revision History** Table 2–8 lists the revision history for this chapter. Table 2–8. Document Revision History | Date | Version | Changes | |---------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Added rx_pll_locked to Figure 2–7 and Figure 2–9.</li> </ul> | | May 2013 | 1.3 | <ul> <li>Added information on rx_pll_locked to "Receiver Only Channel—Receiver CDR in<br/>Manual Lock Mode" and "Receiver and Transmitter Channel—Receiver CDR in<br/>Manual Lock Mode".</li> </ul> | | November 2011 | 1.2 | Updated the "All Supported Functional Modes Except the PCle Functional Mode" section. | | | | <ul> <li>Updated for the Quartus II software version 10.1 release.</li> </ul> | | | | ■ Updated all pll_powerdown to pll_areset. | | | | ■ Added information about the busy signal in Figure 2–4, Figure 2–5, Figure 2–6, Figure 2–7, Figure 2–8, Figure 2–9, Figure 2–10, Figure 2–12, and Figure 2–13. | | December 2010 | 1.1 | Added information for clarity ("Receiver and Transmitter Channel—Receiver CDR in<br>Manual Lock Mode", "Receiver Only Channel—Receiver CDR in Automatic Lock<br>Mode", "Receiver Only Channel—Receiver CDR in Manual Lock Mode", "Receiver<br>and Transmitter Channel—Receiver CDR in Manual Lock Mode", and "Reset<br>Sequence in Channel Reconfiguration Mode"). | | | | Minor text edits. | | July 2010 | 1.0 | Initial release. |