

INTEL<sup>®</sup> IN-MEMORY ANALYTICS ACCELERATOR (INTEL<sup>®</sup> IAA) USER GUIDE

> Document ID: 354834 June 2023

#### **Notices & Disclaimers**

Intel technologies may require enabled hardware, software, or service activation.

No product or component can be absolutely secure.

Your costs and results may vary.

You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claims thereafter drafted which includes subject matter disclosed herein.

All product plans and roadmaps are subject to change without notice.

The products described may contain design defects or errors known as errata, which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Intel disclaims all express and implied warranties, including without limitation, the implied warranties of merchantability, fitness for a particular purpose, and non-infringement, as well as any warranty arising from course of performance, course of dealing, or usage in trade.

Code names are used by Intel to identify products, technologies, or services that are in development and not publicly available. These are not "commercial" names and not intended to function as trademarks.

No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document, with the sole exception that a) you may publish an unmodified copy, and b) code included in this document is licensed subject to the Zero-Clause BSD open source license (0BSD),

https://opensource.org/licenses/0BSD. You may create software implementations, based on this document and in compliance with the foregoing, that are intended to execute on one or more Intel products referenced in this document. No rights are granted to create modifications or derivatives of this document.

© Intel Corporation. Intel, the Intel logo, and other Intel marks are trademarks of Intel Corporation or its subsidiaries. Other names and brands may be claimed as the property of others.

## **REVISION HISTORY**

| Date      | Revision        | Description                          |
|-----------|-----------------|--------------------------------------|
| June 2023 | Initial Release | The initial release of the document. |

#### GLOSSARY

| Acronym | Term                                             | Description                                                                                                                                                                                                                                    |
|---------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AECS    | Analytics Engine<br>Configuration and State      | <ul> <li>A data structure.</li> <li>Passes configuration data that did not fit into the descriptor to the accelerator.</li> <li>Passes state information between descriptor executions when a job consists of multiple descriptors.</li> </ul> |
| DSA     | Intel <sup>®</sup> Data Streaming<br>Accelerator | An accelerator designed by Intel to accelerate streaming operations like memory copy.                                                                                                                                                          |
| QPL     | Intel <sup>®</sup> Query Processing<br>Library   | An Intel library to interface between applications and the hardware.                                                                                                                                                                           |

## CONTENTS

| 1. Cont | figuring Accelerators                                                             | 4  |  |
|---------|-----------------------------------------------------------------------------------|----|--|
| 1.1     | Introduction                                                                      | 4  |  |
| 1.2     | Prerequisites                                                                     | 4  |  |
| 2. BIOS | 5 Setup for Enabling the Accelerators                                             | 5  |  |
| 2.1     | Entering the BIOS Setup                                                           | 5  |  |
| 3. Acce | el-Config Utility                                                                 | 9  |  |
| 3.1     | Configure the Intel® In-Memory Analytics Accelerator Device                       | 9  |  |
| 3.2     | Operation Offloading to IAA Devices: Intel® Query Processing Library (Intel® QPL) | 15 |  |
| 4. Add  | Additional Resources16                                                            |    |  |

# **1. CONFIGURING ACCELERATORS**

### **1.1 Introduction**

Intel<sup>®</sup> Fourth Generation Xeon<sup>®</sup> scalable processors have multiple accelerators, including:

- Intel<sup>®</sup> Data Streaming Accelerator (Intel<sup>®</sup> DSA): for data movement.
- Intel<sup>®</sup> Dynamic Load balancer (Intel<sup>®</sup> DLB): for load balancing.
- Intel<sup>®</sup> In-Memory Analytics Accelerator (Intel<sup>®</sup> IAA): for compression/decompression and encryption/decryption.

This document provides instructions for configuring the Intel<sup>®</sup> In-Memory Analytics Accelerator (Intel<sup>®</sup> IAA), which offloads compression/decompression operations from the CPU.

### **1.2** Prerequisites

- Specific models of Intel<sup>®</sup> Fourth Generation Xeon<sup>®</sup> scalable processor or later, which include Intel<sup>®</sup> IAA.
- Linux Kernel with ENQCMD support enabled. For example, Linux Kernel 5.18 or later.
- Instructions are for CentOS Stream8 and Ubuntu Operating Systems.

## **2. BIOS SETUP FOR ENABLING THE ACCELERATORS**

#### 2.1 Entering the BIOS Setup

To enter the BIOS Setup using a keyboard (or emulated keyboard), press the F2 key during boot time when the OEM or Intel Logo Screen or the POST Diagnostic Screen is displayed.

1. Once in the BIOS menu, click EDKII Menu.



Figure 2-1: EDKII Menu within the BIOS menu.

2. Select Socket Configuration.

| EDKII Menu                                                                                                                                                                                                                                                                                                                                                                              | \<br> <br>                                                       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
| Devices List<br>Platform Driver Override selection<br>Tls Auth Configuration<br>All Cpu Information<br>Secure Boot Configuration<br>TCG2 Configuration<br>Emulation Configuration<br>User Password Management<br>Boot Options<br>Platform Configuration<br>System Information<br>System Information<br>INTEL SSDF22KX040T8-PHLJ917200104P0DGN<br>INTEL SSDF22KX040T8-PHLJ9172028E4P0DGN | Displays and provides<br>option to change the<br>Socket Settings |
| Divermenten                                                                                                                                                                                                                                                                                                                                                                             | V                                                                |
| ^v=Move Highlight <enter>=Select Entry</enter>                                                                                                                                                                                                                                                                                                                                          | Esc=Exit                                                         |

Figure 2-2: Select Socket Configuration

3. Select IIO Configuration.



Figure 2-3: Select IIO Configuration

#### 4. Select IOAT Configuration.

| /                                                                                                                                                                                                                                                             | IIO Configuration                                                     | n                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------|
| IIO Configuration                                                                                                                                                                                                                                             |                                                                       | All IOAT<br>configuration options     |
| <pre>&gt; Socket0 Configuration<br/>&gt; Socket1 Configuration<br/>&gt; IOAT Configuration<br/>&gt; Intel VT for Directed I/<br/>&gt; Intel VMD technology<br/>&gt; IIO DFX Configuration<br/>&gt; IIO Global Performance T<br/>IIO-PCIE Express Global</pre> | O (VT-d)<br>'uning<br>. Options                                       |                                       |
| PCIe Train by BIOS<br>NTB Link Train by BIOS                                                                                                                                                                                                                  | <yes><br/><yes></yes></yes>                                           |                                       |
| /F<br>F<br>  ^v=Move Highlight <<br>\Copyright                                                                                                                                                                                                                | '9=Reset to Defaults<br>Enter>=Select Entry<br>: (c) 2006-2022, Intel | F10=Save<br>Esc=Exit<br>1 Corporation |

Figure 2-4: Select IOAT Configuration

#### 5. Select Socket 0 (Sck0) IOAT Config.

| /                                                              |                                                                        |
|----------------------------------------------------------------|------------------------------------------------------------------------|
| <br>\                                                          | IOAI Configuration                                                     |
| > Sck0 IOAT Config<br>> Sckl IOAT Config<br>Relaxed Ordering   | <no></no>                                                              |
| │<br>^v=Move Highlight<br>──────────────────────────────────── | F9=Reset to Defaults F10=Save<br><enter>=Select Entry Esc=Exit</enter> |

Figure 2-5: Select Socket 0 (Sck0) IOAT Config

6. Select **<Enable>** for IAX.

| Sck0 IOAT Config  |                              |                              |
|-------------------|------------------------------|------------------------------|
| DINO 0 Items      |                              | Select Iax<br>Enable/Disable |
| DSA               | <enable></enable>            |                              |
| IAX               | <enable></enable>            |                              |
| CPM               | <enable></enable>            |                              |
| HQM               | <enable></enable>            |                              |
| DINO 1 Items      |                              |                              |
| DSA               | <enable></enable>            |                              |
| IAX               | <enable></enable>            |                              |
| CPM               | <enable></enable>            |                              |
| HQM               | <enable></enable>            |                              |
|                   |                              |                              |
|                   |                              | Δ.                           |
|                   | F9=Reset to Defaults         | F10=Save                     |
| `v=Move Highlight | <enter>=Select Entry</enter> | Esc=Exit                     |
| Co                | ovright (c) 2006-2022. Intel | Corporation                  |

Figure 2-6: Select <Enable> for IAX on the (Sck0) IOAT Config Screen

## **3. ACCEL-CONFIG UTILITY**

The Intel<sup>®</sup> Fourth Generation Xeon<sup>®</sup> Scalable processor accelerator devices are configured using a user-space utility called **accel-config**. This utility is available for installation via the <u>accel-config-GitHub</u> (<u>https://github.com/intel/idxd-config</u>)

### **3.1 Configure the Intel® In-Memory Analytics Accelerator Device**

- 1. Enable Intel<sup>®</sup> IAA as in the BIOS Setup for Enabling the Accelerators. In addition to that, configure the following parameters.
  - EDKII Menu -> Socket Configuration -> Processor Configuration -> VMX: Enable
  - EDKII Menu -> Socket Configuration -> IIO Configuration -> Intel VT for Directed I/O (VT-d) -> Intel VT for Directed I/O: Enable
  - EDKII Menu -> Socket Configuration -> IIO Configuration -> Interrupt Remapping: Enable
  - EDKII Menu -> Socket Configuration -> IIO Configuration -> Opt-Out Illegal MSI Mitigation: Enable
    - Note: *Opt-Out Illegal MSI Mitigation* enablement depends on processor stepping and required for steppings older than E5.
- 2. Enable IOMMU in the kernel. For example,

```
$vim /etc/default/grub
# Add intel_iommu=on,sm_on for the default kernel parameters
# For example, GRUB_CMDLINE_LINUX_DEFAULT=" intel_iommu=on,sm_on"
# save and exit from vim
# For CentOS
$grub2-mkconfig -0 /boot/grub2/grub.cfg
$grub2-mkconfig -0 /boot/efi/EFI/centos/grub.cfg
# For Ubuntu
$update-grub
$reboot
```

 Download and install accel-config using Accel-config Utility instructions as in <u>accel-config-GitHub</u> (<u>https://github.com/intel/idxd-config</u>)

#### To configure the Intel IAA device

- 1. Disable all accelerator devices first.
- 2. Configure each engine and group, then assign them a group\_id.
- 3. Configure one or more work queues (depending on device mapping).
- 4. Enable one or more accelerator devices and engine.

The following script summarizes the steps and provides an example. In this example, all available Intel IAA devices are configured as a separate work queue, and all engines in each device are configured by default. Devices can be configured in the "shared" or "dedicated" depending on the scheduling mode.

Please copy the following section of the code and create an executable file to run it.

```
#!/usr/bin/env bash
# Script configure IAA devices
# Usage : ./configure iaa user <mode> <start,end> <wq size>
# mode: 0 - shared, 1 - dedicated
# devices: 0 - all devices or start and end device number.
# For example, 1, 7 will configure all the Socket0 devices in host or 0, 3
will configure all the SocketO devices in guest
                9, 15 will configure all the Socket1 devices and son on
#
                1 will configure only device 1
# wq size: 1-128
# select iax config
dir="$( cd "$( dirname "${BASH SOURCE[0]}" )" && pwd )"
#echo ${dir}
# count iax instances
iax dev id="Ocfe"
num iax=$(lspci -d:${iax dev id} | wc -l)
echo "Found ${num iax} IAX instances"
dedicated=${1:-0}; shift
device_num=${1:-$num_iax}; shift
wq size=${1:-128}; shift
if [ ${dedicated} -eq 0 ]; then
   mode="shared"
else
    mode="dedicated"
fi
#set first, step counters to correctly enumerate iaa devices
first=1 && step=2
```

```
# disable iax wqs and devices
echo "Disable IAX"
for ((i = ${first}; i < ${step} * ${num_iax}; i += ${step})); do</pre>
    echo disable wq iax${i}/wq${i}.0 >& /dev/null
    accel-config disable-wq iax${i}/wq${i}.0 >& /dev/null
    echo disable iax iax${i} >& /dev/null
    accel-config disable-device iax${i} >& /dev/null
done
echo "Configuring devices: ${device num}"
if [ ${device num} == $num iax ]; then
    echo "Configuring all devices"
    start=${first}
    end=$(( ${step} * ${num iax} ))
else
   echo "Configuring devices ${device num}"
    declare -a array=($(echo ${device num}| tr "," " "))
    start=${array[0]}
    if [ ${array[1]} ];then
        end=$((${array[1]} + 1))
    else
        end=$((${array[0]} + 1))
    fi
fi
# enable all iax devices and wgs
echo "Enable IAX ${start} to ${end}"
for ((i = ${start}; i < ${end}; i += ${step})); do</pre>
    # Config Engines and groups
    accel-config config-engine iax${i}/engine${i}.0 --group-id=0
    accel-config config-engine iax${i}/engine${i}.1 --group-id=0
    accel-config config-engine iax${i}/engine${i}.2 --group-id=0
```

```
accel-config config-engine iax${i}/engine${i}.3 --group-id=0
accel-config config-engine iax${i}/engine${i}.4 --group-id=0
accel-config config-engine iax${i}/engine${i}.5 --group-id=0
accel-config config-engine iax${i}/engine${i}.6 --group-id=0
accel-config config-engine iax${i}/engine${i}.7 --group-id=0
# Config WQ: group 0, size = 128, priority=10, mode=shared, type = user,
name=iax_crypto, threashold=128, block_on_fault=1, driver_name=user
accel-config config-wq iax${i}/wq${i}.0 -g 0 -s $wq_size -p 10 -m
${mode} -y user -n user${i} -t $wq_size -b 1 -d user
echo enable device iax${i}
accel-config enable-device iax${i}
accel-config enable-device iax${i}
done
```

Verify if the devices are configured correctly using the accel-config list.

For the sake of simplicity, the expected results from a single Intel IAA device are shown. The display for the remaining Intel IAA devices will be the same since they all are configured as in the preceding script. Intel IAA devices are counted as odd numbers, while Intel<sup>®</sup> Data Streaming Accelerator (Intel<sup>®</sup> DSA) devices are counted as even numbers.

```
"version":"0x100",
"state":"enabled",
"max batch size":1,
"max transfer size":2147483648,
"configurable":1,
"pasid_enabled":1,
"cdev major":237,
"clients":1,
"groups":[
  {
    "dev":"group1.0",
    "traffic class a":1,
    "traffic_class_b":1,
    "grouped workqueues":[
      {
        "dev":"wq1.0",
        "mode":"shared",
        "size":128,
        "group id":0,
        "priority":10,
        "block on fault":0,
        "max batch size":32,
        "max transfer size":2097152,
        "type":"kernel",
        "name":"iaa crypto",
        "driver_name":"crypto",
        "threshold":10,
        "ats disable":0,
        "state":"enabled",
        "clients":1
      }
    ],
    "grouped_engines":[
      {
        "dev":"engine1.0",
        "group id":0
      },
```

```
"dev":"engine1.1",
      "group id":0
    },
     {
      "dev":"engine1.2",
      "group id":0
    },
     {
      "dev":"engine1.3",
      "group id":0
    },
     {
     "dev":"engine1.4",
     "group_id":0
    },
    {
      "dev":"engine1.5",
      "group id":0
    },
     {
      "dev":"engine1.6",
      "group id":0
    },
     {
     "dev":"engine1.7",
     "group id":0
    }
  ]
},
{
  "dev":"group1.1",
  "traffic_class_a":1,
  "traffic_class_b":1
},
 {
  "dev":"group1.2",
```

{

```
"traffic_class_a":1,
    "traffic_class_b":1
    },
    {
        "dev":"group1.3",
        "traffic_class_a":1,
        "traffic_class_b":1
     }
    ]
  },
  { .... Next device ... and son on
  }
}
```

# 3.2 Operation Offloading to IAA Devices: Intel<sup>®</sup> Query Processing Library (Intel<sup>®</sup> QPL)

The Intel<sup>®</sup> Query Processing Library (Intel<sup>®</sup> QPL) can improve the performance of databases, enterprise data, communications, and scientific/technical applications. Intel QPL provides interfaces for several commonly used algorithms. This library enables your application to tune automatically with generations of processors without unnecessary changes to the application. The Intel QPL provides high-performance implementations of data processing functions for an existing hardware accelerator and/or software path if no hardware accelerator is available. Code written with the library automatically takes advantage of available modern CPU capabilities. This can provide tremendous development and maintenance savings. The goal of the Intel QPL is to provide an application programming interface (API) with the following:

- C and C++-compatible interfaces and data structures to enhance usability and portability.
- Faster time to market.
- Scalability with Intel<sup>®</sup> In-Memory Analytics Accelerator (Intel<sup>®</sup> IAA) hardware.

More details on Intel QPL use are available in the <u>QPL GitHub</u> (https://intel.github.io/qpl/index.html)

## **4. ADDITIONAL RESOURCES**

| Resource Name                                                                             | Description                                                                                                                  |
|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| Intel <sup>®</sup> In-Memory Analytics<br>Accelerator (IAA) Architecture<br>Specification | This document describes the architecture of the Intel <sup>®</sup> In-Memory Analytics Accelerator (Intel <sup>®</sup> IAA). |