

## Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processors

**Datasheet, Volume 1 of 2** 

Rev. 002

November 2024

Doc. No.: 829568, Rev.: 002

You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein.

No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.

All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest Intel product specifications and roadmaps.

The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Performance varies depending on system configuration. No computer system can be absolutely secure. Check with your system manufacturer or retailer or learn more at intel.com.

Altering clock frequency, voltage, or memory interface speeds may void any product warranties and reduce stability, security, performance, and life of the processor and other components. Intel has not validated processor running memory above Plan-Of-Record (POR) speed. DRAM/DIMM devices should support desired speed, check with DRAM/DIMM vendors for details. System manufacturers are responsible for all validation and assume the risk of any stability, security, performance, or other functional issues resulting from such alterations

\*Other names and brands may be claimed as the property of others.

Copyright © 2024, Intel Corporation. All rights reserved.

## Contents

| Revision History1                                                                                                                            | 6          |
|----------------------------------------------------------------------------------------------------------------------------------------------|------------|
| 1.0 Introduction1                                                                                                                            | 7          |
| 1.1 Processor Volatility Statement1                                                                                                          | .9         |
| 1.2 Package Dimensions1                                                                                                                      | 9          |
| 1.3 Supported Technologies                                                                                                                   | 20         |
| 1.3.1 API Support (Windows*)2                                                                                                                | 23         |
| 1.3.2 Firmware Resiliency                                                                                                                    | 23         |
| 1.4 Power Management Support2                                                                                                                | 23         |
| 1.4.1 Processor Core Power Management                                                                                                        | 23         |
| 1.4.2 System Power Management                                                                                                                | 23         |
| 1.4.3 Memory Controller Power Management                                                                                                     | <u>'</u> 4 |
| 1.4.4 Processor Graphics Power Management2                                                                                                   |            |
| 1.5 Thermal Management Support2                                                                                                              |            |
| 1.6 Ballout Information                                                                                                                      | 25         |
| 1.7 Processor Testability2                                                                                                                   | 25         |
| 1.8 Operating Systems Support2                                                                                                               | 25         |
| 1.9 Terminology and Special Marks2                                                                                                           | 25         |
| 1.10 Flexible High Speed I/O 2                                                                                                               | 28         |
| 1.10.1 Intel <sup>®</sup> Core <sup>™</sup> Ultra 200V Series Processor2                                                                     | 29         |
| 1.10.2 Flexible I/O Lane Selection                                                                                                           | 30         |
| 1.11 Related Documents                                                                                                                       |            |
| 2.0 Processor and Device IDs                                                                                                                 | 1          |
| 2.1 CPUID                                                                                                                                    |            |
| 2.2 PCI Configuration Header                                                                                                                 |            |
| 2.3 Device IDs                                                                                                                               |            |
| 2.4 Revision IDs                                                                                                                             |            |
|                                                                                                                                              |            |
| 3.0 Package Mechanical Specifications                                                                                                        |            |
| 3.1 Package Mechanical Attributes3                                                                                                           |            |
| 3.2 Package Loading and Tile Pressure Specifications                                                                                         |            |
| 3.2.1 Static Compressive Load Specification3                                                                                                 |            |
| 3.2.2 Maximum Pressure Specifications3                                                                                                       |            |
| 3.3 Package Storage Specifications3                                                                                                          | 8          |
| 4.0 Memory Mapping                                                                                                                           | 9          |
| 4.1 Functional Description                                                                                                                   |            |
| 4.1.1 PCI Devices and Functions                                                                                                              |            |
| 4.1.2 Fixed I/O Address Ranges                                                                                                               |            |
| 4.1.3 Variable I/O Decode Ranges                                                                                                             |            |
| 4.2 Memory Map                                                                                                                               |            |
| 4.2.1 Boot Block Update Scheme                                                                                                               |            |
| 5.0 Security Technologies                                                                                                                    |            |
| 5.1 Intel <sup>®</sup> Converged Boot Guard and Intel <sup>®</sup> TXT                                                                       |            |
| 5.1 Intel® Converged Boot Guard and Intel® 1x1                                                                                               |            |
| 5.2 Crypto Acceleration Instructions4<br>5.2.1 Intel <sup>®</sup> Advanced Encryption Standard New Instructions (Intel <sup>®</sup> AES-NI)4 |            |
| 5.2.2 Perform Carry-Less Multiplication Quad Word Instruction (PCLMULQDQ)                                                                    |            |

|                                      | 5.2.3 Intel <sup>®</sup> Secure Hash Algorithm Extensions (Intel <sup>®</sup> SHA Extensions)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                            |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
|                                      | 5.2.4 New Cryptographic Acceleration Instructions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                            |
|                                      | 5.3 Intel <sup>®</sup> Secure Key<br>5.4 Execute Disable Bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                            |
|                                      | 5.5 Intel <sup>®</sup> Supervisor Mode Execution Protection (Intel <sup>®</sup> SMEP)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                            |
|                                      | 5.6 Intel <sup>®</sup> Supervisor Mode Access Protection (Intel <sup>®</sup> SMAP)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                            |
|                                      | 5.7 User Mode Instruction Prevention (UMIP)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                            |
|                                      | 5.8 Intel <sup>®</sup> Total Memory Encryption - Multi-Key                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                            |
|                                      | 5.9 Control-flow Enforcement Technology (Intel <sup>®</sup> CET)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                            |
|                                      | 5.9.1 Shadow Stack                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                            |
|                                      | 5.9.2 Indirect Branch Tracking                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                            |
|                                      | 5.10 Intel <sup>®</sup> Hardware Shield                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                            |
|                                      | 5.11 BIOS Guard                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 52                                                                                         |
|                                      | 5.12 Intel <sup>®</sup> Platform Trust Technology                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                            |
|                                      | 5.13 Linear Address Space Separation (LASS)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 53                                                                                         |
|                                      | 5.14 Security Firmware Engines                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                            |
|                                      | 5.14.1 Intel <sup>®</sup> Converged Security and Management Engine (Intel <sup>®</sup> CSME)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                            |
|                                      | 5.14.2 Intel <sup>®</sup> Silicon Security Engine                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 53                                                                                         |
|                                      | 5.14.3 Intel <sup>®</sup> Graphics Security Controller (Intel <sup>®</sup> GSC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 53                                                                                         |
|                                      | 5.14.4 Intel <sup>®</sup> Partner Security Engine                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                            |
| 6.0 In                               | tel <sup>®</sup> Virtualization Technology (Intel <sup>®</sup> VT)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 55                                                                                         |
|                                      | 6.1 Intel <sup>®</sup> Virtualization Technology (Intel <sup>®</sup> VT) for Intel <sup>®</sup> 64 and Intel <sup>®</sup> Architecture                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                            |
|                                      | (Intel <sup>®</sup> VT-x)<br>6.2 Intel <sup>®</sup> Virtualization Technology (Intel <sup>®</sup> VT) for Directed I/O (Intel <sup>®</sup> VT-d)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 55                                                                                         |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                            |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                            |
|                                      | 6.3 Intel <sup>®</sup> APIC Virtualization Technology (Intel <sup>®</sup> APICv)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                            |
| 7.0 In                               | structions Set Enhancements                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 62                                                                                         |
| 7.0 In                               | structions Set Enhancements                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <b>62</b><br>62                                                                            |
| 7.0 In                               | structions Set Enhancements                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <b>62</b><br>62<br>62                                                                      |
| 7.0 In                               | structions Set Enhancements<br>7.1 CMPccXADD<br>7.2 Linear Address Masking (LAM)<br>7.3 SW Resource Prioritization                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | <b>62</b><br>62<br>62<br>63                                                                |
| 7.0 In                               | structions Set Enhancements<br>7.1 CMPccXADD<br>7.2 Linear Address Masking (LAM)<br>7.3 SW Resource Prioritization<br>7.4 Intel <sup>®</sup> 64 Architecture x2APIC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | <b>62</b><br>62<br>63<br>63                                                                |
| 7.0 In                               | structions Set Enhancements                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <b>62</b><br>62<br>63<br>63<br>63                                                          |
| 7.0 In                               | structions Set Enhancements                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 62<br>62<br>63<br>63<br>64<br>65                                                           |
| 7.0 In                               | structions Set Enhancements                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 62<br>62<br>63<br>63<br>64<br>65<br>65                                                     |
| 7.0 In                               | structions Set Enhancements.<br>7.1 CMPccXADD<br>7.2 Linear Address Masking (LAM).<br>7.3 SW Resource Prioritization<br>7.4 Intel <sup>®</sup> 64 Architecture x2APIC.<br>7.5 Intel <sup>®</sup> Advanced Vector Extensions 2 (Intel <sup>®</sup> AVX2)<br>7.5.1 AI Acceleration Extensions in Intel <sup>®</sup> AVX2.<br>7.6 Intel <sup>®</sup> Dynamic Tuning Technology (Intel <sup>®</sup> DTT)<br>7.7 User Mode Wait Instructions                                                                                                                                                                                                                                                                                                                                                         | 62<br>62<br>63<br>63<br>64<br>65<br>65<br>65                                               |
| 7.0 In<br>8.0 In                     | structions Set Enhancements                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 62<br>62<br>63<br>63<br>64<br>65<br>65<br>65<br>65                                         |
| 7.0 In<br>8.0 In                     | structions Set Enhancements                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <b>62</b><br>62<br>63<br>63<br>64<br>65<br>65<br>65<br>65<br>65                            |
| 7.0 In<br>8.0 In                     | structions Set Enhancements.<br>7.1 CMPccXADD<br>7.2 Linear Address Masking (LAM).<br>7.3 SW Resource Prioritization<br>7.4 Intel <sup>®</sup> 64 Architecture x2APIC.<br>7.5 Intel <sup>®</sup> Advanced Vector Extensions 2 (Intel <sup>®</sup> AVX2)<br>7.5.1 AI Acceleration Extensions in Intel <sup>®</sup> AVX2.<br>7.5.1 AI Acceleration Extensions in Intel <sup>®</sup> AVX2.<br>7.6 Intel <sup>®</sup> Dynamic Tuning Technology (Intel <sup>®</sup> DTT)<br>7.7 User Mode Wait Instructions<br>tel <sup>®</sup> Image Processing Unit (Intel <sup>®</sup> IPU7)<br>8.1 Platform Imaging Infrastructure.<br>8.2 Intel <sup>®</sup> Image Processing Unit (Intel <sup>®</sup> IPU7)                                                                                                   | <b>62</b> 62 63 63 64 65 65 65 66 66                                                       |
| 7.0 In<br>8.0 In                     | structions Set Enhancements.<br>7.1 CMPccXADD<br>7.2 Linear Address Masking (LAM).<br>7.3 SW Resource Prioritization<br>7.4 Intel <sup>®</sup> 64 Architecture x2APIC.<br>7.5 Intel <sup>®</sup> Advanced Vector Extensions 2 (Intel <sup>®</sup> AVX2)<br>7.5.1 AI Acceleration Extensions in Intel <sup>®</sup> AVX2.<br>7.5.1 AI Acceleration Extensions in Intel <sup>®</sup> AVX2.<br>7.6 Intel <sup>®</sup> Dynamic Tuning Technology (Intel <sup>®</sup> DTT)<br>7.7 User Mode Wait Instructions<br>tel <sup>®</sup> Image Processing Unit (Intel <sup>®</sup> IPU7)<br>8.1 Platform Imaging Infrastructure.<br>8.2 Intel <sup>®</sup> Image Processing Unit (Intel <sup>®</sup> IPU7)                                                                                                   | <b>62</b> 62 63 63 64 65 65 65 66 66 66 67                                                 |
| 7.0 In<br>8.0 In                     | structions Set Enhancements.<br>7.1 CMPccXADD .<br>7.2 Linear Address Masking (LAM).<br>7.3 SW Resource Prioritization .<br>7.4 Intel <sup>®</sup> 64 Architecture x2APIC.<br>7.5 Intel <sup>®</sup> Advanced Vector Extensions 2 (Intel <sup>®</sup> AVX2) .<br>7.5.1 AI Acceleration Extensions in Intel <sup>®</sup> AVX2.<br>7.6 Intel <sup>®</sup> Dynamic Tuning Technology (Intel <sup>®</sup> DTT) .<br>7.7 User Mode Wait Instructions .<br>tel <sup>®</sup> Image Processing Unit (Intel <sup>®</sup> IPU7).<br>8.1 Platform Imaging Infrastructure.<br>8.2 Intel <sup>®</sup> Image Processing Unit (Intel <sup>®</sup> IPU7).<br>8.3 Camera / Integrated ISP.<br>8.3.1 Camera Pipe Support.                                                                                         | <b>62</b> 62 63 63 64 65 65 65 66 66 67 67                                                 |
| 7.0 In<br>8.0 In                     | structions Set Enhancements.<br>7.1 CMPccXADD .<br>7.2 Linear Address Masking (LAM).<br>7.3 SW Resource Prioritization .<br>7.4 Intel <sup>®</sup> 64 Architecture x2APIC.<br>7.5 Intel <sup>®</sup> Advanced Vector Extensions 2 (Intel <sup>®</sup> AVX2) .<br>7.5.1 AI Acceleration Extensions in Intel <sup>®</sup> AVX2.<br>7.6 Intel <sup>®</sup> Dynamic Tuning Technology (Intel <sup>®</sup> DTT) .<br>7.7 User Mode Wait Instructions .<br>tel <sup>®</sup> Image Processing Unit (Intel <sup>®</sup> IPU7).<br>8.1 Platform Imaging Infrastructure.<br>8.2 Intel <sup>®</sup> Image Processing Unit (Intel <sup>®</sup> IPU7).<br>8.3 Camera / Integrated ISP.<br>8.3.1 Camera Pipe Support.<br>8.3.2 MIPI* CSI-2 Camera Interconnect.                                               | <b>62</b> 62 63 63 64 65 65 66 66 67 67 67                                                 |
| 7.0 In<br>8.0 In<br>9.0 In           | structions Set Enhancements                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <b>62</b> 62 63 63 64 65 65 66 66 67 67 71                                                 |
| 7.0 In<br>8.0 In<br>9.0 In           | structions Set Enhancements.       9         7.1 CMPccXADD       9         7.2 Linear Address Masking (LAM).       9         7.3 SW Resource Prioritization       9         7.4 Intel® 64 Architecture x2APIC.       9         7.5 Intel® Advanced Vector Extensions 2 (Intel® AVX2)       9         7.5.1 AI Acceleration Extensions in Intel® AVX2.       9         7.6 Intel® Dynamic Tuning Technology (Intel® DTT)       9         7.7 User Mode Wait Instructions       9         8.1 Platform Imaging Infrastructure.       9         8.2 Intel® Image Processing Unit (Intel® IPU7).       9         8.3 Camera / Integrated ISP.       9         8.3.1 Camera Pipe Support.       8         8.3.2 MIPI* CSI-2 Camera Interconnect.       9         9.1 Functional Description.       9 | <b>62</b><br>62<br>63<br>64<br>65<br>65<br><b>66</b><br>666<br>67<br>67<br><b>71</b><br>71 |
| 7.0 In<br>8.0 In<br>9.0 In           | structions Set Enhancements                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <b>62</b><br>622<br>633<br>645<br>655<br><b>66</b><br>666<br>677<br><b>71</b><br>72        |
| 7.0 In<br>8.0 In<br>9.0 In           | structions Set Enhancements.       9         7.1 CMPccXADD       9         7.2 Linear Address Masking (LAM).       9         7.3 SW Resource Prioritization       9         7.4 Intel® 64 Architecture x2APIC.       9         7.5 Intel® Advanced Vector Extensions 2 (Intel® AVX2)       9         7.5.1 AI Acceleration Extensions in Intel® AVX2.       9         7.6 Intel® Dynamic Tuning Technology (Intel® DTT)       9         7.7 User Mode Wait Instructions       9         8.1 Platform Imaging Infrastructure.       9         8.2 Intel® Image Processing Unit (Intel® IPU7).       9         8.3 Camera / Integrated ISP.       9         8.3.1 Camera Pipe Support.       8         8.3.2 MIPI* CSI-2 Camera Interconnect.       9         9.1 Functional Description.       9 | <b>62</b><br>622<br>633<br>645<br>655<br><b>66</b><br>666<br>677<br><b>71</b><br>72        |
| 7.0 In<br>8.0 In<br>9.0 In<br>10.0 A | structions Set Enhancements                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <b>62</b><br>622<br>633<br>645<br>655<br><b>66</b><br>667<br><b>71</b><br>722<br><b>75</b> |
| 7.0 In<br>8.0 In<br>9.0 In<br>10.0 A | structions Set Enhancements                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <b>62</b><br>622<br>633<br>645<br>655<br><b>66</b><br>667<br><b>71</b><br>722<br><b>75</b> |

|      | 10.3 Intel <sup>®</sup> High Definition Audio Interface Capabilities        |     |
|------|-----------------------------------------------------------------------------|-----|
|      | 10.4 Direct Attached Digital Microphone (PDM) Interface                     |     |
|      | 10.5 USB Audio Offload Support                                              |     |
|      | 10.6 Intel <sup>®</sup> Display Audio Interface                             |     |
|      | 10.7 MIPI <sup>®</sup> SoundWire* Interface                                 |     |
|      | 10.8 Signal Description                                                     |     |
|      | 10.9 Integrated Pull-Ups and Pull-Downs                                     |     |
|      | 10.10 I/O Signal Planes and States                                          | 81  |
| 11.0 | Power Management                                                            | 82  |
|      | 11.1 System Power States, Advanced Configuration and Power Interface (ACPI) | 83  |
|      | 11.2 Legacy Power Management Support                                        | 84  |
|      | 11.2.1 ALT Access Mode                                                      | 85  |
|      | 11.2.2 Legacy Power Management Theory of Operation                          |     |
|      | 11.3 Functional Description                                                 | 86  |
|      | 11.3.1 Features                                                             | 86  |
|      | 11.3.2 Power Saving Features                                                | 87  |
|      | 11.3.3 SMI#/SCI Generation                                                  | 88  |
|      | 11.3.4 Sleep States                                                         | 90  |
|      | 11.3.5 Event Input Signals and Their Usage                                  |     |
|      | 11.3.6 System Power Supplies, Planes, and Signals                           |     |
|      | 11.3.7 Reset Behavior                                                       | 99  |
|      | 11.4 Processor Power and Efficient P/LP E Cores Power Management            | 102 |
|      | 11.4.1 OS/HW Controlled P-states                                            | 102 |
|      | 11.4.2 Low-Power Idle States                                                | 102 |
|      | 11.4.3 Requesting the Low-Power Idle States                                 |     |
|      | 11.4.4 Processor P/LP E Core C-State Rules                                  |     |
|      | 11.4.5 Package C-States                                                     | 104 |
|      | 11.4.6 Package C-States and Display Resolutions                             | 106 |
|      | 11.5 Processor Graphics Power Management                                    |     |
|      | 11.5.1 Memory Power Savings Technologies                                    |     |
|      | 11.5.2 Display Power Savings Technologies                                   |     |
|      | 11.5.3 Processor Graphics Core Power Savings Technologies                   |     |
|      | 11.6 TCSS Power State                                                       |     |
|      | 11.7 Power and Performance Technologies                                     | 110 |
|      | 11.7.1 Intel <sup>®</sup> Thread Director                                   | 110 |
|      | 11.7.2 Intel <sup>®</sup> Smart Cache Technology                            |     |
|      | 11.7.3 P-core and LP E-core Level 1 and Level 2 Caches                      |     |
|      | 11.7.4 Ring Interconnect                                                    | 112 |
|      | 11.7.5 Intel <sup>®</sup> Hybrid Technology                                 |     |
|      | 11.7.6 Intel <sup>®</sup> Turbo Boost Technology 2.0                        | 112 |
|      | 11.7.7 Intel <sup>®</sup> Adaptive Boost Technology                         | 113 |
|      | 11.7.8 Intel System Agent Enhanced SpeedStep <sup>®</sup> Technology        | 113 |
|      | 11.7.9 Enhanced Intel SpeedStep <sup>®</sup> Technology                     |     |
|      | 11.7.10 Intel <sup>®</sup> Speed Shift Technology                           |     |
|      | 11.7.11 Cache Line Write Back (CLWB)                                        |     |
|      | 11.8 Deprecated Technology                                                  |     |
|      | 11.9 Power and Internal Signals                                             |     |
|      | 11.9.1 Signal Description                                                   |     |
|      | 11.9.2 Power Sequencing Signals                                             |     |
|      | 11.9.3 Integrated Pull-Ups and Pull-Downs                                   |     |
|      |                                                                             |     |

| 11.9.4 I/O Signal Planes and States                                                                                                                                                                                                                  |            |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| 12.0 Power Delivery                                                                                                                                                                                                                                  | 119        |
| <ul> <li>12.1 Power and Ground Signals</li> <li>12.2 Digital Linear Voltage Regulator (DLVR)</li> <li>12.3 Fast V-Mode (FVM)</li> <li>12.4 Current Excursion Protection (CEP)</li> <li>12.5 Thermally Equal Turbo-boost Algorithm (ThETA)</li> </ul> |            |
| 13.0 Electrical Specifications                                                                                                                                                                                                                       | 122        |
| 14.0 Thermal Management                                                                                                                                                                                                                              |            |
| <ul> <li>14.1 Package Thermal Management.</li> <li>14.1.1 Thermal Considerations.</li> <li>14.1.2 Thermal Management Features.</li> <li>14.1.3 Assured Power (cTDP).</li> <li>14.1.4 Intel<sup>®</sup> Memory Thermal Management</li></ul>           |            |
| 15.0 System Clocks                                                                                                                                                                                                                                   |            |
| <ul> <li>15.1 Integrated Clock Controller (ICC)</li> <li>15.1.1 Signal Descriptions</li> <li>15.2 I/O Signal Pin States</li> <li>15.3 Clock Topology</li> <li>15.3.1 Integrated Reference Clock PLL</li> </ul>                                       |            |
| 16.0 Real Time Clock (RTC)                                                                                                                                                                                                                           | 142        |
| 16.1 Signal Description<br>16.2 I/O Signal Planes and States                                                                                                                                                                                         | 142<br>143 |
| 17.0 Integrated System Memory                                                                                                                                                                                                                        |            |
| <ul> <li>17.1 Integrated LPDDR5x Memory</li></ul>                                                                                                                                                                                                    |            |
| 17.2.3 Power training<br>17.2.4 Dynamic Voltage and Frequency Scaling (DVFS)                                                                                                                                                                         |            |

|                                                                                   | 149                                                                |
|-----------------------------------------------------------------------------------|--------------------------------------------------------------------|
| 18.0 USB Type-C* Sub System                                                       | 150                                                                |
| 18.1 General Capabilities                                                         |                                                                    |
| 18.2 USB <sup>™</sup> 4 Router                                                    |                                                                    |
| 18.2.1 USB 4 Host Router Implementation Capabilities                              |                                                                    |
| 18.3 xHCI Controllers                                                             |                                                                    |
| 18.3.1 USB 3 Controllers                                                          |                                                                    |
| 18.4 Display Interface                                                            |                                                                    |
| 18.5 USB Type-C Signals                                                           |                                                                    |
|                                                                                   |                                                                    |
| 19.0 Universal Serial Bus (USB)                                                   |                                                                    |
| 19.1 Functional Description                                                       |                                                                    |
| 19.1.1 eXtensible Host Controller Interface (xHCI) Controller                     |                                                                    |
| 19.2 Signal Description                                                           |                                                                    |
| 19.3 Integrated Pull-Ups and Pull-Downs                                           |                                                                    |
| 19.4 I/O Signal Planes and States                                                 | 156                                                                |
| 20.0 PCI Express* (PCIe*)                                                         | 157                                                                |
| 20.1 Functional Description                                                       |                                                                    |
| 20.1.1 PCI Express* Power Management                                              |                                                                    |
| 20.1.2 Port 80h Decode                                                            |                                                                    |
| 20.1.3 Separate Reference Clock with Independent SSC (SRIS)                       |                                                                    |
| 20.1.4 Advanced Error Reporting                                                   |                                                                    |
| 20.1.5 Single - Root I/O Virtualization (SR - IOV)                                |                                                                    |
| 20.1.6 PCI Express* Receiver Lane Polarity Inversion                              |                                                                    |
| 20.1.7 Precision Time Measurement (PTM)                                           |                                                                    |
| 20.2 Signal Description                                                           |                                                                    |
| 20.3 I/O Signal Planes and States                                                 |                                                                    |
| 20.4 PCI Express* Root Port Support Feature Details                               |                                                                    |
| 21.0 Graphics                                                                     | 164                                                                |
| 21.1 Processor Graphics                                                           |                                                                    |
| •                                                                                 |                                                                    |
| 21.1.1 Media Support (Intel <sup>®</sup> QuickSync and Clear Video Technology HD) |                                                                    |
| 31 1 3 Craphics Caro Cacha                                                        |                                                                    |
| 21.1.2 Graphics Core Cache                                                        |                                                                    |
| 21.2 Platform Graphics Hardware Feature                                           |                                                                    |
| 21.2 Platform Graphics Hardware Feature<br>21.2.1 Hybrid Graphics                 | 167                                                                |
| 21.2 Platform Graphics Hardware Feature<br>21.2.1 Hybrid Graphics<br>22.0 Display | 167<br><b>168</b>                                                  |
| <ul> <li>21.2 Platform Graphics Hardware Feature</li></ul>                        | 167<br><b>168</b><br>168                                           |
| <ul> <li>21.2 Platform Graphics Hardware Feature</li></ul>                        | 167<br><b>168</b><br>168<br>168                                    |
| <ul> <li>21.2 Platform Graphics Hardware Feature</li></ul>                        | 167<br><b>168</b><br>168<br>168<br>168                             |
| <ul> <li>21.2 Platform Graphics Hardware Feature</li></ul>                        | 167<br>168<br>168<br>168<br>168<br>169                             |
| <ul> <li>21.2 Platform Graphics Hardware Feature</li></ul>                        | 167<br>                                                            |
| <ul> <li>21.2 Platform Graphics Hardware Feature</li></ul>                        | 167<br>                                                            |
| <ul> <li>21.2 Platform Graphics Hardware Feature</li></ul>                        | 167<br>                                                            |
| <ul> <li>21.2 Platform Graphics Hardware Feature</li></ul>                        | 167<br>168<br>168<br>168<br>169<br>170<br>170<br>171<br>171        |
| <ul> <li>21.2 Platform Graphics Hardware Feature</li></ul>                        | 167<br>168<br>168<br>168<br>169<br>170<br>170<br>171<br>171<br>171 |
| <ul> <li>21.2 Platform Graphics Hardware Feature</li></ul>                        | 167<br>168<br>168<br>168<br>169<br>170<br>170<br>171<br>171<br>173 |
| <ul> <li>21.2 Platform Graphics Hardware Feature</li></ul>                        | 167<br>                                                            |

| 23.0 Processor Sideband Signals                                                              | 177 |
|----------------------------------------------------------------------------------------------|-----|
| 23.1 Signal Description                                                                      | 177 |
| 23.2 Integrated Pull-Ups and Pull-Downs                                                      |     |
| 23.3 I/O Signal Planes and States                                                            | 178 |
| 24.0 General Purpose Input and Output                                                        | 179 |
| 24.1 Functional Description                                                                  | 179 |
| 24.1.1 Interrupt / IRQ via GPIO Requirement                                                  | 179 |
| 24.1.2 Integrated Pull-ups and Pull-downs                                                    |     |
| 24.1.3 SCI / SMI# and NMI                                                                    |     |
| 24.1.4 Timed GPIO                                                                            |     |
| 24.1.5 GPIO Blink (BK) and Serial Blink (SBK)                                                |     |
| 24.1.6 GPIO Ownership                                                                        |     |
| 24.1.7 Native Function and TERM Bit Setting                                                  |     |
| 24.2 Signal Description                                                                      |     |
| 25.0 Interrupt Timer Subsystem (ITSS)                                                        |     |
| 25.1 Feature Overview                                                                        |     |
| 25.2 Functional Description                                                                  |     |
| 25.2.1 8254 Timers                                                                           |     |
| 25.2.2 APIC Advanced Interrupt Controller                                                    |     |
| 25.2.3 High Precision Event Timer (HPET)                                                     |     |
| 26.0 Intel <sup>®</sup> Serial I/O Inter-Integrated Circuit (I <sup>2</sup> C) Controllers   |     |
| 26.1 Functional Description                                                                  | 191 |
| 26.1.1 Protocols Overview                                                                    |     |
| 26.1.2 DMA Controller                                                                        |     |
| 26.1.3 Reset                                                                                 |     |
| 26.1.4 Power Management                                                                      |     |
| 26.1.5 Interrupts                                                                            |     |
| 26.1.6 Error Handling                                                                        |     |
| 26.1.7 Programmable SDA Hold Time                                                            |     |
| 26.2 Signal Description                                                                      |     |
| 26.4 I/O Signal Planes and States                                                            |     |
| -                                                                                            |     |
| <b>27.0 Intel® Serial I/O Improved Inter-Integrated Circuit (I<sup>3</sup>C) Controllers</b> |     |
| 27.1 Functional Description                                                                  |     |
| 27.1.1 Reset                                                                                 |     |
| 27.1.3 Interrupts.                                                                           |     |
| 27.2 Signal Description                                                                      |     |
| 27.3 Integrated Pull-Ups and Pull-Downs                                                      |     |
| 27.4 I/O Signal Planes and States                                                            |     |
| 28.0 Gigabit Ethernet Controller                                                             | 200 |
| 28.1 Functional Description                                                                  |     |
| 28.1.1 GbE PCI Bus Interface.                                                                |     |
| 28.1.2 Error Events and Error Reporting                                                      |     |
| 28.1.3 Ethernet Interface                                                                    |     |
| 28.1.4 PCI Power Management                                                                  |     |
| 28.2 Signal Description                                                                      | 204 |

| 28.4 I/O Signal Planes and States                                                   | 205                      |  |  |
|-------------------------------------------------------------------------------------|--------------------------|--|--|
|                                                                                     | 205                      |  |  |
| 29.0 Connectivity Integrated (CNVi)206                                              |                          |  |  |
| 29.1 Functional Description                                                         |                          |  |  |
| 29.2 Signal Description                                                             |                          |  |  |
| 29.3 Integrated Pull-ups and Pull-downs                                             |                          |  |  |
| 29.4 I/O Signal Planes and States                                                   |                          |  |  |
|                                                                                     |                          |  |  |
| 30.0 Controller Link                                                                |                          |  |  |
| 30.1 Signal Description.                                                            |                          |  |  |
| 30.2 Integrated Pull-Ups and Pull-Downs                                             |                          |  |  |
| 30.3 I/O Signal Planes and States                                                   |                          |  |  |
| 30.4 External CL_RST# Pin Driven/Open-drained Mode Support                          |                          |  |  |
| 31.0 Integrated Sensor Hub (ISH)                                                    | 213                      |  |  |
| 31.1 Features                                                                       | 214                      |  |  |
| 31.1.1 ISH I2C Controllers                                                          | 214                      |  |  |
| 31.1.2 ISH I <sup>3</sup> C Controllers                                             |                          |  |  |
| 31.1.3 ISH UART Controller                                                          |                          |  |  |
| 31.1.4 ISH GSPI Controller                                                          |                          |  |  |
| 31.1.5 ISH GPIOs                                                                    |                          |  |  |
| 31.2 Functional Description                                                         |                          |  |  |
| 31.2.1 ISH Micro-Controller                                                         |                          |  |  |
| 31.2.2 SRAM                                                                         |                          |  |  |
| 31.2.3 PCI Host Interface                                                           |                          |  |  |
| 31.2.4 ISH IPC                                                                      |                          |  |  |
| 31.2.5 ISH Interrupt Handling via IOAPIC (Interrupt Controller)                     |                          |  |  |
| 31.3 Signal Description                                                             |                          |  |  |
| 31.4 Integrated Pull-Ups and Pull-Down                                              |                          |  |  |
| -                                                                                   |                          |  |  |
| 32.0 System Management Interface and SMLink                                         |                          |  |  |
|                                                                                     |                          |  |  |
| 32.1 System Management                                                              |                          |  |  |
| 32.1 System Management                                                              | 220                      |  |  |
| 32.1 System Management<br>32.1.1 Theory of Operation<br>32.2 Functional Description | 220<br>223               |  |  |
| <ul> <li>32.1 System Management</li></ul>                                           | 220<br>223<br>224        |  |  |
| <ul> <li>32.1 System Management</li></ul>                                           | 220<br>223<br>224<br>224 |  |  |
| <ul> <li>32.1 System Management</li></ul>                                           |                          |  |  |
| <ul> <li>32.1 System Management</li></ul>                                           |                          |  |  |
| <ul> <li>32.1 System Management</li></ul>                                           |                          |  |  |
| <ul> <li>32.1 System Management</li></ul>                                           |                          |  |  |
| <ul> <li>32.1 System Management</li></ul>                                           |                          |  |  |
| <ul> <li>32.1 System Management</li></ul>                                           |                          |  |  |
| <ul> <li>32.1 System Management</li></ul>                                           |                          |  |  |
| <ul> <li>32.1 System Management</li></ul>                                           |                          |  |  |
| <ul> <li>32.1 System Management</li></ul>                                           |                          |  |  |
| <ul> <li>32.1 System Management</li></ul>                                           |                          |  |  |
| <ul> <li>32.1 System Management</li></ul>                                           |                          |  |  |
| <ul> <li>32.1 System Management</li></ul>                                           |                          |  |  |

|      | 34.1.3 WAIT States from eSPI Device                         | 237                                                                                                                                                    |
|------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | 34.1.4 In-Band Link Reset                                   | 237                                                                                                                                                    |
|      | 34.1.5 Device Discovery                                     | 238                                                                                                                                                    |
|      | 34.1.6 Flash Sharing Mode                                   |                                                                                                                                                        |
|      | 34.1.7 PECI Over eSPI                                       |                                                                                                                                                        |
|      | 34.1.8 Multiple OOB Processes                               |                                                                                                                                                        |
|      | 34.1.9 Channels and Supported Transactions                  |                                                                                                                                                        |
|      | 34.2 Signal Description                                     |                                                                                                                                                        |
|      | 34.3 Integrated Pull-Ups and Pull-Downs                     |                                                                                                                                                        |
|      | 34.4 I/O Signal Planes and States                           |                                                                                                                                                        |
|      | -                                                           |                                                                                                                                                        |
| 35.0 | Intel <sup>®</sup> Serial IO Generic SPI (GSPI) Controllers |                                                                                                                                                        |
|      | 35.1 Functional Description                                 |                                                                                                                                                        |
|      | 35.1.1 Controller Overview                                  |                                                                                                                                                        |
|      | 35.1.2 DMA Controller                                       |                                                                                                                                                        |
|      | 35.1.3 Reset                                                |                                                                                                                                                        |
|      | 35.1.4 Power Management                                     |                                                                                                                                                        |
|      | 35.1.5 Interrupts                                           |                                                                                                                                                        |
|      | 35.1.6 Error Handling                                       |                                                                                                                                                        |
|      | 35.2 Signal Description                                     |                                                                                                                                                        |
|      | 35.3 Integrated Pull-Ups and Pull-Downs                     |                                                                                                                                                        |
|      | 35.4 I/O Signal Planes and States                           | 249                                                                                                                                                    |
| 36.0 | Touch Host Controller (THC)                                 | 250                                                                                                                                                    |
|      | 36.1 Functional Description                                 | 250                                                                                                                                                    |
|      | 36.2 Signal Description                                     |                                                                                                                                                        |
|      |                                                             |                                                                                                                                                        |
|      |                                                             |                                                                                                                                                        |
|      | 36.3 Integrated Pull-Ups and Pull-Downs                     | 252                                                                                                                                                    |
| 37 0 | 36.3 Integrated Pull-Ups and Pull-Downs                     | 252                                                                                                                                                    |
| 37.0 | 36.3 Integrated Pull-Ups and Pull-Downs                     | 252<br>252                                                                                                                                             |
| 37.0 | 36.3 Integrated Pull-Ups and Pull-Downs                     | 252<br>252<br><b>254</b>                                                                                                                               |
| 37.0 | <ul> <li>36.3 Integrated Pull-Ups and Pull-Downs</li></ul>  | 252<br>252<br><b>254</b><br>255                                                                                                                        |
| 37.0 | <ul> <li>36.3 Integrated Pull-Ups and Pull-Downs</li></ul>  | 252<br>252<br><b>254</b><br>255<br>255                                                                                                                 |
| 37.0 | <ul> <li>36.3 Integrated Pull-Ups and Pull-Downs</li></ul>  | 252<br>252<br><b>254</b><br>255<br>255<br>256                                                                                                          |
| 37.0 | <ul> <li>36.3 Integrated Pull-Ups and Pull-Downs</li></ul>  | 252<br>252<br><b>254</b><br>255<br>255<br>256<br>256                                                                                                   |
| 37.0 | <ul> <li>36.3 Integrated Pull-Ups and Pull-Downs</li></ul>  | 252<br>252<br><b>254</b><br>255<br>255<br>256<br>256<br>257                                                                                            |
| 37.0 | <ul> <li>36.3 Integrated Pull-Ups and Pull-Downs</li></ul>  | 252<br>252<br>255<br>255<br>256<br>256<br>256<br>257<br>257                                                                                            |
| 37.0 | <ul> <li>36.3 Integrated Pull-Ups and Pull-Downs</li></ul>  | 252<br>252<br><b>254</b><br>255<br>255<br>256<br>256<br>257<br>257<br>257                                                                              |
| 37.0 | <ul> <li>36.3 Integrated Pull-Ups and Pull-Downs</li></ul>  | 252<br>255<br>255<br>255<br>256<br>256<br>257<br>257<br>257<br>258<br>258                                                                              |
| 37.0 | <ul> <li>36.3 Integrated Pull-Ups and Pull-Downs</li></ul>  | 252<br>252<br>255<br>255<br>256<br>256<br>257<br>257<br>257<br>258<br>258<br>258                                                                       |
| 37.0 | <ul> <li>36.3 Integrated Pull-Ups and Pull-Downs</li></ul>  | 252<br>252<br>255<br>255<br>256<br>257<br>257<br>257<br>258<br>258<br>258<br>258<br>258                                                                |
| 37.0 | <ul> <li>36.3 Integrated Pull-Ups and Pull-Downs</li></ul>  | 252<br>255<br>255<br>255<br>256<br>257<br>257<br>257<br>257<br>258<br>258<br>258<br>258<br>259<br>259                                                  |
| 37.0 | <ul> <li>36.3 Integrated Pull-Ups and Pull-Downs</li></ul>  | 252<br>252<br>255<br>255<br>256<br>257<br>257<br>257<br>257<br>258<br>258<br>258<br>258<br>259<br>259<br>259                                           |
| 37.0 | <ul> <li>36.3 Integrated Pull-Ups and Pull-Downs</li></ul>  | 252<br>255<br>255<br>255<br>256<br>257<br>257<br>257<br>258<br>258<br>258<br>258<br>258<br>259<br>259<br>259<br>259<br>260                             |
| 37.0 | <ul> <li>36.3 Integrated Pull-Ups and Pull-Downs</li></ul>  | 252<br>255<br>255<br>255<br>256<br>257<br>257<br>257<br>257<br>257<br>258<br>258<br>258<br>259<br>259<br>259<br>259<br>259<br>259                      |
|      | <ul> <li>36.3 Integrated Pull-Ups and Pull-Downs</li></ul>  | 252<br>255<br>255<br>256<br>257<br>257<br>257<br>257<br>257<br>258<br>258<br>258<br>259<br>259<br>259<br>259<br>259<br>260<br>260<br>260               |
| 38.0 | <ul> <li>36.3 Integrated Pull-Ups and Pull-Downs</li></ul>  | 252<br>255<br>255<br>256<br>257<br>257<br>257<br>257<br>258<br>258<br>258<br>259<br>259<br>259<br>259<br>259<br>260<br>260<br>260<br>260               |
| 38.0 | <ul> <li>36.3 Integrated Pull-Ups and Pull-Downs</li></ul>  | 252<br>255<br>255<br>256<br>257<br>257<br>257<br>257<br>258<br>258<br>258<br>259<br>259<br>259<br>259<br>259<br>260<br>260<br>260<br>260               |
| 38.0 | <ul> <li>36.3 Integrated Pull-Ups and Pull-Downs</li></ul>  | 252<br>255<br>255<br>255<br>256<br>257<br>257<br>257<br>257<br>258<br>258<br>258<br>258<br>259<br>259<br>259<br>260<br>260<br>260<br>260<br>260<br>260 |

| 40.0 Miscellaneous Signals              | 265 |
|-----------------------------------------|-----|
| 40.1 Signal Description                 | 265 |
| 40.2 Integrated Pull-Ups and Pull-Downs |     |
| 40.3 Ground and Reserved Signals        | 266 |

## **Figures**

| 1  | Fanless Clamshell or Detachable Diagram                                                     | 18   |
|----|---------------------------------------------------------------------------------------------|------|
| 2  | Fanned Thin and Light Diagram                                                               |      |
| 3  | Intel <sup>®</sup> Core <sup>™</sup> Ultra 200V Series Processor Flexible HSIO Lane Details | 29   |
| 4  | Device to Domain Mapping Structure in Legacy Mode                                           | 58   |
| 5  | Device to Domain Mapping Structure in Scalable Mode                                         | 59   |
| 6  | Processor Camera System                                                                     | 66   |
| 7  | NPU IP Block Diagram                                                                        |      |
| 8  | Power State Block Diagram                                                                   | 82   |
| 9  | Power Management Substates                                                                  | 88   |
| 10 | Idle Power Management Breakdown of the Processor P/LP E Cores                               | 103  |
| 11 | P-core and LP E-core Cache Hierarchy                                                        | 111  |
| 12 | Package Power Control                                                                       |      |
| 13 | PROCHOT Demotion Description                                                                | .130 |
| 14 | ICC Diagram                                                                                 |      |
| 15 | Supported PCI Express* Link Configurations                                                  | .162 |
| 16 | Processor Display Architecture                                                              | .170 |
| 17 | DisplayPort* Overview                                                                       | .172 |
| 18 | HDMI* Overview                                                                              |      |
| 19 | Data Transfer on I <sup>2</sup> C Bus                                                       |      |
| 20 | TCO Compatible Mode SMBus Configuration                                                     | .222 |
| 21 | Advanced TCO Mode                                                                           |      |
| 22 | Flash Descriptor Regions                                                                    | .229 |
| 23 | Flash Descriptor Regions                                                                    |      |
| 24 | Basic eSPI Protocol                                                                         | 237  |
| 25 | eSPI Device Request to SOC for SOC Temperature                                              |      |
| 26 | SOC Response to eSPI Device with SOC Temperature                                            | .241 |
| 27 | eSPI Device Request to SOC for SOC RTC Time                                                 |      |
| 28 | SOC Response to eSPI Device with RTC Time                                                   | .242 |
| 29 | THC Block Diagram                                                                           |      |
| 30 | UART Serial Protocol                                                                        | .255 |
| 31 | UART Receiver Serial Data Sample Points                                                     | 256  |
|    |                                                                                             |      |

## **Tables**

| 1        | Intel <sup>®</sup> Core <sup>™</sup> Ultra 200V Series Processor Form Factors | . 17 |
|----------|-------------------------------------------------------------------------------|------|
| 2        | Terminology                                                                   | .26  |
| 3        | Special Marks                                                                 |      |
| 4        | Acronyms                                                                      |      |
| 5        | CPUID Format                                                                  |      |
| 6        | PCI Configuration Header                                                      |      |
| 7        | Host Device ID (DID0) and Processor Graphics Device ID (DID2)                 |      |
| 8        | Other Device ID                                                               |      |
| 9        | ACPI Device ID for GPIO Controller                                            |      |
| 10       | Package Mechanical Attributes                                                 |      |
| 11       | Package Loading Specifications                                                |      |
| 12       | Fixed I/O Ranges Decoded by Processor                                         |      |
| 13       | Variable I/O Decode Ranges                                                    |      |
| 14       | Processor Memory Decode Ranges (Processor Perspective)                        |      |
| 15       | Boot Block Update Scheme                                                      |      |
| 16       | Signal Description                                                            |      |
| 17       | Acronyms                                                                      |      |
| 18       | References                                                                    | /5   |
| 19       | Integrated Pull-Ups and Pull-Downs                                            |      |
| 20       | I/O Signal Planes and States                                                  |      |
| 21       | Acronyms.                                                                     |      |
| 22       | References                                                                    |      |
| 23       | General System Power States                                                   | .83  |
| 24       | State Transition Rules for the Processor                                      |      |
| 25       | System Power Plane<br>Write Only Registers with Read Paths in ALT Access Mode |      |
| 26<br>27 | PIC Reserved Bits Return Values                                               |      |
| 27       | Causes of SMI and SCI                                                         | . 80 |
| 28<br>29 | Sleep Types                                                                   |      |
| 29<br>30 | Causes of Wake Events                                                         |      |
| 30<br>31 | Transitions Due to Power Failure                                              |      |
| 32       | Transitions Due to Power Button                                               |      |
| 33       | PRIMPWRDNACK/PRIMWARN#/GPP_A02 Pin Behavior                                   |      |
| 34       | PRIMPWRDNACK During Reset.                                                    |      |
| 35       | Causes of Host and Global Resets                                              |      |
| 36       | Core C-states                                                                 |      |
| 37       | Package C-States                                                              |      |
| 38       | Deepest Package C-State Available                                             |      |
| 39       | TCSS Power State                                                              |      |
| 40       | Power Sequencing Signals                                                      |      |
| 41       | Power Rail Descriptions                                                       |      |
| 42       | Power Rail Sense Signals                                                      |      |
| 43       | Decoupling Signals                                                            |      |
| 44       | Definitions/Acronyms                                                          |      |
| 45       | Assured Power (cTDP)                                                          |      |
| 46       | General Notes.                                                                |      |
| 47       | Processor Base Power Specifications                                           |      |
| 48       | Package Turbo Specifications                                                  |      |
| 49       | Operating Temperature Specifications                                          |      |
| 50       | Error and Thermal Protection Signals                                          |      |
| 51       | Signal Descriptions                                                           |      |
| 52       | I/O Signal Pin States                                                         |      |
| 53       | Acronyms                                                                      | 142  |
| 54       | Integrated LPDDR5x                                                            | 144  |

| 55       | SA Speed Enhanced Speed Steps (SA-GV) and Gear Mode Frequencies                | . 145 |
|----------|--------------------------------------------------------------------------------|-------|
| 56       | LPDDR5x Memory Interface                                                       |       |
| 57       | USB Type-C* Port Configuration                                                 |       |
| 58       | USB Type-C* Lanes Configuration                                                |       |
| 59       | USB Type-C* Non-Supported Lane Configuration                                   |       |
| 60       | PCIe via USB4 Configuration                                                    |       |
| 61       | Acronyms.                                                                      |       |
| 62       |                                                                                |       |
|          | References                                                                     |       |
| 63       | Acronym                                                                        |       |
| 64       | Reference Table                                                                |       |
| 65       | Features Supported                                                             |       |
| 66       | Power Plane and States for PCI Express* Signals                                |       |
| 67       | PCI Express* Root Port Feature Details                                         |       |
| 68       | Hardware Accelerated Video Decoding                                            |       |
| 69       | Hardware Accelerated Video Encode                                              |       |
| 70       | Display Ports Availability and Link Rate                                       |       |
| 71       | Display Resolutions and Link Bandwidth for Multi-Stream Transport Calculations | 172   |
| 72       | DisplayPort Maximum Resolution                                                 | 173   |
| 73       | HDMI Maximum Resolution                                                        |       |
| 74       | Embedded Display Port Maximum Resolution                                       |       |
| 75       | Processor Supported Audio Formats over HDMI* and DisplayPort*                  |       |
| 76       | Acronyms                                                                       | 179   |
| 77       | Native Function Signals Supporting Dynamic Termination Override                | 181   |
| 78       | Acronyms                                                                       |       |
| 79       |                                                                                |       |
| -        | References                                                                     |       |
| 80       | Counter Operating Modes                                                        |       |
| 81       | References                                                                     |       |
| 82       | Acronyms                                                                       |       |
| 83       | References                                                                     |       |
| 84       | Acronyms                                                                       |       |
| 85       | Acronyms                                                                       |       |
| 86       | References                                                                     |       |
| 87       | LAN Mode Support                                                               |       |
| 88       | GbE LAN Signals                                                                | 204   |
| 89       | Acronyms                                                                       | . 206 |
| 90       | References                                                                     |       |
| 91       | Acronyms                                                                       |       |
| 92       | Acronyms                                                                       |       |
| 93       | References                                                                     |       |
| 94       | IPC Initiator -> Target flows                                                  |       |
| 95       | Acronyms                                                                       |       |
| 96       | Event Transitions that Cause Messages                                          | 220   |
| 97       | Acronyms                                                                       |       |
| 98       | SPIO Flash Regions.                                                            |       |
| 90<br>99 | Region Size Versus Erase Granularity of Flash Components                       |       |
|          |                                                                                |       |
| 100      | Region Access Control Table.                                                   | . 230 |
| 101      |                                                                                |       |
|          | Acronyms                                                                       |       |
|          | References                                                                     |       |
|          | eSPI Channels and Supported Transactions                                       |       |
|          | eSPI Virtual Wires (VW)                                                        |       |
|          | Acronyms                                                                       |       |
|          | Acronyms                                                                       |       |
| 108      | Acronyms                                                                       | . 255 |
| 109      | Private Configuration Space Register Target Port IDs                           | 261   |

| 110 | Acronyms                                        | 262  |
|-----|-------------------------------------------------|------|
|     | Testability Signals                             |      |
|     | Power Planes and States for Testability Signals |      |
|     | Signal Descriptions                             |      |
| 114 | GND, RSVD, and NCTF Signals                     | .266 |



## **Revision History**

| Document<br>Number | Revision<br>Number | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Revision<br>Date  |
|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| 829568             | 001                | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | September<br>2024 |
| 829568             | 002                | Re-arranged Power Management on page 82         • Added Intel <sup>®</sup> Adaptive Boost Technology on page 113         Removed Platform Environmental Control Interface (PECI)         Removed GPIO Serial Expander         Power Delivery on page 119         • Removed Reactive PL4 with PL4 Boost         Intel <sup>®</sup> Neural Processing Unit (Intel <sup>®</sup> NPU) on page 71         • Updated Figure 7 on page 72         Integrated Sensor Hub (ISH) on page 213         • Deleted Power Domains and Management | November<br>2024  |

#### Introduction 1.0

This document is intended for Original Equipment Manufacturers (OEMs), Original Design Manufacturers (ODM) and BIOS vendors creating products based on the Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processors.

This document assumes a working knowledge of the vocabulary and principles of interfaces and architectures such as PCI Express\* (PCIe\*), Universal Serial Bus (USB), eXtensible Host Controller Interface (xHCI), and so on.

This document abbreviates buses as Bn, devices as Dn and functions as Fn. For example, Device 31 Function 0 is abbreviated as D31:F0, Bus 1 Device 8 Function 0 is abbreviated as B1:D8:F0. Generally, the bus number will not be used, and can be considered to be Bus 0.

The Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor is a 64-bit, multi-core processor built on Intel 4 process and N3B technology.

The Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor is offered in a single package platform that includes the compute tile, the SOC tile, and LPDDR5x MOP Memory on the same package.

The following table describes the offered Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processors:

| Form Factors <sup>1</sup>                | Package | Processor Base<br>Power<br>2, 3 | Compute<br>Tile<br>P-cores | Compute<br>Tile<br>LP E cores | SOC Tile<br>LP cores | Graphics<br>Configuration<br>Xe2-cores | Memory<br>Capacity<br>[GB] | Platform<br>Type |
|------------------------------------------|---------|---------------------------------|----------------------------|-------------------------------|----------------------|----------------------------------------|----------------------------|------------------|
| Fanless Clamshell or<br>Detachable       | BGA2833 | 8 W                             | 4                          | 4                             | 0                    | up to 8                                | 16 / 32                    | 1-Chip           |
| Fanned Thin and Light                    | BGA2833 | 17 W                            | 4                          | 4                             | 0                    | up to 8                                | 16 / 32                    | 1-Chip           |
| Note: 1 Form Factors offering may change |         |                                 |                            |                               |                      |                                        |                            |                  |

#### Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor Form Factors Table 1.

For additional Processor Base Power Configurations, refer to Processor Base Power Thermal and Power Specifications on page 134. For adjustment to
the Processor Base Power it is required to preserve base frequency associated with the sustained long-term thermal capability.

Processor Base Power workload does not reflect I/O connectivity cases such as Thunderbolt.

4. 1\*Xe2 = 8 execution units.

#### NOTE

Not all processor interfaces and features are presented in all Processor Lines. The presence of various interfaces and features will be indicated within the relevant sections and tables.



#### Figure 1. Fanless Clamshell or Detachable Diagram



#### Figure 2. Fanned Thin and Light Diagram



## **1.1 Processor Volatility Statement**

 $Intel^{\mbox{\tiny B}}$  Core<sup> $\mbox{\tiny M}$ </sup> Ultra 200V Series Processor families do not retain any end-user data when powered down and/or when the processor is physically removed.

#### NOTE

Powered down refers to the state which all processor power rails are off.

## **1.2 Package Dimensions**

Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor is available in the following package

- BGA 2833
- A 27.5 X 27 mm
- Substrate Z-height = 0.584 mm +/- 0.08 mm



Total Package Z-height (Bottom of BGA to top of DRAM) = 1.34mm +/- 0.096 (16 GB: 2 x 8GB DRAM) / 1.58mm +/- 0.096 (32GB: 2 x 16GB DRAM)

The Intel<sup>®</sup> Core<sup> $^{\text{M}}$ </sup> Ultra 200V Series Processor is required low temperature solder process.

For more details, refer to Package Mechanical Specifications on page 36.

## **1.3 Supported Technologies**

- PCI Express\* (PCIe\*)
- Flexible High Speed I/O
- Xe Graphics Core Based Processor Graphics
- Display
  - DisplayPort\* 2.1 (DP\* 2.1)
  - Embedded DisplayPort\* 1.4 (eDP\* 1.4)
  - Embedded DisplayPort\* 1.5 (eDP\* 1.5)
  - High-Definition Multimedia Interface\* 2.1 (HDMI\* 2.1)
- Intel<sup>®</sup> Image Processing Unit (Intel<sup>®</sup> IPU)
- Intel<sup>®</sup> Neural Processing Unit (Intel<sup>®</sup> NPU)
- USB Type-C\* Sub System
  - Intel<sup>®</sup> Thunderbolt<sup>™</sup>
  - USB 3.2 Gen 1x1 (5 Gb/s) Dual Role (eXtensible Device Controller xDCI) Capability
  - USB 3.2 Gen 2x1 (10 Gb/s) eXtensible Host Controller (xHCI)
  - USB 3.2 Gen 2x2 (20 Gb/s) eXtensible Host Controller (xHCI)
  - DisplayPort\* 2.1 (DP\* 2.1)
- Memory
- LPDDR5x
- Platform Environmental Control Interface (PECI)
- Universal Serial Bus (USB)
- Touch Host Controller (THC)
- Intel<sup>®</sup> Serial I/O I<sup>2</sup> C and I<sup>3</sup> C Host controllers
- Integrated Sensor Hub (ISH)
- Integrated Connectivity (CNVi)
- Intel<sup>®</sup> Serial I/O Universal Asynchronous Receiver/Transmitter (UART) Host controllers
- Intel<sup>®</sup> Serial IO Generic SPI (GSPI) Controllers
- Serial Peripheral Interface (SPI)
- Enhanced Serial Peripheral Interface (eSPI)
- Intel<sup>®</sup> High Definition Audio (Intel<sup>®</sup> HD Audio)
- Intel<sup>®</sup> Smart Sound Technology (Intel<sup>®</sup> SST)



- Gigabit Ethernet (GbE) controller
- Integrated Clock Controller (ICC)/Integrated Reference Clock PLL
- General Purpose Input Output (GPIO)
- Controller Link
- System Management Interface and SMLink
- Virtualization
  - Intel<sup>®</sup> Virtualization Technology (Intel<sup>®</sup> VT-x)
  - Hypervisor-Managed Linear Address Translation (HLAT)
  - Intel<sup>®</sup> Virtualization Technology for Directed I/O (Intel<sup>®</sup> VT-d)
  - Intel<sup>®</sup> APIC Virtualization Technology (Intel<sup>®</sup> APICv)
- Security Technologies
  - Intel<sup>®</sup> Trusted Execution Technology (Intel<sup>®</sup> TXT)
  - $\rm Intel^{\$}$  Converged Boot Guard and Intel^{\\$} Trusted Execution Technology (Intel^{\\$} CBnT)
  - Intel<sup>®</sup> Secure Key
  - Execute Disable Bit
  - Intel<sup>®</sup> Supervisor Mode Execution Protection (Intel<sup>®</sup> SMEP)
  - Intel<sup>®</sup> Supervisor Mode Access Protection (Intel<sup>®</sup> SMAP)
  - User Mode Instruction Prevention (UMIP)
  - Intel<sup>®</sup> Total Memory Encryption (Intel<sup>®</sup> TME)
  - Intel<sup>®</sup> Multi-Key Total Memory Encryption (Intel<sup>®</sup> MK-TME)
  - Intel<sup>®</sup> Total Storage Encryption (Intel<sup>®</sup> TSE)
  - Intel<sup>®</sup> Control-flow Enforcement Technology (Intel<sup>®</sup> CET)
  - Linear Address Space Separation (LASS)
- Security Technologies Crypto Acceleration Instructions
  - Intel<sup>®</sup> Advanced Encryption Standard New Instructions (Intel<sup>®</sup> AES-NI)
  - Perform Carry-Less Multiplication Quad Word Instruction (PCLMULQDQ)
  - Intel<sup>®</sup> Secure Hash Algorithm 512 (Intel<sup>®</sup> SHA 512)
  - Intel<sup>®</sup> Secure Hash Algorithm Extensions (Intel<sup>®</sup> SHA Extensions)
- Security Technologies Intel<sup>®</sup> Hardware Shield
  - Intel<sup>®</sup> Hardware Shield
  - Intel<sup>®</sup> BIOS Guard
  - Intel<sup>®</sup> Boot Guard
  - Intel<sup>®</sup> Platform Trust Technology (Intel<sup>®</sup> PTT)
  - Intel<sup>®</sup> System Resource Defense (ISRD)
  - Intel<sup>®</sup> Platform Firmware Resiliency (Intel<sup>®</sup> PFR)
- Security Technologies Security Firmware Engines
  - Intel<sup>®</sup> Converged Security and Management Engine (Intel<sup>®</sup> CSME)

- Intel<sup>®</sup> Silicon Security Engine
- Intel<sup>®</sup> Graphics Security Controller (Intel<sup>®</sup> GSC)
- Intel<sup>®</sup> Active Management Technology (Intel<sup>®</sup> AMT)
- Intel<sup>®</sup> Partner Security Engine
- Testability and Monitoring
  - JTAG Boundary Scan
  - Intel<sup>®</sup> Software Toolkit
  - Platform Crashlog
  - Platform Monitoring Technology (PMT)
  - Intel<sup>®</sup> Processor Trace
  - Intel<sup>®</sup> Trace Hub (Intel<sup>®</sup> TH)
  - Direct Connect Interface (DCI) for debug
  - Debug Island
  - Early Boot Debug
- Power Management Technologies
  - Advanced Configuration and Power Interface (ACPI) Power Management Logic Support
  - Intel<sup>®</sup> Smart Cache Technology
  - Power and Efficient Cores Level 1 and Level 2 Caches
  - Cache Line Write Back (CLWB)
  - Intel<sup>®</sup> Thread Director
  - Intel<sup>®</sup> Hybrid Technology
  - Intel<sup>®</sup> Turbo Boost Technology 2.0
  - Intel<sup>®</sup> Turbo Boost Max Technology 3.0
  - Intel<sup>®</sup> Adaptive Boost Technology
  - Intel SpeedStep<sup>®</sup> Technology
  - Intel<sup>®</sup> System Agent Enhanced SpeedStep Technology (Intel<sup>®</sup> SAGV)
  - Intel<sup>®</sup> Speed Shift Technology
  - Intel<sup>®</sup> Advanced Vector Extensions 2 (Intel<sup>®</sup> AVX2)
  - Intel<sup>®</sup> AVX2 Vector Neural Network Instructions (Intel<sup>®</sup> AVX2 VNNI)
  - Intel<sup>®</sup> Advanced Programmable Interrupt Controller (APIC)
  - Intel<sup>®</sup> 64 Architecture x2APIC
  - Intel<sup>®</sup> Dynamic Tuning technology (Intel<sup>®</sup> DTT)
- Power Delivery Technologies
  - Digital Linear Voltage Regulator (DLVR)
  - Fast V-Mode (FVM)
  - Current Excursion Protection (CEP)
  - Thermally Equal Turbo-Boost Algorithm (ThETA)

#### NOTE

The availability of the features above may vary between different processor SKUs.

### **1.3.1** API Support (Windows\*)

- DirectML, Direct3D 12.2, Direct3D 12.1, Direct3D 12, Direct3D 11.4, Direct3D 11.3, Direct3D 11.2, Direct3D 11.1, Direct3D 10.1, Direct3D 10, Direct3D 9.0L, Direct3D 9.0C, Direct2D
- WinML, MEP
- OpenGL\* 4.6
- Vulkan 1.3
- Open CL\* 3.0, Open CL\* 2.1, Open CL 2.0, Open CL 1.2

DirectX\* extensions:

 PixelSync, Instant Access, Conservative Rasterization, Render Target Reads, Floating-point De-norms, Shared a Virtual memory, Floating Point atomics, MSAA sample-indexing, Fast Sampling (Coarse LOD), Quilted Textures, GPU Enqueue Kernels, GPU Signals processing unit. Other enhancements include color compression.

Xe2 architecture delivers hardware acceleration of Direct X\* 12.2 Render pipeline comprising of the following stages: Vertex Fetch, Vertex Shader, Hull Shader, Tessellation, Domain Shader, Geometry Shader, Rasterizer, Pixel Shader, Pixel Output, Raytracing, Mesh shading, Variable rate shading, Sampler feedback.

#### **1.3.2** Firmware Resiliency

Intel's NVMe based recovery supports recovery of all firmware on Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor SOC from NVMe storage boot partition in a secure manner.

Firmware Resiliency and Recovery in-field is critical to keep PCs up and running while preventing the requirement of additional space on SPI flash to keep a backup firmware. Therefore, it decreases the Platform BOM cost.

### **1.4 Power Management Support**

#### 1.4.1 Processor Core Power Management

Full support of ACPI C-states as implemented by the following processor C-states:

• C0, C1, C1E, C6, C10

Refer to Power Management on page 82 for more information.

### **1.4.2** System Power Management

Supports the following power management system states:

- Modern Standby (S0ix)
- S4



• S5

Refer to Power Management on page 82 for more information.

#### **1.4.3 Memory Controller Power Management**

- DRAM Power Management and Initialization
- Initialization Role of CKE
- Conditional Self-Refresh
- Dynamic Power Down
- DRAM I/O Power Management
- DDR Electrical Power Gating (EPG)
- Power Training

Refer to Integrated Memory Controller (IMC) Power Management on page 146 for more information.

### **1.4.4 Processor Graphics Power Management**

#### **Graphics Memory Power Savings Technologies**

- Intel<sup>®</sup> Rapid Memory Power Management (Intel<sup>®</sup> RMPM)
- Intel<sup>®</sup> Smart 2D Display Technology (Intel<sup>®</sup> S2DDT)

#### **Graphics Display Power Savings Technologies**

- Intel<sup>®</sup> (Seamless and Static) Display Refresh Rate Switching (DRRS) with eDP\* port
- Intel<sup>®</sup> Display Power Saving Technology (Intel<sup>®</sup> DPST 8.0)
- Intel <sup>®</sup> OLED Power Saving Technology (Intel <sup>®</sup> OPST) 1.1
- Panel Self-Refresh 2 (PSR 2)
- Low-Power Single Pipe (LPSP)
- Intel <sup>®</sup>Low Refresh Rate (LRR)
- eDP1.5 standard features:
  - Adaptive Sync
  - Early Transport
  - Panel Replay
  - AS SDP Asynchronous Secondary Data Packet
  - LOBF Link Off Between Frame
  - ALPM Advanced Link Power Management, Aux-less

#### **Graphics Core Power Savings Technologies**

- Graphics Dynamic Frequency
- Intel<sup>®</sup> Graphics Render Standby Technology (Intel<sup>®</sup> GRST)
- Intel Capped Frames Per Second (CFPS)



### **1.5 Thermal Management Support**

- Skin Temperature Control (STC)
- Intel<sup>®</sup> Adaptive Thermal Monitor
- Digital Thermal Sensor
- THERMTRIP# and PROCHOT# support
- Critical Temperature Detection
- Memory Thermal Throttling
- Fan Speed Control with DTS

Refer to Thermal Management on page 123 for more information.

### **1.6 Ballout Information**

For information on the Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor ball information, download the pdf, click Ø on the navigation pane and refer the spreadsheet, **825698-001\_Ballout.xlsx**.

### **1.7 Processor Testability**

A DCI on-board connector should be placed to enable Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor full debug capabilities. For Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor, a Direct Connect Interface Tool connector is highly recommended to enable lower C-state to debug.

The processor includes boundary-scan for board and system level testability.

## **1.8 Operating Systems Support**

| Processor Series                                                             | Windows* 10 OS (21H2,<br>22H2) | Windows* 11 OS | Chrome* OS | Linux* OS |
|------------------------------------------------------------------------------|--------------------------------|----------------|------------|-----------|
| Intel <sup>®</sup> Core <sup>™</sup> Ultra 200V<br>Series Processor          | Yes                            | Yes            | No         | Yes       |
| Intel <sup>®</sup> Core <sup>™</sup> Ultra 200V<br>Series Processor V-suffix | Yes                            | Yes            | No         | Yes       |

#### NOTE

Refer to OS Vendor site for more information regarding latest OS revision support.

## **1.9** Terminology and Special Marks

#### **Terminology Usage**

This document uses the term **Processor** to indicate the **Compute Tile + SOC Tile**. Individually, **Compute Tile** and **SOC Tile** is used.

#### Table 2.Terminology

| Term                                | Description                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4К                                  | Ultra High Definition (UHD)                                                                                                                                                                                                                                                                                                                                                                                |
| AES                                 | Advanced Encryption Standard                                                                                                                                                                                                                                                                                                                                                                               |
| AGC                                 | Adaptive Gain Control                                                                                                                                                                                                                                                                                                                                                                                      |
| API                                 | Application Programming Interface                                                                                                                                                                                                                                                                                                                                                                          |
| AVC                                 | Advanced Video Coding                                                                                                                                                                                                                                                                                                                                                                                      |
| BLT                                 | Block Level Transfer                                                                                                                                                                                                                                                                                                                                                                                       |
| BPP                                 | Bits per Pixel                                                                                                                                                                                                                                                                                                                                                                                             |
| CDR                                 | Clock and Data Recovery                                                                                                                                                                                                                                                                                                                                                                                    |
| CTLE                                | Continuous Time Linear Equalizer                                                                                                                                                                                                                                                                                                                                                                           |
| D0ix-states                         | USB controller power states ranging from D0i0 to D0i3, where D0i0 is fully powered on and D0i3 is primarily powered off. Controlled by SW.                                                                                                                                                                                                                                                                 |
| DDC                                 | Digital Display Channel                                                                                                                                                                                                                                                                                                                                                                                    |
| DDI                                 | Digital Display Interface for DisplayPort or HDMI/DVI                                                                                                                                                                                                                                                                                                                                                      |
| DFE                                 | Decision Feedback Equalizer                                                                                                                                                                                                                                                                                                                                                                                |
| DMA                                 | Direct Memory Access                                                                                                                                                                                                                                                                                                                                                                                       |
| DPPM                                | Dynamic Power Performance Management                                                                                                                                                                                                                                                                                                                                                                       |
| DP*                                 | DisplayPort*                                                                                                                                                                                                                                                                                                                                                                                               |
| DSC                                 | Display Stream Compression                                                                                                                                                                                                                                                                                                                                                                                 |
| DTS                                 | Digital Thermal Sensor                                                                                                                                                                                                                                                                                                                                                                                     |
| eDP*                                | Embedded DisplayPort*                                                                                                                                                                                                                                                                                                                                                                                      |
| EU                                  | Execution Unit in the Graphics Processor                                                                                                                                                                                                                                                                                                                                                                   |
| GSA                                 | Graphics in System Agent                                                                                                                                                                                                                                                                                                                                                                                   |
| HDCP                                | High-Bandwidth Digital Content Protection                                                                                                                                                                                                                                                                                                                                                                  |
| HDMI*                               | High Definition Multimedia Interface                                                                                                                                                                                                                                                                                                                                                                       |
| IMC                                 | Integrated Memory Controller                                                                                                                                                                                                                                                                                                                                                                               |
| Intel <sup>®</sup> 64<br>Technology | 64-bit memory extensions to the IA-32 architecture                                                                                                                                                                                                                                                                                                                                                         |
| Intel <sup>®</sup> DPST             | Intel <sup>®</sup> Display Power Saving Technology                                                                                                                                                                                                                                                                                                                                                         |
| Intel <sup>®</sup> PTT              | Intel <sup>®</sup> Platform Trust Technology                                                                                                                                                                                                                                                                                                                                                               |
| Intel <sup>®</sup> TXT              | Intel <sup>®</sup> Trusted Execution Technology                                                                                                                                                                                                                                                                                                                                                            |
| Intel <sup>®</sup> VT               | Intel <sup>®</sup> Virtualization Technology. Processor Virtualization, when used in conjunction with Virtual Machine Monitor software, enables multiple, robust independent software environments inside a single platform.                                                                                                                                                                               |
| Intel <sup>®</sup> VT-d             | Intel <sup>®</sup> Virtualization Technology (Intel <sup>®</sup> VT) for Directed I/O. Intel <sup>®</sup> VT-d is a hardware assist, under system software (Virtual Machine Manager or OS) control, for enabling I/O device Virtualization. Intel <sup>®</sup> VT-d also brings robust security by providing protection from errant DMAs by using DMA remapping, a key feature of Intel <sup>®</sup> VT-d. |
| Intel <sup>®</sup> TH               | Intel <sup>®</sup> Trace Hub                                                                                                                                                                                                                                                                                                                                                                               |
|                                     | continued                                                                                                                                                                                                                                                                                                                                                                                                  |

| Term               | Description                                                                                                                                                                                                                                                                                                                                                          |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IOV                | I/O Virtualization                                                                                                                                                                                                                                                                                                                                                   |
| IPU                | Image Processing Unit                                                                                                                                                                                                                                                                                                                                                |
| LFM                | Low Frequency Mode. corresponding to the Enhanced Intel SpeedStep <sup>®</sup> Technology's lowest voltage/frequency pair. It can be read at MSR CEh [47:40].                                                                                                                                                                                                        |
| LLC                | Last Level Cache                                                                                                                                                                                                                                                                                                                                                     |
| LPDDR5x            | Fifth generation Low Power Double Data Rate SDRAM memory technology, x- high frequency.                                                                                                                                                                                                                                                                              |
| LPSP               | Low-Power Single Pipe                                                                                                                                                                                                                                                                                                                                                |
| LSF                | Lowest Supported Frequency. This frequency is the lowest frequency where manufacturing confirms logical functionality under the set of operating conditions.                                                                                                                                                                                                         |
| LTR                | The Latency Tolerance Reporting (LTR) mechanism enables Endpoints to report their service latency requirements for Memory Reads and Writes to the Root Complex, so that power management policies for central platform resources (such as main memory, RC internal interconnects, and snoop resources) can be implemented to consider Endpoint service requirements. |
| MFM                | Minimum Frequency Mode. MFM is the minimum ratio supported by the processor and can be read from MSR CEh [55:48].                                                                                                                                                                                                                                                    |
| MLC                | Mid-Level Cache                                                                                                                                                                                                                                                                                                                                                      |
| MoP                | Memory on Package                                                                                                                                                                                                                                                                                                                                                    |
| MPEG               | Motion Picture Expert Group, international standard body JTC1/SC29/WG11 under ISO/IEC that has defined audio and video compression standards such as MPEG-1, MPEG-2, and MPEG-4, etc.                                                                                                                                                                                |
| NCTF               | Non-Critical to Function. NCTF locations are typically redundant ground or non-critical reserved balls/lands, so the loss of the solder joint continuity at end of life conditions will not affect the overall product functionality.                                                                                                                                |
| PECI               | Platform Environment Control Interface                                                                                                                                                                                                                                                                                                                               |
| PEG                | PCI Express* Graphics                                                                                                                                                                                                                                                                                                                                                |
| PL1, PL2, PL3, PL4 | Power Limit 1, Power Limit 2, Power Limit 3, Power Limit 4                                                                                                                                                                                                                                                                                                           |
| PMIC               | Power Management Integrated Circuit                                                                                                                                                                                                                                                                                                                                  |
| Processor          | The 64-bit multi-core component (package)                                                                                                                                                                                                                                                                                                                            |
| Processor Core     | The term "processor core" refers to the Si tile itself, which can contain multiple execution cores. Each execution core has an instruction cache, data cache, and 256-KB L2 cache. All execution cores share the LLC. P core - performance cores, and LP E-core- efficiency cores.                                                                                   |
| Processor Graphics | Intel <sup>®</sup> Processor Graphics                                                                                                                                                                                                                                                                                                                                |
| PSR                | Panel Self-Refresh                                                                                                                                                                                                                                                                                                                                                   |
| PSx                | Voltage regulator power states (PS0, PS1, PS2)                                                                                                                                                                                                                                                                                                                       |
| S0ix-states        | Processor residency idle standby power states.                                                                                                                                                                                                                                                                                                                       |
| SCI                | System Control Interrupt. SCI is used in the ACPI protocol.                                                                                                                                                                                                                                                                                                          |
| SDP                | Scenario Design Power                                                                                                                                                                                                                                                                                                                                                |
| SVID               | Serial Voltage IDentification Code<br>HW and SW protocol used by CPU to dynamically control a variable Voltage regulator                                                                                                                                                                                                                                             |
| SHA                | Secure Hash Algorithm                                                                                                                                                                                                                                                                                                                                                |

| Term                           | Description                               |
|--------------------------------|-------------------------------------------|
| SSC                            | Spread Spectrum Clock                     |
| TAC                            | Thermal Averaging Constant                |
| T&L                            | Thin and Light                            |
| ТВТ                            | Thunderbolt <sup>™</sup> Interface        |
| тсс                            | Thermal Control Circuit                   |
| TDP                            | Processor Base Power                      |
| TTV Processor Base<br>Power    | Thermal Test Vehicle Processor Base Power |
| VCC_PCORE,<br>VCC_ECORE, VCCL2 | Processor Core Power Supply               |
| V <sub>CCGT</sub>              | Processor Graphics Power Supply           |
| V <sub>CCSA</sub>              | System Agent Power Supply                 |
| VLD                            | Variable Length Decoding                  |
| VPID                           | Virtual Processor ID                      |
| V <sub>SS</sub>                | Processor Ground                          |

#### Table 3.Special Marks

| Mark | Definition                                                                                                                                                                                                                              |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| []   | Brackets ([]) sometimes follow a ball, pin, registers or a bit name. These brackets enclose a range of numbers, for example, TCP[2:0]_TXRX_P[1:0] may refer to four USB-C* pins or EAX[7:0] may indicate a range that is 8 bits length. |
| #    | A suffix of # indicates an active low signal. For example, CATERR# _N does not refer to a differential pair of signals such as CLK_P, CLK_N                                                                                             |
| h    | Hexadecimal numbers are identified with an h in the number. All numbers are decimal (base 10) unless otherwise specified. Non-obvious binary numbers have the 'b' enclosed at the end of the number. For example, 0101b                 |

## **1.10** Flexible High Speed I/O

Flexible Input/Output (I/O) is a technology that allows the High Speed I/O (HSIO) lanes to be configured for connection to a Gigabit Ethernet (GbE) Controller, a PCIe\* Controller, or an Extensible Host Controller Interface (xHCI) USB 3.2 Controller. Flexible I/O enables customers to optimize the allocation of the HSIO interfaces to better meet the I/O needs of their system.

#### NOTE

Some Flexible I/O multiplexing capabilities are not available on all SKUs.



#### Table 4. Acronyms

| Acronyms | Description                                               |
|----------|-----------------------------------------------------------|
| USB      | Universal Serial Bus                                      |
| PCIe*    | PCI Express* (Peripheral Component Interconnect Express*) |
| GbE      | Gigabit Ethernet                                          |
| HSIO     | High Speed Input/Output                                   |

## **1.10.1** Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor

#### Figure 3. Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor Flexible HSIO Lane Details

| Intel <sup>®</sup> Core <sup>™</sup> Ultra 200V<br>Series Processors | Fl  | FIA-1 FIA-2 FIA-3 |   |   |   |   |   | N | Max |    |         |      |
|----------------------------------------------------------------------|-----|-------------------|---|---|---|---|---|---|-----|----|---------|------|
| FIA LOS                                                              | 0 1 |                   | 0 | 1 | 2 | 3 | 0 | 1 | 2   | 3  | _       | vice |
| Flex I/O Lane                                                        | 1   | 2                 | 3 | 4 | 5 | 6 | 7 | 8 | 9   | 10 | Support |      |
| USB 3.2 Lanes                                                        | 1 2 |                   |   |   |   |   |   |   |     |    |         | 2    |
| PCIe - Gen4 Lanes                                                    |     |                   | 1 | 2 | 3 | 4 |   |   |     |    | 6       | -    |
| PCIe - Gen5 Lanes                                                    |     |                   |   |   |   |   | 5 | 6 | 7   | 8  | 0       | 5    |
| GbE Lanes                                                            |     |                   | Х |   |   |   |   |   |     |    | 0       | 1    |

FIA = Flexi-IO Adapter

FIA LOS = Flex-IO Adapter Lane Ownership Number

The 10 Flexible HSIO Lanes [10:1] support the following:

- 1. Up to eight PCIe\* Lanes
  - A maximum of six PCIe\* Root Ports (or devices) can be enabled
  - PCIe\* Lanes 1-4 (PCIe\* Controller #1 Gen4) and 5-8 (PCIe\* Controller #2 Gen5) must be individually configured
  - PCIe Gen5 Controller hardware and Gen5 PHY's will be validated and certified by Intel. Full support is pending on PCIe Gen5 third party vendor ecosystem readiness, device availability, and interoperability testing.
- 2. Up to two USB 3.2 Gen 1x1/2x1 Lanes
  - A maximum of two USB 3.2 Gen 1x1/2x1 Ports (or devices) can be enabled
  - USB 3.2 Gen 1x1 = First Generation with One 5 GT/s Data Lane
  - USB 3.2 Gen 2x1 = Second Generation with One 10 GT/s Data Lane
- 3. Up to one GbE Lane
  - A maximum of one GbE Port can be enabled



## 1.10.2 Flexible I/O Lane Selection

HSIO lane configuration and type is statically selected by soft straps.

## **1.11** Related Documents

| Document                                                                               | Document<br>Number |
|----------------------------------------------------------------------------------------|--------------------|
| Intel <sup>®</sup> Core <sup>™</sup> Ultra 200V Series Processor Datasheet Vol 2 of 2  | 831519             |
| Intel <sup>®</sup> Core <sup>™</sup> Ultra 200V Series Processors Specification Update | 827538             |

## 2.0 Processor and Device IDs

## 2.1 CPUID

#### Table 5. CPUID Format

| SKU             | CPUID  | Reserved<br>[31:28] | Extended<br>Family<br>[27:20] | Extended<br>Model<br>[19:16] | Reserved<br>[15:14] | Processor<br>Type<br>[13:12] | Family<br>Code<br>[11:8] | Model<br>Number<br>[7:4] | Stepping<br>ID<br>[3:0] |
|-----------------|--------|---------------------|-------------------------------|------------------------------|---------------------|------------------------------|--------------------------|--------------------------|-------------------------|
| 4P+4E A<br>Step | B06D0h | Reserved            | 0000000b                      | 1011b                        | Reserved            | 00b                          | 0110b                    | 1101b                    | 0000b                   |
| 4P+4E B<br>Step | B06D1h | Reserved            | 0000000b                      | 1011b                        | Reserved            | 00b                          | 0110b                    | 1101b                    | 0001b                   |

- The Extended Family, Bits [27:20] are used in conjunction with the Family Code, specified in Bits[11:8], to indicate whether the processor belongs to Intel<sup>®</sup> Core<sup>™</sup> processor family.
- The Extended Model, Bits [19:16] in conjunction with the Model Number, specified in Bits [7:4], are used to identify the model of the processor within the processor's family.
- The Family Code corresponds to Bits [11:8] of the EDX register after RESET, Bits [11:8] of the EAX register after the CPUID instruction is executed with a 1 in the EAX register, and the generation field of the Device ID register accessible through Boundary Scan.
- The Model Number corresponds to Bits [7:4] of the EDX register after RESET, Bits [7:4] of the EAX register after the CPUID instruction is executed with a 1 in the EAX register, and the model field of the Device ID register accessible through Boundary Scan.
- The Stepping ID in Bits [3:0] indicates the revision number of that model.
- When EAX is initialized to a value of '1', the CPUID instruction returns the Extended Family, Extended Model, Processor Type, Family Code, Model Number and Stepping ID value in the EAX register.

#### NOTE

The EDX processor signature value after reset is equivalent to the processor signature output value in the EAX register.

Cache and TLB descriptor parameters are provided in the EAX, EBX, ECX and EDX registers after the CPUID instruction is executed with a 2 in the EAX register.

## 2.2 PCI Configuration Header

Every PCI-compatible function has a standard PCI configuration header, as shown in the table below. This includes mandatory registers (Bold) to determine which driver to load for the device. Some of these registers define ID values for the PCI function, which are described in this chapter.

#### Table 6.PCI Configuration Header

| Byte3                            | Byte2         | Byte1             | Byte0           | Address |
|----------------------------------|---------------|-------------------|-----------------|---------|
| Device ID                        |               | Vendor ID (8086h) |                 | 00h     |
| Status                           |               | Command           |                 | 04h     |
| Class Code                       |               | Revision ID       |                 | 08h     |
| BIST                             | Header Type   | Latency Timer     | Cache Line Size | 0Ch     |
| Base Address Register0 (BAR0)    |               |                   | 10h             |         |
| Base Address Register1 (BAR1)    |               |                   |                 | 14h     |
| Base Address Register2 (BAR2)    |               |                   |                 | 18h     |
| Base Address Register3 (BAR3)    |               |                   |                 | 1Ch     |
| Base Address Register4 (BAR4)    |               |                   |                 | 20h     |
| Base Address Register5 (BAR5)    |               |                   |                 | 24h     |
| Card-bus CIS Pointer             |               |                   |                 | 28h     |
| Subsystem ID Subsystem Vendor ID |               |                   | ID              | 2Ch     |
| Expansion ROM Base Address       |               |                   |                 | 30h     |
| Reserved Capabilities Pointer    |               |                   | 34h             |         |
| Reserved                         |               |                   | 38h             |         |
| Maximum Latency                  | Minimum Grant | Interrupt Pin     | Interrupt Line  | 3Ch     |

### 2.3 Device IDs

This section specifies the device IDs of the processor.

#### Table 7. Host Device ID (DID0) and Processor Graphics Device ID (DID2)

| Processor<br>Line                                                         | Package | Compute<br>Tile P-Cores | Compute<br>Tile LP E-<br>Cores | SOC Tiles<br>LP<br>E-cores | Graphics<br>Configurati<br>on Xe2-<br>cores | Host Device ID<br>(DID0) | Processor<br>Graphics<br>Device ID<br>(DID2) |
|---------------------------------------------------------------------------|---------|-------------------------|--------------------------------|----------------------------|---------------------------------------------|--------------------------|----------------------------------------------|
| Intel <sup>®</sup><br>Core <sup>™</sup> Ultra<br>200V Series<br>Processor | 2833    | 4                       | 4                              | 0                          | Up to 4                                     | 6400h                    | 64A0h                                        |

#### Table 8.Other Device ID

| Device                                           | Bus / Device / Function | Intel <sup>®</sup> Core <sup>™</sup> Ultra<br>200V Series<br>Processors DID |  |
|--------------------------------------------------|-------------------------|-----------------------------------------------------------------------------|--|
| Dynamic Tuning Technology (DTT)                  | 0/4/0                   | 641Dh                                                                       |  |
| IPU                                              | 0/5/0                   | 645Dh                                                                       |  |
| USB Type-C Subsystem PCIe Root Port #21          | 0 / 7 / 0               | A84Eh                                                                       |  |
| USB Type-C Subsystem PCIe Root Port #22          | 0 / 7 / 1               | A84Fh                                                                       |  |
| USB Type-C Subsystem PCIe Root Port #23          | 0 / 7 / 2               | A860h                                                                       |  |
| Crashlog and Telemetry                           | 0/10/0                  | 647Dh                                                                       |  |
| NPU                                              | 0/ 11 / 0               | 643Eh                                                                       |  |
| Type-C Subsystem xHCI                            | 0/13/0                  | A831h                                                                       |  |
| Thunderbolt <sup>™</sup> DMA0                    | 0 / 13 / 2              | A833h                                                                       |  |
| Thunderbolt <sup>™</sup> DMA1                    | 0 / 13 / 3              | A834h                                                                       |  |
| THC #0 (Touch Host Controller) ID1               | 0 / 16 / 0              | A848h                                                                       |  |
| THC #0 (Touch Host Controller) ID2               | 0 / 16 / 0              | A849h                                                                       |  |
| THC #1 (Touch Host Controller) ID1               | 0/16/1                  | A84Ah                                                                       |  |
| THC #1 (Touch Host Controller) ID2               | 0/16/1                  | A84Bh                                                                       |  |
| I <sup>3</sup> C Controller #1                   | 0 / 17 / 0              | A87Ch                                                                       |  |
| I <sup>3</sup> C Controller #2                   | 0 / 17 / 2              | A877h                                                                       |  |
| Integrated Sensor Hub (ISH)                      | 0/18/0                  | A845h                                                                       |  |
| P2SB (16 bit)                                    | 0/18/1                  | A84Ch                                                                       |  |
| GSPI #2                                          | 0 / 18 / 6              | A846h                                                                       |  |
| Intel <sup>®</sup> CSME: HECI #1                 | 0/19/0                  | A862h                                                                       |  |
| Intel <sup>®</sup> CSME: HECI #2                 | 0/19/1                  | A863h                                                                       |  |
| Intel <sup>®</sup> CSME: HECI #3                 | 0 / 19 / 2              | A864h                                                                       |  |
| Standalone xHCI Controller                       | 0 / 20 / 0              | A87Dh                                                                       |  |
| Shared SRAM                                      | 0 / 20 / 2              | A87Fh                                                                       |  |
| CNVi: Wi-Fi*                                     | 0 / 20 / 3              | A840h                                                                       |  |
| CNVi: Bluetooth*                                 | 0 / 20 / 7              | A876h                                                                       |  |
| I <sup>2</sup> C Controller #0                   | 0 / 21 / 0              | A878h                                                                       |  |
| I <sup>2</sup> C Controller #1                   | 0/21/1                  | A879h                                                                       |  |
| I <sup>2</sup> C Controller #2                   | 0 / 21 / 2              | A87Ah                                                                       |  |
| I <sup>2</sup> C Controller #3                   | 0 / 21 / 3              | A87Bh                                                                       |  |
| Intel <sup>®</sup> CSME: HECI #1 (CSE)           | 0 / 22 / 0              | A870h                                                                       |  |
| Intel <sup>®</sup> CSME: HECI #2 (CSE)           | 0 / 22 / 1              | A871h                                                                       |  |
| Intel <sup>®</sup> CSME: IDE Redirection (IDE-R) | 0 / 22 / 2              | A872h                                                                       |  |
|                                                  | •                       | continued                                                                   |  |

| Device                                                                                            | Bus / Device / Function | Intel <sup>®</sup> Core <sup>™</sup> Ultra<br>200V Series<br>Processors DID |
|---------------------------------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------|
| Intel <sup>®</sup> CSME: Keyboard and Text (KT)<br>Redirection                                    | 0 / 22 / 3              | A873h                                                                       |
| Intel <sup>®</sup> CSME: HECI #3 (CSE)                                                            | 0 / 22 / 4              | A874h                                                                       |
| Intel <sup>®</sup> CSME: HECI #4 (CSE)                                                            | 0 / 22 / 5              | A875h                                                                       |
| Intel <sup>®</sup> CSME: HECI #1                                                                  | 0 / 24 / 0              | A85Dh                                                                       |
| Intel <sup>®</sup> CSME: HECI #2                                                                  | 0 / 24 / 1              | A85Eh                                                                       |
| Intel <sup>®</sup> CSME: HECI #3                                                                  | 0 / 24 / 2              | A85Fh                                                                       |
| I <sup>2</sup> C Controller #4                                                                    | 0 / 25 / 0              | A850h                                                                       |
| I <sup>2</sup> C Controller #5                                                                    | 0 / 25 / 1              | A851h                                                                       |
| UART #2                                                                                           | 0 / 25 / 2              | A852h                                                                       |
| PCI Express Root Port #1                                                                          | 0 / 28 / 0              | A838h                                                                       |
| PCI Express Root Port #2                                                                          | 0 / 28 / 1              | A839h                                                                       |
| PCI Express Root Port #3                                                                          | 0 / 28 / 2              | A83Ah                                                                       |
| PCI Express Root Port #4                                                                          | 0 / 28 / 3              | A83Bh                                                                       |
| PCI Express Root Port #5                                                                          | 0 / 28 / 4              | A83Ch                                                                       |
| PCI Express Root Port #6                                                                          | 0 / 28 / 5              | A83Dh                                                                       |
| UART #0                                                                                           | 0 / 30 / 0              | A825h                                                                       |
| UART #1                                                                                           | 0/30/1                  | A826h                                                                       |
| GSPI #0                                                                                           | 0 / 30 / 2              | A827h                                                                       |
| GSPI #1                                                                                           | 0 / 30 / 3              | A830h                                                                       |
| eSPI Controller                                                                                   | 0/31/0                  | A807h                                                                       |
| P2SB (8 bit)                                                                                      | 0/31/1                  | A820h                                                                       |
| РМС                                                                                               | 0 / 31 / 2              | A821h                                                                       |
| Intel <sup>®</sup> High Definition Audio (Intel <sup>®</sup> HD Audio) AVS (Audio, Voice, Speech) | 0 / 31 / 3              | A828h                                                                       |
| SPI (flash) Controller                                                                            | 0/31/5                  | A823h                                                                       |
| GbE Controller: Corporate/Intel <sup>®</sup> vPro <sup>™</sup><br>(Default)                       | 0/31/6                  | 550Eh                                                                       |
| GbE Controller: Consumer                                                                          | 0 / 31 / 6              | 550Fh                                                                       |
| Intel <sup>®</sup> Trace Hub (Intel <sup>®</sup> TH)                                              | 0/31/7                  | A824h                                                                       |

#### Table 9. ACPI Device ID for GPIO Controller

| ACPI ID             | Note     |
|---------------------|----------|
| SOC GPIO Controller | INTC105D |



## 2.4 Revision IDs

The Revision ID (RID) register is an 8-bit register located at offset 08h in the PCI header of every PCI/PCIe\* function. The RID register is used by software to identify a particular component stepping when a driver change or patch unique to that stepping is needed.

## 3.0 Package Mechanical Specifications

## **3.1 Package Mechanical Attributes**

The Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor series use a Flip Chip technology available in a Ball Grid Array (BGA) package. The following table provides an overview of the package mechanical attributes.

#### Table 10. Package Mechanical Attributes

| Package               | Parameter                                                 | Intel <sup>®</sup> Core <sup>™</sup> Ultra 200V Series<br>Processor Series               |
|-----------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------|
|                       | Package Type                                              | Flip Chip Ball Grid Array                                                                |
| Package Technology    | Interconnect                                              | Ball Grid Array (BGA)                                                                    |
|                       | Lead Free                                                 | Yes                                                                                      |
|                       | Halogenated Flame<br>Retardant Free                       | Yes                                                                                      |
| Package Configuration | Solder Ball Composition                                   | LTS                                                                                      |
|                       | Ball Count                                                | 2833                                                                                     |
|                       | Grid Array Pattern                                        | Balls anywhere                                                                           |
|                       | Land Side Capacitors                                      | Yes                                                                                      |
|                       | Die Side Capacitors                                       | No                                                                                       |
|                       | Die Configuration                                         | Foveros: Base Die + Top Die<br>Memory on Package                                         |
|                       | Nominal Package Size                                      | 27.5 x 27 mm                                                                             |
| Package Dimensions    | Die Z-height (BGA Pre-<br>SMT Bottom to DRAM<br>Top) (mm) | 1.34mm +/- 0.096 (16 GB: 2 x 8GB<br>DRAM) /<br>1.58mm +/- 0.096 (32GB: 2 x 16GB<br>DRAM) |
|                       | Minimum Ball pitch                                        | 0.5 mm                                                                                   |

## **3.2 Package Loading and Tile Pressure Specifications**

Intel has defined the static compressive load limits and maximum pressure specs that can be applied to the package for the following SKUs.

### 3.2.1 Static Compressive Load Specification

 Considerations should be made to ensure steady state static loading on the packages that does not exceed the limits recommended. Excessive steady state static loading can induce solder ball cracks, especially over a period of time resulting in higher failure rate.

- This static compressive load is not to be exceeded; therefore the tolerance of the package and the tolerances of the thermal solution (including attach mechanism) should be taken into account when calculating or measuring static load on the package.
- An ideal thermal solution design would apply a load as uniform as possible on all dies in order to optimize thermal performance and minimize mechanical risk

|                                                                           | Package PCB Confi   | Back Plate<br>Configurati<br>on <=10 lbf | Supported Load       |                      |                      |    |
|---------------------------------------------------------------------------|---------------------|------------------------------------------|----------------------|----------------------|----------------------|----|
| Package                                                                   |                     |                                          | 10.1 lbf -<br>15 lbf | 15.1 lbf -<br>20 lbf | 20.1 lbf -<br>25 lbf |    |
| Intel <sup>®</sup> Core <sup>™</sup><br>Ultra 200V<br>Series<br>Processor | 0.6 mm to<br>0.8 mm | Upto 0.5 mm                              | Yes                  | Yes                  | No                   | No |

Notes: 1. At a minimum, corner glue is required.

- 2. If using backplate, recommended maximum back plate thickness is 0.5 mm.
- 3. This specification is based on limited testing for design characterization.
- 4. All values are pre-silicon values and are subject to be changed.

#### **3.2.2 Maximum Pressure Specifications**

A more relevant metric for concentrated loading is chosen by Intel based on the physics of failure to evaluate tile damage risk due to thermal solution enabling .

- **Static Compressive Pressure** refers to the long-term steady state pressure applied to the tile from the thermal solution after system assembly is complete
- **Transient Compressive Pressure** refers to the pressure on the tiles at any moment during the thermal solution assembly/disassembly procedures. Other system procedures such as repair/rework can also cause high pressure loading to occur on the tile and should be evaluated to ensure these limits are not exceeded

Metric: This metric is pressure over a 2 mm x 2 mm area

#### **Measurement Method**

#### Table 11. Package Loading Specifications

| Package                                                                                                                                                                                                            | Static Compressive Pressure <sup>1</sup> [PSI] | Transient Compressive Pressure <sup>1</sup><br>[PSI] |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------------------------------------------------|--|--|
| Intel <sup>®</sup> Core <sup>™</sup> Ultra<br>200V Series 800psi<br>Processor                                                                                                                                      |                                                | 800psi                                               |  |  |
| <i>Notes:</i> • This is the load and pressure that has been tested by Intel for a single assembly cycle. This metric is a pressure over 2 mm <sup>2</sup> (2 mm x 2 mm) area.                                      |                                                |                                                      |  |  |
| • For Static compressive pressure, the load conditions and corresponding pressure conditions need to be followed by the thermal attach design of maximum 10lbf on 0.6mm board and maximum of 15lbf on 0.8mm board. |                                                |                                                      |  |  |

# 3.3 Package Storage Specifications

| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                            | Minimum                                                                             | Maximum                                                                                                                             |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|
| TABSOLUTE STORAGE         The non-operating device storage temperal Damage (latent or otherwise) may occur w subjected to this temperature for any leng time in Intel Original sealed moisture barri and / or box.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                        | - 25°C                                                                              | 125°C                                                                                                                               |  |
| TSUSTAINED STORAGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | The ambient storage temperature limit (in shipping media) for the sustained period of time                                                                                                                                                                                                                                                                                                                                             | -5°C                                                                                | 40°C                                                                                                                                |  |
| RH <sub>SUSTAINED</sub> STORAGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | The maximum device storage relative humidity for<br>the sustained period of time as specified below in<br>Intel Original sealed moisture barrier bag and / or<br>box                                                                                                                                                                                                                                                                   | 60% @ 24°C                                                                          |                                                                                                                                     |  |
| TIMESUSTAINED STORAGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Maximum time: associated with customer shelf life<br>in Intel Original sealed moisture barrier bag and /<br>or box                                                                                                                                                                                                                                                                                                                     | NA                                                                                  | Moisture Sensitive<br>Devices:<br>60 months from bag seal<br>date;<br>Non-moisture<br>sensitive devices:<br>60 months from lot date |  |
| Storage Conditions Processors in a non-operational state may be installed in a platform, in a tray, boxed, or loose and may be sealed in airtight package or exposed to free air. Under these conditions, processor landings should not be connected to any supply voltages, have any I/Os biased, or receive any clocks. Upon exposure to "free air" (that is, unsealed packaging or a device removed from packaging material), the processor should be handled in accordance with moisture sensitivity labeling (MSL) as indicated on the packaging material. Boxed Land Grid Array packaged (LGA) processors are MSL 1 ('unlimited' or unaffected) as they are not heated in order to be inserted in the socket. |                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                     |                                                                                                                                     |  |
| moisture barrier bag<br>that is not to be elec<br>2. Specified temperatu<br>applicable JEDEC J-S<br>handling practices a<br>3. Post board attaches                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | plies to the un-assembled component only and does r<br>plies to the un-assembled component device that is r<br>strically connected to a voltage reference or I/O signa<br>res are based on data collected. Exceptions for surfac<br>STD-020 and MAS documents. The JEDEC, J-STD-020<br>pply to all moisture sensitive devices removed from th<br>storage temperature limits are not specified for non-I<br>for storage specifications. | not assembled in<br>ls.<br>e mount re-flow<br>moisture level ra<br>ne moisture barr | a board or socket<br>are specified by<br>ating and associated<br>ier bag.                                                           |  |

# 4.0 Memory Mapping

This chapter describes (from the processor perspective) the memory ranges that the Processor decodes.

## 4.1 Functional Description

#### 4.1.1 PCI Devices and Functions

The Processor incorporates a variety of PCI devices and functions, as shown in the following table. If for some reason, the particular system platform does not want to support any one of the Device Functions, with the exception of D30:F0, they can individually be disabled. The integrated Gigabit Ethernet controller will be disabled if no Platform LAN Connect component is detected (Gigabit Ethernet Controller on page 200). When a function is disabled, it does not appear to the software. A disabled function will not respond to any register reads or writes, ensuring that these devices appear hidden to software.

#### 4.1.2 Fixed I/O Address Ranges

The following table shows the Fixed I/O decode ranges from the processor perspective.

#### NOTE

For each I/O range, there may be separate behavior for reads and writes.

I/O cycles that go to target ranges that are marked as Reserved will be handled as follow : writes are ignored and reads will return all 1's. The P2SB will claim many of the fixed I/O accesses and forward those transactions over IOSF-SB to their functional target.

Address ranges that are not listed or marked Reserved are NOT positively decoded (unless assigned to one of the variable ranges) and will be internally terminated.

| I/O<br>Address | Read Target          | Write Target         | Internal Unit (Unless[E]:<br>External) <sup>2</sup> | Separate Enable/Disable |
|----------------|----------------------|----------------------|-----------------------------------------------------|-------------------------|
| 20h – 21h      | Interrupt Controller | Interrupt Controller | Interrupt                                           | None                    |
| 24h – 25h      | Interrupt Controller | Interrupt Controller | Interrupt                                           | None                    |
| 28h – 29h      | Interrupt Controller | Interrupt Controller | Interrupt                                           | None                    |
| 2Ch – 2Dh      | Interrupt Controller | Interrupt Controller | Interrupt                                           | None                    |
| 2E-2F          | Super I/O            | Super I/O            | [E] Forwarded to eSPI                               | Yes.<br>ESPI_IOD_IOE.SE |
| continued      |                      |                      |                                                     |                         |

#### Table 12. Fixed I/O Ranges Decoded by Processor

| I/O<br>Address   | Read Target                 | Write Target                | Internal Unit (Unless[E]:<br>External) <sup>2</sup> | Separate Enable/Disable                                     |
|------------------|-----------------------------|-----------------------------|-----------------------------------------------------|-------------------------------------------------------------|
| 30h - 31h        | Interrupt Controller        | Interrupt Controller        | Interrupt                                           | None                                                        |
| 34h – 35h        | Interrupt Controller        | Interrupt Controller        | Interrupt                                           | None                                                        |
| 38h – 39h        | Interrupt Controller        | Interrupt Controller        | Interrupt                                           | None                                                        |
| 3Ch – 3Dh        | Interrupt Controller        | Interrupt Controller        | Interrupt                                           | None                                                        |
| 40h              | Timer/Counter               | Timer/Counter               | 8254 Timer                                          | None                                                        |
| 42h-43h          | Timer/Counter               | Timer/Counter               | 8254 Timer                                          | None                                                        |
| 4E-4F            | Microcontroller             | Microcontroller             | [E] Forwarded to eSPI                               | Yes.<br>ESPI_IOD_IOE.ME2                                    |
| 50h              | Timer/Counter               | Timer/Counter               | 8254 Timer                                          | None                                                        |
| 52h-53h          | Timer/Counter               | Timer/Counter               | 8254 Timer                                          | None                                                        |
| 60h              | Keyboard Controller         | Keyboard Controller         | [E] Forwarded to eSPI                               | Yes, with 64h.<br>ESPI_IOD_IOE.KE                           |
| 61h              | NMI Controller              | NMI Controller              | CPU I/F                                             | None                                                        |
| 62h              | Microcontroller             | Microcontroller             | [E] Forwarded to eSPI                               | Yes, with 66h.<br>ESPI_IOD_IOE.ME1                          |
| 63h              | NMI Controller <sup>1</sup> | NMI Controller <sup>1</sup> | CPU I/F                                             | Yes, alias to 61h.<br>GIC.P61AE                             |
| 64h              | Keyboard Controller         | Keyboard Controller         | [E] Forwarded to eSPI                               | Yes, with 60h.<br>ESPI_IOD_IOE.KE                           |
| 65h              | NMI Controller <sup>1</sup> | NMI Controller <sup>1</sup> | CPU I/F                                             | Yes, alias to 61h.<br>GIC.P61AE                             |
| 66h              | Microcontroller             | Microcontroller             | [E] Forwarded to eSPI                               | Yes, with 62h.<br>ESPI_IOD_IOE.ME1                          |
| 67h              | NMI Controller <sup>1</sup> | NMI Controller <sup>1</sup> | CPU I/F                                             | Yes, alias to 61h.<br>GIC.P61AE                             |
| 70h              | RTC Controller              | NMI and RTC<br>Controller   | RTC                                                 | None                                                        |
| 71h              | RTC Controller              | RTC Controller              | RTC                                                 | None                                                        |
| 72h              | RTC Controller              | RTC Controller              | RTC                                                 | None.<br>Alias to 70h if<br>RC.UE <sup>4</sup> =0, else 72h |
| 73h              | RTC Controller              | RTC Controller              | RTC                                                 | None.<br>Alias to 71h if<br>RC.UE='0', else 73h             |
| 74h              | RTC Controller              | RTC Controller              | RTC                                                 | None                                                        |
| 75h              | RTC Controller              | RTC Controller              | RTC                                                 | None                                                        |
| 76h-77h          | RTC Controller              | RTC Controller              | RTC                                                 | None.<br>Alias to 70h-71h if<br>RC.UE=0, else 76h-77h       |
| 80h <sup>3</sup> | eSPI or PCIe                | eSPI or PCIe                | Read:<br>[E] eSPI or PCIe                           | None.<br>PCIe if GCS.RPR='1',                               |

| I/O<br>Address | Read Target          | Write Target         | Internal Unit (Unless[E]:<br>External) <sup>2</sup>            | Separate Enable/Disable                    |
|----------------|----------------------|----------------------|----------------------------------------------------------------|--------------------------------------------|
|                |                      |                      | Write:<br>[E] eSPI or<br>[E] PCIe                              | else eSPI                                  |
| 84h - 86h      | eSPI or PCIe         | eSPI or PCIe         | Read:<br>[E] eSPI or PCIe<br>Write:<br>[E] eSPI or<br>[E] PCIe | None.<br>PCIe if GCS.RPR='1',<br>else eSPI |
| 88h            | eSPI or PCIe         | eSPI or PCIe         | Read:<br>[E] eSPI or PCIe<br>Write:<br>[E] eSPI or<br>[E] PCIe | None.<br>PCIe if GCS.RPR='1',<br>else eSPI |
| 8Ch - 8Eh      | eSPI or PCIe         | eSPI or PCIe         | Read:<br>[E] eSPI or PCIe<br>Write:<br>[E] eSPI or<br>[E] PCIe | None.<br>PCIe if GCS.RPR='1',<br>else eSPI |
| 90h            | eSPI                 | eSPI                 | Read:<br>[E] eSPI<br>Write:<br>[E] eSPI                        | None.<br>Alias to 80h                      |
| 92h            | Reset Generator      | Reset Generator      | CPU I/F                                                        | None                                       |
| 94h - 96h      | eSPI                 | eSPI                 | Read:<br>[E] eSPI<br>Write:<br>[E] eSPI                        | None.<br>Alias to 8xh                      |
| 98h            | eSPI                 | eSPI                 | Read:<br>[E] eSPI<br>Write:<br>[E] eSPI                        | None.<br>Alias to 88h                      |
| 9Ch - 9Eh      | eSPI                 | eSPI                 | Read:<br>[E] eSPI<br>Write:<br>[E] eSPI                        | None.<br>Alias to 8xh                      |
| A0h - A1h      | Interrupt Controller | Interrupt Controller | Interrupt                                                      | None                                       |
| A4h - A5h      | Interrupt Controller | Interrupt Controller | Interrupt                                                      | None                                       |
| A8h - A9h      | Interrupt Controller | Interrupt Controller | Interrupt                                                      | None                                       |
| ACh - ADh      | Interrupt Controller | Interrupt Controller | Interrupt                                                      | None                                       |
| B0h - B1h      | Interrupt Controller | Interrupt Controller | Interrupt                                                      | None                                       |
| B2h - B3h      | Power Management     | Power Management     | Power Management                                               | None                                       |
| B4h - B5h      | Interrupt Controller | Interrupt Controller | Interrupt                                                      | None                                       |
| B8h - B9h      | Interrupt Controller | Interrupt Controller | Interrupt                                                      | None                                       |
| BCh - BDh      | Interrupt Controller | Interrupt Controller | Interrupt                                                      | None continued                             |

| I/O<br>Address                                                                                                                         | Read Target          | Write Target         | Internal Unit (Unless[E]:<br>External) <sup>2</sup> | Separate Enable/Disable  |
|----------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|-----------------------------------------------------|--------------------------|
| 200-207h                                                                                                                               | Gameport Low         | Gameport Low         | Forwarded to eSPI                                   | Yes.<br>ESPI_CS1IORE.LGE |
| 208-20Fh                                                                                                                               | Gameport High        | Gameport High        | Forwarded to eSPI                                   | Yes<br>ESPI_CS1IORE.HGRE |
| 4D0h - 4D1h                                                                                                                            | Interrupt Controller | Interrupt Controller | Interrupt Controller                                | None                     |
| CF9h                                                                                                                                   | Reset Generator      | Reset Generator      | Interrupt controller                                | None                     |
| Notes: 1. Only if the Port 61 Alias Enable bit (GIC.P61AE) bit is set. Otherwise, the cycle is internally terminated by the Processor. |                      |                      |                                                     |                          |

2. Destination of eSPI when eSPI Disabled pin strap is 0.

3. This includes byte, word or double-word (DW) access at I/O address 80h.

## 4.1.3 Variable I/O Decode Ranges

The following Table shows the Variable I/O Decode Ranges. They are set using Base Address Registers (BARs) or other configuration bits in the various configuration spaces. The PnP software (PCI or ACPI) can use their configuration mechanisms to set and adjust these values.

#### WARNING

The Variable I/O Ranges should not be set to conflict with the Fixed I/O Ranges. There may some unpredictable results if the configuration software allows conflicts to occur. The Processor does not perform any checks for conflicts.

#### Table 13.Variable I/O Decode Ranges

| Range Name <sup>1</sup>                         | Mappable                  | Size (Bytes)   | Target                                      |  |
|-------------------------------------------------|---------------------------|----------------|---------------------------------------------|--|
| АСРІ                                            | Anywhere in 64K I/O Space | 256            | Power Management                            |  |
| IDE Bus Host                                    | Anywhere in 64K I/O Space | 16 or 32 Bytes | Intel <sup>®</sup> AMT IDE-R                |  |
| ТСО                                             | Anywhere in 64K I/O Space | 32             | SMB Unit                                    |  |
| Parallel Port                                   | 3 ranges in 64K I/O Space | 8              | eSPI                                        |  |
| Serial Port 1                                   | 8 Ranges in 64K I/O Space | 8              | eSPI                                        |  |
| Serial Port 2                                   | 8 Ranges in 64K I/O Space | 8              | eSPI                                        |  |
| Serial Port 3                                   | 8 Ranges in 64K I/O space | 8              | eSPI                                        |  |
| LPC Generic 1                                   | Anywhere in 64K I/O Space | 4 to 256 Bytes | eSPI                                        |  |
| LPC Generic 2                                   | Anywhere in 64K I/O Space | 4 to 256 Bytes | eSPI                                        |  |
| LPC Generic 3                                   | Anywhere in 64K I/O Space | 4 to 256 Bytes | eSPI                                        |  |
| LPC Generic 4                                   | Anywhere in 64K I/O Space | 4 to 256 Bytes | eSPI                                        |  |
| IO Trapping Ranges                              | Anywhere in 64K I/O Space | 1 to 256 Bytes | Тгар                                        |  |
| PCI Express* Root Ports                         | Anywhere in 64K I/O Space | I/O Base/Limit | PCI Express* Root Ports<br>1-10             |  |
| Keyboard and Text (KT)                          | Anywhere in 64K I/O Space | 8              | Intel <sup>®</sup> AMT Keyboard and<br>Text |  |
| Note: All ranges are decoded directly from IOC. |                           |                |                                             |  |

## 4.2 Memory Map

The following table shows (from the processor perspective) the memory ranges that the processor will decode. Cycles that are not directed to any of the internal memory targets, will be host aborted.

PCIe cycles generated by external PCIe hosts will be positively decoded unless they fall in the PCI-PCI bridge memory forwarding ranges (those addresses are reserved for PCI peer-to-peer traffic). Software must not attempt locks to the processor's memory-mapped I/O ranges.

#### NOTE

Total ports are different for the different SKUs.

#### Table 14. Processor Memory Decode Ranges (Processor Perspective)

| Memory Range                                   | Target                      | Dependency/Comments                                                                                          |
|------------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------|
| 000E 0000 - 000E FFFF                          | eSPI or SPI                 | Bit 6 in BIOS Decode Enable Register is set                                                                  |
| 000F 0000 - 000F FFFF                          | eSPI or SPI                 | Bit 7 in BIOS Decode Enable Register is set                                                                  |
| FECX X000 - FECX X040                          | I/O(x)APIC inside processor | XX controlled via APIC Range Select (ASEL) field and APIC Enable (AEN) bit                                   |
| FECX X000 - FECX XFFF                          | PCIe port N (N=1 to 10)     | X controlled via PCIe root port N IOxAPIC Range Base/Limit registers and Port N I/OxApic Enable (PAE) is set |
| FEC1 0000 - FEC1 7FFF                          | PCIe port 1                 | PCIe root port 1 I/OxApic Enable (PAE) is set                                                                |
| FEC1 8000 - FEC1 FFFF                          | PCIe port 2                 | PCIe root port 2 I/OxApic Enable (PAE) is set                                                                |
| FEC2 0000 - FEC2 7FFF                          | PCIe port 3                 | PCIe root port 3 I/OxApic Enable (PAE) is set                                                                |
| FEC2 8000 - FEC2 FFFF                          | PCIe port 4                 | PCIe root port 4 I/OxApic Enable (PAE) is set                                                                |
| FEC3 0000 - FEC3 7FFF                          | PCIe port 5                 | PCIe root port 5 I/OxApic Enable (PAE) is set                                                                |
| FEC3 8000 - FEC3 FFFF                          | PCIe port 6                 | PCIe root port 6 I/OxApic Enable (PAE) is set                                                                |
| FEC4 0000 - FEC4 7FFF                          | PCIe port 7                 | PCIe root port 7 I/OxApic Enable (PAE) is set                                                                |
| FEC4 8000 - FEC4 FFFF                          | PCIe port 8                 | PCIe root port 8 I/OxApic Enable (PAE) is set                                                                |
| FEC5 0000 - FEC5 7FFF                          | PCIe port 9                 | PCIe root port 9 I/OxApic Enable (PAE) is set                                                                |
| FEC5 8000 - FEC5 FFFF                          | PCIe port 10                | PCIe root port 10 I/OxApic Enable (PAE) is set                                                               |
| FEF0 0000 - FEFF FFFF                          | eSPI or SPI                 | uCode Patch Region Enable UCPR.UPRE is set                                                                   |
| FFC0 0000 - FFC7 FFFF<br>FF80 0000 - FF87 FFFF | eSPI or SPI                 | Bit 8 in BIOS Decode Enable Register is set                                                                  |
| FFC8 0000 - FFCF FFFF<br>FF88 0000 - FF8F FFFF | eSPI or SPI                 | Bit 9 in BIOS Decode Enable Register is set                                                                  |
| FFD0 0000 - FFD7 FFFF<br>FF90 0000 - FF97 FFFF | eSPI or SPI                 | Bit 10 in BIOS Decode Enable Register is set                                                                 |
| FFD8 0000 – FFDF FFFF<br>FF98 0000 - FF9F FFFF | eSPI or SPI                 | Bit 11 in BIOS Decode Enable Register is set                                                                 |
| FFE0 0000 - FFE7 FFFF<br>FFA0 0000 - FFA7 FFFF | eSPI or SPI                 | Bit 12 in BIOS Decode Enable Register is set                                                                 |
|                                                |                             | continued                                                                                                    |

| Memory Range                                   | Target                                                                            | Dependency/Comments                                                                                                  |
|------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| FFE8 0000 – FFEF FFFF<br>FFA8 0000 – FFAF FFFF | eSPI or SPI                                                                       | Bit 13 in BIOS Decode Enable Register is set                                                                         |
| FFF0 0000 - FFF7 FFFF<br>FFB0 0000 - FFB7 FFFF | eSPI or SPI                                                                       | Bit 14 in BIOS Decode Enable Register is set                                                                         |
| FFFC 0000 - FFFF FFFF                          | eSPI, SPI, or Intel <sup>®</sup> CSME                                             | Always enabled.<br>Refer to Table 15 on page 45 for swappable ranges                                                 |
| FFF8 0000 - FFFB FFFF<br>FFB8 0000 - FFBF FFFF | eSPI or SPI                                                                       | Always enabled.<br>Refer to Table 15 on page 45 for swappable ranges                                                 |
| FF70 0000 - FF7F FFFF<br>FF30 0000 - FF3F FFFF | eSPI or SPI                                                                       | Bit 3 in BIOS Decode Enable Register is set                                                                          |
| FF60 0000 - FF6F FFFF<br>FF20 0000 - FF2F FFFF | eSPI or SPI                                                                       | Bit 2 in BIOS Decode Enable Register is set                                                                          |
| FF50 0000 - FF5F FFFF<br>FF10 0000 - FF1F FFFF | eSPI or SPI                                                                       | Bit 1 in BIOS Decode Enable Register is set                                                                          |
| FF40 0000 - FF4F FFFF<br>FF00 0000 - FF0F FFFF | eSPI or SPI                                                                       | Bit 0 in BIOS Decode Enable Register is set                                                                          |
| FED0 X000 - FED0 X3FF                          | НРЕТ                                                                              | BIOS determines "fixed" location which is one of four 1 KB ranges where X (in the first column) is 0h, 1h, 2h, or 3h |
| FED4 0000 - FED4 7FFF                          | SPI (set by strap)                                                                | TPM and Trusted Mobile KBC                                                                                           |
| FED4 C000 - FED4 FFFF                          | Processor Internal (PSF Error<br>Handler)                                         | Always enabled                                                                                                       |
| FED6 0000 - FED6 1FFF                          | Processor Internal (Intel <sup>®</sup><br>Trace Hub (Intel <sup>®</sup> TH)/xHCI) | Always enabled                                                                                                       |
| FED5 0000 - FED5 FFFF                          | Intel <sup>®</sup> CSME                                                           | Always enabled                                                                                                       |
| FED7 0000 - FED7 4FFF                          | Internal Device                                                                   | Security feature related                                                                                             |
| 128 KB anywhere in 4 GB range                  | LAN Controller (CSR<br>registers)                                                 | Enable via standard PCI mechanism (Device 31:Function 6)                                                             |
| 4 KB anywhere in 4 GB range                    | LAN Controller (LAN space on Flash)                                               | Enable via standard PCI mechanism (Device 31:Function 6)                                                             |
| 64 KB anywhere in 64-bit address range         | USB Host Controller                                                               | Enable via standard PCI mechanism (Device 20, Function 0)                                                            |
| 2 MB anywhere in 4 GB range                    | USB Device Controller                                                             | Enable via standard PCI mechanism (Device 20, Function 1)                                                            |
| 24 KB anywhere in 4 GB range                   | USB Device Controller                                                             | Enable via standard PCI mechanism (Device 20, Function 1)                                                            |
| 16 KB anywhere in 64-bit addressing space      | Intel <sup>®</sup> HD Audio Subsystem                                             | Enable via standard PCI mechanism (Device 31, Function 3)                                                            |
| 4 KB anywhere in 64-bit addressing space       | Intel <sup>®</sup> HD Audio Subsystem                                             | Enable via standard PCI mechanism (Device 31, Function 3)                                                            |
| 64 KB anywhere in 64-bit<br>addressing space   | Intel <sup>®</sup> HD Audio Subsystem                                             | Enable via standard PCI mechanism (Device 31, Function 3)                                                            |
| 32 Bytes anywhere in 64-<br>bit address range  | SMBus                                                                             | Enable via standard PCI mechanism (Device 31: Function 4)                                                            |
| Memory Base/Limit<br>anywhere in 4 GB range    | PCI Express* Root Ports 1-10                                                      | Enable via standard PCI mechanism                                                                                    |
|                                                |                                                                                   | continued                                                                                                            |

| Memory Range                                                          | Target                                                                               | Dependency/Comments                                       |
|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------|
| Prefetchable Memory<br>Base/Limit anywhere in<br>64-bit address range | PCI Express* Root Ports 1-10                                                         | Enable via standard PCI mechanism                         |
| 16 Bytes anywhere in 64-<br>bit address range                         | Intel <sup>®</sup> CSMEI #1, #2, #3, #4                                              | Enable via standard PCI mechanism                         |
| 4 KB anywhere in 4 GB range                                           | Intel <sup>®</sup> AMT Keyboard and Text                                             | Enable via standard PCI mechanism (Device 22: Function 3) |
| 16 MB anywhere in 64-bit address range                                | P2SB                                                                                 | Enable via standard PCI mechanism                         |
| 12 4 KB slots anywhere in 64-bit address range                        | $\rm I^{3}C$ function has 8 KB BAR, all others (I <sup>2</sup> C/SPI/UART) are 4 KB. | Enable via standard PCI mechanism                         |
| 1 MB (BAR0) or 4 KB<br>(BAR1) in 4GB range                            | Integrated Sensor Hub                                                                | Enable via standard PCI mechanism (Device 19: Function 0) |
| 8 KB slot anywhere in 4<br>GB range                                   | Integrated Wi-Fi*                                                                    | Enable via standard PCI mechanism                         |
| 8 KB slot and 4 KB slot<br>anywhere in 4 GB range                     | РМС                                                                                  | Enable via standard PCI mechanism                         |
| 8 KB slot and 4 KB slot<br>anywhere in 4 GB range                     | Shared SRAM                                                                          | Enable via standard PCI mechanism                         |
| Two 32 KB anywhere in 64-bit address range                            | THC #0, #1                                                                           | Enable via standard PCI mechanism                         |

#### 4.2.1 Boot Block Update Scheme

The Processor supports a "Top-Block Swap" mode that has the Processor swap the top block in the SPI flash (the boot block) with another location. This allows for safe update of the Boot Block (even if a power failure occurs). When the "top-swap" enable bit is set, the Processor will invert A16 for cycles going to the upper two 64-KB blocks in the appropriate address lines as selected in Boot Block Size (BOOT\_BLOCK\_SIZE) soft strap for SPI.

For FHW when top swap is enabled, accesses to FFFF\_0000h-FFFF\_FFFFh are directed to FFFE\_0000h-FFFE\_FFFFh and vice versa. When the Top Swap Enable bit is 0, the Processor will not invert A16.

For SPI when top swap is enabled, the behavior is as described below. When the Top Swap Enable bit is 0, the Processor will not invert any address bit.

#### Table 15. Boot Block Update Scheme

| BOOT_BLOCK_SIZE Value               | Accesses to                 | Being Directed to                      |
|-------------------------------------|-----------------------------|----------------------------------------|
| 000 (64KB)                          | FFFF_0000h - FFFF_FFFh      | FFFE_0000h - FFFE_FFFFh and vice versa |
| 001 (128KB)                         | FFFE_0000h - FFFF_FFFFh     | FFFC_0000h - FFFD_FFFFh and vice versa |
| 010 (256KB)                         | FFFC_0000h - FFFF_FFFFh     | FFF8_0000h - FFFB_FFFFh and vice versa |
| 011 (512KB)                         | FFF8_0000h - FFFF_FFFFh     | FFF0_0000h - FFF7_FFFFh and vice versa |
| 100 (1MB)                           | FFF0_0000h - FFFF_FFFFh     | FFE0_0000h - FFEF_FFFFh and vice versa |
| 101 - 111 Reserved                  |                             | Reserved                               |
| Note: This bit is automatically set | to 0 by RTCRST#, but not by | PLTRST#.                               |

The scheme is based on the concept that the top block is reserved as the "boot" block, and the block immediately below the top block is reserved for doing boot-block updates.

The algorithm is:

- 1. Software copies the top block to the block immediately below the top
- 2. Software checks that the copied block is correct. This could be done by performing a checksum calculation.
- 3. Software sets the "Top-Block Swap" bit. This will invert the appropriate address bits for the cycles going to the SPI.
- 4. Software erases the top block
- 5. Software writes the new top block
- 6. Software checks the new top block
- 7. Software clears the top-block swap bit
- 8. Software sets the Top\_Swap Lock-Down bit

If a power failure occurs at any point after step 3, the system will be able to boot from the copy of the boot block that is stored in the block below the top. This is because the top-swap bit is backed in the RTC well.

There is one remaining unusual case that could occur if the RTC battery is not sufficiently high to maintain the RTC well. To avoid the potentially fatal case (where the Top-Swap bit is NOT set, but the top block is not valid), a pin strap will allow forcing the top-swap bit to be set. This would be a last resort to allow the user to get the system to boot (and avoid having to de-solder the system flash).

When the top-swap strap is used, the top-swap bit will be forced to 1 (cannot be cleared by software).

The BIOS algorithm should be as follows:

- 1. If an RTC well power failure is experienced during a boot block update, the system will probably not be able to boot at that point.
- 2. The user can set the Top-Swap pin strap and force the system to boot from the 2nd block. The code in the 2nd block should read the valid BIOS image from disk and put it into the top-swap.
- 3. The BIOS will not clear the Top-Swap bit (because the jumper is in place). The user should then remove the jumper and reboot.

# 5.0 Security Technologies

# 5.1 Intel<sup>®</sup> Converged Boot Guard and Intel<sup>®</sup> TXT

Intel<sup>®</sup> Converged Boot Guard and Intel<sup>®</sup> TXT (Intel<sup>®</sup> CBnT) is a unification of Intel<sup>®</sup> Trusted Execution Technology (Intel<sup>®</sup> TXT) and Intel<sup>®</sup> Platform Protection Technology with Boot Guard (BtG). CBnT merges elements of Intel<sup>®</sup> TXT and BtG to enhance platform boot security, while also simplifying the implementation. Although CBnT implements some architectural changes, it is not fundamentally a new technology, but rather a fusion of existing BtG and Intel<sup>®</sup> TXT technologies.

CBnT has been designed to allow greater commonality between implementations for client platforms and server platforms. Previously, the architectural implementation of Intel<sup>®</sup> TXT was somewhat different between client and server platforms, which necessitated some differences in BIOS implementation depending on the platform. With CBnT, Intel has largely combined features across client and server thereby providing greater alignment in design of the BIOS and ACMs.

Intel<sup>®</sup> Converged BtG and Intel<sup>®</sup> TXT provides both a static root of trust for verifying the BIOS initial boot block and measuring the boot path, as well as a dynamic root of trust for measuring the OS or VMM.

The purpose of BtG is to verify that the initial BIOS startup code is **good**, i.e., BIOS has not been maliciously nor inadvertently modified. Several different Boot Profiles are supported, which primarily differ in:

- Enforcement Policy: what actions are taken if BIOS cannot be verified.
- **Measurement Policy**: whether BIOS startup code is measured into the TPM for attestation.

The primary objective of Intel<sup>®</sup> TXT is to provide a dynamic root of trust for measuring the OS or VMM thereby enabling platform boot into a secure measured launch environment (MLE). Intel<sup>®</sup> TXT relies on the static root of trust provided by BtG to ensure validity of the MLE Trusted Compute Base (TCB), which is the BIOS code that is trusted to configure the platform. Intel<sup>®</sup> TXT provides the ability to allow only a **known good** OS/VMM to launch into a trusted environment, intel<sup>®</sup> TXT protects memory secrets against surprise reset attacks.

With the modifications made to the Intel<sup>®</sup> TXT architecture in CBnT, it is now required that some of the verifications performed by BtG be implemented for Intel<sup>®</sup> TXT support. Verifications of pre-boot objects such as FIT, key and policy manifests, and of Startup BIOS.

Still formally all three combinations of constituent technologies are supported at OEM choice:

- BtG only enabled.
- Intel<sup>®</sup> TXT only enabled.
- Both BtG and Intel<sup>®</sup> TXT enabled.

# 5.2 Crypto Acceleration Instructions

# 5.2.1 Intel<sup>®</sup> Advanced Encryption Standard New Instructions (Intel<sup>®</sup> AES-NI)

The processor supports Intel<sup>®</sup> Advanced Encryption Standard New Instructions (Intel<sup>®</sup> AES-NI) that are a set of Single Instruction Multiple Data (SIMD) instructions that enable fast and secure data encryption and decryption based on the Advanced Encryption Standard (AES). Intel<sup>®</sup> AES-NI is valuable for a wide range of cryptographic applications, such as applications that perform bulk encryption/ decryption, authentication, random number generation, and authenticated encryption. AES is broadly accepted as the standard for both government and industrial applications and is widely deployed in various protocols.

Intel<sup>®</sup> AES-NI consists of six Intel<sup>®</sup> Streaming SIMD Extensions (Intel<sup>®</sup> SSE) instructions. Four instructions, AESENC, AESENCLAST, AESDEC, and AESDELAST facilitate high-performance AES encryption and decryption. The other two, AESIMC and AESKEYGENASSIST, support the AES key expansion procedure. Together, these instructions provide full hardware for supporting AES; offering security, high performance, and a great deal of flexibility.

The Intel<sup>®</sup> AES-NI specifications and functional descriptions are included in the *Intel*<sup>®</sup> 64 Architectures Software Developer's Manual, Volume 2. Available at:

http://www.intel.com/products/processor/manuals

NOTE

Intel<sup>®</sup> AES-NI Technology may not be available on all SKUs.

#### 5.2.2 Perform Carry-Less Multiplication Quad Word Instruction (PCLMULQDQ)

The processor supports the carry-less multiplication instruction, PCLMULQDQ. PCLMULQDQ is a Single Instruction Multiple Data (SIMD) instruction that computes the 128-bit carry-less multiplication of two 64-bit operands without generating and propagating carries. Carry-less multiplication is an essential processing component of several cryptographic systems and standards. Hence, accelerating carry-less multiplication can significantly contribute to achieving high-speed secure computing and communication.

PCLMULQDQ specifications and functional descriptions are included in the *Intel*<sup>®</sup> 64 *Architectures Software Developer's Manual, Volume 2.* Available at:

http://www.intel.com/products/processor/manuals

# 5.2.3 Intel<sup>®</sup> Secure Hash Algorithm Extensions (Intel<sup>®</sup> SHA Extensions)

The Secure Hash Algorithm (SHA) is one of the most commonly employed cryptographic algorithms. Primary usages of SHA include data integrity, message authentication, digital signatures, and data de-duplication. As the pervasive use of



security solutions continues to grow, SHA can be seen in more applications now than ever. The Intel<sup>®</sup> SHA Extensions are designed to improve the performance of these compute-intensive algorithms on Intel<sup>®</sup> architecture-based processors.

The Intel<sup>®</sup> SHA Extensions are a family of seven instructions based on the Intel<sup>®</sup> Streaming SIMD Extensions (Intel<sup>®</sup> SSE) that are used together to accelerate the performance of processing SHA-1 and SHA-256 on Intel architecture-based processors. Given the growing importance of SHA in our everyday computing devices, the instructions are designed to provide a needed boost of performance to hashing a single buffer of data. The performance benefits will not only help improve responsiveness and lower power consumption for a given application, but they may also enable developers to adopt SHA in new applications to protect data while delivering to their user experience goals. The instructions are defined in a way that simplifies their mapping into the algorithm processing flow of most software libraries, thus enabling easier development.

Information on Intel<sup>®</sup> SHA can be found at: http://software.intel.com/en-us/artTGLes/ intel-sha-extensions

#### 5.2.4 New Cryptographic Acceleration Instructions

The processor supports new extensions for acceleration of some common or emerging cryptographic algorithms:

- 1. AVX2 version of VPMADD52 for acceleration of RSA signature verification
- 2. SHA2-512 (or 384)
- 3. Chinese crypto standards SM3 and SM4

## 5.3 Intel<sup>®</sup> Secure Key

The processor supports Intel<sup>®</sup> Secure Key (formerly known as Digital Random Number Generator or DRNG), a software visible random number generation mechanism supported by a high-quality entropy source. This capability is available to programmers through the RDRAND and RDSEED instructions. The resultant random number generation capability is designed to comply with existing industry standards in this regard (ANSI X9.82 and NIST SP 800-90).

Some possible usages of the RDRAND and RDSEED instructions include cryptographic key generation as used in a variety of applications, including communication, digital signatures, secure storage, etc.

RDRAND and RDSEED instructions specifications and functional descriptions are included in the *Intel*<sup>®</sup> 64 Architectures Software Developer's Manual, Volume 2. Available at:

http://www.intel.com/products/processor/manuals

#### 5.4 Execute Disable Bit

The Execute Disable Bit allows memory to be marked as non-executable when combined with a supporting operating system. If code attempts to run in nonexecutable memory, the processor raises an error to the operating system. This feature can prevent some classes of viruses or worms that exploit buffer overrun vulnerabilities and can, thus, help improve the overall security of the system.



# 5.5 Intel<sup>®</sup> Supervisor Mode Execution Protection (Intel<sup>®</sup> SMEP)

Intel<sup>®</sup> Supervisor Mode Execution Protection (Intel<sup>®</sup> SMEP) is a mechanism that provides the next level of system protection by blocking malicious software attacks from user mode code when the system is running in the highest privilege level. This technology helps to protect from virus attacks and unwanted code from harming the system. For more information, refer to *Intel*<sup>®</sup> 64 Architectures Software Developer's Manual, Volume 3 at:

http://www.intel.com/products/processor/manuals

# 5.6 Intel<sup>®</sup> Supervisor Mode Access Protection (Intel<sup>®</sup> SMAP)

Intel<sup>®</sup> Supervisor Mode Access Protection (Intel<sup>®</sup> SMAP) is a mechanism that provides next level of system protection by blocking a malicious user from tricking the operating system into branching off user data. This technology shuts down very popular attack vectors against operating systems.

For more information, refer to Intel<sup>®</sup> 64 Architectures Software Developer's Manual, Volume 3:

http://www.intel.com/products/processor/manuals

# 5.7 User Mode Instruction Prevention (UMIP)

User Mode Instruction Prevention (UMIP) provides additional hardening capability to the OS kernel by allowing certain instructions to execute only in supervisor mode (Ring 0).

If the OS opt-in to use UMIP, the following instruction are enforced to run in supervisor mode:

- SGDT Store the GDTR register value
- **SIDT** Store the IDTR register value
- **SLDT** Store the LDTR register value
- **SMSW** Store Machine Status Word
- **STR** Store the TR register value

An attempt at such execution in user mode causes a general protection exception (#GP).

UMIP specifications and functional descriptions are included in the *Intel*<sup>®</sup> 64 *Architectures Software Developer's Manual, Volume 3*. Available at:

http://www.intel.com/products/processor/manuals

## 5.8 Intel<sup>®</sup> Total Memory Encryption - Multi-Key

This technology encrypts the platform's entire memory with multiple encryption keys. Intel<sup>®</sup> Total Memory Encryption (Intel<sup>®</sup> TME), when enabled via BIOS configuration, ensures that all memory accessed from the Intel processor is encrypted.



Intel TME encrypts memory accesses using the AES XTS algorithm with 256-bit keys. The global encryption key used for memory encryption is generated using a hardened random number generator in the processor and is not exposed to software.

Software (OS/VMM) manages the use of keys and can use each of the available keys for encrypting any page of the memory. Thus, Intel<sup>®</sup> Total Memory Encryption - Multi-key (Intel<sup>®</sup> TME-MK) allows page granular encryption of memory. By default Intel TME-MK uses the Intel TME encryption key unless explicitly specified by software.

Data in-memory and on the external memory buses is encrypted and exists in plain text only inside the processor. This allows existing software to operate without any modification while protecting memory using Intel TME. Intel TME does not protect memory from modifications.

Intel TME allows the BIOS to specify a physical address range to remain unencrypted. Software running on Intel TME enabled system has full visibility into all portions of memory that are configured to be unencrypted by reading a configuration register in the processor.

#### NOTES

- Memory access to nonvolatile memory (Intel<sup>®</sup> Optane<sup>™</sup>) is encrypted as well.
- More information on Intel TME-MK can be found at:

https://software.intel.com/sites/default/files/managed/a5/16/Total-Memory-Encryption-Multi-Key-Spec.pdf

• A cold boot is required when enable/ disable Intel TME feature on this platform.

# 5.9 Control-flow Enforcement Technology (Intel<sup>®</sup> CET)

Return-oriented Programming (ROP), and similarly CALL/JMP-oriented programming (COP/JOP), have been the prevalent attack methodology for stealth exploit writers targeting vulnerabilities in programs.

CET provides the following components to defend against ROP/JOP style control-flow subversion attacks:

#### 5.9.1 Shadow Stack

A shadow stack is a second stack for the program that is used exclusively for control transfer operations. This stack is separate from the data stack and can be enabled for operation individually in user mode or supervisor mode.

The shadow stack is protected from tamper through the page table protections such that regular store instructions cannot modify the contents of the shadow stack. To provide this protection the page table protections are extended to support an additional attribute for pages to mark them as "Shadow Stack" pages. When shadow stacks are enabled, control transfer instructions/flows such as near call, far call, call to interrupt/exception handlers, etc. store their return addresses to the shadow stack. The RET instruction pops the return address from both stacks and compares them. If the return addresses from the two stacks do not match, the processor signals a control protection exception (#CP). Stores from instructions such as MOV, XSAVE, etc. are not allowed to the shadow stack.

# 5.9.2 Indirect Branch Tracking

The ENDBR32 and ENDBR64 (collectively ENDBRANCH) are two instructions that are used to mark valid indirect CALL/JMP target locations in the program. This instruction is a NOP on legacy processors for backward compatibility.

The processor implements a state machine that tracks indirect JMP and CALL instructions. When one of these instructions is seen, the state machine moves from IDLE to WAIT\_FOR\_ENDBRANCH state. In WAIT\_FOR\_ENDBRANCH state the next instruction in the program stream must be an ENDBRANCH. If an ENDBRANCH is not seen the processor causes a control protection exception (#CP), otherwise the state machine moves back to IDLE state.

More information on Intel<sup>®</sup> CET can be found at Intel<sup>®</sup> 64 and IA-32 Architectures Software Developer's Manual, Volume 1, Chapter 18:

https://www.intel.com/content/www/us/en/developer/articles/technical/intel-sdm.html

# 5.10 Intel<sup>®</sup> Hardware Shield

Intel Hardware Shield, exclusive to the Intel vPro platform, helps reduce the attack surface of the system by locking down system critical resources to help prevent malicious code injection from compromising the OS, helping to ensure the OS runs on known hardware, and delivering hardware-to-OS security reporting to enable the OS to enforce a more comprehensive security policy. In addition, Intel Hardware Shield offers advanced threat protection features that can perform active memory scanning to help improve the detection of advanced threats while reducing false positives and minimizing performance impact.

Intel Hardware shield contains the following features:

- Intel<sup>®</sup> BIOS Guard
- Intel<sup>®</sup> Boot Guard
- Intel<sup>®</sup> Firmware Update/Recovery
- Intel<sup>®</sup> Platform Trust Technology (Intel<sup>®</sup> PTT)
- Intel<sup>®</sup> Runtime BIOS Resilience
- Intel<sup>®</sup> System Resource Defense
- Intel<sup>®</sup> Trusted Execution Technology (Intel<sup>®</sup> TXT)
- Intel<sup>®</sup> System Security Report

For more information refer to https://www.intel.com/content/www/us/en/architectureand-technology/vpro/hardware-shield-overview-brief.html

# 5.11 BIOS Guard

The platform must implement hardware controls to provide the platform manufacturer a robust mechanism to prevent unauthorized flash updates, while still allowing platform manufacturer approved updates. Intel<sup>®</sup> Platform Protection Technology with BIOS Guard accomplishes this by providing a very robust environment from which



signed update images can be cryptographically verified and host flash writes can be done. Furthermore, a BIOS Guard enabled system does not allow host flash writes from any other environment.

# 5.12 Intel<sup>®</sup> Platform Trust Technology

Intel<sup>®</sup> Platform Trust Technology (Intel<sup>®</sup> PTT) offers the capabilities of discrete TPM 2.0. Intel PTT is a platform functionality for credential storage and key management used by Windows\* 8, Windows\* 10 and Windows\* 11. Intel PTT supports BitLocker\* for hard drive encryption and supports all Microsoft\* requirements for Trusted Platform Module (TPM) 2.0.

## 5.13 Linear Address Space Separation (LASS)

Linear Address Space Separation (LASS) is an OS opt-in feature that allows partitioning of the linear address space between user and supervisor domains directly based on the linear address without consulting paging structures. When enabled, LASS can harden an OS kernel against specific classes of side channel exploit techniques.

## 5.14 Security Firmware Engines

# 5.14.1 Intel<sup>®</sup> Converged Security and Management Engine (Intel<sup>®</sup> CSME)

CSxE is security engine which provides security firmware authentication and loading, secure boot, platform debug control and manageability via Intel<sup>®</sup> Active Management Technology (Intel<sup>®</sup> AMT).

CSxE has a standalone small x86 processor, memory, crypto engine and I/O's.

CSxE is isolated in a secured hardware and firmware environment from the host processors.

# 5.14.2 Intel<sup>®</sup> Silicon Security Engine

Intel<sup>®</sup> Silicon Security Engine is a hardware IP block embedded with simplified firmware. It is a Silicon Root of Trust providing secure FW loading, measurements, and on-die certification authority.

The firmware is based on a new design that focuses on security, simplicity of the architecture, and an isolated environment.

# 5.14.3 Intel<sup>®</sup> Graphics Security Controller (Intel<sup>®</sup> GSC)

Graphics Security Controller (GSC) is a HW IP block embedded within the media IP block of the graphics component to support content and display protection services such as DRM and HDCP.

#### NOTE

All graphics security functionalities are handled by GSC which was previously implemented by CSxE.

# 5.14.4 Intel<sup>®</sup> Partner Security Engine

Intel<sup>®</sup> Partner Security Engine is a new security engine in which its' HW IP block is Intel<sup>®</sup> Silicon Security Engine based. Intel<sup>®</sup> Partner Security Engine IP is located on the SOC tile and its purpose is to run or offload security-sensitive flows of the operating system.

Intel<sup>®</sup> Partner Security Engine HW components are provided by Intel<sup>®</sup> while the IP FW is provided by third party. Initial target for Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor is to implement Microsoft\* Pluton FW on Intel<sup>®</sup> Partner Security Engine IP.

# 6.0 Intel<sup>®</sup> Virtualization Technology (Intel<sup>®</sup> VT)

Intel<sup>®</sup> Virtualization Technology (Intel<sup>®</sup> VT) makes a single system appear as multiple independent systems to software. This allows multiple, independent operating systems to run simultaneously on a single system. Intel<sup>®</sup> VT comprises technology components to support Virtualization of platforms based on Intel<sup>®</sup> architecture microprocessors and chipsets.

Intel<sup>®</sup> Virtualization Technology (Intel<sup>®</sup> VT) Intel<sup>®</sup> 64 and Intel<sup>®</sup> Architecture (Intel<sup>®</sup> VT-x) added hardware support in the processor to improve the Virtualization performance and robustness. Intel<sup>®</sup> Virtualization Technology for Directed I/O (Intel<sup>®</sup> VT-d) extends Intel<sup>®</sup> VT-x by adding hardware assisted support to improve I/O device Virtualization performance.

Intel<sup>®</sup> VT-x specifications and functional descriptions are included in the *Intel*<sup>®</sup> 64 *Architectures Software Developer's Manual, Volume 3*. Available at:

http://www.intel.com/products/processor/manuals

The Intel<sup>®</sup> VT-d specification and other VT documents can be referenced at:

http://www.intel.com/content/www/us/en/virtualization/virtualization-technology/.

# 6.1 Intel<sup>®</sup> Virtualization Technology (Intel<sup>®</sup> VT) for Intel<sup>®</sup> 64 and Intel<sup>®</sup> Architecture (Intel<sup>®</sup> VT-x)

#### Intel<sup>®</sup> VT-x Objectives

Intel<sup>®</sup> VT-x provides hardware acceleration for virtualization of IA platforms. Virtual Machine Monitor (VMM) can use Intel<sup>®</sup> VT-x features to provide an improved reliable virtualization platform. By using Intel<sup>®</sup> VT-x, a VMM is:

- Robust: VMMs no longer need to use para-virtualization or binary translation. This
  means that VMMs will be able to run off-the-shelf operating systems and
  applications without any special steps.
- **Enhanced:** Intel<sup>®</sup> VT enables VMMs to run 64-bit guest operating systems on IA x86 processors.
- **More Reliable:** Due to the hardware support, VMMs can now be smaller, less complex, and more efficient. This improves reliability and availability and reduces the potential for software conflicts.
- **More Secure:** The use of hardware transitions in the VMM strengthens the isolation of VMs and further prevents corruption of one VM from affecting others on the same system.

#### Intel<sup>®</sup> VT-x Key Features

The processor supports the following Intel <sup>®</sup> VT-x features:

• Mode-based Execute Control for EPT (MBEC)

A mode of EPT operation which enables different controls for executability of Guest Physical Address (GPA) based on Guest specified mode (User/ Supervisor) of linear address translating to the GPA.

#### • Extended Page Table (EPT) Accessed and Dirty Bits

EPT A/D bits enabled VMMs to efficiently implement memory management and page classification algorithms to optimize VM memory operations, such as defragmentation, paging, live migration, and check-pointing. Without hardware support for EPT A/D bits, VMMs may need to emulate A/D bits by marking EPT paging-structures as not-present or read-only, and incur the overhead of EPT page-fault VM exits and associated software processing.

#### • EPTP (EPT pointer) switching

EPTP switching is a specific VM function. EPTP switching allows guest software (in VMX non-root operation, supported by EPT) to request a different EPT pagingstructure hierarchy. This is a feature by which software in VMX nonroot operation can request a change of EPTP without a VM exit. The software will be able to choose among a set of potential EPTP values determined in advance by software in VMX root operation.

Pause loop exiting

Support VMM schedulers seeking to determine when a virtual processor of a multiprocessor virtual machine is not performing useful work. This situation may occur when not all virtual processors of the virtual machine are currently scheduled and when the virtual processor in question is in a loop involving the PAUSE instruction. The feature allows detection of such loops and is thus called PAUSE-loop exiting.

- Extended Page Tables (EPT)
  - EPT is hardware assisted page table virtualization.
  - It eliminates VM exits from guest OS to the VMM for shadow page-table maintenance.
- Virtual Processor IDs (VPID)
  - Ability to assign a VM ID to tag processor P/LP E core hardware structures (such as TLBs).
  - This avoids flushes on VM transitions to give a lower-cost VM transition time and an overall reduction in virtualization overhead.

#### Guest Preemption Timer

- The mechanism for a VMM to preempt the execution of a guest OS after an amount of time specified by the VMM. The VMM sets a timer value before entering a guest.
- The feature aids VMM developers in flexibility and Quality of Service (QoS) guarantees.

#### Descriptor-Table Exiting

- Descriptor-table exiting allows a VMM to protect a guest OS from internal (malicious software based) attack by preventing the relocation of key system data structures like IDT (interrupt descriptor table), GDT (global descriptor table), LDT (local descriptor table), and TSS (task segment selector).
- A VMM using this feature can intercept (by a VM exit) attempts to relocate these data structures and prevent them from being tampered by malicious software.



#### • Hypervisor-Managed Linear Address Translation (HLAT)

- HLAT is active when the "enable HLAT" VM-execution control is 1. The processor looks up the HLAT if, during a guest linear address translation, the guest linear address matches the Protected Linear Range. The lookup from guest linear addresses to the guest physical address and attributes is determined by a set of HLAT paging structures.
- The guest paging structure managed by the guest OS specifies the ordinary translation of a guest linear address to the guest physical address and attributes that the guest ring-0 software has programmed, whereas HLAT specifies the alternate translation of the guest linear address to guest physical address and attributes that the Secure Kernel and VMM seek to enforce. A logical processor uses HLAT to translate guest linear addresses only when those guest linear addresses are used to access memory (both for code fetch and data load/store) and the guest linear addresses match the PLR programmed by the VMM/Secure Kernel.

#### • Virtualization Exceptions

A virtualization exception is a new processor exception. It uses vector 20 and is abbreviated #VE. A virtualization exception can occur only in VMX non-root operation. Virtualization exceptions occur only with certain settings of certain VMexecution controls. Generally, these settings imply that certain conditions that would normally cause VM exits instead cause virtualization exceptions

#### • Translation of Guest-Physical Addresses Used by Intel Processor Trace

With the "Intel PT uses guest physical addresses" feature , the addresses used by Intel PT can be treated as guest-physical addresses and translated using EPT. These addresses include the addresses of the output regions as well as the addresses of the ToPA entries that contain the output-region addresses.

# 6.2 Intel<sup>®</sup> Virtualization Technology (Intel<sup>®</sup> VT) for Directed I/O (Intel<sup>®</sup> VT-d)

#### Intel<sup>®</sup> VT-d Objectives

The key Intel<sup>®</sup> VT-d objectives are domain-based isolation and hardware-based virtualization. A domain can be abstractly defined as an isolated environment in a platform to which a subset of host physical memory is allocated. Intel<sup>®</sup> VT-d provides accelerated I/O performance for a Virtualization platform and provides software with the following capabilities:

- **I/O Device Assignment and Security**: for flexibly assigning I/O devices to VMs and extending the protection and isolation properties of VMs for I/O operations.
- **DMA Remapping**: for supporting independent address translations for Direct Memory Accesses (DMA) from devices.
- **Interrupt Remapping**: for supporting isolation and routing of interrupts from devices and external interrupt controllers to appropriate VMs.
- **Reliability**: for recording and reporting to system software DMA and interrupt errors that may otherwise corrupt memory or impact VM isolation.

Intel<sup>®</sup> VT-d accomplishes address translation by associating transaction from a given I/O device to a translation table associated with the Guest to which the device is assigned. It does this by means of the data structure in the following illustration. This table creates an association between the device's PCI Express\* Bus/Device/Function



(B/D/F) number and the base address of a translation table. This data structure is populated by a VMM to map devices to translation tables in accordance with the device assignment restrictions above and to include a multi-level translation table (VT-d Table) that contains Guest specific address translations.









#### Figure 5. Device to Domain Mapping Structure in Scalable Mode

Intel<sup>®</sup> VT-d functionality often referred to as an Intel<sup>®</sup> VT-d Engine, has typically been implemented at or near a PCI Express\* host bridge component of a computer system. This might be in a chipset component or in the PCI Express functionality of a processor with integrated I/O. When one such VT-d engine receives a PCI Express transaction from a PCI Express bus, it uses the B/D/F number associated with the transaction to search for an Intel<sup>®</sup> VT-d translation table. In doing so, it uses the B/D/F number to traverse the data structure shown in the above figure.

- If it finds a valid Intel<sup>®</sup> VT-d table in this data structure, it uses that table to translate the address provided on the PCI Express bus.
- If it does not find a valid translation table for a given translation, this results in an  ${\rm Intel}^{\circledast}\,{\rm VT-d}$  fault.

If  $Intel^{\ensuremath{\mathbb{R}}}$  VT-d translation is required, the  $Intel^{\ensuremath{\mathbb{R}}}$  VT-d engine performs an N-level table walk.

For more information, refer to Intel<sup>®</sup> Virtualization Technology for Directed I/O Architecture Specification:

http://www.intel.com/content/dam/www/public/us/en/documents/productspecifications/vt-directed-io-spec.pdf

#### Intel<sup>®</sup> VT-d Key Features

The processor supports the following Intel<sup>®</sup> VT-d features:

 Memory controller and processor graphics comply with the Intel<sup>®</sup> VT-d 4.0 Specification.



- Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor has 3 Intel<sup>®</sup> VT-d DMA Remapping Hardware Units:
  - **GFx** DMA Remapping Hardware Unit: servicing iGD (Processor Graphics Dev2)
  - Non-GFX DMA Remapping Hardware Unit: servicing NPU (Dev11), IPU (dev5), PMCS (dev4)
  - $-\,$  Default DMA remap engine rest of PCI compatible devices and IOxAPIC + HPET  $\,$
- 42-bit guest physical address and host physical address widths
- 4-level Intel<sup>®</sup> VT-d Page walk all VTd engines support 4-level tables only (adjusted guest address width of 48 bits)
- Support Device-TLB for both engines for integrated accelerators (that is, GFX and Non-GFX)
- Support for register-based fault recording only (for single entry only) and support for MSI interrupts for faults
- Support for both leaf and non-leaf caching
- Support for non-caching of invalid page table entries
- Support for hardware-based flushing of translated but pending writes and pending reads, upon invalidation
- Support for all Queue based Invalidation descriptor types
- Support for Interrupt Remapping and Posted Interrupt
- Support Abort DMA Mode
- Support Performance Monitoring
- Intel<sup>®</sup> VT-d All VTd engines support 4K, 2M and 1G page sizes
- Scalable Mode All VTd engines support Scalable mode operation (using RID\_PASID only)
- Nested All Intel<sup>®</sup> VT-d engines support Nested translation

# 6.3 Intel<sup>®</sup> APIC Virtualization Technology (Intel<sup>®</sup> APICv)

APIC virtualization is a collection of features that can be used to support the virtualization of interrupts and the Advanced Programmable Interrupt Controller (APIC).

When APIC virtualization is enabled, the processor emulates many accesses to the APIC, tracks the state of the virtual APIC, and delivers virtual interrupts — all in VMX non-root operation without a VM exit.

The following are the VM-execution controls relevant to APIC virtualization and virtual interrupts:

- Virtual-interrupt Delivery: This controls enables the evaluation and delivery of pending virtual interrupts. It also enables the emulation of writes (memory-mapped or MSR-based, as enabled) to the APIC registers that control interrupt prioritization.
- Use TPR Shadow: This control enables emulation of accesses to the APIC's taskpriority register (TPR) via CR8 and, if enabled, via the memory-mapped or MSRbased interfaces.

- Virtualize APIC Accesses: This control enables virtualization of memory-mapped accesses to the APIC by causing VM exits on accesses to a VMM-specified APIC-access page. Some of the other controls, if set, may cause some of these accesses to be emulated rather than causing VM exits.
- **Virtualize x2APIC Mode:** This control enables virtualization of MSR-based accesses to the APIC.
- **APIC-register Virtualization:** This control allows memory-mapped and MSRbased reads of most APIC registers (as enabled) by satisfying them from the virtual-APIC page. It directs memory-mapped writes to the APIC-access page to the virtual-APIC page, following them by VM exits for VMM emulation.
- **Process Posted Interrupts:** This control allows software to post virtual interrupts in a data structure and send a notification to another logical processor; upon receipt of the notification, the target processor will process the posted interrupts by copying them into the virtual-APIC page.

#### NOTE

Intel<sup>®</sup> APIC Virtualization Technology may not be available on all SKUs.

Intel<sup>®</sup> APIC Virtualization specifications and functional descriptions are included in the *Intel*<sup>®</sup> 64 Architectures Software Developer's Manual, Volume 3. Available at:

http://www.intel.com/products/processor/manuals

# **7.0 Instructions Set Enhancements**

More information on Instruction Set Enhancements can be found at Intel<sup>®</sup> 64 and IA-32 Architectures Software Developer's Manual, Volume 1:

https://www.intel.com/content/www/us/en/developer/articles/technical/intel-sdm.html

# 7.1 CMPccXADD

**CMPccXADD** is a new set of instructions that can be used to optimize certain highly contended synchronization scenarios that today use CMPXCHG (semaphores, shared queues, etc).

# 7.2 Linear Address Masking (LAM)

Linear Address Masking (LAM) repurposes the upper (untranslated) linear address bits to make them available for software use (for example, as metadata). This is accomplished by removing exiting canonical address checks when LAM is enabled.

When LAM not turned on, in 64-bit mode, linear address have 64 bits and are translated either with 4-level paging, which translates the low 48 bits of each linear address, or with 5-level paging, which translates 57 bits. The upper linear-address bits are reserved through the concept of canonicality. A linear address is 48-bit canonical if bits 63:47 of the address are identical; it is 57-bit canonical if bits 63:56 are identical. (Clearly, any linear address that is 48-bit canonical is also 57-bit canonical.)

When 4-level paging is active, the processor requires all linear addresses used to access memory to be 48-bit canonical; similarly, 5-level paging ensures that all linear addresses are 57-bit canonical.

Software usages that associate metadata with a pointer might benefit from being able to place metadata in the upper (untranslated) bits of the pointer itself. However, the canonicality enforcement mentioned earlier implies that software would have to mask the metadata bits in a pointer (making it canonical) before using it as a linear address to access memory or alternatively create Paging translation tables with redundancies.

LAM allows software to use pointers with metadata without having to mask the metadata bits. A LAM enabled processor when LAM is turned on by SW, internally ignores the metadata bits in a pointer before using it as a linear address to access memory. When LAM turned on by SW, the processor perform canonicality checks by only comparing bit 62 to bit 47 or to bit 56 (Depending on the paging mode).

#### NOTE

LAM is supported only in 64-bit mode and applies only to addresses used for data accesses. LAM does not apply to addresses used for instruction fetches or to those that specify the targets of jump and call instructions.



### 7.3 SW Resource Prioritization

Resource Prioritization enables an OS to specify the priority of a thread to the processor P/LP E core. The processor P/LP E core may use the OS specified thread priority to optimize allocation of shared hardware resources based on priority. The processor decision on how to optimally allocate resources will be based on various system constraints in addition to the priority of other actively running threads. For example, a thread with higher priority may be allocated more of a resource when compared to a thread that has been tagged with a lower priority.

The following are key features of Resource Prioritization:

- Thread tagging interface to indicate priority of a thread
- Fixed 4 levels of priority
  - Priority 0 = Highest Priority
  - Priority 1 = Lower Priority than Priority 0
  - Priority 2 = Lower Priority than Priority 1
  - Priority 3 = Lowest Priority
- Priority Based Resource Allocation of shared hardware resources

# 7.4 Intel<sup>®</sup> 64 Architecture x2APIC

The x2APIC architecture extends the xAPIC architecture that provides key mechanisms for interrupt delivery. This extension is primarily intended to increase processor addressability.

Specifically, x2APIC:

- Retains all key elements of compatibility to the xAPIC architecture:
  - Delivery modes
  - Interrupt and processor priorities
  - Interrupt sources
  - Interrupt destination types
- Provides extensions to scale processor addressability for both the logical and physical destination modes
- Adds new features to enhance the performance of interrupt delivery
- Reduces the complexity of logical destination mode interrupt delivery on link based architectures

The key enhancements provided by the x2APIC architecture over xAPIC are the following:

- Support for two modes of operation to provide backward compatibility and extensibility for future platform innovations:
  - In xAPIC compatibility mode, APIC registers are accessed through memory mapped interface to a 4K-Byte page, identical to the xAPIC architecture.
  - In the x2APIC mode, APIC registers are accessed through the Model Specific Register (MSR) interfaces. In this mode, the x2APIC architecture provides significantly increased processor addressability and some enhancements on interrupt delivery.

- Increased range of processor addressability in x2APIC mode:
  - Physical xAPIC ID field increases from 8 bits to 32 bits, allowing for interrupt processor addressability up to 4G-1 processors in physical destination mode. A processor implementation of x2APIC architecture can support fewer than 32bits in a software transparent fashion.
  - Logical xAPIC ID field increases from 8 bits to 32 bits. The 32-bit logical x2APIC ID is partitioned into two sub-fields a 16-bit cluster ID and a 16-bit logical ID within the cluster. Consequently, ((2^20) 16) processors can be addressed in logical destination mode. Processor implementations can support fewer than 16 bits in the cluster ID sub-field and logical ID sub-field in a software agnostic fashion.
- More efficient MSR interface to access APIC registers:
  - To enhance inter-processor and self-directed interrupt delivery as well as the ability to virtualize the local APIC, the APIC register set can be accessed only through MSR-based interfaces in x2APIC mode. The Memory Mapped IO (MMIO) interface used by xAPIC is not supported in x2APIC mode.
- The semantics for accessing APIC registers have been revised to simplify the programming of frequently-used APIC registers by system software. Specifically, the software semantics for using the Interrupt Command Register (ICR) and End Of Interrupt (EOI) registers have been modified to allow for more efficient delivery and dispatching of interrupts.
- The x2APIC extensions are made available to system software by enabling the local x2APIC unit in the "x2APIC" mode. To benefit from x2APIC capabilities, operating system support and a new BIOS are both needed, with special support for the x2APIC mode.
- The x2APIC architecture provides backward compatibility to the xAPIC architecture and forwards extensible for future Intel platform innovations.

#### NOTE

Intel<sup>®</sup> x2APIC Technology may not be available on all SKUs.

For more information, refer to Intel<sup>®</sup> 64 Architecture x2APIC Specification at http://www.intel.com/products/processor/manuals/

# 7.5 Intel<sup>®</sup> Advanced Vector Extensions 2 (Intel<sup>®</sup> AVX2)

Intel<sup>®</sup> Advanced Vector Extensions 2.0 (Intel<sup>®</sup> AVX2) is the latest expansion of the Intel instruction set. Intel<sup>®</sup> AVX2 extends the Intel<sup>®</sup> Advanced Vector Extensions (Intel<sup>®</sup> AVX) with 256-bit integer instructions, floating-point fused multiply-add (FMA) instructions, and gather operations. The 256-bit integer vectors benefit math, codec, image, and digital signal processing software. FMA improves performance in face detection, professional imaging, and high-performance computing. Gather operations increase vectorization opportunities for many applications. In addition to the vector extensions, this generation of Intel processors adds bit manipulation instructions useful in compression, encryption, and general purpose software. For more information on Intel<sup>®</sup> AVX, refer to http://www.intel.com/software/avx

Intel<sup>®</sup> Advanced Vector Extensions (Intel<sup>®</sup> AVX) are designed to achieve higher throughput to certain integer and floating point operation. Due to varying processor power characteristics, utilizing AVX instructions may cause a) parts to operate below



the base frequency b) some parts with Intel<sup>®</sup> Turbo Boost Technology 2.0 to not achieve any or maximum turbo frequencies. Performance varies depending on hardware, software and system configuration and you should consult your system manufacturer for more information.

Intel<sup>®</sup> Advanced Vector Extensions refers to Intel<sup>®</sup> AVX, Intel<sup>®</sup> AVX2 or Intel<sup>®</sup> AVX-512.

For more information on Intel<sup>®</sup> AVX, refer to https://software.intel.com/en-us/isa-extensions/intel-avx.

#### NOTE

Intel<sup>®</sup> AVX and AVX2 Technologies may not be available on all SKUs.

# 7.5.1 AI Acceleration Extensions in Intel<sup>®</sup> AVX2

Vector Neural Network Instructions also known as VNNI or Intel<sup>®</sup> Deep Learning Boost are an extension that can help accelerate Deep learning workloads. The processor supports an AVX2 version of Vector Neural Network Instructions (AVX2 VNNI) which provides similar functionality as the AVX-512 VNNI instruction set but limited to AVX 2. Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor introduces support for all signed/unsigned combinations of operands.

For cases where the data input is in FP16 or BF16 data types, Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor adds fast upconverts to FP32 so that the data can read from memory in FP16/BF16, computed in FP32 and down-converted back to FP16/BF16 for storage in memory.

# 7.6 Intel<sup>®</sup> Dynamic Tuning Technology (Intel<sup>®</sup> DTT)

Intel<sup>®</sup> Dynamic Tuning consists of a set of software drivers and applications that allow a system manufacturer to optimize system performance and usability by:

- Dynamically optimize turbo settings of IA processors, power and thermal states of the platform for optimal performance
- Dynamically adjust the processor's peak power based on the current power delivery capability for optimal system usability
- Dynamically mitigate radio frequency interference for better RF throughput.

## 7.7 User Mode Wait Instructions

The *UMONITOR* and *UMWAIT* are user mode (Ring 3) instructions similar to the supervisor mode (Ring 0) *MONITOR/MWAIT* instructions without the C-state management capability.

TPAUSE is an enhanced PAUSE instruction.

The mnemonics for the three new instructions are:

- **UMONITOR**: operates just like MONITOR but allowed in all rings.
- UMWAIT: allowed in all rings, and no specification of target C-state.
- **TPAUSE**: similar to *PAUSE* but with a software-specified delay. Commonly used in spin loops.

# 8.0 Intel<sup>®</sup> Image Processing Unit (Intel<sup>®</sup> IPU7)

## 8.1 Platform Imaging Infrastructure

The platform imaging infrastructure is based on the following hardware components:

- Camera Subsystem: Located in the lid of the system and contains CMOS sensor, flash, LED, I/O interface (MIPI\* CSI-2, I2C\*, and GPIOs), focus control and other components.
- Intel<sup>®</sup> IPU (Image Processing Unit): The IPU processes raw images captured by Bayer sensors. The result images are used by video conferencing applications and video/still capture applications. MIPI-CSI2 host controllers and PHYs are part of the IPU sub-system.

#### Figure 6. Processor Camera System



#### NOTE

This diagram is general. For specific configuration, refer to Signal Description on page 68.

# 8.2 Intel<sup>®</sup> Image Processing Unit (Intel<sup>®</sup> IPU7)

IPU7 is Intel's 7th generation solution for an Imaging Processing Unit, providing advanced imaging functionality for  $Intel^{\mbox{\tiny B}}$  Core<sup> $\mbox{\tiny M}$ </sup> branded processors, as well as more specialized functionality for Automotive, Digital Surveillance Systems (DSS), IoT, Tablets, and other market segments.



IPU7 is a continuing evolution of the architecture introduced in IPU4 and enhanced in IPU5 and IPU6.

IPU7 provides a complete high-quality hardware accelerated pipeline.

# 8.3 Camera / Integrated ISP

#### 8.3.1 Camera Pipe Support

The IPU7 fixed function pipe supports multiple functions including:

- Sensor Linearization
- Black Level Correction
- Green Disparity Correction
- Defect Pixel Correction
- Lens Shading Correction
- Spatial Noise Reduction (Bayer and YUV)
- Temporal Noise Reduction
- Tone Mapping
- Sharpening
- Cropping and Scaling
- Input Formats:
  - Bayer 2x2, Bayer 4x4, RGB-IR, Mono
  - 8 / 10 / 12 / 16 bit-widths
- Output Formats
  - NV12, NV16, I420, M420, YUY2, YUYV, P010, P016
  - With color standards BT709, BT601/656, BT2020, BT2100
  - ISP bypass mode (non-processed)

#### 8.3.2 MIPI\* CSI-2 Camera Interconnect

The Camera I/O Controller provides a native/integrated interconnect to camera sensors, compliant with MIPI\* CSI-2 V2.0 protocol.

Total of 12 data+4 clock lanes are available for the camera interface supporting up to 4 sensors.

Data transmission interface (referred as CSI-2) is a unidirectional differential serial interface with data and clock signals; the physical layer of this interface is the MIPI\* Alliance Specification for D-PHY. Up to 4 camera sensors are supported with 12 data lanes and 4 clock lanes.

The control interface (referred as CCI) is a bi-directional control interface compatible with  $\mathrm{I}^{2}\mathrm{C}$  standard.



#### 8.3.2.1 Camera Control Logic

The camera infrastructure supports several architectural options for camera control utilizing camera PMIC and/or discrete logic. These options utilize  $I^2C$  controllers for bidirectional communication and GPIOs to drive various control functions.

#### 8.3.2.2 Camera Modules

Intel maintains an Intel User Facing (UF) and Infra-red (IR) Camera Approved Vendor List and Intel World Facing (WF) Approved Vendor List (AVL) to simplify system design. Additional services are available to support non-AVL options.

#### 8.3.2.3 CSI2

#### **Feature Description**

IPU7 includes the MIPI interfaces connected to the camera sensors. The below table describes supported PHY options for DPHY:

| Integrated DPHY          | MIPI DPHY 2.1                                                                                                                                                                                |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CSI2 Controller          | v2.0                                                                                                                                                                                         |
| Max DPHY clock frequency | 2.5Gbps                                                                                                                                                                                      |
| PHY instances DPHY       | 2 Instances of the 4L (8 DPHY data pins) DPHY - CSI<br>Port A and D<br>2 Instances of the 2L (4 DPHY data pins) DPHY - CSI<br>Port B and C<br>1 pin for Common RCOMP                         |
| Camera options           | <ul> <li>Up to four concurrent cameras (one per PHY):</li> <li>The max capacity is x4, x4, x2, x2 (where x4 can be partially used as x2 or x1 and x2 can be partially used as x1)</li> </ul> |

#### 8.3.2.4 Signal Description

#### Table 16.Signal Description

| Signal Name | PHY Instance | DIR | Description             | Link Type |
|-------------|--------------|-----|-------------------------|-----------|
| CSI_A_DP0   | DPHY A X4    | I   | Data lane 0 positive    | Diff      |
| CSI_A_DN0   |              | Ι   | Data lane 0<br>negative | Diff      |
| CSI_A_DP1   |              | I   | Data lane 1 positive    | Diff      |
| CSI_A_DN1   |              | Ι   | Data lane 1<br>negative | Diff      |
| CSI_A_CLK_P |              | I   | Clock lane positive     | Diff      |
| CSI_A_CLK_N |              | I   | Clock lane negative     | Diff      |
| CSI_A_DP2   |              | I   | Data lane 2 positive    | Diff      |
| CSI_A_DN2   |              | Ι   | Data lane 2<br>negative | Diff      |
| CSI_A_DP3   |              | I   | Data lane 3 positive    | Diff      |
| continued   |              |     |                         | continued |

| Signal Name | PHY Instance | DIR    | Description                    | Link Type |
|-------------|--------------|--------|--------------------------------|-----------|
| CSI_A_DN3   |              | I      | Data lane 3<br>negative        | Diff      |
| CSI_B_DP0   | -            | I      | Data lane 0 positive           | Diff      |
| CSI_B_DN0   |              | Ι      | Data lane 0<br>negative        | Diff      |
| CSI_B_CLK_P | DPHY B X2    | I      | Clock lane positive            | Diff      |
| CSI_B_CLK_N |              | I      | Clock lane negative            | Diff      |
| CSI_B_DN1   |              | I      | Data lane negative             | Diff      |
| CSI_B_DP1   |              | I      | Data lane positive             | Diff      |
| CSI_C_DP0   |              | I      | Data lane 0 positive           | Diff      |
| CSI_C_DN0   | <br>         | Ι      | Data lane 0<br>negative        | Diff      |
| CSI_C_CLK_P |              | I      | Clock lane positive            | Diff      |
| CSI_C_CLK_N |              | I      | Clock lane negative            | Diff      |
| CSI_C_DN1   | -            | I      | Data lane negative             | Diff      |
| CSI_C_DP1   |              | I      | Data lane positive             | Diff      |
| CSI_D_DP0   |              | I      | Data lane 0 positive           | Diff      |
| CSI_D_DN0   | -            | I      | Data lane 0<br>negative        | Diff      |
| CSI_D_DP1   |              | I      | Data lane 1 positive           | Diff      |
| CSI_D_DN1   | -            | Ι      | Data lane 1<br>negative        | Diff      |
| CSI_D_CLK_P | DPHY D X4    | I      | Clock lane positive            | Diff      |
| CSI_D_CLK_N |              | I      | Clock lane negative            | Diff      |
| CSI_D_DP2   |              | I      | Data lane 2 positive           | Diff      |
| CSI_D_DN2   |              | Ι      | Data lane 2<br>negative        | Diff      |
| CSI_D_DP3   |              | I      | Data lane 3 positive           | Diff      |
| CSI_D_DN3   |              | Ι      | Data lane 3<br>negative        | Diff      |
| CSI_RCOMP   |              | Analog | CSI Resistance<br>Compensation | SE        |

## 8.3.2.5 CSI2 Configuration Options

| PHY Instance | DPHY                                             |
|--------------|--------------------------------------------------|
| A X4         | Port A<br>Supports X1 (lane)/X2 (lane)/X4 (lane) |
| B X2         | Port B<br>Supports X1/X2                         |
| C X2         | Port C                                           |
|              | continued                                        |



| PHY Instance | DPHY                        |
|--------------|-----------------------------|
|              | Supports X1/X2              |
| D X4         | Port D<br>Supports X1/X2/X4 |

# 9.0 Intel<sup>®</sup> Neural Processing Unit (Intel<sup>®</sup> NPU)

The NPU IP targets machine vision and general Deep Learning inferencing applications in connected devices and AI PC. It delivers the high processing throughput and high power efficiency necessary to satisfy the demands of such applications.

The NPU technology is applicable to personal computing devices such as tablets, laptops and PCs as a way to introduce AI-based applications and services in power and performance sensitive platforms.

The NPU plugin supports the following data types as inference precision of internal primitives:

- INT4
- INT8(I8/U8)
- FP16

#### 9.1 Functional Description

The NPU IP comprises several individual components grouped into two major subsystems:

- 1. Host Control
- 2. Deep Learning Accelerator

Details of these blocks are provided in the next sections.

Apart from the two major subsystems, the NPU has a Host interface for data exchange with the system memory.

#### **Host Control**

The functionality of the NPU is exposed to an processor via a base set of registers (enumerated as a PCIe device). These registers provide access to control and data path interfaces and reside in the Host Subsystem. All host communications are consumed by the NPU scheduler, a 64-bit RISC-V micro-controller. As well as responding to control messages it manages all the job submission/completion FIFOs that make up the data path of the NPU.

#### **Deep Learning Accelerator**

The NPU IP Deep Learning capability is provided by a configurable number of Neural Compute Engine (NCE) Tiles. The NCE Tiles are managed by the NPU Scheduler. Each Tile includes 1.5MB of near-compute SRAM, one Data Processing Unit (DPU) with 2048 INT8 Multiply Accumulators (MACs), and two DSPs for optimal processing of custom deep learning operations. The DSPs are the activation SHAVES (ACT-SHAVES). Global barriers and task FIFOs are also available for job synchronization and dispatch.

The NPU of Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor comprises of 6 NCE Tiles, totaling 12k DPU INT8 MACs, 12 DSPs and 9 MB of associated near compute memory.



Below is the block diagram of NPU IP in Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor





#### 9.1.1 HOST Control

The IP comprises several individual components such as CPU Subsystem, Host Subsystem and Host Interface.

The Host Subsystem is the main downstream interface between the NPU and the processor.

The Host Interface is the upstream interface between the NPU and the processor/ buttress.

The primary functions of the CPU subsystem are job scheduling and NPU resource management.

### 9.1.2 Deep Learning Accelerators (NCE)

The Neural Compute Engine (NCE) is a hardware accelerator for Deep Neural Network (DNN) workloads. It features a highly configurable pipeline for maximum support of DNN operations, such as Long Short-Term memory (LSTM) and Local Response Norm (LRN). It also leverages sparsity and low precision for optimal performance.



The Neural Compute Engine is built from up to 6 Neural Compute Tiles, where each tile is a primary unit of computing. Each NCE Tile incorporates its own memory, and DPU and ACT-SHAVE compute resources, and can independently work on a single workload at a given time or be aggregated as a cluster of tiles running the same workload.

The NCE Subsystem features efficient Inter-Tile-Interconnect (ITI) with multicasting and broadcasting capability to allow NCE Tile to efficiently share data between tiles, in case NCE Tiles are aggregated to split workload.

The NCE Subsystem incorporates a DMA engine with a compression unit and broadcasting/multicasting capability for populating multiple NCE Tiles Memory concurrently.

For hardware assisted task synchronization, the NCE Subsystem provides barriers and workload FIFOs. Barriers remove as much software overhead as possible through Interrupt Service Routing (ISR )loops and programming sequences to keep the compute and data-movement pipelines full.

#### 9.1.2.1 Feature Set

- 6 Neural Compute Engine Tiles detailed in the following sections
- Two 512-bit DSP Core detailed in the following sections
- DMA Engine:
  - 2x 64B AXI Interfaces to DDR
  - Bit Compactor unit for weights decompression
  - Broadcasting/Multicasting Capability to allow DMA to feed multiple NCE Tiles simultaneously
  - Prefetching capability in the DMA controller. A dedicated prefetch machine provides single read accesses to pages at a configurable offset from the current transfer.
  - Address Patching capability for DRAM Accesses
- M2I Engine:
  - Speeds up the pre-processing stage that takes place between the media pipeline output and the inference pipeline input
  - Supports a software pre-configured chain of transforms accelerated by hardware
  - Support of Cropping, Scaling, Colorspace conversion, Normalization Transforms
- 256kB of SHAVE L2 Cache for Data and Instruction shared between DSPs (ACT-SHAVE)
- Barriers for hardware and assisted task synchronization and pipelining
- Programmable HW FIFO Block for Work Descriptors and IPC
- Virtual Addressing for all resources used during Inference
  - Memory, Barriers, FIFOs and DMA/M2I Interrupt IDs

#### 9.1.2.2 NCE Tile

The NCE Tile is the building block of the NCE Subsystem. There are 6 tiles in the NCE subsystem. Each NCE tile contains the following:

- 1.5MB of connection matrix (CMX) SRAM memory
- Single Data Processing Units (DPU) where each DPU supports 2048 INT8 MACs
- Two DSP with shared data and instruction L2 Cache (256kB) used for flexible tensor compute operation:
  - Supports 32bit and 512bit vector operations

#### 9.1.2.3 ACTIVATION-SHAVE (ACT-SHAVE)

ACT-SHAVE is Intel Movidius DSP Processor which supports 512bit vector operations. Two ACT-SHAVE DSPs are placed in each NCE Tile and are used for custom layer and standard layers that do not map well to the DPU.

#### 9.1.2.4 Data Processing Unit (DPU)

The DPU supports 2048 INT8 MACs.

#### **Feature Set**

- Optimized HW support for standard and depth-wise convolutions
- Convolution Kernel\* size of M\*N where N, M are up to 11
- Convolution Stride of up to 8
- Support configurable padding of activations
- Support for both Dense and Sparse operations
- Sparse Element-wise operations
- Precision
  - FP and integer scaling supported
  - Integer floating point inline conversion
  - FP subnormal support
- Supports hardware profiling by statistics gathering
- Features 64 Post Processing Elements (PPE) where each support:
  - Quantization
  - Activation functions
  - Element-Wise functions
- Support for Sparse acceleration and compression to increase effective TOPs by up to 4x.
  - Sparsity awareness allows the MAC circuits to run more TOPs by not consuming cycles processing data that does not affect the result.
  - Those extra (or effective) TOPs translate to lower power for the same compute performance, or higher compute performance for the same power compared to a design that is sparsity agnostic.

# **10.0** Audio Voice and Speech

The AVS subsystem builds upon the AVS features of previous platforms to provide a richer user experience. This section will cover the HW features used in the Processor for use within the AVS subsystem. The AVS subsystem consists of a collection of controller, DSP, memory, and link interfaces that provides the audio experience to the platform. This subsystem provides streaming of audio from the host SW to external audio codecs with the host processor and/or DSP providing the audio enrichment.

The optional DSP can be enabled in the audio subsystem to provide low latency HW/FW acceleration for common audio and voice functions such as audio encode/ decode, acoustic echo cancellation, noise cancellation, etc. With such acceleration, the integration of the AVS subsystem into an the processor is expected to provide longer music playback times and VOIP call times for the platform.

The key HW features of the AVS Subsystem are described in the following topics:

- Intel<sup>®</sup> High Definition Audio (Intel<sup>®</sup> HD Audio) Controller Capabilities
- Audio DSP Capabilities
- Intel<sup>®</sup> High Definition Audio Interface Capabilities
- USB Audio Offload Support
- Intel<sup>®</sup> Display Audio Interface
- MIPI\* SoundWire\* Interface

#### Table 17.Acronyms

| Acronyms | Description                                                                            |
|----------|----------------------------------------------------------------------------------------|
| DMA      | Direct Memory Access.                                                                  |
| DMIC     | Digital Microphone. PDM based MEMs microphone modules.                                 |
| DSP      | Digital Signal Processor. In AVS specifically a DSP to process audio data.             |
| MEMs     | Micro electrical mechanical Systems. For AVS devices such as Digital MEMs Microphones. |
| MSI      | Message Signaled Interrupt. An in-band method of signaling an interrupt.               |
| РСМ      | Pulse Code Modulation. Modulation with amplitude coded into stream.                    |
| PDM      | Pulse Density Modulation. Modulation with amplitude coded by pulse density.            |
| SDI      | Serial Data In.                                                                        |
| SDO      | Serial Data Out.                                                                       |
| VOIP     | Voice Over Internet Protocol                                                           |

#### Table 18. References

| Specification                                          | Location                                                                                      |
|--------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| Intel <sup>®</sup> High Definition Audio Specification | http://www.intel.com/content/www/us/en/standards/high-<br>definition-audio-specification.html |



# **10.1** Intel<sup>®</sup> High Definition Audio (Intel<sup>®</sup> HD Audio) Controller Capabilities

The Intel<sup>®</sup> HD Audio controller is the standard audio host controller widely adopted in the PC platform, with industrial standard Intel<sup>®</sup> HD Audio driver software available for Microsoft\* Windows\* and many other Linux\* based Operating Systems. With the converged audio architecture initiatives, it is also the baseline audio host controller for phone and tablet platforms with optional DSP support. Intel<sup>®</sup> HD Audio controller capabilities are listed as follows:

- PCI / PCI Express\* controller
  - Option to hide PCI configuration space an use ACPI method for enumeration
- Supports data transfers, descriptor fetches, and DMA position writes using VC0 or VC1
- Independent Bus Host logic for 20 general purpose DMA streams: 11 input and 9 output
- Supports variable length stream slots
- Each general purpose stream supports up to:
  - 16 channels per stream
  - 32 bits/sample
  - 192 kHz sample rate
- Supports memory-based command/response transport
- Supports optional Immediate Command/Response mechanism
- Supports input and output stream synchronization
- Supports MSI interrupt delivery
- Support for ACPI D3 and D0 Device States
- Supports Function Level Reset (FLR)
  - Only if exposed as a PCI Express device (or ACPI method)
- Support Converged Platform Power Management (CPPM)
  - Support 1 ms of buffering with all DMA running with maximum bandwidth.

# **10.2** Audio DSP Capabilities

The Audio DSP offload engine is a feature providing low power DSP functionality and offloads the audio processing operation from the host CPU. It is exposed as an optional capability feature under the Intel<sup>®</sup> HD Audio controller, allowing the enumeration through the Intel<sup>®</sup> HD Audio driver software (if implemented). Audio DSP capabilities are listed as follows:

- Up to 5 x 393 MHz Tensilica\* LX7 HIFI4 DSP Cores
- Up to 4.5 MB of L2 HP SRAM for each DSP Core
- L2 uncache memory accessing up to 16 x 16 MB of remote DDR region
- DSP offload for low power audio rendering and recording
- Various DSP functions provided by Tensillica Core: MP3, AAC, Dolby Digital\*, etc.
- Host downloadable DSP FW functions



- Voice call processing enhancement
- HW based DSP accelerators, for example, Machine Learning block and SHA engine

# **10.3** Intel<sup>®</sup> High Definition Audio Interface Capabilities

The Intel<sup>®</sup> HD Audio interface is a feature offering connections to the compatible codecs. The Intel<sup>®</sup> HD Audio compatible codecs are widely available from various vendors allowing PC platform OEM's to choose them based on features, power, cost consideration. The audio codec can work with the in-box Intel<sup>®</sup> HD Audio driver software provided in various Operating Systems providing a seamless user experience. These Intel<sup>®</sup> HD Audio compatible codecs will be enumerated by the Intel<sup>®</sup> HD Audio driver software (if discovered over the Intel<sup>®</sup> HD Audio interface). Intel<sup>®</sup> HD Audio interface capabilities are listed as follows:

- The SDI signals to support external codecs
- Drives variable frequency (6 MHz to 24 MHz) BCLK to support:
  - SDO double pumped up to 48 Mb/s
  - SDIs single pumped up to 24 Mb/s
- Provides cadence for 44.1 kHz-based sample rate output
- Supports LV Mode (1.5 V and 1.8 V)

## **10.4** Direct Attached Digital Microphone (PDM) Interface

The direct attached digital microphone interface is a feature offering connections to PDM based digital microphone modules without the need of audio codecs. This provides the lowest possible platform power with the decimation functionality integrated into the audio host controller. Features for the digital microphone interface are listed as follows:

- Up to 2 Digital Mic Ports with to 2 Digital Mic Modules per Digital Mic Port
- Ability to combine multiple Digital Mic Ports to for mic arrays that are synchronized on sampling rate basis
- 2 PCM Audio Streams with independent PCM sampling rates per Digital Mic Port
- Ability to map each Digital Mic Port stereo PCM streams output to a sub-set of a multi-channel PCM stream data transferred to an Audio Link Hub
  - Support dynamic scaling up/down of microphone channels array after the stream has started
- Support child clock input mode of operation

## **10.5 USB Audio Offload Support**

USB Audio Offload provides audio mixing / processing support for USB audio endpoint connected through the xHCI Controller. This is aimed at providing a universal audio offload power benefit across various audio devices connected to the platform and USB audio usage is expected to gain more popularity with the introduction of USB Type-C\* connector. These USB audio endpoint will be enumerated by the xHCI Controller SW and only the audio streaming path is peer to the Audio DSP subsystem for DSP FW mixing / processing support. USB Audio Offload capabilities are listed as follows:

• Up to 2 audio output streams support



- Up to 4 audio input streams support
- Provides cadence for 44.1 kHz-based sample rate output
- Support isochronous audio stream offload for LS / FS / HS USB audio device
- Support synchronous / asynchronous / adaptive modes of isochronous audio streaming
- Support non-PCM encoded audio bit stream defined by IEC61937 / IEC60958 standard
  - Packetizing into PCM sample format and PCM equivalent rates

# **10.6** Intel<sup>®</sup> Display Audio Interface

The Intel<sup>®</sup> iDisp Audio link is a feature offering connection to the Intel<sup>®</sup> iDisp Audio codec. The Intel<sup>®</sup> iDisp Audio codec is used to provide audio streams routing to the integrated HDMI and DP links, through the existing Intel<sup>®</sup> HD Audio controller SW stacks. This iDisp audio codec used to be attached to the Intel<sup>®</sup> HD Audio link, however, it transitioned to a dedicated 3-wire iDisp Audio link to save pin counts on the compute tile, as well as providing finer grain power management to the audio link interfaces. The Intel<sup>®</sup> iDisp Audio codec is enumerated by the Intel<sup>®</sup> HD Audio driver software. Features for the Intel<sup>®</sup> HD Audio interface is provided below:

- 1 SDI signal to support 1 iDisp audio codec
- Drives variable frequency (6 MHz to 96 MHz) BCLK to support
  - SDO single pumped to 96 Mb/s
  - SDI single pumped up to 96 Mb/s
- Provides cadence for 44.1 kHz-based sample rate output.

## **10.7** MIPI<sup>®</sup> SoundWire\* Interface

The SoundWire interface is a feature offering connection to the SoundWire devices, which include audio codecs and modem codecs. The SoundWire interface is the latest audio interface targeting (but not limited to) the phone and tablet market and the main advantage is the connection simplicity with a two wires multi-drop topology and PDM streaming capabilities. There is also an option to increase the bandwidth by implementing additional data lane wires, up to 4 data lanes per SoundWire interface. SoundWire device class initiative for audio is bringing standardization to the audio codec SW stack. These devices are enumerated based on vendor / device ID of the SoundWire device reporting, allowing vendor customization of audio codec SW if desired. SoundWire interface capabilities are listed as follows:

- Up to 4 SoundWire interfaces frame rate synchronized on global periodic events
- SNDW[0] supports 4 data lane per SoundWire interface
- Support SoundWire Device Class Specification for Audio Controls and Memories
- Up to 12 PCM bidirectional streams per SoundWire interface
  - Direction is programmable as either input or output stream
- Up to 8 channels per PCM streams
- Interrupt / PME wake capable on DATA pin assertion in low power state

# **10.8** Signal Description

| Signal Name                                                                                                           | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|-----------------------------------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Intel <sup>®</sup> High Definition Audio Signals                                                                      |      |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| GPP_D17/ <b>HDA_RST#</b> /<br>DMIC_DATA1/USB-C_GPP_D17                                                                | 0    | <b>Intel HD Audio Reset</b> : Host H/W reset to internal and external codecs.                                                                                                                                                                                                                                                                                                                                                              |  |
| GPP_D11/ <b>HDA_SYNC</b> /<br>DMIC_CLK_B1/USB-C_GPP_D11                                                               | 0    | <b>Intel HD Audio Sync</b> : 48 kHz fixed rate frame sync to the codecs.                                                                                                                                                                                                                                                                                                                                                                   |  |
| GPP_D10/ <b>HDA_BCLK</b> /<br>DMIC_CLK_A1/USB-C_GPP_D10                                                               | 0    | Intel HD Audio Bit Clock: Up to 24 MHz serial data clock generated by the Intel <sup>®</sup> HD Audio controller.                                                                                                                                                                                                                                                                                                                          |  |
| GPP_D12/ <b>HDA_SDO</b> /USB-<br>C_GPP_D12                                                                            | 0    | <b>Intel HD Audio Serial Data Out</b> : Serial TDM data output to the codecs. The serial output is double-pumped for a bit rate of up to 48 Mb/s.                                                                                                                                                                                                                                                                                          |  |
| GPP_D13/ <b>HDA_SDI0</b> /USB-<br>C_GPP_D13                                                                           | I/O  | <b>Intel HD Audio Serial Data In 0</b> : Serial TDM data<br>input from the two codec(s). The serial input is single-<br>pumped for a bit rate of up to 24 Mb/s. These signals<br>contain integrated Pull-down resistors, which are<br>enabled while the primary well is powered.                                                                                                                                                           |  |
| GPP_D16/ <b>HDA_SDI1</b> /<br>DMIC_CLK_B0/USB-C_GPP_D16                                                               | I/O  | <b>Intel HD Audio Serial Data In 1</b> : Serial TDM data<br>input from the two codec(s). The serial input is single-<br>pumped for a bit rate of up to 24 Mb/s. These signals<br>contain integrated Pull-down resistors, which are<br>enabled while the primary well is powered.                                                                                                                                                           |  |
| DMIC Interface                                                                                                        |      |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| GPP_S02/SNDW1_CLK/<br>SNDW0_DATA1/ <b>DMIC_CLK_A0</b><br>or<br>GPP_D14/ <b>DMIC_CLK_A0</b> /USB-<br>C_GPP_D14         | 0    | <b>Digital Mic Clock A0</b> :Serial data clock generated by<br>the HD Audio controller. The clock output frequency is<br>up to 4.8 MHz.<br>Duplication for clock pin (instance A) in case platform<br>wanted to separate clock connection for left channel<br>mic vs right channel mic. For the case of sharing single<br>clock connection to both left and right channel mics,<br>clock pin (instance A) should be used.                  |  |
| GPP_S06/SNDW3_CLK/<br>DMIC_CLK_A1<br>or<br>GPP_D10/HDA_BCLK/<br>DMIC_CLK_A1/USB-C_GPP_D10                             | 0    | <b>Digital Mic Clock A1</b> : Serial data clock generated by<br>the HD Audio controller. The clock output frequency is<br>up to 4.8 MHz.<br>Duplication for clock pin (instance A) in case platform<br>wanted to separate clock connection for left channel<br>mic vs right channel mic. For the case of sharing single<br>clock connection to both left and right channel mics,<br>clock pin (instance A) should be used.                 |  |
| GPP_S04/SNDW2_CLK/<br>SNDW0_DATA3/ <b>DMIC_CLK_B0</b><br>or<br>GPP_D16/HDA_SDI1/<br><b>DMIC_CLK_B0</b> /USB-C_GPP_D16 | 0    | <b>Digital Mic Clock B0</b> :Serial data clock generated by<br>the HD Audio controller. The clock output frequency is<br>up to 4.8 MHz.<br>Duplication for clock pin (instance B) in case platform<br>wanted to separate clock connection for left channel<br>mic vs right channel mic. For the case of sharing single<br>clock connection to both left and right channel mics,<br>clock pin (instance B) can be disconnected.             |  |
| GPP_S05/SNDW2_DATA/<br>DMIC_CLK_B1<br>or<br>GPP_D11/HDA_SYNC/<br>DMIC_CLK_B1/USB-C_GPP_D11                            | 0    | Digital Mic Clock B1:Serial data clock generated by<br>the HD Audio controller. The clock output frequency is<br>up to 4.8 MHz.<br>Duplication for clock pin (instance B) in case platform<br>wanted to separate clock connection for left channel<br>mic vs right channel mic. For the case of sharing single<br>clock connection to both left and right channel mics,<br>clock pin (instance B) can be disconnected.<br><b>continued</b> |  |

# intel.

| Signal Name                                                                                                  | Туре | Description                                                                                                                                                                                |
|--------------------------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPP_S03/SNDW1_DATA/<br>SNDW0_DATA2/ <b>DMIC_DATA0</b><br>or<br>GPP_D15/ <b>DMIC_DATA0</b> /USB-<br>C_GPP_D15 | I    | <b>Digital Mic Data</b> :Serial data input from the digital mic.                                                                                                                           |
| GPP_S07/SNDW3_DATA/<br>DMIC_DATA1<br>or<br>GPP_D17/HDA_RST#/<br>DMIC_DATA1/USB-C_GPP_D17                     | I    | <b>Digital Mic Data</b> :Serial data input from the digital mic.                                                                                                                           |
| SoundWire Interface                                                                                          |      |                                                                                                                                                                                            |
| GPP_S00/ <b>SNDW0_CLK</b>                                                                                    | I/O  | <b>SoundWire Clock</b> : Serial bit clock used to control the timing of a transfer.                                                                                                        |
| GPP_S01/SNDW0_DATA0                                                                                          | I/O  | SoundWire Data: Serialized data line containing framing and data being transmitted/received.                                                                                               |
| GPP_S02/SNDW1_CLK/<br>SNDW0_DATA1/DMIC_CLK_A0                                                                | I/O  | <b>SoundWire Clock</b> : Serial bit clock used to control the timing of a transfer. <b>SoundWire Data</b> : Serialized data line containing framing and data being transmitted/ received.  |
| GPP_S03/SNDW1_DATA/<br>SNDW0_DATA2/DMIC_DATA0                                                                | I/O  | SoundWire Data: Serialized data line containing framing and data being transmitted/received.                                                                                               |
| GPP_S04/SNDW2_CLK/<br>SNDW0_DATA3/DMIC_CLK_B0                                                                | I/O  | <b>SoundWire Clock</b> : Serial bit clock used to control the timing of a transfer. <b>SoundWire Data</b> : Serialized data line containing framing and data being transmitted / received. |
| GPP_S05/ <b>SNDW2_DATA</b> /<br>DMIC_CLK_B1                                                                  | I/O  | SoundWire Data: Serialized data line containing framing and data being transmitted / received.                                                                                             |
| GPP_S06/ <b>SNDW3_CLK</b> /<br>DMIC_CLK_A1                                                                   | I/O  | <b>SoundWire Clock</b> : Serial bit clock used to control the timing of a transfer.                                                                                                        |
| GPP_S07/ <b>SNDW3_DATA</b> /<br>DMIC_DATA1                                                                   | I/O  | <b>SoundWire Data</b> : Serialized data line containing framing and data being transmitted / received.                                                                                     |
| SNDW_RCOMP                                                                                                   | А    | SoundWire Resistor compensation.                                                                                                                                                           |

# **10.9 Integrated Pull-Ups and Pull-Downs**

#### Table 19.Integrated Pull-Ups and Pull-Downs

| Signal Name     | Resistor Type | Value   |
|-----------------|---------------|---------|
| HDA_SYNC        | Pull-down     | 20 kohm |
| HDA_SDO         | Pull-down     | 20 kohm |
| HDA_SDI[1:0]    | Pull-down     | 20 kohm |
| DMIC_DATA[1:0]  | Pull-down     | 5 kohm  |
| SNDW0_DATA[3:0] | Pull-down     | 5 kohm  |
| SNDW[3:1]_DATA  | Pull-down     | 5 kohm  |



# **10.10** I/O Signal Planes and States

#### Table 20. I/O Signal Planes and States

| Signal Name                                                                                                      | Power Plane | During Reset <sup>2</sup> | Immediately After<br>Reset <sup>2</sup> | S4/S5              |
|------------------------------------------------------------------------------------------------------------------|-------------|---------------------------|-----------------------------------------|--------------------|
| High Definition Audio Inter                                                                                      | face        |                           |                                         |                    |
| HDA_RST#                                                                                                         | Primary     | Asserted                  | Asserted                                | Asserted           |
| HDA_SYNC                                                                                                         | Primary     | Internal Pull-down        | Driven Low                              | Internal Pull-down |
| HDA_BCLK                                                                                                         | Primary     | Driven Low                | Driven Low                              | Driven Low         |
| HDA_SDO                                                                                                          | Primary     | Internal Pull-down        | Driven Low                              | Internal Pull-down |
| HDA_SDI[1:0]                                                                                                     | Primary     | Internal Pull-down        | Internal Pull-down                      | Internal Pull-down |
| DMIC Interface                                                                                                   |             |                           |                                         |                    |
| DMIC_CLK_A[1:0]                                                                                                  | Primary     | Driven Low                | Driven Low                              | Driven Low         |
| DMIC_CLK_B[1:0]                                                                                                  | Primary     | Driven Low                | Driven Low                              | Driven Low         |
| DMIC_DATA[1:0]                                                                                                   | Primary     | Internal Pull-down        | Internal Pull-down                      | Internal Pull-down |
| SoundWire Interface                                                                                              |             |                           |                                         |                    |
| SNDW0_DATA[3:0]                                                                                                  | Primary     | Internal Pull-down        | Internal Pull-down                      | Internal Pull-down |
| SNDW[3:1]_DATA                                                                                                   | Primary     | Internal Pull-down        | Internal Pull-down                      | Internal Pull-down |
| SNDW[3:0]_CLK                                                                                                    | Primary     | Driven Low                | Driven Low                              | Driven Low         |
| Note: 1. Pull-down is enabled with PLTRST# is asserted for the following signals: HDA_SYNC, HDA_SDO, HDAPROC_SDO |             |                           |                                         |                    |

# **11.0** Power Management

#### Table 21. Acronyms

| Acronyms | Description                         |
|----------|-------------------------------------|
| PMIC     | Power Management Integrated Circuit |
| VR       | Voltage Regulator                   |

#### Table 22. References

| Specification                                     | Location                                                                   |
|---------------------------------------------------|----------------------------------------------------------------------------|
| Advanced Configuration and Power Interface (ACPI) | https://uefi.org/sites/default/files/resources/<br>ACPI_Spec_6_5_Aug29.pdf |

#### Figure 8. Power State Block Diagram



# **11.1** System Power States, Advanced Configuration and Power Interface (ACPI)

This section describes System Power States and ACPI states supported by the processor.

#### Table 23.General System Power States

| State      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| G0/S0/C0   | <b>Full On</b> : CPU operating. Individual devices may be shut to save power. The different CPU operating levels are defined by Cx states.                                                                                                                                                                                                                                                                                                                         |
| GO/S0/Cx   | Cx state: CPU manages C-states by itself and can be in low power state                                                                                                                                                                                                                                                                                                                                                                                             |
| GO/S0ix/Cx | <b>S0ix</b> : The south supports an S0ix state which also requires the CPU be in a Cx state. Additional south power actions such as voltage reduction.                                                                                                                                                                                                                                                                                                             |
| G1/S4      | <b>Suspend-To-Disk (STD)</b> : The context of the system is maintained on the disk. All power is then shut to the system except to the logic required to resume. Externally appears same as S5 but may have different wake events.                                                                                                                                                                                                                                 |
| G2/S5      | <b>Soft Off</b> : System context not maintained. All power is shut except for the logic required to restart. A full boot is required when waking.                                                                                                                                                                                                                                                                                                                  |
| G3         | <b>Mechanical OFF</b> : System context not maintained. All power shut except for the RTC. No<br>"Wake" events are possible because the system does not have any power. This state occurs<br>if the user removes the batteries, turns off a mechanical switch, or if the system power<br>supply is at a level that is insufficient to power the "waking" logic. When system power<br>returns the transition will depend on the state just prior to the entry to G3. |

The table below shows the transitions rules among the various states.

#### NOTE

Transitions among the various states may appear to temporarily transition through intermediate states. For example, in going from S0 to S5, it may appear to pass through the G1/S4 state. These intermediate transitions and states are not listed in the table below.

#### Table 24. State Transition Rules for the Processor

| Present State | Transition Trigger                                                                                                                                             | Next State                                                                             |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| G0/S0/C0      | <ul> <li>SLP_EN bit set</li> <li>Power Button Override<sup>3</sup></li> <li>Mechanical Off/Power Failure</li> </ul>                                            | <ul> <li>G0/S0/Cx</li> <li>G1/S4, or G2/S5 state</li> <li>G2/S5</li> <li>G3</li> </ul> |
| G0/S0/Cx      | <ul> <li>Power Button Override<sup>3</sup></li> <li>Mechanical Off/Power Failure</li> </ul>                                                                    | <ul><li>G0/S0/C0</li><li>S5</li><li>G3</li></ul>                                       |
| G0/S0ix/Cx    | <ul> <li>Any south action which is blocked<br/>from occurring while in S0ix <sup>3</sup></li> <li>CPU or south IP request for CPU C-<br/>state exit</li> </ul> | <ul><li>G0/S0/Cx</li><li>G0/S0/C2(or C0)</li></ul>                                     |
| G1/S4         | <ul> <li>Any Enabled Wake Event</li> <li>Power Button Override<sup>3</sup></li> <li>Mechanical Off/Power Failure</li> </ul>                                    | <ul> <li>G0/S0/C0<sup>2</sup></li> <li>G2/S5</li> <li>G3</li> </ul>                    |
| G2/S5         | Any Enabled Wake Event                                                                                                                                         | • G0/S0/C0 <sup>2</sup>                                                                |
|               |                                                                                                                                                                | continued                                                                              |

# intel.

| Present State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Transition Trigger                                                                                          | Next State                                                                                                                              |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Mechanical Off/Power Failure                                                                                | • G3                                                                                                                                    |
| G2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <ul><li>Any Enabled Wake Event</li><li>Mechanical Off/Power Failure</li><li>Power Button Override</li></ul> | <ul> <li>G0/S0/C0<sup>2</sup></li> <li>G1/S4 or G2/S5</li> <li>G3</li> <li>G2/S5</li> </ul>                                             |
| G3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Power Returns                                                                                               | <ul> <li>S0/C0 (reboot) or G2/S5<sup>4</sup> (stay off until<br/>power button pressed or other wake<br/>event)<sup>1,2</sup></li> </ul> |
| <ul> <li>Notes: 1. Some wake events can be preserved through power failure.</li> <li>2. Transitions from the S4-S5 states to the S0 state are deferred until BATLOW# is inactive.</li> <li>3. Includes all other applicable types of events that force the host into and stay in G2/S5.</li> <li>4. If the system was in G1/S4 before G3 entry, then the system will go to S0/C0 or G1/S4.</li> <li>5. On G3 exit, prior to the first transition to S0, S5 power may be higher than S5 power after the first S0 to S5 transition.</li> <li>Some processor settings required to achieve minimum S5 power are loaded during first boot to S0 after a G3 exit. Consequently, entry into S5 from S0 will result in a more power-optimized S5 state than entry into S5 from G3 without an S5-S0-S5 transition. The difference is expected to be in the few mW range</li> </ul> |                                                                                                             |                                                                                                                                         |

#### **System Power Planes**

The system has several independent power planes, as described in the table below.

#### NOTE

When a particular power plane is shut off, it should go to a 0 V level.

#### Table 25.System Power Plane

| Plane                   | Controlled By  | Description                                                                                                                                                                                                                                               |
|-------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Memory SLP_S4# signal   | _ 5            | When SLP_S4# goes active, power can be shut off to any circuit not required to wake the system from the S4. Since the memory context does not need to be preserved in the S4 state, the power to the memory can also be shut down.                        |
|                         | SLP_S5# signal | When SLP_S5# goes active, power can be shut off to any circuit not required to wake the system from the S5 state. Since the memory context does not need to be preserved in the S5 state, the power to the memory can also be shut down.                  |
| Intel <sup>®</sup> CSME | SLP_A#         | SLP_A# signal is asserted when the Intel <sup>®</sup> CSME goes to M-Off or M3-<br>PG. Depending on the platform, this pin may be used to control power<br>to various devices that are part of the Intel <sup>®</sup> CSME sub-system in the<br>platform. |
| DEVICE[n]               | GPIO           | Individual subsystems may have their own power plane. For example, GPIO signals may be used to control the power to disk drives, audio amplifiers, or the display screen.                                                                                 |

# **11.2 Legacy Power Management Support**

## 11.2.1 ALT Access Mode

Before entering a low power state, several registers from powered down parts may need to be saved. In the majority of cases, this is not an issue, as registers have read and write paths. However, several of the ISA compatible registers are either read only or write only. To get data out of write-only registers, and to restore data into readonly registers, the processor implements an ALT access mode.

#### Write Only Registers with Read Paths in ALT Access Mode

The registers described in below table have read paths in ALT access mode. The access number field in the table indicates which register will be returned per access to that port.

| Restore Data                                                                                                  |          |        |                                                     |  |  |
|---------------------------------------------------------------------------------------------------------------|----------|--------|-----------------------------------------------------|--|--|
| I/O Addr                                                                                                      | # of Rds | Access | Data                                                |  |  |
|                                                                                                               |          | 1      | PIC ICW2 of Primary controller                      |  |  |
|                                                                                                               |          | 2      | PIC ICW3 of Primary controller                      |  |  |
|                                                                                                               |          | 3      | PIC ICW4 of Primary controller                      |  |  |
|                                                                                                               |          | 4      | PIC OCW1 of Primary controller <sup>1</sup>         |  |  |
|                                                                                                               |          | 5      | PIC OCW2 of Primary controller                      |  |  |
| 20h                                                                                                           | 12       | 6      | PIC OCW3 of Primary controller                      |  |  |
| 20n                                                                                                           | 12       | 7      | PIC ICW2 of Secondary controller                    |  |  |
|                                                                                                               |          | 8      | PIC ICW3 of Secondary controller                    |  |  |
|                                                                                                               |          | 9      | PIC ICW4 of Secondary controller                    |  |  |
|                                                                                                               |          | 10     | PIC OCW1 of Secondary controller <sup>1</sup>       |  |  |
|                                                                                                               |          | 11     | PIC OCW2 of Secondary controller                    |  |  |
|                                                                                                               |          | 12     | PIC OCW3 of Secondary controller                    |  |  |
|                                                                                                               |          | 1      | Timer Counter 0 status, bits [5:0]                  |  |  |
|                                                                                                               |          | 2      | Timer Counter 0 base count low byte                 |  |  |
| 40h                                                                                                           | 7        | 3      | Timer Counter 0 base count high byte                |  |  |
|                                                                                                               |          | 6      | Timer Counter 2 base count low byte                 |  |  |
|                                                                                                               |          | 7      | Timer Counter 2 base count high byte                |  |  |
| 42h                                                                                                           | 1        |        | Timer Counter 2 status, bits [5:0]                  |  |  |
| 70h                                                                                                           | 1        |        | Bit 7 = Read value is '0'. Bits [6:0] = RTC Address |  |  |
| Notes: 1. The OCW1 register must be read before entering ALT access mode.<br>2. Bits 5, 3, 1, and 0 return 0. |          |        |                                                     |  |  |

#### Table 26. Write Only Registers with Read Paths in ALT Access Mode

#### PIC Reserved Bits

Many bits within the PIC are reserved, and must have certain values written in order for the PIC to operate properly. Therefore, there is no need to return these values in ALT access mode. When reading PIC registers from 20h and A0h, the reserved bits shall return the values listed in table below.

| PIC Reserved Bits | Value Returned |
|-------------------|----------------|
| ICW2(2:0)         | 000            |
| ICW4(7:5)         | 000            |
| ICW4(3:2)         | 00             |
| ICW4(0)           | 0              |
| OCW2(4:3)         | 00             |
| OCW3(7)           | 0              |
| OCW3(5)           | Reflects bit 6 |
| OCW3(4:3)         | 01             |

#### Table 27.PIC Reserved Bits Return Values

#### **11.2.2** Legacy Power Management Theory of Operation

Instead of relying on ACPI software, legacy power management uses BIOS and various hardware mechanisms. The scheme relies on the concept of detecting when individual subsystems are idle, detecting when the whole system is idle, and detecting when accesses are attempted to idle subsystems.

However, the operating system is assumed to be at least APM enabled. Without APM calls, there is no quick way to know when the system is idle between keystrokes. The processor does not support burst modes.

#### **Mobile APM Power Management**

In mobile systems, there are additional requirements associated with device power management. To handle this, the processor has specific SMI traps available. The following algorithm is used:

- 1. The periodic SMI timer checks if a device is idle for the require time. If so, it puts the device into a low-power state and sets the associated SMI trap.
- 2. When software (not the SMI handler) attempts to access the device, a trap occurs (the cycle does not really go to the device and an SMI is generated).
- 3. The SMI handler turns on the device and turns off the trap.
- 4. The SMI handler exits with an I/O restart. This allows the original software to continue.

# **11.3** Functional Description

#### 11.3.1 Features

- Support for Advanced Configuration and Power Interface (ACPI) providing power and thermal management
- PCI PME# signal for Wake Up from Low-Power states
- System Sleep State Control
  - ACPI S4 state Suspend-to-Disk (STD)
  - ACPI G2/S5 state Soft Off (SOFF)



- Power Failure Detection and Recovery
- Intel<sup>®</sup> CSME Power Management Support
  - Wake events from the Intel<sup>®</sup> CSME (enabled from all S-States including Catastrophic S5 conditions)

#### **11.3.2 Power Saving Features**

#### **Power Management Substates**

A set of new features define new S0ix substates that provide lower power at a higher exit latency cost and, in some cases, fewer allowed wake events. The substates are denoted by suffixes appended to the S0i2 base name. The highest suffix number indicates the deepest substate. On the Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor, the supported suffixes are S0i2.0, S0i2.1, S0i2.2. During the transition between S0 and Sx, the S0ix Substates logic is reconfigured to work in Sx.

#### S0ix in Sx

All the power saving features of S0ix are activated in Sx as well.

#### **Naming Convention**

The naming convention: S\*ix.y refers to any combination of S0/Sx and Substate.

Specifically:

- \* represents any S0-Sx state (e.g., S0, S4, S5)
- x represents any S0ix State (e.g., S0i2)
- y represents any Substate (e.g., .0, .1, .2, )

For example, to represent the "2.0" equivalent substate in any S0 or Sx state, use the naming S\*i2.0  $\,$ 

# intel.





## 11.3.3 SMI#/SCI Generation

Upon any enabled SMI event taking place while the End of SMI (EOS) bit is set, the processor will clear the EOS bit and assert SMI , which will cause it to enter SMM space. SMI assertion is performed using a Virtual Legacy Wire (VLW) message.

Once the SMI VLW has been delivered, the processor takes no action on behalf of active SMI events until Host software sets the End of SMI (EOS) bit. At that point, if any SMI events are still active, the processor will send another SMI VLW message.

The SCI is a level-mode interrupt that is typically handled by an ACPI-aware operating system. In non-APIC systems (which is the default), the SCI IRQ is routed to one of the 8259 interrupts (IRQ 9, 10, or 11). The 8259 interrupt controller must be programmed to level mode for that interrupt.

In systems using the APIC, the SCI can be routed to interrupts 9, 10, 11, 20, 21, 22, or 23. The interrupt polarity changes depending on whether it is on an interrupt shareable with a PIRQ or not. The interrupt remains asserted until all SCI sources are removed.

The table below shows which events can cause an SMI and SCI.

#### NOTE

Some events can be programmed to cause either an SMI or SCI. The usage of the event for SCI (instead of SMI) is typically associated with an ACPI-based system. Each SMI or SCI source has a corresponding enable and status bit.

#### Table 28. Causes of SMI and SCI

| Cause                                                                   | SCI | SMI | Additional Enables <sup>1</sup>           | Where Reported         |
|-------------------------------------------------------------------------|-----|-----|-------------------------------------------|------------------------|
| PME#                                                                    | Yes | Yes | PME_EN=1                                  | PME_STS                |
| PME_B0 (Internal, Bus 0, PME-Capable<br>Agents)                         | Yes | Yes | PME_B0_EN=1                               | PME_B0_STS             |
| PCI Express* PME Messages                                               | Yes | Yes | PCI_EXP_EN=1<br>(Not enabled for SMI)     | PCI_EXP_STS            |
| PCI Express* Hot-Plug Message                                           | Yes | Yes | HOT_PLUG_EN=1<br>(Not enabled for SMI)    | HOT_PLUG_STS           |
| Power Button Press                                                      | Yes | Yes | PWRBTN_EN=1                               | PWRBTN_STS             |
| Power Button Override <sup>6</sup>                                      | Yes | No  | None                                      | PWRBTNOR_STS           |
| RTC Alarm                                                               | Yes | Yes | RTC_EN=1                                  | RTC_STS                |
| ACPI Timer overflow (2.34 seconds)                                      | Yes | Yes | TMROF_EN=1                                | TMROF_STS              |
| GPIO                                                                    | Yes | Yes | Refer to Note 8                           | •                      |
| LAN_WAKE#                                                               | Yes | Yes | SCI_EN=0, LAN_WAKE_EN=1                   | LAN_WAKE_STS           |
| TCO SCI message from processor                                          | Yes | No  | None                                      | CPUSCI_STS             |
| TCO SCI Logic                                                           | Yes | No  | TCOSCI_EN=1                               | TCOSCI_STS             |
| TCO SMI Logic                                                           | No  | Yes | TCO_EN=1                                  | TCO_STS                |
| TCO SMI – Year 2000 Rollover                                            | No  | Yes | None                                      | NEWCENTURY_STS         |
| TCO SMI – TCO TIMEROUT                                                  | No  | Yes | None                                      | TIMEOUT                |
| TCO SMI – OS writes to TCO_DAT_IN register                              | No  | Yes | None                                      | OS_TCO_SMI             |
| TCO SMI – NMI occurred (and NMIs<br>mapped to SMI)                      | No  | Yes | NMI2SMI_EN=1                              | TCO_STS, NMI2SMI_ST    |
| TCO SMI – INTRUDER# signal goes<br>active                               | No  | Yes | INTRD_SEL=10                              | INTRD_DET              |
| TCO SMI – Changes of the WPD (Write<br>Protect Disable) bit from 0 to 1 | No  | Yes | LE (Lock Enable)=1                        | BIOSWR_STS             |
| TCO SMI – Write attempted to BIOS                                       | No  | Yes | WPD=0                                     | BIOSWR_STS             |
| BIOS_RLS written to 1 <sup>7</sup>                                      | Yes | No  | GBL_EN=1                                  | GBL_STS                |
| GBL_RLS written to                                                      | No  | Yes | BIOS_EN=1                                 | BIOS_STS               |
| Write to B2h register                                                   | No  | Yes | $APMC_EN = 1$                             | APM_STS                |
| Periodic timer expires                                                  | No  | Yes | PERIODIC_EN=1                             | PERIODIC_STS           |
| 64 ms timer expires                                                     | No  | Yes | SWSMI_TMR_EN=1                            | SWSMI_TMR_STS          |
| Enhanced USB Legacy Support Event                                       | No  | Yes | LEGACY_USB2_EN = 1                        | LEGACY_USB2_STS        |
| Serial IRQ SMI reported                                                 | No  | Yes | None                                      | SERIRQ_SMI_STS         |
| Device monitors match address in its range                              | No  | Yes | Refer to DEVTRAP_STS register description | DEVTRAP_STS            |
| SMBus Host Controller                                                   | No  | Yes | SMB_SMI_EN, Host Controller<br>Enabled    | SMBus host status reg. |
| SMBus SMBALERT# signal active                                           | No  | Yes | None                                      | SMBUS_SMI_STS          |

intel

# intel.

| Cause                                            | SCI | SMI | Additional Enables <sup>1</sup>                   | Where Reported               |
|--------------------------------------------------|-----|-----|---------------------------------------------------|------------------------------|
| BATLOW# assertion                                | Yes | Yes | BATLOW_EN=1                                       | BATLOW_STS                   |
| Access microcontroller 62h/66h                   | No  | Yes | MCSMI_EN                                          | MCSMI_STS                    |
| SLP_EN bit written to 1                          | No  | Yes | SMI_ON_SLP_EN=1                                   | SMI_ON_SLP_EN_STS            |
| SPI Command Completed                            | No  | Yes | None                                              | SPI_SMI_STS                  |
| eSPI SCI/SMI Request <sup>9</sup>                | Yes | Yes | eSPI_SCI_EN                                       | eSPI_SCI_STS<br>eSPI_SMI_STS |
| Software Generated GPE                           | Yes | Yes | SWGPE_EN=1                                        | SWGPE_STS                    |
| Intel <sup>®</sup> CSME                          | Yes | Yes | CSME_SCI_EN=1<br>CSME_SCI_EN=0;<br>CSME_SMI_EN=1; | CSME_SCI_STS<br>CSME_SMI_STS |
| GPIO Lockdown Enable bit changes from '1' to '0' | No  | Yes | GPIO_UNLOCK_SMI_EN=1                              | GPIO_UNLOCK_SMI_STS          |
| USB 3.2 (xHCI) SMI Event                         | No  | Yes | xHCI_SMI_EN=1                                     | xHCI_SMI_STS                 |
| Wake Alarm Device Timer                          | Yes | Yes | WADT_EN                                           | WADT_STS                     |
| ISH                                              | Yes | No  | ISH_EN                                            | ISH_STS                      |
| RTC update-in-progress                           | No  | Yes | Refer to Vol2                                     | RTC_UIP_SMI_STS              |

Notes: 1. SCI\_EN must be 1 to enable SCI, except for BIOS\_RLS. SCI\_EN must be 0 to enable SMI.

2. SCI can be routed to cause interrupt 9:11 or 20:23 (20:23 only available in APIC mode).

3. GBL\_SMI\_EN must be 1 to enable SMI.

4. EOS must be written to 1 to re-enable SMI for the next 1.

5. The processor must have SMI fully enabled when the processor is also enabled to trap cycles. If SMI is not enabled in conjunction with the trap enabling, then hardware behavior is undefined.

6. When a power button override first occurs, the system will transition immediately to S5. The SCI will only occur after the next wake to S0 if the residual status bit (PRBTNOR\_STS) is not cleared prior to setting SCI\_EN.

7. GBL\_STS being set will cause an SCI, even if the SCI\_EN bit is not set. Software must take great care not to set the BIOS\_RLS bit (which causes GBL\_STS to be set) if the SCI handler is not in place.

8. Refer to General Purpose Input and Output on page 179 for specific GPIOs enabled for SCIs and/or SMIs

9. Secondary eSPI must assert SCI at least 100 us for the SCI event to be recognized.

#### **PCI Express\* SCI**

PCI Express\* ports and the processor have the ability to cause PME using messages. When a PME message is received, the processor will set the PCI\_EXP\_STS bit. If the PCI\_EXP\_EN bit is also set, the processor can cause an SCI using the GPE0\_STS (replaced GPE1\_STS) register.

#### **PCI Express\* Hot-Plug**

PCI Express\* has a hot-plug mechanism and is capable of generating a SCI using the GPE0 (replaced GPE1) register. It is also capable of generating an SMI. However, it is not capable of generating a wake event.

#### **11.3.4** Sleep States

#### **Sleep State Overview**

The processor supports different sleep states S4/S5, which are entered by methods such as setting the SLP\_EN bit or due to a Power Button press. The entry to the Sleep states is based on several assumptions:



• The G3 state cannot be entered using any software mechanism. The G3 state indicates a complete loss of power.

#### **Initiating Sleep State**

Sleep states (S4/S5) are initiated by:

- Masking interrupts, turning off all bus controller enable bits, setting the desired type in the SLP\_TYP field, and then setting the SLP\_EN bit. The hardware then attempts to gracefully put the system into the corresponding Sleep state.
- Pressing the PWRBTN# Signal for more than 4 seconds to cause a Power Button Override event. In this case the transition to the S5 state is less graceful, since there are no dependencies from the processor or on clocks other than the RTC clock.
- Assertion of the THERMTRIP# signal will cause a transition to the S5 state. This can occur when system is in the S0 state.
- Shutdown by integrated manageability functions (ASF/Intel<sup>®</sup> CSME).
- Internal watchdog timer timeout events.

#### Table 29.Sleep Types

| Sleep Type | Comment                                                                                                                                                                                                              |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| S4         | The processorasserts SLP_S4#. The motherboard uses the SLP_S4# signal to shut off the power to the memory subsystem and any other unneeded subsystem. Only devices needed to wake from this state should be powered. |
| S5         | The processor asserts SLP_S4# and SLP_S5#.                                                                                                                                                                           |

#### **Exiting Sleep States**

Sleep states (S4/S5) are exited based on wake events. The wake events forces the system to a full on state (S0), although some non-critical subsystems might still be shut off and have to be brought back manually. For example, the storage subsystem may be shut off during a sleep state and have to be enabled using a GPIO pin before it can be used.

Upon exit from the processor-controlled Sleep states, the WAK\_STS bit is set. The possible causes of wake events (and their restrictions) are shown in the table below.

#### NOTE

If the BATLOW# signal is asserted, the processor does not attempt to wake from an S4/S5 state, even if the power button is pressed. This prevents the system from waking when the battery power is insufficient to wake the system. Wake events that occur while BATLOW# is asserted are latched by the processor, and the system wakes after BATLOW# is de-asserted.

#### Table 30. Causes of Wake Events

| Cause        | How Enabled                            | Wake<br>from<br>Sx | Wake from<br>Sx After<br>Power Loss <sup>2</sup> | Wake from<br>"Reset"<br>Types <sup>3</sup> |
|--------------|----------------------------------------|--------------------|--------------------------------------------------|--------------------------------------------|
| RTC Alarm    | Set RTC_EN bit in PM1_EN_STS register. | Yes                | Yes                                              | No                                         |
| Power Button | Always enabled as Wake event.          | Yes                | Yes                                              | Yes                                        |
|              | •                                      |                    |                                                  | continued                                  |

# intel.

| Cause                                                    | How Enabled                                                                                                                                              | Wake<br>from<br>Sx | Wake from<br>Sx After<br>Power Loss <sup>2</sup> | Wake from<br>"Reset"<br>Types <sup>3</sup> |
|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------------------------------|--------------------------------------------|
| Any GPIOs except DSW<br>GPIOs can be enabled for<br>wake | Refer to Note 5                                                                                                                                          | Yes                | No                                               | No                                         |
| LAN_WAKE#                                                | Enabled natively (unless pin is configured to be in GPIO mode)                                                                                           | Yes                | Yes                                              | Yes                                        |
| Intel <sup>®</sup> High Definition Audio                 | Event sets PME_B0_STS bit; PM_B0_EN must be<br>enabled. Cannot wake from S5 state if it was<br>entered due to power failure or power button<br>override. | Yes                | Yes                                              | No                                         |
| Primary PME#                                             | PME_B0_EN bit in GPE0_EN[127:96] register.                                                                                                               | Yes                | Yes                                              | No                                         |
| Secondary PME#                                           | Set PME_EN bit in GPE0_EN[127:96] register.                                                                                                              | Yes                | Yes                                              | No                                         |
| PCI Express* WAKE# pin                                   | PCIEXP_WAKE_DIS bit.                                                                                                                                     | Yes                | Yes                                              | No                                         |
| SMBALERT#                                                | Refer to Note 4                                                                                                                                          | Yes                | Yes                                              | Yes                                        |
| Intel <sup>®</sup> CSME Non-Maskable<br>Wake             | Always enabled as a wake event.                                                                                                                          | Yes                | Yes                                              | Yes                                        |
| Integrated WoL Enable<br>Override                        | WoL Enable Override bit (in Configuration Space).                                                                                                        | Yes                | Yes                                              | Yes                                        |
| Wake Alarm Device                                        | WADT_EN in GPE0_EN[127:96]                                                                                                                               | Yes                | No                                               | No                                         |

*Notes:* 1. If BATLOW# signal is low, processor will not attempt to wake from S4/S5, even if a valid wake event occurs. This prevents the system from waking when battery power is insufficient to wake the system. However, once BATLOW# de-asserts, the system will boot.

2. This column represents what the processor would honor as wake events but there may be enabling dependencies on the device side which are not enabled after a power loss.

- Reset Types include: Power Button override, Intel<sup>®</sup> CSME-initiated power button override, Intel<sup>®</sup> CSME-initiated host partition reset with power down, Intel<sup>®</sup> CSME Watchdog Timer, SMBus unconditional power down, processor thermal trip, processor catastrophic temperature event.
- 4. SMBALERT# signal is multiplexed with a GPIO pin that defaults to GPIO mode. Hence, SMBALERT# related wakes are possible only when this GPIO is configured in native mode, which means that BIOS must program this GPIO to operate in native mode before this wake is possible. Because GPIO configuration is in the resume well, wakes remain possible until one of the following occurs: BIOS changes the pin to GPIO mode, a G3 occurs.
- 5. There are only 72 bits in the GPE registers to be assigned to GPIOs, though any of the GPIOs can trigger a wake, only those status of GPIO mapped to 1-tier scheme are directly accessible through the GPE status registers. For those GPIO mapped under 2-tier scheme, their status would be reflected under single controller status, "GPIO\_TIER2\_SCI\_STS" or GPE0\_STS and further comparison needed to know which 2-tier GPI(s) has triggered the GPIO Tier 2 SCI.

#### PCI Express\* WAKE# Signal and PME Event Message

PCI Express\* ports can wake the platform from S4, S5 using the WAKE# pin. WAKE# is treated as a wake event, but does not cause any bits to go active in the GPE\_STS register.

#### NOTE

PCI Express\* WAKE# pin is an Output in S0ix states hence this pin cannot be used to wake up the system during S0ix states.

PCI Express\* ports and the processor have the ability to cause PME using messages. These are logically OR'd to set the single PCI\_EXP\_STS bit. When a PME message is received, the processor will set the PCI\_EXP\_STS bit. If the PCI\_EXP\_EN bit is also set, the processor can cause an SCI via GPE0\_STS register.



#### Sx-G3-Sx, Handling Power Failures

Depending on when the power failure occurs and how the system is designed, different transitions could occur due to a power failure.

The AFTERG3\_EN bit provides the ability to program whether or not the system should boot once power returns after a power loss event. If the policy is to not boot, the system remains in an S5 state (unless previously in S4). There are only three possible events that will wake the system after a power failure.

Although PME\_EN is in the RTC well, this signal cannot wake the system after a power loss. PME\_EN is cleared by RTCRST#, and PME\_STS is cleared by RSMRST#.

#### Table 31. Transitions Due to Power Failure

| State at Power Failure | AFTERG3_EN Bit | Transition when Power Returns and<br>BATLOW# is inactive |  |
|------------------------|----------------|----------------------------------------------------------|--|
| S0                     | 10             | S5 S0                                                    |  |
| S4                     | 10             | S4 S0                                                    |  |
| S5                     | 10             | S5 S0                                                    |  |

#### **11.3.5** Event Input Signals and Their Usage

The processor has various input signals that trigger specific events. This section describes those signals and how they should be used.

#### **PWRBTN# (Power Button)**

The PWRBTN# signal operates as a "Fixed Power Button" as described in the *Advanced Configuration and Power Interface Specification*. PWRBTN# signal has a 16 ms debounce on the input. The state transition descriptions are included in the below table.

After any PWRBTN# assertion (falling edge), the 16 ms de-bounce applies before the state transition starts if PB\_DB\_MODE='0'. If PB\_DB\_MODE='1', the state transition starts right after any PWRBTN# assertion (before passing through the debounce logic) and subsequent falling PWRBTN# edges are ignored until after 16 ms.

During the time that any SLP\_\* signal is stretched for an enabled minimum assertion width, the host wake-up is held off. As a result, it is possible that the user will press and continue to hold the Power Button waiting for the system to wake. Unfortunately, a 4 second press of the Power Button is defined as an unconditional power down, resulting in the opposite behavior that the user was intending. Therefore, the Power Button Override Timer will be extended to 9-10 seconds while the SLP\_\* stretching timers are in progress. Once the stretching timers have expired, the Power Button will awake the system. If the user continues to press Power Button for the remainder of the 9-10 seconds it will result in the override condition to S5. Extension of the Power Button Override timer is only enforced following graceful sleep entry and during host partition resets with power cycle or power down. The timer is not extended immediately following power restoration after a global reset and G3.

The processor also supports modifying the length of time the Power Button must remain asserted before the unconditional power down occurs (4-14 seconds). The length of the Power Button override duration has no impact on the "extension" of the



power button override timer while SLP\_\* stretching is in progress. The extended power button override period while stretching is in progress remains 9-10 seconds in all cases.

#### Table 32. Transitions Due to Power Button

| Present<br>State | Event                                                                                                                                                                                                                                                                                                                                 | Transition/Action                                                             | Comment                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| S0/Cx            | PWRBTN# goes low                                                                                                                                                                                                                                                                                                                      | SMI or SCI generated<br>(depending on SCI_EN,<br>PWRBTN_EN and<br>GLB_SMI_EN) | Software typically initiates a Sleep state<br>Note: Processing of transitions starts<br>within 100 us of the PWRBTN#<br>input pin to processor going low. <sup>1</sup>                                                                                                                                                                                                                                  |  |  |  |
| S5               | PWRBTN# goes low                                                                                                                                                                                                                                                                                                                      | Wake Event. Transitions to S0 state                                           | Standard wakeup<br>Note: Could be impacted by SLP_* min<br>assertion. The minimum time the<br>PWRBTN# pin should be asserted<br>is 150 us. The processor will start<br>processing this change once the<br>minimum time requirement is<br>satisfied. <sup>1</sup>                                                                                                                                        |  |  |  |
| G3               | PWRBTN# pressed                                                                                                                                                                                                                                                                                                                       | None                                                                          | <ul> <li>No effect since no power</li> <li>Not latched nor detected</li> <li><i>Notes:</i> 1. During G3 exit, PWRBTN# pin must be kept de-asserted for a minimum time of 500 us after the RSMRST# has de-asserted.<sup>2</sup></li> <li>2. Beyond this point, the minimum time the PWRBTN# pin has to be asserted to be registered by processor as a valid wake event is 150 us.<sup>1</sup></li> </ul> |  |  |  |
| S0 - S4          | PWRBTN# held low<br>for at least 4 3<br>consecutive seconds                                                                                                                                                                                                                                                                           | Unconditional transition to S5 state.                                         | No dependence on processor or any other<br>subsystem<br>Note: Due to internal processor latency,<br>it could take up to an additional<br>~1.3s after PWRBTN# has been<br>held low for 4s before the system<br>would begin transitioning to S5.                                                                                                                                                          |  |  |  |
| 2.<br>3.         | Notes: 1. If PM_CFG.PB_DB_MODE='0', the debounce logic adds 16 ms to the start/minimum time for processing of power button assertions.         2. This minimum time is independent of the PM_CFG.PB_DB_MODE value.         3. The amount of time PWRBTN# must be asserted is configurable via PM_CFG2.PBOP. 4 seconds is the default. |                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |

#### **Power Button Override Function**

If PWRBTN# is observed active for at least four consecutive seconds (always sampled after the output from debounce logic), the processor should unconditionally transition to the G2/S5 state, regardless of present state (S0 – S4), even if the PLT\_PWROK is not active. In this case, the transition to the G2/S5 state does not depend on any particular response from the processor, nor any similar dependency from any other subsystem.

The minimum period is configurable by BIOS and defaults to the legacy value of 4 seconds.



The PWRBTN# status is readable to check if the button is currently being pressed or has been released. If PM\_CFG.PB\_DB\_MODE='0', the status is taken after the debounce. If PM\_CFG.PB\_DB\_MODE='1', the status is taken before the de-bounce. In either case, the status is readable using the PWRBTN LVL bit.

#### NOTE

The 4-second PWRBTN# assertion should only be used if a system lock-up has occurred.

#### **Sleep Button**

The Advanced Configuration and Power Interface Specification defines an optional Sleep button. It differs from the power button in that it only is a request to go from S0 to S4 (not S5). Also, in an S5 state, the Power Button can wake the system, but the Sleep Button cannot.

Although the processor does not include a specific signal designated as a Sleep Button, one of the GPIO signals can be used to create a "Control Method" Sleep Button. Refer to *Advanced Configuration and Power Interface Specification* for implementation details.

#### SYS\_RESET# Signal

When the SYS\_RESET# pin is detected as active (on signal's falling edge if de-bounce logic is disabled, or after 16 ms if 16 ms debounce logic is enabled), the processor attempts to perform a "graceful" reset by entering a host partition reset entry sequence.

Once the reset is asserted, it remains asserted for 5 to 6 ms regardless of whether the SYS\_RESET# input remains asserted or not. It cannot occur again until SYS\_RESET# has been detected inactive after the de-bounce logic, and the system is back to a full S0 state with PLTRST# inactive.

#### NOTES

- 1. The normal behavior for a SYS\_RESET# assertion is host partition reset without power cycle. However, if bit 3 of the CF9h I/O register is set to `1' then SYS\_RESET# will result in a full power-cycle reset.
- 2. It is not recommended to use the PLT\_PWROK pin for a reset button as it triggers a global power cycle reset.
- 3. SYS\_RESET# is in the primary power well but it only affects the system when PLT\_PWROK is high.

#### **THERMTRIP#** Signal

If THERMTRIP# goes active, the processor is indicating an overheat condition, and the processor immediately transitions to an S5 state, driving SLP\_S4#, SLP\_S5# low, and setting the GEN\_PMCON\_2.PTS bit. The transition will generally look like a power button override.

When a THERMTRIP# event occurs, the processor will power down immediately without following the normal S0 -> S5 path. The processor will immediately drive SLP\_S4#, and SLP\_S5# low within 1 us after sampling THERMTRIP# active.



The reason the above is important is as follow: if the processor is running extremely hot and is heating up, it is possible (although very unlikely) that components around it, such as the processor, are no longer executing cycles properly. Therefore, if THERMTRIP# goes active, and the processor is relying on various handshakes to perform the power down, the handshakes may not be working, and the system will not power down. Hence the need for processor to power down immediately without following the normal S0 -> S5 path.

The processor provides filtering for short low glitches on the THERMTRIP# signal in order to prevent erroneous system shutdowns from noise. Glitches shorter than 25 nsec are ignored.

#### NOTE

A thermal trip event will clear the PWRBTN\_STS bit.

#### Sx\_Exit\_Holdoff#

When S4/S5 is entered and SLP\_A# is asserted, Sx\_Exit\_Holdoff# can be asserted by a platform component to delay resume to S0. SLP\_A# de-assertion is an indication of the intent to resume to S0, but this will be delayed so long as Sx\_Exit\_Holdoff# is asserted. Sx\_Exit\_Holdoff is ignored outside of an S4/S5 entry sequence with SLP\_A# asserted. With the de-assertion of RSMRST# (from G3->S0), this pin is a GPIO input and must be programmed by BIOS to operate as Sx\_Exit\_Holdoff. When SLP\_A# is asserted (or it is de-asserted but Sx\_Exit\_Holdoff# is asserted), the processor will not access SPI Flash. How a platform uses this signal is platform specific.

#### **Requirements to support Sx\_Exit\_Holdoff#**

If the processor is in G3 or in the process of exiting G3 (RSMRST# is asserted), the EC must not allow RSMRST# to de-assert until the EC completed its flash accesses.

After the processor has booted up to S0 at least once since the last G3 exit, the EC can begin monitoring SLP\_A# and using the SX\_EXIT\_HOLDOFF# pin to stop the processor from accessing flash. When SLP\_A# asserts, if the EC intends to access flash, it will assert SX\_EXIT\_HOLDOFF#. To cover the case where the processor is going through a global reset, and not a graceful Sx+CMoff/Sx+CM3PG entry, the EC must monitor the SPI flash CS0# pin for 5 ms after SLP\_A# assertion before making the determination that it is safe to access flash.

- If no flash activity is seen within this 5 ms window, the EC can begin accessing flash. Once its flash accesses are complete, the EC de-asserts (drives to `1') SX\_EXIT\_HOLDOFF# to allow the processor to access flash.
- If flash activity is seen within this 5 ms window, the processor has gone through a global reset. And so the EC must wait until the processor reaches S0 again before re-attempting the holdoff flow.

#### NOTE

When eSPI is enabled, SX\_EXIT\_HOLDOFF# functionality is not available, and assertion of the signal will not impact Sx exit flows.



#### **11.3.6** System Power Supplies, Planes, and Signals

#### **Power Plane Control**

The SLP\_S4# or SLP\_S5# output signal can be used to cut power to the system core supply, as well as power to the system memory, since the context of the system is saved on the disk. Cutting power to the memory may be done using the power supply, or by external FETs on the motherboard.

The SLP\_S4# output signal is used to remove power to additional subsystems that are powered during SLP\_S3#, as well as power to the system memory, since the context of the system is saved on the disk. Cutting power to the memory may be done using the power supply, or by external FETs on the motherboard.

SLP\_S5# output signal can be used to cut power to the system core supply.

SLP\_A# output signal can be used to cut power to the Intel<sup>®</sup> Converged Security and Management Engine and SPI flash on a platform that supports the M3 state (for example, certain power policies in Intel<sup>®</sup> AMT).

SLP\_LAN# output signal can be used to cut power to the external Intel<sup>®</sup> GbE PHY device.

#### SLP\_S4# and Suspend-to-RAM Sequencing

The system memory suspend voltage regulator is controlled by the Glue logic. The SLP\_S4# signal should be used to remove power to system memory rather than the SLP\_S5# signal. The SLP\_S4# logic in the processor provides a mechanism to fully cycle the power to the DRAM and/or detect if the power is not cycled for a minimum time.

#### NOTE

To use the minimum DRAM power-down feature that is enabled by the SLP\_S4# Assertion Stretch Enable bit (D31:F0:A4h Bit 3), the DRAM power must be controlled by the SLP\_S4# signal.

#### PLT\_PWROK Signal

When asserted, PLT\_PWROK is an indication to the processor that its core well power rails are powered and stable. PLT\_PWROK can be driven asynchronously. When PLT\_PWROK is low, the processor asynchronously asserts PLTRST#. PLT\_PWROK must not glitch, even if RSMRST# is low.

It is required that the power associated with PCIe\* have been valid for 99 ms prior to PLT\_PWROK assertion in order to comply with the 100 ms PCIe\* 2.0 specification on PLTRST# de-assertion.

#### NOTE

SYS\_RESET# is recommended for implementing the system reset button. This saves external logic that is needed if the PLT\_PWROK input is used. Additionally, it allows for better handling of the SMBus and processor resets and avoids improperly reporting power failures.



#### **BATLOW# (Battery Low)**

The BATLOW# input can inhibit waking from S4, S5 if there is not sufficient power. It also causes an SMI if the system is already in an S0 state.

#### **SLP\_LAN#** Pin Behavior

The processor controls the voltage rails into the external LAN PHY using the SLP\_LAN# pin.

- The LAN PHY is always powered when the Host and  $\mathrm{Intel}^{^{\otimes}}$  CSME systems are running.
  - SLP\_LAN#='1' whenever SLP\_S3#='1' or SLP\_A#='1'.
- If the LAN PHY is required by Intel<sup>®</sup> CSME in Sx/M-Off, Intel<sup>®</sup> CSME must configure SLP\_LAN#='1' irrespective of the power source and the destination power state. Intel<sup>®</sup> CSME must be powered at least once after G3 to configure this.
- If the LAN PHY is required after a G3 transition, the host BIOS must set AG3\_PP\_EN.
- If the LAN PHY is required in Sx/M-Off, the host BIOS must set SX\_PP\_EN.
- If the LAN PHY is not required if the source of power is battery, the host BIOS must set DC\_PP\_DIS.

#### NOTE

 ${\rm Intel}^{\rm ®}$  CSME configuration of SLP\_LAN# in Sx/M-Off is dependent on  ${\rm Intel}^{\rm ®}$  CSME power policy configuration.

#### **SLP\_WLAN#** Pin Behavior

The processor controls the voltage rails into the external wireless LAN PHY using the SLP\_WLAN# pin.

- The wireless LAN PHY is always powered when the Host is running.
  - SLP\_WLAN#='1' whenever SLP\_S3#='1'.
- If Wake on Wireless LAN (WoWLAN) is required from S4/S5 states, the host BIOS must set HOST\_WLAN\_PP\_EN.
- If Intel<sup>®</sup> CSME has access to the Wireless LAN device:
  - The Wireless LAN device must always be powered as long as Intel<sup>®</sup> CSME is powered. SLP\_WLAN#='1' whenever SLP\_A#='1'.
  - If Wake on Wireless LAN (WoWLAN) is required from M-Off state, Intel<sup>®</sup> CSME will configure SLP\_WLAN#='1' in Sx/M-Off.

Intel<sup>®</sup> CSME configuration of SLP\_WLAN# in Sx/M-Off is dependent on Intel<sup>®</sup> CSME power policy configuration.

When the Wireless LAN device is an integrated connectivity device (CNVi) the power to the CNVi external RF chip (CRF) must be always on. In this case the SLP\_WLAN# shall not control the CRF 3.3 V power rail.

#### **PRIMPWRDNACK Steady State Pin Behavior**

Below table summarizesPRIMPWRDNACK pin behavior.

#### Table 33. PRIMPWRDNACK/PRIMWARN#/GPP\_A02 Pin Behavior

| Pin          | GPP_A02 Input/<br>Output (Determine<br>by GP_IO_SEL bit) | Pin Value in<br>S0                            | Pin Value in<br>Sx/M-Off                                                            | Pin Value in<br>Sx/M3                      |
|--------------|----------------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------|
| PRIMPWRDNACK | Native                                                   | 0                                             | Depends on Intel <sup>®</sup><br>CSME power<br>package and power<br>source (Note 1) | 0                                          |
| PRIMWARN#    | Native                                                   | 1                                             | 1                                                                                   | 1                                          |
|              | IN                                                       | High-Z                                        | High-Z                                                                              | High-Z                                     |
| GPP_A02      | OUT                                                      | Depends on<br>GPP_A02<br>output data<br>value | Depends on<br>GPP_A02 output<br>data value                                          | Depends on<br>GPP_A02 output<br>data value |

#### Table 34. PRIMPWRDNACK During Reset

| Reset Type (Note)                   | SPDA Value                                                                                              |  |  |  |
|-------------------------------------|---------------------------------------------------------------------------------------------------------|--|--|--|
| Power-cycle Reset                   | 0                                                                                                       |  |  |  |
| Global Reset                        | 0                                                                                                       |  |  |  |
| Straight to S5                      | Processor initially drive '0' and then drive per Intel <sup>®</sup><br>CSME power policy configuration. |  |  |  |
| Note: Refer to Table 35 on page 100 |                                                                                                         |  |  |  |

#### RTCRST# and SRTCRST#

RTCRST# is used to reset processor registers in the RTC Well to their default value. If a jumper is used on this pin, it should only be pulled low when system is in the G3 state and then replaced to the default jumper position. Upon booting, BIOS should recognize that RTCRST# was asserted and clear internal processor registers accordingly. It is imperative that this signal not be pulled low in the S0 to S5 states.

SRTCRST# is used to reset portions of the Intel<sup>®</sup> Converged Security and Management Engine and should not be connected to a jumper or button on the platform. The only time this signal gets asserted (driven low in combination with RTCRST#) should be when the coin cell battery is removed or not installed and the platform is in the G3 state. Pulling this signal low independently (without RTCRST# also being driven low) may cause the platform to enter an indeterminate state. Similar to RTCRST#, it is imperative that SRTCRST# not be pulled low in the S0 to S5 states.

#### **11.3.7** Reset Behavior

When a reset is triggered, the processor completes any outstanding memory cycles and puts memory into a safe state before the platform is reset. When the processor is ready it asserts PLTRST#.

The processor does not require an acknowledge message from the processor to trigger PLTRST#. A global reset will occur after four seconds if an acknowledge from the processor is not received. When the processor causes a reset by asserting PLTRST#, its output signals will go to their reset states.



A reset in which the host platform is reset and PLTRST# is asserted is called a Host Reset or Host Partition Reset. Depending on the trigger a host reset may also result in power cycling, refer to the below table for details. If a host reset is triggered and the processor times out a Global Reset with power-cycle will occur.

A reset in which the host and Intel<sup>®</sup> CSME partitions of the platform are reset is called a Global Reset. During a Global Reset, all processor functionality is reset except RTC Power Well backed information and Suspend well status, configuration, and functional logic for controlling and reporting the reset. Intel<sup>®</sup> CSME and Host power back up after the power-cycle period.

Straight to S5 is another reset type where all power wells that are controlled by the SLP\_S3#, SLP\_S4#, and SLP\_A# pins, as well as SLP\_S5# and SLP\_LAN# (if pins are not configured as GPIOs), are turned off. All processor functionality is reset except RTC Power Well backed information and Suspend well status, configuration, and functional logic for controlling and reporting the reset. The host stays there until a valid wake event occurs.

The following table shows the various reset triggers.

#### Table 35. Causes of Host and Global Resets

| Trigger                                                                                 | Host Reset<br>Without Power<br>Cycle <sup>1</sup> | Host Reset With<br>Power Cycle <sup>2</sup> | Global Reset<br>With Power<br>Cycle <sup>3</sup> | Straight to S5 <sup>6</sup><br>(Host Stays<br>There) |
|-----------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------|--------------------------------------------------|------------------------------------------------------|
| Write of 0Eh to CF9h (RST_CNT Register)<br>when CF9h when Global Reset Bit=0b           | No                                                | Yes                                         | No <sup>4</sup>                                  |                                                      |
| Write of 06h to CF9h (RST_CNT Register)<br>when CF9h when Global Reset Bit=0b           | Yes                                               | No                                          | No <sup>4</sup>                                  |                                                      |
| Write of 06h or 0Eh to CF9h (RST_CNT<br>Register) when CF9h when Global Reset<br>Bit=1b | No                                                | No                                          | Yes                                              |                                                      |
| SYS_RESET# Asserted and CF9h<br>(RST_CNT Register) Bit 3 = 0                            | Yes                                               | No                                          | No <sup>4</sup>                                  |                                                      |
| SYS_RESET# Asserted and CF9h (RST_CNT Register) Bit $3 = 1$                             | No                                                | Yes                                         | No <sup>4</sup>                                  |                                                      |
| SMBus Secondary Message received for<br>Reset with Power-Cycle                          | No                                                | Yes                                         | No <sup>4</sup>                                  |                                                      |
| SMBus Secondary Message received for<br>Reset without Power-Cycle                       | Yes                                               | No                                          | No <sup>4</sup>                                  |                                                      |
| SMBus Secondary Message received for unconditional Power Down                           | No                                                | No                                          | No                                               | Yes                                                  |
| TCO Watchdog Timer reaches zero two times                                               | Yes                                               | No                                          | No <sup>4</sup>                                  |                                                      |
| Power Failure: PLT_PWROK signal goes inactive in S0                                     | No                                                | No                                          | Yes                                              |                                                      |
| SYS_PWROK Failure: SYS_PWROK signal goes inactive in S0                                 | No                                                | No                                          | Yes                                              |                                                      |
| Processor Thermal Trip (THERMTRIP#) causes transition to S5 and reset asserts           | No                                                | No                                          | No                                               | Yes                                                  |
| Processor internal thermal sensors signals<br>a catastrophic temperature condition      | No                                                | No                                          | No                                               | Yes                                                  |
|                                                                                         |                                                   |                                             |                                                  | continued                                            |



| Trigger                                                                                                                                     | Host Reset<br>Without Power<br>Cycle <sup>1</sup> | Host Reset With<br>Power Cycle <sup>2</sup> | Global Reset<br>With Power<br>Cycle <sup>3</sup> | Straight to S5 <sup>6</sup><br>(Host Stays<br>There) |
|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------|--------------------------------------------------|------------------------------------------------------|
| Power Button 4 second override causes transition to S5 and reset asserts                                                                    | No                                                | No                                          | No                                               | Yes                                                  |
| Special shutdown cycle from processor<br>causes CF9h-like PLTRST# and CF9h<br>Global Reset Bit = 1                                          | No                                                | No                                          | Yes                                              |                                                      |
| Special shutdown cycle from processor<br>causes CF9h-like PLTRST# and CF9h<br>Global Reset Bit = 0 and CF9h (RST_CNT<br>Register) Bit 3 = 1 | No                                                | Yes                                         | No <sup>4</sup>                                  |                                                      |
| Special shutdown cycle from processor<br>causes CF9h-like PLTRST# and CF9h<br>Global Reset Bit = 0 and CF9h (RST_CNT<br>Register) Bit 3 = 0 | Yes                                               | No                                          | No <sup>4</sup>                                  |                                                      |
| Intel <sup>®</sup> Converged Security and<br>Management Engine Triggered Host Reset<br>without Power-Cycle                                  | Yes                                               | No                                          | No <sup>4</sup>                                  |                                                      |
| Intel <sup>®</sup> Converged Security and<br>Management Engine Triggered Host Reset<br>with Power-Cycle                                     | No                                                | Yes                                         | No <sup>4</sup>                                  |                                                      |
| Intel <sup>®</sup> Converged Security and<br>Management Engine Triggered Power<br>Button Override                                           | No                                                | No                                          | No                                               | Yes                                                  |
| Intel <sup>®</sup> Converged Security and<br>Management Engine Watchdog Timer<br>Timeout                                                    | No                                                | No                                          | No <sup>7</sup>                                  | Yes                                                  |
| Intel <sup>®</sup> Converged Security and<br>Management Engine Triggered Global<br>Reset                                                    | No                                                | No                                          | Yes                                              |                                                      |
| Intel <sup>®</sup> Converged Security and<br>Management Engine Triggered Host Reset<br>with power down (host stays there)                   | No                                                | Yes <sup>5</sup>                            | No <sup>4</sup>                                  |                                                      |
| PLTRST# Entry Timeout (Note 6)                                                                                                              | No                                                | No                                          | Yes                                              |                                                      |
| PLT_PWROK Stuck Low                                                                                                                         | No                                                | No                                          | Yes                                              |                                                      |
| Power Management Watchdog Timer                                                                                                             | No                                                | No                                          | No <sup>7</sup>                                  | Yes                                                  |
| Intel <sup>®</sup> Converged Security and<br>Management Engine Hardware<br>Uncorrectable Error                                              | No                                                | No                                          | No <sup>7</sup>                                  | Yes                                                  |

Notes: 1. The processor drops this type of reset request if received while the system is in S4/S5.

2. Processor does not drop this type of reset request if received while system is in a software-entered S4/S5 state. However, the processor will perform the reset without executing the RESET\_WARN protocol in these states.

3. The processor does not send warning message to processor, reset occurs without delay.

4. Trigger will result in Global Reset with Power-Cycle if the acknowledge message is not received by the processor.

5. The processor waits for enabled wake event to complete reset.

6. PLTRST# Entry Timeout is automatically initiated if the hardware detects that the PLTRST# sequence has not been completed within 4 seconds of being started.

7. Trigger will result in Global Reset with Power-Cycle if AGR\_LS\_EN=1 and Global Reset occurred while the current or destination state was S0.



# **11.4 Processor Power and Efficient P/LP E Cores Power** Management

While executing code, Enhanced Intel SpeedStep<sup>®</sup> Technology and Intel<sup>®</sup> Speed Shift technology optimizes the processor's P/LP E core frequency and voltage based on workload. Each frequency and voltage operating point is defined by ACPI as a P-state. When the processor is not executing code, it is idle. A low-power idle state is defined by ACPI as a C-state. In general, deeper power C-states have longer entry and exit latencies.

#### 11.4.1 OS/HW Controlled P-states

#### **11.4.1.1** Enhanced Intel SpeedStep<sup>®</sup> Technology

Enhanced Intel SpeedStep<sup>®</sup> Technology enables OS to control and select P-state. For more information, refer to Enhanced Intel SpeedStep<sup>®</sup> Technology on page 114.

#### 11.4.1.2 Intel<sup>®</sup> Speed Shift Technology

Intel<sup>®</sup> Speed Shift Technology is an energy efficient method of frequency control by the hardware rather than relying on OS control. For more details, refer to Intel<sup>®</sup> Speed Shift Technology on page 114.

#### **11.4.2** Low-Power Idle States

When the processor is idle, low-power idle states (C-states) are used to save power. More power savings actions are taken for numerically higher C-states. However, deeper C-states have longer exit and entry latencies. Resolution of C-states occurs at the thread, processor P/LP E core, and processor package level. Thread-level C-States are available if the processor P/LP E core support multiple threads.

#### CAUTION

Long-term reliability cannot be assured unless all the Low-Power Idle States are enabled.



# Core O State Core N State Processor Package State

Figure 10. Idle Power Management Breakdown of the Processor P/LP E Cores

While individual threads can request low-power C-states, power saving actions only take place once the processor P/LP E core C-state is resolved. processor P/LP E core C-states are automatically resolved by the processor. For thread and processor P/LP E core C-states, a transition to and from C0 state is required before entering any other C-state.

#### **11.4.3** Requesting the Low-Power Idle States

The primary software interfaces for requesting low-power idle states are through the MWAIT instruction with sub-state hints and the HLT instruction (for C1 and C1E). However, the software may make C-state requests using the legacy method of I/O reads from the ACPI-defined processor clock control registers, referred to as P\_LVLx. This method of requesting C-states provides legacy support for operating systems that initiate C-state transitions using I/O reads.

For legacy operating systems, P\_LVLx I/O reads are converted within the processor to the equivalent MWAIT C-state request. Therefore, P\_LVLx reads do not directly result in I/O reads to the system. The feature, known as I/O MWAIT redirection, should be enabled in the BIOS.

The BIOS can write to the C-state range field of the PMG\_IO\_CAPTURE MSR to restrict the range of I/O addresses that are trapped and emulate MWAIT like functionality. Any P\_LVLx reads outside of this range do not cause an I/O redirection to MWAIT(Cx) like the request. They fall through like a normal I/O instruction.

When P\_LVLx I/O instructions are used, MWAIT sub-states cannot be defined. The MWAIT sub-state is always zero if I/O MWAIT redirection is used. By default, P\_LVLx I/O redirections enable the MWAIT 'break on EFLAGS.IF' feature that triggers a wake up on an interrupt, even if interrupts are masked by EFLAGS.IF.

#### 11.4.4 Processor P/LP E Core C-State Rules

The following are general rules for all processor P/LP E core C-states unless specified otherwise:



- A processor P/LP E core C-State is determined by the lowest numerical thread state (such as Thread 0 requests C1E while Thread 1 requests C6 state, resulting in a processor P/LP E core C1E state). Refer to the *G*, *S*, and *C* Interface State Combinations table.
- A processor P/LP E core transitions to C0 state when:
  - An interrupt occurs
  - There is an access to the monitored address if the state was entered using an MWAIT/Timed MWAIT instruction
  - The deadline corresponding to the Timed MWAIT instruction expires
- An interrupt directed toward a single thread wakes up only that thread.
- If any thread in a processor P/LP E core is active (in C0 state), the core's C-state will resolve to C0.
- Any interrupt coming into the processor package may wake any processor P/LP E core.
- A system reset re-initializes all processor P/LP E cores.

#### Table 36.Core C-states

| Core C-<br>State | C-State Request<br>Instruction            | Description                                                                                                                                                                                                                                                   |  |  |
|------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| СО               | N/A                                       | The normal operating state of a processor P/LP E core where a code is being executed                                                                                                                                                                          |  |  |
| C1               | MWAIT(C1)                                 | AutoHalt - core execution stopped, autonomous clock gating (package in C0 state)                                                                                                                                                                              |  |  |
| C1E              | MWAIT(C1E)                                | Core C1 + lowest frequency and voltage operating point (package in C0 state)                                                                                                                                                                                  |  |  |
| C6-C10           | MWAIT(C6/10) or<br>IO<br>read=P_LVL3//6/8 | Processor P/LP E, flush their L1 instruction cache, the L1 data cache, and L2 cache to the LLC shared cache cores save their architectural state to an SRAM before reducing P/LP E cores voltage, if possible may also be reduced to 0V. Core clocks are off. |  |  |

This feature is disabled by default. BIOS should enable it in the PMG\_CST\_CONFIG\_CONTROL register. The auto-demotion policy is also configured by this register.

## **11.4.5 Package C-States**

The processor supports C0, C6 and C10 package states. The following is a summary of the general rules for package C-state entry. These apply to all package C-states, unless specified otherwise:

- A package C-state request is determined by the lowest numerical processor P/LP E core C-state amongst all processor P/LP E cores.
- A package C-state is automatically resolved by the processor depending on the processor P/LP E core idle power states and the status of the platform components.
  - Each processor P/LP E core can be at a lower idle power state than the package if the platform does not grant the processor permission to enter a requested package C-state.
  - The platform may allow additional power savings to be realized in the processor.



- For package C-states, the processor is not required to enter C0 before entering any other C-state.
- Entry into a package C-state may be subject to auto-demotion that is, the processor may keep the package in a deeper package C-state then requested by the operating system if the processor determines, using heuristics, that the deeper C-state results in better power/performance.

The processor exits a package C-state when a break event is detected. Depending on the type of break event, the processor does the following:

- If a processor P/LP E core break event is received, the target processor P/LP E core is activated and the break event message is forwarded to the target processor P/LP E core.
  - If the break event is not masked, the target processor P/LP E core enters the processor P/LP E core C0 state and the processor enters package C0.
  - If the break event is masked, the processor attempts to re-enter its previous package state.
- If the break event was due to a memory access or snoop request,
  - But the platform did not request to keep the processor in a higher package Cstate, the package returns to its previous C-state.
  - And the platform requests a higher power C-state, the memory access or snoop request is serviced and the package remains in the higher power Cstate.

#### Table 37.Package C-States

| Package C state                                                                                    | Description                                                         |  |  |
|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--|--|
| РКБ СО                                                                                             | Processor active.<br>Core may be active.<br>graphics may be active. |  |  |
| PKG C6                                                                                             | Cores off<br>Graphics cores off<br>IP power actions                 |  |  |
| PKG C10                                                                                            | Cores off<br>Graphics cores off<br>Additional IP power actions      |  |  |
| Note: Display In PSR is only on single embedded panel configuration and panel support PSR feature. |                                                                     |  |  |

#### Package C-State Auto-Demotion

The Processor may demote the Package C-State to a shallower Package C-State to enable better performance, for example instead of going into Package C10, processor will demote to Package C6 (and shallower as required).

The processor's decision to demote the Package C-State is based on Power management parameters such as required C states latencies, entry/exit energy/power, Core wake rates, and device LTR (Latency Tolerance Report). This means that the processor is optimized to minimize platform energy for scenarios with low idle time.

Processor deeper Package C-State entry frequency is controlled to minimize platform energy. When Package C-State Auto-Demotion enabled, a reduced residency in a deeper Package C-State is expected during system runs with high wake rates. For



example, some USB/Bluetooth audio devices may request high wake rates to keep audio quality of service, this audio behaviour may result in Package C-State Demotion and impact power consumption.

No change at IDLE scenario power consumption due to this feature. Package C-State Auto-Demotion is enabled by default and controlled through BIOS menu .

#### **Modern Standby**

Modern Standby is a platform state. On display time out the OS requests the processor to enter package C10 and platform devices at RTD3 (or disabled) in order to attain low power in idle. Modern Standby requires proper BIOS and OS configuration.

## **11.4.6 Package C-States and Display Resolutions**

The integrated graphics engine has the frame buffer located in system memory. When the display is updated, the graphics engine fetches display data from system memory. Different screen resolutions and refresh rates have different memory latency requirements. These requirements may limit the deepest Package C-state the processor can enter. Other elements that may affect the deepest Package C-state available are the following:

- Display is on or off
- Single or multiple displays
- Native or non-native resolution
- Panel Self Refresh (PSR) technology

#### NOTE

Display resolution is not the only factor influencing the deepest Package C-state the processor can get into. Device latencies, interrupt response latencies, and core C-states are among other factors that influence the final package C-state the processor can enter.

The following table lists display resolutions and deepest available package C-State. The display resolutions are examples using common values for blanking and pixel rate. Actual results will vary. The table shows the deepest possible Package C-state. System workload, system idle, and AC or DC power also affect the deepest possible Package C-state.

#### Table 38. Deepest Package C-State Available

|                                                                                                                                                                             |                    | Processor Series |              |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|--------------|--|--|--|
| Resolution                                                                                                                                                                  | Number of Displays | PSR Enabled      | PSR Disabled |  |  |  |
| Up to 5120x3200 60Hz <sup>3</sup>                                                                                                                                           | Single             | PC10             | PC10         |  |  |  |
| <ul> <li>Notes: 1. All Deep states are with Display ON.</li> <li>2. The deepest C-state has variance, dependent various parameters such SW and Platform devices.</li> </ul> |                    |                  |              |  |  |  |
| <ol><li>Partial data based on Pre-Silicon estimation, expected to be update in a future Datasheet<br/>release.</li></ol>                                                    |                    |                  |              |  |  |  |



### **11.5 Processor Graphics Power Management**

#### **11.5.1** Memory Power Savings Technologies

#### Intel<sup>®</sup> Rapid Memory Power Management (Intel<sup>®</sup> RMPM)

Intel<sup>®</sup> Rapid Memory Power Management (Intel<sup>®</sup> RMPM) conditionally places memory into self-refresh when the processor is in package C6 or deeper power state to allow the system to remain in the deeper power states longer for memory not reserved for graphics memory. Intel<sup>®</sup> RMPM functionality depends on graphics/display state (relevant only when processor graphics is being used), as well as memory traffic patterns generated by other connected I/O devices.

#### **11.5.2** Display Power Savings Technologies

# Intel<sup>®</sup> Seamless Display Refresh Rate Switching Technology (Intel<sup>®</sup> SDRRS Technology) with eDP\* Port

Intel<sup>®</sup> DRRS provides a mechanism where the monitor is placed in a slower refresh rate (the rate at which the display is updated). The system is smart enough to know that the user is not displaying either 3D or media like a movie where specific refresh rates are required. The technology is very useful in an environment such as a plane where the user is in battery mode doing E-mail, or other standard office applications. It is also useful where the user may be viewing web pages or social media sites while in battery mode.

#### Intel<sup>®</sup> Display Power Saving Technology (Intel<sup>®</sup> DPST) 8.0

The Intel<sup>®</sup> DPST technique achieves back-light power savings while maintaining a good visual experience. This is accomplished by adaptively enhancing the displayed image while decreasing the back-light brightness simultaneously. The goal of this technique is to provide equivalent end-user-perceived image quality at a decreased back-light power level.

- The original (input) image produced by the operating system or application is analyzed by the Intel<sup>®</sup> DPST subsystem. An interrupt to Intel<sup>®</sup> DPST software is generated whenever a meaningful change in the image attributes is detected. (A meaningful change is when the Intel<sup>®</sup> DPST determines if the brightness of the displaying images and the image enhancement and back-light control needs to be altered.)
- 2. Intel<sup>®</sup> DPST subsystem applies an image-specific enhancement to increase image brightness.
- 3. A corresponding decrease to the back-light brightness is applied simultaneously to produce an image with similar user-perceived quality (such as brightness) as the original image.

#### Intel<sup>®</sup> OLED Power Saving Technology (Intel<sup>®</sup> OPST) 1.1

Intel<sup>®</sup> OPST solution uses same HW infrastructure as Intel<sup>®</sup> DPST. Frames are processed using frame change threshold based interrupt mechanism similar to Intel<sup>®</sup> DPST. Intel<sup>®</sup> OPST SW algorithm determines which pixels in the frame should be dimmed to save power keeping visual quality (such as contrast, color) impact to acceptable level. Since there is no backlight for OLED panels, the power savings come solely from pixel dimming.



#### Panel Self-Refresh 2 (PSR 2)

Panel Self-Refresh feature allows the Processor Graphics core to enter low-power state when the frame buffer content is not changing constantly. This feature is available on panels capable of supporting Panel Self-Refresh. PSR 2 adds partial frame updates and requires an compliant panel.

#### Low-Power Single Pipe (LPSP)

Low-power single pipe is a power conservation feature that helps save power by keeping the inactive pipes powered OFF. LPSP is achieved by keeping a pipe enabled during eDP\* only with minimal display pipeline support.

#### Intel<sup>®</sup>Low Refresh Rate (LRR)

Intel<sup>®</sup> LRR is a combination of PSR2 and Dynamic Refresh Rate Switching. LRR uses two mechanisms for switching the refresh rate which are as follows:

- Pixel clock switching (Seamless DRRS/ DMRRS Intel Specific)
- VTOTAL Change (VRR/Adaptive Sync VESA Standard)

LRR is classified into different versions based on the RR switching technique, Intel platform support/capabilities, and eDP\* panel support/capabilities.

#### Intel<sup>®</sup> Smart 2D Display Technology (Intel<sup>®</sup> S2DDT)

Intel<sup>®</sup> S2DDT reduces display refresh memory traffic by reducing memory reads required for display refresh. Power consumption is reduced by less accesses to the IMC. Intel S2DDT is only enabled in single pipe mode.

Intel<sup>®</sup> S2DDT is most effective with:

- Display images well suited to compression, such as text windows, slide shows, and so on. Poor examples are 3D games.
- Static screens such as screens with significant portions of the background showing 2D applications, processor benchmarks, and so on, or conditions when the processor is idle. Poor examples are full-screen 3D games and benchmarks that flip the display image at or near display refresh rates.

For more information, refer to Graphics Software Product Requirement Documents (PRD) (#777133), Intel<sup>®</sup> Graphics Power Management and Power Conservation Software Product Specification (SPS) (#619433), Intel<sup>®</sup> UHD Graphics Driver Display Software Product Specification (SPS) (#738229).

#### **11.5.3 Processor Graphics Core Power Savings Technologies**

#### Intel<sup>®</sup> Graphics Dynamic Frequency

Intel<sup>®</sup> Turbo Boost Technology 2.0 is the ability of the processor P/LP E cores and graphics (Graphics Dynamic Frequency) cores to opportunistically increase frequency and/or voltage above the guaranteed processor and graphics frequency for the given part. Intel<sup>®</sup> Graphics Dynamic Frequency is a performance feature that makes use of unused package power and thermals to increase application performance. The increase in frequency is determined by how much power and thermal budget is available in the package, and the application demand for additional processor or graphics performance. The processor P/LP E core control is maintained by an embedded controller. The graphics driver dynamically adjusts between P-States to



maintain optimal performance, power, and thermals. The graphics driver will always place the graphics engine in its lowest possible P-State. Intel<sup>®</sup> Graphics Dynamic Frequency requires BIOS support. Additional power and thermal budget should be available.

#### Intel<sup>®</sup> Graphics Render Standby Technology (Intel<sup>®</sup> GRST)

Intel<sup>®</sup> Graphics Render Standby Technology is a technique designed to optimize the average power of the graphics part. The Graphics Render engine will be put in a sleep state, or Render Standby (RS), during times of inactivity or basic video modes. While in Render Standby state, the graphics part will place the VR (Voltage Regulator) into a low voltage state. Hardware will save the render context to the allocated context buffer when entering RS state and restore the render context upon exiting RS state.

#### Intel<sup>®</sup> Capped Frames Per Second (CFPS)

Intel<sup>®</sup> Capped Frames Per Second is a feature developed to save power during High FPS Gaming workloads while also achieving a tear and stutter free visual experience.

This feature ensures that the frame rate of the game does not exceed the panel refresh rate by matching screen updates to the Vertical Sync. That results fewer wakeups of graphics core and saves power.

When enabled, this feature works on any display panel, AC or DC mode and on any gaming workload.

### **11.6 TCSS Power State**

#### Table 39. TCSS Power State

| TCSS Power<br>State | Processor<br>PM State | Device Attached | Description                                                                                                                      |
|---------------------|-----------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------|
| TC0                 | S0                    | Yes             | xHCI, xDCI, USB4 controllers may be active.<br>USB4 DMA / PCIe may be active.                                                    |
| TC7                 | S*i2.1                | Yes             | xHCI and xDCI are in D3.<br>USB4 controller is in D3 or D0 idle.<br>USB4 PCIe is inactive.                                       |
| TC10                | S*i2.2                | No              | Deepest Power state<br>xHCI / xDCI / USB4 controller are in D3.<br>USB4 DMA / USB4 PCIe are in D3.<br>IOM is in low power state. |

page 87.

2. IOM - TCSS Input Output Manager:

3. The IOM interacts with the processor to perform power management, boot, reset, connect and disconnect devices to TYPE-C sub-system

- 4. TCSS Devices (xHCI / USB4 Controllers) Power States:
  - D0 Device at Active state.
- D3 Device at lowest-powered state.



## **11.7 Power and Performance Technologies**

### **11.7.1** Intel<sup>®</sup> Thread Director

Intel<sup>®</sup> Thread Director helps monitor and analyze performance data in real time to seamlessly place the right application thread on the right core and optimize performance per watt.

Built directly into the hardware, Intel<sup>®</sup> Thread Director uses machine learning to schedule tasks on the right core at the right time (as opposed to relying on static rules). This helps to ensure that Performance-cores and Efficient-cores work in concert, background tasks do not slow you down, and you can have more applications open simultaneously.

- Monitors the runtime instruction mix of each thread and the state of each core with nanosecond precision.
- Provides runtime feedback to the OS to make the optimal decision for any workload.
- Dynamically adapts its guidance according to the Assured Based Power (ABP) of the system, operating conditions, and power settings.

## 11.7.2 Intel<sup>®</sup> Smart Cache Technology

The Intel<sup>®</sup> Smart Cache Technology is a shared Last Level Cache (LLC).

All IA cores are grouped into two clusters: Low Power (LP) cluster and Performance cluster.

- LP cluster consists of a single module of 4 LP E-cores with shared L2 cache and doesn't have LLC.
- Performance cluster consists of several P-cores and several modules of 4 E-cores, depend on particular SKU. Performance cluster has LLC that is shared between all its cores (of any type). The maximal size of LLC is 3MB (12 ways, set associative) per P-core or E-core module.

The LLC is non-inclusive.

The LLC may also be referred to as a 3rd level cache.

#### **11.7.3 P-core and LP E-core Level 1 and Level 2 Caches**

The 1st level cache is not shared between physical cores and each physical core has a separate set of caches.

The P-Core 1st level cache hierarchy is divided into:

- A Data Cache (DL0, DL1)
- An Instruction Cache (IL1)

On the data side, it is built as two-level cache, with L0 of 48KB and L1 of 192KB, both of which are 12-way set-associative.

On the instruction side, there is a single L1 cache of 64KB, which is 16-way set associative.



The LP E-Core 1st level cache hierarchy is divided into:

- A Data Cache (DL1)
- An Instruction Cache (IL1)

On the data side, it is built as one-level cache, with L1 of 32KB, 8-way set-associative.

On the instruction side, there is a single L1 cache of 64KB, which is 16-way set associative.

The 2nd level cache holds both data and instructions. It is also referred to as mid-level cache or MLC.

- The P-core 2nd level cache is not shared between physical cores and each physical core has a separate set of caches. Its size is 2.5MB and it is a 10-way associative non-inclusive cache.
- The LP E-core 2nd level cache is shared between physical cores across the Efficiency core module within the LP cluster. Its size is 4MB and it is a 16-way associative non-inclusive cache.



#### Figure 11. P-core and LP E-core Cache Hierarchy

#### NOTE

The above figure does not represent the exact number of cores.

| Cache  | P-core                                | LP E-core                              |
|--------|---------------------------------------|----------------------------------------|
| LO DLO | 48KB 12-way set-associative per core  | none                                   |
| L1 DL1 | 192KB 12-way set-associative per core | 32KB 8-way set-associative per<br>core |
|        |                                       | continued                              |

| Cache  | P-core                                                                    | LP E-core                                                                                                           |  |
|--------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--|
| L1 IL1 | 64KB 16-way set-associative per<br>core                                   | 64KB 16-way set-associative per core                                                                                |  |
| L2     | 2.5MB 10-way set-associative per core                                     | 4MB 16-way set-associative<br>shared across Efficiency core<br>module within LP Cluster (bundle<br>of 4 LP E-cores) |  |
| L3     | Maximum of 3 MB per physical<br>core shared across Performance<br>cluster | none                                                                                                                |  |

## **11.7.4** Ring Interconnect

The Ring is a high speed, wide interconnect that links the processor P/LP E cores.

The Ring shares frequency and voltage with the Last Level Cache (LLC).

The Ring's frequency dynamically changes. Its frequency is relative to both processor cores and processor graphics frequencies.

### **11.7.5** Intel<sup>®</sup> Hybrid Technology

The processor contains two types of cores, denoted as Power and Efficient cores.

The Power (P) and Efficient (LP E) cores share the same instruction set and model specific registers (MSRs).

The available instruction sets, when hybrid computing is enabled, is limited compared to the instruction sets available to the P-core.

The following instruction sets are available only when the P-cores are enabled:

- AVX-512
- FP16 support

#### **11.7.6** Intel<sup>®</sup> Turbo Boost Technology 2.0

The Intel<sup>®</sup> Turbo Boost Technology 2.0 allows the processor P/LP E core/processor graphics core to opportunistically and automatically run faster than the processor P/LP E core base frequency/processor graphics base frequency if it is operating below power, temperature, and current limits. The Intel<sup>®</sup> Turbo Boost Technology 2.0 feature is designed to increase the performance of both multi-threaded and single-threaded workloads.

Compared with previous generation products, Intel<sup>®</sup> Turbo Boost Technology 2.0 will increase the ratio of application power towards Processor Base Power and also allows to increase power above Processor Base Power as high as PL2 for short periods of time. Thus, thermal solutions and platform cooling that are designed to less than thermal design guidance might experience thermal and performance issues since more applications will tend to run at the maximum power limit for significant periods of time.

#### ΝΟΤΕ

Intel<sup>®</sup> Turbo Boost Technology 2.0 may not be available on all SKUs.



#### 11.7.6.1 Intel<sup>®</sup> Turbo Boost Technology 2.0 Power Monitoring

When operating in turbo mode, the processor monitors its own power and adjusts the processor and graphics frequencies to maintain the average power within limits over a thermally significant time period. The processor estimates the package power for all components on the package. In the event that a workload causes the temperature to exceed program temperature limits, the processor will protect itself using the Adaptive Thermal Monitor.

#### **11.7.6.2** Intel<sup>®</sup> Turbo Boost Technology 2.0 Power Control

Illustration of Intel<sup>®</sup> Turbo Boost Technology 2.0 power control is shown in the following sections and figures. Multiple controls operate simultaneously allowing customization for multiple systems thermal and power limitations. These controls allow for turbo optimizations within system constraints and are accessible using MSR, MMIO, and PECI interfaces.

#### 11.7.6.3 Intel<sup>®</sup> Turbo Boost Technology 2.0 Frequency

To determine the highest performance frequency amongst active processor P/LP E cores, the processor takes the following into consideration:

- The number of processor P/LP E cores operating in the C0 state.
- The estimated processor P/LP E core current consumption and ICCMax settings.
- The estimated package prior and present power consumption and turbo power limits.
- The package temperature.

Any of these factors can affect the maximum frequency for a given workload. If the power, current, or thermal limit is reached, the processor will automatically reduce the frequency to stay within its Processor Base Power limit. Turbo processor frequencies are only active if the operating system is requesting the P0 state. For more information on P-states and C-states, refer to Power Management.

#### **11.7.7** Intel<sup>®</sup> Adaptive Boost Technology

Intel<sup>®</sup> Adaptive Boost Technology (Intel<sup>®</sup> ABT) opportunistically increases the multicore turbo frequency while operating within IccMAX and temperature spec limitations.

Intel<sup>®</sup> ABT opportunistically delivers in-spec performance gains that are incremental to existing Turbo technologies. In systems equipped with performance spec power delivery, Intel<sup>®</sup> ABT allows additional multi-core turbo frequency while still operating within specified current and temperature limits.

#### **11.7.8** Intel System Agent Enhanced SpeedStep<sup>®</sup> Technology

#### Intel System Agent Enhanced SpeedStep® Technology

Intel System Agent Enhanced SpeedStep <sup>®</sup> Technology also known as SAGV (System Agent Geyserville) is a dynamic voltage frequency scaling of the System Agent clock based on memory utilization. Unlike processor core and package Enhanced Intel SpeedStep <sup>®</sup> Technology, System Agent Enhanced SpeedStep <sup>®</sup> Technology has three valid operating points. When running light workload and Intel System Agent Enhanced SpeedStep <sup>®</sup> Technology is enabled, the DDR data rate may change as follows:



BIOS/MRC DDR training at maximum, mid and minimum frequencies sets I/O and timing parameters.

In order to achieve the optimal levels of performance and power, the memory initialization and training process performed during first system boot or after CMOS clear or after a BIOS update will take a longer time than a typical boot. During this initialization and training process, end users may see a blank screen. More information on the memory initialization process can be found in the industry standard JEDEC Specifications found on www.JEDEC.org.

Before changing the DDR data rate, the processor sets DDR to self-refresh and changes the needed parameters. The DDR voltage remains stable and unchanged.

## 11.7.9 Enhanced Intel SpeedStep<sup>®</sup> Technology

Enhanced Intel SpeedStep<sup>®</sup> Technology enables OS to control and select P-state. The following are the key features of Enhanced Intel SpeedStep<sup>®</sup> Technology:

- Multiple frequencies and voltage points for optimal performance and power efficiency. These operating points are known as P-states.
- Frequency selection is software controlled by writing to processor MSRs. The voltage is optimized based on the selected frequency and the number of active processors P/LP E cores.
  - Once the voltage is established, the PLL locks on to the target frequency.
  - All active processor P/LP E cores share the same frequency and voltage. In a multi-core processor, the highest frequency P-state requested among all active P/LP E cores is selected.
  - Software-requested transitions are accepted at any time. If a previous transition is in progress, the new transition is deferred until the previous transition is completed.
- The processor controls voltage ramp rates internally to ensure glitch-free transitions.

#### NOTE

Because there is low transition latency between P-states, a significant number of transitions per-second are possible.

#### 11.7.10 Intel<sup>®</sup> Speed Shift Technology

Intel<sup>®</sup> Speed Shift Technology is an energy efficient method of frequency control by the hardware rather than relying on OS control. OS is aware of available hardware P-states and requests the desired P-state or it can let the hardware determine the P-state. The OS request is based on its workload requirements and awareness of processor capabilities. Processor decision is based on the different system constraints for example Workload demand, thermal limits while taking into consideration the minimum and maximum levels and activity window of performance requested by the Operating System.



## **11.7.11** Cache Line Write Back (CLWB)

Writes back to memory the cache line (if dirty) that contains the linear address specified with the memory operand from any level of the cache hierarchy in the cache coherence domain. The line may be retained in the cache hierarchy in the nonmodified state. Retaining the line in the cache hierarchy is a performance optimization (treated as a hint by hardware) to reduce the possibility of a cache miss on a subsequent access. Hardware may choose to retain the line at any of the levels in the cache hierarchy, and in some cases, may invalidate the line from the cache hierarchy. The source operand is a byte memory location.

The CLWB instruction is documented in the Intel<sup>®</sup> Architecture Instruction Set Extensions Programming Reference (future architectures):

https://software.intel.com/sites/default/files/managed/b4/3a/319433-024.pdf

### **11.8 Deprecated Technology**

The processor has deprecated the following technology and it is no longer supported:

• DDR Running Average Power Limit (DDR RAPL)

## **11.9 Power and Internal Signals**

### **11.9.1** Signal Description

| Signal Name                                                                                                                                                                               | Туре                                                                                                                                                                                                                                                                                                                                                                                                              | Description                                                                                                                                                                                                                                                                                                                                |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPP_V01/ACPRESENT                                                                                                                                                                         | I                                                                                                                                                                                                                                                                                                                                                                                                                 | <b>ACPRESENT</b> : This input pin indicates when the platform is plugged into AC power or not.<br><i>Note:</i> An external pull-up resistor is required.                                                                                                                                                                                   |
|                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                            |
| GPP_V10/ <b>LANPHYPC</b>                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                 | <b>LAN PHY Power Control</b> : LANPHYPC is used to indicate that power needs to be restored to the Platform LAN Connect Device.                                                                                                                                                                                                            |
| PLT_PWROK                                                                                                                                                                                 | I PLT Power OK: When asserted, it is an indication to the processor that<br>core power rails have been stable. The platform may drive asynchronou<br>PLTRST# to be de-asserted PLT_PWROK must be asserted first - one of<br>conditions for PLTRST# de-assertion<br><i>Notes:</i> • Must not glitch, even if RSMRST# is low.<br>• An external pull-down resistor is required.<br>• Previously known as PCH_PWROK . |                                                                                                                                                                                                                                                                                                                                            |
| GPP_B13/ <b>PLTRST#</b> /USB-<br>C_GPP_B13 O The processor asserts PLTRST# low in Sx states and when a cold, warm reset occurs. The processor de-asserts PLTRST# upon exit from Sx states |                                                                                                                                                                                                                                                                                                                                                                                                                   | <b>Platform Reset</b> : The processor asserts PLTRST# to reset deviceson the platform.<br>The processor asserts PLTRST# low in Sx states and when a cold, warm, or global reset occurs. The processor de-asserts PLTRST# upon exit from Sx states and the forementioned resets. There is no guaranteed minimum assertion time for PLTRST#. |
| GPP_E21/ <b>PMCALERT#</b> /USB-<br>C_GPP_E21                                                                                                                                              | I                                                                                                                                                                                                                                                                                                                                                                                                                 | <b>PMC Alert Pin</b> : Supports USB-C* PD controller architecture.<br><i>Note:</i> An external pull-up resistor is required even if the signal is not used                                                                                                                                                                                 |

# intel.

| Signal Name                                              | Туре                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| GPP_V03/ <b>PWRBTN#</b>                                  | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <b>Power Button</b> : The Power Button may cause an SMI# or SCI to indicate a system request to go to a sleep state. If the system is already in a sleep state, this signal will cause a wake event. If PWRBTN# is pressed for more than 4 seconds (default timing is configurable), this will cause an unconditional transition (power button override) to the S5 state. Override will occur even if the system is in the S4 states. This signal has an internal Pull-up resistor and has an internal 16 ms de-bounce of the input. |  |
| RSMRST#                                                  | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <b>Primary Well Reset</b> : This signal is used for resetting the primary power plane logic. This signal must be asserted for at least 10ms before de-asserting. <i>Note:</i> An external pull down resistor is required.                                                                                                                                                                                                                                                                                                            |  |
| GPP_V06 <b>/SLP_A#</b>                                   | <ul> <li><b>SLP_A#</b>: Signal asserted when the Intel<sup>®</sup> CSME platform goes to M-Off or M Depending on the platform, this pin may be used to control power to various that are part of the Intel<sup>®</sup> CSME sub-system in the platform. If you are not u SLP_A# for any functional purposes on your platform, or can tolerate lack of minimum assertion time, program the "SLP_A# minimum assertion width" vithe minimum.</li> <li>SLP_A# functionality can be utilized on the platform via either the physical p the SLP A# virtual wire over eSPI.</li> </ul> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| GPP_V11/SLP_LAN#                                         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <b>LAN Sub-System Sleep Control</b> : When SLP_LAN# is de-asserted it indicates that the Platform LAN Connect Device must be powered. When SLP_LAN# is asserted, power can be shut off to the Platform LAN Connect Device. SLP_LAN# will always be de-asserted in S0 and anytime SLP_A# is de-asserted.                                                                                                                                                                                                                              |  |
| GPP_V08/ <b>SLP_WLAN#</b>                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <b>WLAN Sub-System Sleep Control</b> : When SLP_WLAN# is asserted, power can be shut off to the external wireless LAN device. SLP_WLAN# will always will be de-asserted in S0. If you are not using SLP_WLAN# for any functional purposes on your platform, or can tolerate lack of minimum assertion time, program the "SLP_A# minimum assertion width" value to the minimum.                                                                                                                                                       |  |
| GPP_V04/ <b>SLP_S3#</b>                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <b>S3 Sleep Control:</b> SLP_S3# is for power plane control. This signal shuts off power t all non-critical systems when in the S4 or S5 state.                                                                                                                                                                                                                                                                                                                                                                                      |  |
| GPP_V05/ <b>SLP_S4#</b>                                  | ο                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <b>S4 Sleep Control</b> : SLP_S4# is for power plane control. This signal shuts power to all non-critical systems when in the S4 or S5 state.<br><i>Note:</i> This pin must be used to control the DRAM power in order to use the processor DRAM power-cycling feature.                                                                                                                                                                                                                                                              |  |
| GPP_V09/ <b>SLP_S5#</b>                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <b>S5 Sleep Control</b> : SLP_S5# is for power plane control. This signal is used to shut power off to all non-critical systems when in the S5 state.                                                                                                                                                                                                                                                                                                                                                                                |  |
| GPP_V07/ <b>SUSCLK</b>                                   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Suspend Clock: This clock is a digitally buffered version of the RTC clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| GPP_A02/ESPI_IO2/<br>PRIMPWRDNACK/USB-<br>C_GPP_A02      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <b>PRIMPWRDNACK</b> : Active high. Asserted by the processor on behalf of the Intel <sup>®</sup> CSME when it does not require the processor Primary well to be powered.                                                                                                                                                                                                                                                                                                                                                             |  |
| GPP_F09/<br>SX_EXIT_HOLDOFF#/<br>ISH_GP11/USB-C_GPP_F09  | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <b>Sx Exit Holdoff Delay</b> : Delay exit from Sx state after SLP_A# is de-asserted.<br><i>Note:</i> When eSPI is enabled, the flash sharing functionality using<br>SX_EXIT_HOLDOFF# is not supported, but the pin still functions to hold off<br>Sx exit after SLP_A# de-assertion.                                                                                                                                                                                                                                                 |  |
| SYS_RESET#                                               | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <b>System Reset</b> : This pin forces an internal reset after being de-bounced.<br><i>Note:</i> An external pull-up resistor is required.                                                                                                                                                                                                                                                                                                                                                                                            |  |
| GPP_E02/PROC_GP3/<br>VRALERT#/ISH_GP10/USB-<br>C_GPP_E02 | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <b>VR Alert</b> : ICC Max throttling indicator from the processor voltage regulators.<br>VRALERT# pin allows the VR to force processor throttling to prevent an over current<br>shutdown. PMC based on the VRALERT# and messages from the processor. The<br>messages from the processor allows the processor to constrain the processor to a<br>particular power budget.                                                                                                                                                             |  |
| GPP_V12/ <b>WAKE#</b>                                    | I/OD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | <b>PCI Express* Wake Event in Sx</b> : Input Pin in Sx. Sideband wake signal on PCI Express* asserted by components requesting wake up.                                                                                                                                                                                                                                                                                                                                                                                              |  |
|                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |

| Signal Name                                           | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|-------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                       |      | <ul><li><i>Notes:</i> This is an output pin during S0ix states hence this pin cannot be used to wake up the system during S0ix states.</li><li>An external pull-up resistor is required.</li></ul>                                                                                                                                                                                                                                      |  |
| EPD_ON_IN                                             | Ι    | Input signal to compute, this signal should be shorted with EPD_ON_OUT on the platform Level for test issue                                                                                                                                                                                                                                                                                                                             |  |
| EPD_ON_OUT                                            | 0    | Output signal from SOC tile, this signal should be shorted with EPD_ON_IN on the platform Level for test issue                                                                                                                                                                                                                                                                                                                          |  |
| GPP_B12/ <b>SLP_S0#</b> /USB-<br>C_GPP_B12            | 0    | <b>S0 Sleep Control</b> : When the processor is in C10 state, this pin will assert to indicate VR controller can go into a light load mode. This signal can also be connected to EC for other power management related optimizations.                                                                                                                                                                                                   |  |
| SYS_PWROK                                             | I    | <b>System Power OK</b> : This generic power good input to the processor is driven and utilized in a platform-specific manner. While PLT_PWROK always indicates that the core wells of the processor are stable, SYS_PWROK is used to inform the processor that some other system component(s) power rails are stable, and the system is ready to start the exit from reset.<br><i>Note:</i> An external pull-down resistor is required. |  |
| VCCST_EN                                              | 0    | Output signal from SOC tile to turn on the VCCST rail                                                                                                                                                                                                                                                                                                                                                                                   |  |
| PROC_C10_GATE#                                        | 0    | When asserted, PROC_C10_GATE# is the indication to the system that the processo is entering C10.                                                                                                                                                                                                                                                                                                                                        |  |
| GPP_B23/ <b>TIME_SYNC1</b> /<br>ISH_GP6/USB-C_GPP_B23 | I    | <b>Time Synchronization</b> : Used for synchronization both input (latch time when pin asserted) and output (toggle pin when programmed time is hit).                                                                                                                                                                                                                                                                                   |  |

### **11.9.2 Power Sequencing Signals**

#### Table 40.Power Sequencing Signals

| Signal Name | Description                                                                        | Dir. | Buffer<br>Type | Link<br>Type |
|-------------|------------------------------------------------------------------------------------|------|----------------|--------------|
| VIDSOUT     | VIDSOUT, VIDSCK, VIDALERT#: These signals comprise a three-signal serial           | I/O  | I:GTL/<br>O:OD |              |
| VIDSCK      | synchronous interface used to transfer power<br>management information between the | 0    | OD             | SE           |
| VIDALERT#   | processor and the voltage regulator controllers.                                   | Ι    | CMOS           |              |

## **11.9.3** Integrated Pull-Ups and Pull-Downs

| Signal  | Resistor Type | Value             |  |
|---------|---------------|-------------------|--|
| PWRBTN# | Pull-up       | 20 kohm +/- 30%   |  |
| WAKE#   | Pull-down     | 15 kohm - 40 kohm |  |

## 11.9.4 I/O Signal Planes and States

| Signal Name            | Power<br>Plane | During Reset | Immediately after<br>Reset | S4/S5         |
|------------------------|----------------|--------------|----------------------------|---------------|
| BATLOW#                | Primary        | Undriven     | Undriven                   | Undriven      |
| PROC_C10_GATE#         | Primary        | Driven High  | Driven High                | Driven High   |
| LANPHYPC <sup>10</sup> | Primary        | Undriven     | Undriven                   | Undriven<br>7 |
| continued              |                |              |                            |               |

# intel.

| Signal Name                   | Power<br>Plane | During Reset        | Immediately after<br>Reset | S4/S5                                   |
|-------------------------------|----------------|---------------------|----------------------------|-----------------------------------------|
| PLT_PWROK                     | RTC            | Undriven            | Undriven                   | Undriven                                |
| PLTRST#                       | Primary        | Driven Low          | Driven High                | Driven Low                              |
| PWRBTN#                       | Primary        | Internal<br>Pull-up | Internal<br>Pull-up        | Internal<br>Pull-up                     |
| RSMRST#                       | RTC            | Undriven            | Undriven                   | Undriven                                |
| SLP_A# <sup>5</sup>           | Primary        | Driven Low          | Driven High                | Driven High/Driven<br>Low <sup>12</sup> |
| SLP_LAN# <sup>5</sup>         | Primary        | Driven Low          | Driven Low                 | Driven High/Driven<br>Low <sup>7</sup>  |
| SLP_S0# <sup>1</sup>          | Primary        | Driven High         | Driven High                | Driven High                             |
| SLP_S3# <sup>5</sup>          | Primary        | Driven Low          | Driven High                | Driven Low                              |
| SLP_S4# <sup>5</sup>          | Primary        | Driven Low          | Driven High                | Driven Low                              |
| SLP_S5# <sup>5</sup>          | Primary        | Driven Low          | Driven High                | Driven High/Driven<br>Low <sup>3</sup>  |
| SLP_WLAN# <sup>5,10</sup>     | Primary        | Driven Low          | Driven Low                 | Driven High/Driven<br>Low <sup>7</sup>  |
| SUSCLK 7,10                   | Primary        | Driven Low          | Toggling                   | Toggling                                |
| PRIMPWRDNACK 7,10             | Primary        | Driven Low          | Driven Low                 | Driven Low <sup>4</sup>                 |
| SX_EXIT_HOLDOFF# <sup>9</sup> | Primary        | Undriven            | Undriven                   | Undriven                                |
| SYS_PWROK                     | Primary        | Undriven            | Undriven                   | Undriven                                |
| SYS_RESET#                    | Primary        | Undriven            | Undriven                   | Undriven                                |
| VRALERT# <sup>9</sup>         | Primary        | Undriven            | Undriven                   | Undriven                                |
| WAKE# <sup>10</sup>           | Primary        | Undriven            | Undriven                   | Undriven                                |

Notes: 1. Driven High during S0 and driven Low during S0i3 when all criteria for assertion are met.

2. SLP\_S4# is driven low in S4/S5.

3. SLP\_S5# is driven high in S4, driven low in S5.

4. .PRIMPWRDNACK is always '0' while in M0 or M3, but can be driven to '0' or '1' while in Moff state. PRIMPWRDNACK is the default mode of operation.

5. The pad should only be pulled low momentarily when the corresponding buffer power supply is not stable.

6. Based on wake event and Intel<sup>®</sup> CSME state.

7. Internal weak pull-down resistor is enabled during power sequencing.

8. Pin state is a function of whether the platform is configured to have Intel<sup>®</sup> CSME on or off in Sx.

9. Output High-Z, not glitch free.

10.Output High-Z



## **12.0 Power Delivery**

## **12.1 Power and Ground Signals**

This section describes the power rails.

#### Table 41.Power Rail Descriptions

| Signal Name           | Description                                                                 |
|-----------------------|-----------------------------------------------------------------------------|
| VSS                   | Ground                                                                      |
| Processor Rails       |                                                                             |
| VCC_PCORE             | Main SVID's Power rails to support processor P cores                        |
| VCC_ECORE             | Main SVID's Power rails to support processor LP E cores                     |
| VCCGT                 | SVID power rail to support graphics                                         |
| VCCSA                 | SVID power rail to support processor infrastructure power                   |
| VCCL2                 | SVID power rail support LP E core cache level                               |
| VCCPRIM_VNNAON        | Fixed power rail to support digital blocks                                  |
| VCCPRIM_VNNAONLV      | Fixed power rail to support low voltage digital blocks                      |
| VCCPRIM_VNNAON_FLTR   | VCCPRIM_VNNAON with filter requirements.                                    |
| VCCPRIM_IO            | Fixed power rail support analog blocks                                      |
| VCCRTC                | Fixed power rail from coin-cell battery to support<br>RTC (Real Time Clock) |
| VCCST                 | Fixed power rail to support digital and analog blocks                       |
| VCCPRIM_3P3           | Fixed 3.3 V for primary well                                                |
| VCCPRIM_1P8           | Fixed 1.8 V for primary well                                                |
| VCCPRIM_1P8_FLTRB_IN  | Fixed 1.8 V primary well with filter requirements.                          |
| VCCPRIM_1P8_FLTRA_IN  |                                                                             |
| VCCPRIM_1P8_FLTRB_CAP |                                                                             |
| VDDRIO                | Fixed power rail to support DDR                                             |
| Memory Rails          | · · · ·                                                                     |
| VDDQ                  | SVID power rail to support DDR and DRAM                                     |
| VDD2H                 | Fixed power rail to support DDR and DRAM                                    |
| VDD2L                 | Fixed power rail ro DRAM                                                    |
| V1P8U_MEM             | Fixed power rail to support DRAM                                            |

# intel.

#### Table 42. Power Rail Sense Signals

| Signal Name                | Description                       |
|----------------------------|-----------------------------------|
| VDDRIO_VSS_SENSE           | DDRIO ground sense pin            |
| VDDQ_VSS_SENSE             | VDDQ ground sense pin             |
| VDD2L_VSS_SENSE            | VDD2L ground sense pin            |
| VDD2H_VSS_SENSE            | VDD2H ground sense pin            |
| VCCSA_VSS_SENSE            | VCCSA ground sense pin            |
| VCCPRIM_VNNAONLV_VSS_SENSE | VCCPRIM_VNNAONLV ground sense pin |
| VCCPRIM_VNNAON_VSS_SENSE   | VCCPRIM_VNNAON ground sense pin   |
| VCCPRIM_IO_VSS_SENSE       | VCCPRIM_IO ground sense pin       |
| VCCL2_VSS_SENSE            | VCCL2 ground sense pin            |
| VCCGT_VSS_SENSE            | VCCGT ground sense pin            |
| VCC_PCORE_VSS_SENSE        | VCC_PCORE ground sense pin        |
| VCC_ECORE_VSS_SENSE        | VCC_ECORE ground sense pin        |
| VDDRIO_SENSE               | DDRIO sense pin                   |
| VDDQ_SENSE                 | VDDQ sense pin                    |
| VDD2L_SENSE                | VDD2L sense pin                   |
| VDD2H_SENSE                | VDD2H sense pin                   |
| VCCSA_SENSE                | VCCSA sense pin                   |
| VCCPRIM_VNNAONLV_SENSE     | VCCPRIM_VNNAONLV sense pin        |
| VCCPRIM_VNNAON_SENSE       | VCCPRIM_VNNAON sense pin          |
| VCCPRIM_IO_SENSE           | VCCPRIM_IO sense pin              |
| VCCL2_SENSE                | VCCL2 sense pin                   |
| VCCGT_SENSE                | VCCGT sense pin                   |
| VCC_PCORE_SENSE            | VCC_PCORE sense pin               |
| VCC_ECORE_SENSE            | VCC_ECORE sense pin               |

#### Table 43.Decoupling Signals

| Signal Name             | Description                                                 |
|-------------------------|-------------------------------------------------------------|
| V1P8U_MEM_EDGECAP_[3:0] |                                                             |
| VDD2H_EDGECAP_[1:0]     |                                                             |
| VDD2L_EDGECAP_[1:0]     |                                                             |
| VDD2PWRGOOD_IN          | Needs to be connected to VDD2_powergood_OUT on the platform |
| VDD2PWRGOOD_OUT         | Needs to be connected to VDD2_powergood_IN on the platform  |
| VDDQ_EDGECAP_[1:0]      |                                                             |



## **12.2** Digital Linear Voltage Regulator (DLVR)

Digital Linear Voltage Regulator (DLVR) is implemented on Processor internal power rails (VCC\_PCORE, VCC\_ECORE and VCCSA) for power saving, by gating power for Cores and digital IPs. DLVR mitigate EMI/RFI using Spread Spectrum Clock (SSC).

## 12.3 Fast V-Mode (FVM)

This power management feature insulates VR FETs / Inductors from observing full PL4 current as well as upstream input power devices from observing full PL4 power.

IccMAX.APP represents the real PL4 workload maximum expected current when FVM enabled, which is less than IccMAX (PL4 current when FVM disabled).

Fast V-mode allows for platform power subsystems to be designed to IccMAX.APP , instead of IccMAX ,while providing a performance improvement over proactive PL4 and Icc MAX reduction.

FVM is enabled in VCC\_PCORE, VCCGT and VCCSA power rails.

## **12.4** Current Excursion Protection (CEP)

This power management is a Processor integrated detector which senses when the Processor load current exceeds a preset threshold by monitoring for a Processor power domain voltage droop at the Processor power domain IMVPVR sense point. The Processor compares the IMVPVR output voltage with a preset threshold voltage (VTRIP) and when the IMVPVR output voltage is equal to or less than VTRIP, the Processor internally throttles itself to reduce the Processor load current and the power.

IMVP9.2 VRs enhance the CEP detector by adding a cycle by cycle current limiting feature where the IMVPVR quickly enters cycle by cycle current limit (becomes a current source) with the VR output current limited to a preset value (ITRIP ) as set in the ICC\_limit register.

## **12.5** Thermally Equal Turbo-boost Algorithm (ThETA)

The Thermally Equal Turbo-boost Algorithm (ThETA) is a new feature to control the battery discharging current in DC mode.

Battery discharging current (known as Isys or Ibatt) is the current flow from battery to the system in DC mode.

## **13.0** Electrical Specifications

For information on Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor Electrical Specification, download the pdf, click Ø on the navigation pane and refer the spreadsheet, **829568-001\_Electrical\_Specification.xlsx** 

## **14.0** Thermal Management

#### Table 44. Definitions/Acronyms

| Acronyms                  | Description                                                                                                                                                         |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Max Operating Temperature | This is the maximum operating temperature allowed<br>as reported by temperature sensors. Instantaneous<br>temperature may exceed this value for short<br>durations. |
|                           | <i>Note:</i> Maximum observable temperature is configurable by system vendor and can be design specific.                                                            |

### 14.1 Package Thermal Management

The thermal solution provides both component-level and system-level thermal management. To allow optimal operation and long-term reliability of Intel processor-based systems, the system/processor thermal solution should be designed so that the processor:

- Remains below the maximum operating temperature specification at the Processor Base Power.
- Conforms to system constraints, such as system acoustics, system skintemperatures, and exhaust-temperature requirements.

#### CAUTION

Thermal specifications given in this chapter are on the component and package level and apply specifically to the processor. Operating the processor outside the specified limits may result in permanent damage to the processor and potentially other components in the system.

#### 14.1.1 Thermal Considerations

The Processor Base Power is the maximum sustained power that should be used for the design of the processor thermal solution. Processor Base Power is a power dissipation and operating temperature condition limit, specified in this document, that is validated during manufacturing for the base configuration when executing a near worst case commercially available workload as specified by Intel for the SKU segment. Processor Base Power may be exceeded for short periods of time or if running a very high power workload.

The processor integrates multiple processing P/LP E cores, graphics cores and for some SKUs a chipset on a single package. This may result in power distribution differences across the package and should be considered when designing the thermal solution.

# intel.

Intel<sup>®</sup> Turbo Boost Technology 2.0 allows processor P/LP E cores to run faster than the base frequency. It is invoked opportunistically and automatically as long as the processor is conforming to its temperature, power delivery, and current control limits. When Intel<sup>®</sup> Turbo Boost Technology 2.0 is enabled:

- Applications are expected to run closer to Processor Base Power more often as the processor will attempt to maximize performance by taking advantage of estimated available energy budget in the processor package.
- The processor may exceed the Processor Base Power for short durations to utilize any available thermal capacitance within the thermal solution. The duration and time of such operation can be limited by platform runtime configurable registers within the processor.
- Graphics peak frequency operation is based on the assumption of only one of the graphics domains (GT/GTx) being active. This definition is similar to the P/LP E core Turbo concept, where peak turbo frequency can be achieved when only one P/LP E core is active. Depending on the workload being applied and the distribution across the graphics domains the user may not observe peak graphics frequency for a given workload or benchmark.
- Thermal solutions and platform cooling that is designed to less than thermal design guidance may experience thermal and performance issues.

#### NOTE

Intel<sup>®</sup> Turbo Boost Technology 2.0 availability may vary between the different SKUs.

#### 14.1.1.1 Package Power Control

The package power control settings of PL1, PL2, PL3, PL4, and Tau allow the designer to configure Intel<sup>®</sup> Turbo Boost Technology 2.0 to match the platform power delivery and package thermal solution limitations.

- **Power Limit 1 (PL1)**: A threshold for average power that will not exceed recommend to set to equal Processor Base Power. PL1 should not be set higher than thermal solution cooling limits.
- **Power Limit 2 (PL2)**: A threshold that if exceeded, the PL2 rapid power limiting algorithms will attempt to limit the spike above PL2.
- **Power Limit 3 (PL3)**: A threshold that if exceeded, the PL3 rapid power limiting algorithms will attempt to limit the duty cycle of spikes above PL3 by reactively limiting frequency. This is an optional setting
- **Power Limit 4 (PL4)**: A limit that will not be exceeded, the PL4 power limiting algorithms will preemptively limit frequency to prevent spikes above PL4.
- **Turbo Time Parameter (Tau)**: An averaging constant used for PL1 exponential weighted moving average (EWMA) power calculation.

#### NOTES

- 1. Implementation of Intel^ $\ensuremath{^{\mbox{\scriptsize R}}}$  Turbo Boost Technology 2.0 only requires configuring PL1, PL1 Tau and PL2.
- 2. PL3 and PL4 are disabled by default.





#### Figure 12. Package Power Control

#### 14.1.1.2 Platform Power Control

The processor introduces Psys (Platform Power) to enhance processor power management. The Psys signal needs to be sourced from a compatible charger circuit and routed to the IMVP (voltage regulator). This signal will provide the total thermally relevant platform power consumption (processor and rest of platform) via SVID to the processor.

When the Psys signal is properly implemented, the system designer can utilize the package power control settings of PsysPL1/Tau, PsysPL2, and PsysPL3 for additional manageability to match the platform power delivery and platform thermal solution limitations for Intel<sup>®</sup> Turbo Boost Technology 2.0. The operation of the PsysPL1/tau, PsysPL2 and PsysPL3 are analogous to the processor power limits described in Package Power Control on page 124.

- Platform Power Limit 1 (PsysPL1): A threshold for average platform power that will not be exceeded - recommend to set to equal platform thermal capability.
- **Platform Power Limit 2 (PsysPL2)**: A threshold that if exceeded, the PsysPL2 rapid power limiting algorithms will attempt to limit the spikes above PsysPL2.
- **Platform Power Limit 3 (PsysPL3)**: A threshold that if exceeded, the PsysPL3 rapid power limiting algorithms will attempt to limit the duty cycle of spikes above PsysPL3 by reactively limiting frequency.
- **PsysPL1 Tau**: An averaging constant used for PsysPL1 exponential weighted moving average (EWMA) power calculation.



- The Psys signal and associated power limits / Tau are optional for the system designer and disabled by default.
- The Psys data will not include power consumption for charging.
- The Intel Dynamic Tuning (DTT/DPTF) is recommended for performance improvement in mobile platforms. Dynamic Tuning is configured by system manufacturers dynamically optimizing the processor power based on the current platform thermal and power delivery conditions. Contact Intel Representatives for enabling details.

#### 14.1.1.3 Turbo Time Parameter (Tau)

Turbo Time Parameter (Tau) is a mathematical parameter (units of seconds) that controls the Intel<sup>®</sup> Turbo Boost Technology 2.0 algorithm. During a maximum power turbo event, the processor could sustain PL2 for a duration longer than the Turbo Time Parameter. If the power value and/or Turbo Time Parameter is changed during runtime, it may take some time based on the new Turbo Time Parameter level for the algorithm to settle at the new control limits. The time varies depending on the magnitude of the change, power limits and other factors. There is an individual Turbo Time Parameter associated with Package Power Control and Platform Power Control.

#### 14.1.2 Thermal Management Features

Occasionally the processor may operate in conditions that are near to its maximum operating temperature. This can be due to internal overheating or overheating within the platform. In order to protect the processor and the platform from thermal failure, several thermal management features exist to reduce package power consumption and thereby temperature in order to remain within normal operating limits. Furthermore, the processor supports several methods to reduce memory power.

#### 14.1.2.1 Skin Temperature Control (STC)

Skin Temperature Control (STC) is being introduced on the Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor as an optional feature. The feature adds a Machine Learning temperature control algorithm into the SoC firmware to automatically manage system power and temperatures. The ML algorithm will continuously learn and adjust throttling behaviors to meet system temperature targets. No OEM tuning is required. The system will learn continuously when close to a trip point temperature. Overall throttling behavior will be similar to Intel<sup>®</sup> Dynamic Tuning Technology's (DTT) Intelligent Thermal Management (ITM) policy. STC can operate independently or coordinated with system software, such as Intel<sup>®</sup> DTT.

#### 14.1.2.2 Adaptive Thermal Monitor

The purpose of the Adaptive Thermal Monitor is to reduce processor P/LP E core power consumption and temperature until it operates below its maximum operating temperature. Processor P/LP E core power reduction is achieved by:

- Adjusting the operating frequency (using the processor P/LP E core ratio multiplier) and voltage.
- Modulating (starting and stopping) the internal processor P/LP E core clocks (duty cycle).



The Adaptive Thermal Monitor can be activated when the package temperature, monitored by any Digital Thermal Sensor (DTS), meets its maximum operating temperature.

Reaching the maximum operating temperature activates the Thermal Control Circuit (TCC). When activated the TCC causes both the processor P/LP E core and graphics core to reduce frequency and voltage adaptively. The Adaptive Thermal Monitor will remain active as long as the package temperature remains at its specified limit. Therefore, the Adaptive Thermal Monitor will continue to reduce the package frequency and voltage until the TCC is de-activated.

Maximum Operating Temperature is factory calibrated and is not user configurable. The default value is software visible in the TEMPERATURE\_TARGET (1A2h) MSR, bits [23:16].

The Adaptive Thermal Monitor does not require any additional hardware, software drivers, or interrupt handling routines. It is not intended as a mechanism to maintain processor thermal control to PL1 = Processor Base Power. The system design should provide a thermal solution that can maintain normal operation when PL1 = Processor Base Power within the intended usage range.

Adaptive Thermal Monitor protection is always enabled.

#### **TCC Activation Offset**

TCC Activation Offset can be set as an offset from Maximum Operating Temperature to lower the onset of TCC and Adaptive Thermal Monitor. In addition, there is an optional time window (Tau) to manage processor performance at the TCC Activation offset value via an EWMA (Exponential Weighted Moving Average) of temperature.

#### TCC Activation Offset with Tau=0

An offset (degrees Celsius) can be written to the TEMPERATURE\_TARGET (1A2h) MSR, bits [29:24], the offset value will be subtracted from the value found in bits [23:16]. When the time window (Tau) is set to zero, there will be no averaging, the offset, will be subtracted from the Maximum Operating Temperature value and used as a new maximum temperature set point for Adaptive Thermal Monitoring. This will have the same behavior as in prior products to have TCC activation and Adaptive Thermal Monitor to occur at this lower target silicon temperature.

If enabled, the offset should be set lower than any other passive protection such as ACPI \_PSV trip points.

#### TCC Activation Offset with Tau

To manage the processor with the EWMA (Exponential Weighted Moving Average) of temperature, an offset (degrees Celsius) is written to the TEMPERATURE\_TARGET (1A2h) MSR, bits [29:24], and the time window (Tau) is written to the TEMPERATURE\_TARGET (1A2h) MSR [6:0]. The Offset value will be subtracted from the value found in bits [23:16] and be the temperature.

The processor will manage to this average temperature by adjusting the frequency of the various domains. The instantaneous Operating Temperature can briefly exceed the average temperature. The magnitude and duration of the overshoot is managed by the time window value (Tau).

# intel.

This averaged temperature thermal management mechanism is in addition, and not instead of Maximum Operating Temperature thermal management. That is, whether the TCC activation offset is 0 or not, TCC Activation will occur at Maximum Operating Temperature.

#### Frequency / Voltage Control

Upon Adaptive Thermal Monitor activation, the processor attempts to dynamically reduce processor temperature by lowering the frequency and voltage operating point. The operating points are automatically calculated by the processor P/LP E core itself and do not require the BIOS to program them as with previous generations of Intel processors. The processor P/LP E core will scale the operating points such that:

- The voltage will be optimized according to the temperature, the processor P/LP E core bus ratio and the number of processor P/LP E cores in deep C-states.
- The processor P/LP E core power and temperature are reduced while minimizing performance degradation.

Once the temperature has dropped below the trigger temperature, the operating frequency and voltage will transition back to the normal system operating point.

Once a target frequency/bus ratio is resolved, the processor P/LP E core will transition to the new target automatically.

- On an upward operating point transition, the voltage transition precedes the frequency transition.
- On a downward transition, the frequency transition precedes the voltage transition.
- The processor continues to execute instructions. However, the processor will halt instruction execution for frequency transitions.

If a processor load-based Enhanced Intel SpeedStep Technology/P-state transition (through MSR write) is initiated while the Adaptive Thermal Monitor is active, there are two possible outcomes:

- If the P-state target frequency is higher than the processor P/LP E core optimized target frequency, the P-state transition will be deferred until the thermal event has been completed.
- If the P-state target frequency is lower than the processor P/LP E core optimized target frequency, the processor will transition to the P-state operating point.

#### **Clock Modulation**

If the frequency/voltage changes are unable to end an Adaptive Thermal Monitor event, the Adaptive Thermal Monitor will utilize clock modulation. Clock modulation is done by alternately turning the clocks off and on at a duty cycle (ratio between clock "on" time and total time) specific to the processor. The duty cycle is factory configured to 25% on and 75% off and cannot be modified. The period of the duty cycle is configured to 32 microseconds when the Adaptive Thermal Monitor is active. Cycle times are independent of processor frequency. A small amount of hysteresis has been included to prevent excessive clock modulation when the processor temperature is near its maximum operating temperature. Once the temperature has dropped below the maximum operating temperature, and the hysteresis timer has expired, the Adaptive Thermal Monitor goes inactive and clock modulation ceases. Clock modulation is automatically engaged as part of the Adaptive Thermal Monitor activation when the frequency/voltage targets are at their minimum settings. Processor performance will be decreased when clock modulation is active. Snooping and interrupt processing are performed in the normal manner while the Adaptive Thermal Monitor is active.

Clock modulation will not be activated by the Package average temperature control mechanism.

#### Thermal Throttling

As the processor approaches Maximum Operating Temperature a throttling mechanisms will engage to protect the processor from over-heating and provide control thermal budgets.

Achieving this is done by reducing IA and other subsystem agent's voltages and frequencies in a gradual and coordinated manner that varies depending on the dynamics of the situation. IA frequencies and voltages will be directed down as low as LFM (Lowest Frequency Mode). Further restricts are possible via Thermal Throttling point (TT1) under conditions where thermal budget cannot be re-gained fast enough with voltages and frequencies reduction alone. TT1 keeps the same processor voltage and clock frequencies the same yet skips clock edges to produce effectively slower clocking rates. This will effectively result in observed frequencies below LFM on the Windows PERF monitor.

#### 14.1.2.3 Digital Thermal Sensor

Each processor has multiple on-tile Digital Thermal Sensor (DTS) that detects the instantaneous temperature of processor IA, GT and other areas of interest.

Temperature values from the DTS can be retrieved through:

- A software interface using processor Model Specific Register (MSR).
- A processor hardware interface.

When the temperature is retrieved by the processor MSR, it is the instantaneous temperature of the given DTS. When the temperature is retrieved using PECI, it is the average of the highest DTS temperature in the package over a 256 ms time window. Intel recommends using the PECI reported temperature for platform thermal control that benefits from averaging, such as fan speed control. The average DTS temperature may not be a good indicator of package Adaptive Thermal Monitor activation or rapid increases in temperature that triggers the Out of Specification status bit within the PACKAGE\_THERM\_STATUS (1B1h) MSR and IA32\_THERM\_STATUS (19Ch) MSR.

Code execution is halted in C1 or deeper C-states. Package temperature can still be monitored through PECI in lower C-states.

Unlike traditional thermal devices, the DTS outputs a temperature relative to the maximum supported operating temperature of the processor, regardless of TCC activation offset. It is the responsibility of software to convert the relative temperature to an absolute temperature. The absolute reference temperature is readable in the TEMPERATURE\_TARGET (1A2h) MSR. The temperature returned by the DTS is an implied negative integer indicating the relative offset from Maximum Operating Temperature. The DTS does not report temperatures greater than Maximum Operating Temparature. The DTS-relative temperature readout directly impacts the Adaptive Thermal Monitor trigger point. When a package DTS indicates that it has reached the TCC activation (a reading of 0h, except when the TCC activation offset is changed), the TCC will activate and indicate an Adaptive Thermal Monitor event. A TCC activation will lower both processor P/LP E core and graphics core frequency, voltage, or both.



Changes to the temperature can be detected using two programmable thresholds located in the processor thermal MSRs. These thresholds have the capability of generating interrupts using the processor P/LP E core's local APIC. Refer to the *Intel 64 Architectures Software Developer's Manual* for specific register and programming details.

#### Fan Speed Control with Digital Thermal Sensor

Digital Thermal Sensor based fan speed control ( $T_{FAN}$ ) is a recommended feature to achieve optimal thermal performance. At the  $T_{FAN}$  temperature, Intel recommends full cooling capability before the DTS reading reaches Maximum Operating Temperature.

#### 14.1.2.4 PROCHOT# Signal

The PROCHOT# is an input signal to the CPU. It is used to reduce processor's electrical load following power and thermal events. PROCHOT# should not be used as an output indication.

The PROCHOT# signal can be configured to the following mode:

• Input Only: PROCHOT is driven by an external force.

Following PROCHOT assertion, Fast PROCHOT feature will instantly reduce frequency and CPU will limit the frequency to lowest frequency according to PROCHOT\_RESPONSE configuration that will remain until PROCHOT de-assertion.

PROCHOT Demotion Algorithm will be activated in case of multiple PROCHOT events.

#### Figure 13. PROCHOT Demotion Description



#### 14.1.2.5 PROCHOT Demotion Algorithm

PROCHOT demotion algorithm is designed to improve system performance following multiple Platform PROCHOT consecutive assertions. When detecting several PROCHOT consecutive assertions the processor will reduce the max frequency in order to reduce the PROCHOT assertions events. The processor will keep reducing the frequency until no consecutive assertions detected. The processor will raise the frequency if no consecutive PROCHOT assertion events will occur.

#### 14.1.2.6 Voltage Regulator Protection using PROCHOT#

PROCHOT# may be used for thermal protection of voltage regulators (VR). System designers can create a circuit to monitor the VR temperature and assert PROCHOT# and, if enabled, activate the TCC when the temperature limit of the VR is reached. When PROCHOT# is configured input only signal, if the system assertion of



PROCHOT# is recognized by the processor, results in power reduction. Power reduction down to LFM and duration of the platform PROCHOT# assertion. supported by the processor P/LP E cores and graphics cores. Systems should still provide proper cooling for the VR and rely on input PROCHOT# only as a backup in case of system cooling failure. Overall, the system thermal design should allow the power delivery circuitry to operate within its temperature specification even while the processor is operating at its Adaptive Thermal Monitor protection is always enabled.

#### NOTE

During PROCHOT demotion, the core frequency may be reduced below LFM for several uSec.

#### 14.1.2.7 Thermal Solution Design and PROCHOT# Behavior

With a properly designed and characterized thermal solution, it is anticipated that PROCHOT# will only be asserted for very short periods of time when running the most power intensive applications. The processor performance impact due to these brief periods of TCC activation is expected to be so minor that it would be immeasurable. However, an under-designed thermal solution that is not able to prevent excessive assertion of PROCHOT# in the anticipated ambient environment may:

- Cause a noticeable performance loss.
- Result in prolonged operation at or above the specified maximum operating temperature and affect the long-term reliability of the processor.
- May be incapable of cooling the processor even when the TCC is active continuously (in extreme situations).

#### 14.1.2.8 Low-Power States and PROCHOT# Behavior

Depending on package power levels during package C-states, outbound PROCHOT# may de-assert while the processor is idle as power is removed from the signal. Upon wake up, if the processor is still hot, the PROCHOT# will re-assert, although typically package idle state residency should resolve any thermal issues. The PECI interface is fully operational during all C-states and it is expected that the platform continues to manage processor P/LP E core and package thermals even during idle states by regularly polling for thermal data over PECI.

#### 14.1.2.9 THERMTRIP# Signal

Regardless of enabling the automatic or on-demand modes, in the event of a catastrophic cooling failure, the package will automatically shut down when the silicon has reached an elevated temperature that risks physical damage to the product. At this point, the THERMTRIP# signal will go active.

#### 14.1.2.10 Critical Temperature Detection

Critical Temperature detection is performed by monitoring the package temperature. This feature is intended for graceful shutdown before the THERMTRIP# is activated. However, the processor execution is not guaranteed between critical temperature and THERMTRIP#. If the Adaptive Thermal Monitor is triggered and the temperature remains high, a critical temperature status and sticky bit are latched in the PACKAGE\_THERM\_STATUS (1B1h) MSR and the condition also generates a thermal interrupt, if enabled.

# intel.

## 14.1.3 Assured Power (cTDP)

Assured Power (cTDP) form a design option where the processor's behavior and package Processor Base Power are dynamically adjusted to a desired system performance and power envelope. Assured Power (cTDP) technologies offer opportunities to differentiate system design while running active workloads on select processor SKUs through scalability, configuration and adaptability. The scenarios or methods by which each technology is used are customizable but typically involve changes to PL1 and associated frequencies for the scenario with a resultant change in performance depending on system's usage. Either technology can be triggered by (but are not limited to) changes in OS power policies or hardware events such as docking a system, flipping a switch or pressing a button. cTDP and LPM are designed to be configured dynamically and do not require an operating system reboot.

#### NOTE

Assured Power (cTDP) technologies are not battery life improvement technologies.

#### 14.1.3.1 Assured Power (cTDP) Modes

#### NOTE

Assured Power (cTDP) availability may vary between the different SKUs.

With cTDP, the processor is now capable of altering the maximum sustained power with an alternate processor P/LP E core base frequency. Assured Power (cTDP) allows operation in situations where extra cooling is available or situations where a cooler and quieter mode of operation is desired.

cTDP consists of three modes as shown in the following table.

#### Table 45.Assured Power (cTDP)

| SOC Power Characteristic | Description of Characteristic                                                                                                                                                                                                                                                                                  | SOC Design Considerations                                                                       |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| Maximum Turbo Power      | The maximum sustained (>1s)<br>power dissipation of the processor<br>as limited by current and/or<br>temperature controls.<br>Instantaneous power may exceed<br>Maximum Turbo Power for short<br>durations (<=10ms). Maximum<br>Turbo Power is configurable by<br>system vendor and can be system<br>specific. | Intel performance advocacy for<br>power delivery and transient<br>thermal solution design (PL2) |
| Base Power               | The time-averaged power<br>dissipation that the processor is<br>validated to not exceed during<br>manufacturing while executing an<br>Intel-specified high complexity<br>workload at Base Frequency and<br>at the operating temperature.                                                                       | Intel reference performance<br>advocacy for sustained thermal<br>solution design (PL1)          |
| Minimum Assured Power    | Min Assured Power is a<br>performance advocacy determined<br>by running a complex<br>scenario defined by Intel. Every<br>product SKU stack has guidance                                                                                                                                                        | Intel minimum performance<br>advocacy for sustained thermal<br>solution design (PL1)            |
|                          |                                                                                                                                                                                                                                                                                                                | continued                                                                                       |



| SOC Power Characteristic | <b>Description of Characteristic</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | SOC Design Considerations                                                                        |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
|                          | on Min Assured Power for thermal<br>chassis design. Represents Intel<br>specified min PL1 that needs to be<br>taken for thermal design to get<br>the advocated performance<br>experience. Min Assured Power is<br>the performance vs power cross-<br>over point across the product SKU<br>stack.                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                  |
| High Concurrency Power   | High Concurrency Power is a<br>functional characteristic<br>determined by running a complex<br>scenario defined by Intel. Every<br>SoC consumes a minimum power<br>during a max connected case.<br>This is a functional characteristic,<br>not intended to indicate<br>performance floor. Scenario takes<br>into consideration IO ports,<br>compute IPs concurrency (CPU,<br>GPU, IPU) along with memory BW.<br>Temperature assumption of spec<br>limit. Manufacturing screening is<br>done to exclude parts that don't<br>meet the target power for the high<br>concurrency scenario. The SoC<br>may not honor PL1 values set<br>lower than high concurrency<br>power during the high concurrency<br>scenario. | Thermal solution capability<br>required to support the high<br>concurrency scenario as described |

In each mode, the Intel<sup>®</sup> Turbo Boost Technology 2.0 power limits are reprogrammed along with a new OS controlled frequency range. The Intel Dynamic Tuning driver assists in Processor Base Power operation by adjusting processor PL1 dynamically. The cTDP mode does not change the maximum per-processor P/LP E core turbo frequency.

## **14.1.4** Intel<sup>®</sup> Memory Thermal Management

#### **DRAM Thermal Aggregation**

P-Unit firmware is responsible for aggregating DRAM temperature sources into a per-DIMM reading as well as an aggregated virtual 'max' sensor reading. At reset, MRC communicates to the MC the valid channels and ranks as well as DRAM type. At that time, Punit firmware sets up a valid channel and rank mask that is then used in the thermal aggregation algorithm to produce a single maximum temperature.

#### **DRAM Thermal Monitoring**

- DRAM thermal sensing Periodic DDR thermal reads from DDR
- DRAM thermal calculation Punit reads of DDR thermal information direct from the memory controller (MR4 or MPR) Punit estimation of a virtual maximum DRAM temperature based on per-rank readings. Application of thermal filter to the virtual maximum temperature.

#### **DRAM Thermal Throttling**

- Reading per DDR temperature based on MR4 refresh rate multiplier, firmware can throttle memory clock to reduce the temperature.
- Throttling is performed by reducing the memory controller clock and by that reducing the produced bandwidth.



- This capability is by default enabled and set to Intel recommendation value with the maximum DDR temperature range as the throttling threshold according to JEDEC specification.
- The control of it is by DDR\_THERM\_CONTROL\_0\_0\_0\_MCHBAR\_PCU (48'h5e88) detailed in Volume 2.

#### **DRAM Refresh Rate Control**

The MRC will natively interface with MR4 or MPR readings to adjust DRAM refresh rate as needed to maintain data integrity. This capability is enabled by default and occurs automatically. Direct override of this capability is available for debug purposes, but this cannot be adjusted during runtime.

#### DRAM Bandwidth Throttling (Change to DDR Bandwidth Throttling)

Control for bandwidth throttling is available through the memory controller. Software may program a percentage bandwidth target at the current operating frequency and that used to throttle read and write commands based on the maximum memory MPR/MR4 reading.

## **14.2 Processor Base Power Thermal and Power Specifications**

The below table notes apply to Table 47 on page 135 and Table 48 on page 136.

#### Table 46.General Notes

| Note | Definition                                                                                                                                                                                                                                                                                                                                                                                     |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | The Processor Base Power and Assured Power (cTDP) values are the average power dissipation in operating temperature condition limit, for the SKU Segment and Configuration, for which the processor is validated during manufacturing when executing an associated Intel-specified high-complexity workload at the processor P/LP E core frequency corresponding to the configuration and SKU. |
| 2    | Processor Base Power workload may consist of a combination of processor P/LP E core intensive and graphics core intensive applications.                                                                                                                                                                                                                                                        |
| 3    | Can be modified at runtime by MSR writes, with MMIO and with PECI commands.                                                                                                                                                                                                                                                                                                                    |
| 4    | 'Turbo Time Parameter' is a mathematical parameter (units of seconds) that controls the processor turbo algorithm using a moving average of energy usage. Do not set the Turbo Time Parameter to a value less than 0.1 seconds. refer to Platform Power Control on page 125 for further information.                                                                                           |
| 5    | The shown limit is a time averaged-power, based upon the Turbo Time Parameter. Absolute product power may exceed the set limits for short durations or under virus or uncharacterized workloads.                                                                                                                                                                                               |
| 6    | The Processor will be controlled to a specified power limit as described in Intel <sup>®</sup> Turbo Boost Technology 2.0 on page 112. If the power value and/or 'Turbo Time Parameter' is changed during runtime, it may take a short period of time (approximately 3 to 5 times the 'Turbo Time Parameter') for the algorithm to settle at the new control limits.                           |
| 7    | This is a hardware default setting and not a behavioral characteristic of the part.                                                                                                                                                                                                                                                                                                            |
| 8    | For controllable turbo workloads, the PL2 limit may be exceeded for up to 10ms.                                                                                                                                                                                                                                                                                                                |
| 9    | LPM power level is an opportunistic power and is not a guaranteed value as usages and implementations may vary.                                                                                                                                                                                                                                                                                |
| 10   | Power limits may vary depending on if the product supports the Minimum Assured Power (cTDP Down) and/or Maximum Assured Power (cTDP Up) modes. Default power limits can be found in the PKG_PWR_SKU MSR (614h).                                                                                                                                                                                |
|      | continued                                                                                                                                                                                                                                                                                                                                                                                      |

| Note | Definition                                                                                                                                                                                                                                                                                    |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11   | The processor tile do not reach maximum sustained power simultaneously since the sum of all active circuit's estimated power budget is controlled to be equal to or less than the specified PL1 limit. For additional information, refer to the appropriate Mobile TMDG for more information. |
| 12   | Minimum Assured Power(cTDP Down) is based on 128EU equivalent graphics configuration.<br>Minimum Assured Power(cTDP Down) does not decrease the number of active Processor Graphics<br>EUs but relies on Power Budget Management (PL1) to achieve the specified power level.                  |
| 13   | May vary based on SKU.                                                                                                                                                                                                                                                                        |
| 14   | <ul> <li>The formula of PL2=PL1*1.25 is the hardware.</li> <li>PL2- processor opportunistic higher Average Power with limited duration controlled by Tau_PL1 setting, the larger the Tau, the longer the PL2 duration.</li> </ul>                                                             |
| 15   | Processor Base Power workload does not reflect various I/O connectivity cases such as Thunderbolt.                                                                                                                                                                                            |
| 16   | Hardware default of PL1 Tau=1s, By including the benefits available from power and thermal management features the recommended is to use PL1 Tau=28s.                                                                                                                                         |
| 17   | PL1 Tau max recommendation value is the default value in the BIOS/BKC and this value is been tested                                                                                                                                                                                           |

#### Table 47. Processor Base Power Specifications

| Segment and<br>Package                               | Processor P/LP E<br>Cores |                      | Configuration                           |                          | Processor<br>Core<br>Frequency | Processor<br>Base<br>Power [W] | <u>General</u><br><u>Notes</u> |
|------------------------------------------------------|---------------------------|----------------------|-----------------------------------------|--------------------------|--------------------------------|--------------------------------|--------------------------------|
|                                                      |                           |                      | Processor Base                          | P-Core                   | 3.3                            | - 30                           |                                |
|                                                      |                           | IA Core<br>Frequency | Power (TDP)                             | LP E-Core                | 3.3                            | - 30                           |                                |
| Intel <sup>®</sup> Core Ultra 9                      |                           |                      | Frequency Minimum                       | P-Core                   | 2.2                            | 17                             |                                |
| Processor Support<br>Fanned Thin and                 | 4P+4 LP E core            |                      | Assured Power<br>( cTDP Down )          | LP E-Core                | N/A                            | 17                             | 1,9,10,11,12,<br>15            |
| Light                                                |                           |                      | Low Frequency M                         | Low Frequency Mode - LFM |                                | N/A                            |                                |
|                                                      |                           | Graphics<br>Core     | Graphics Frequer                        | ісу                      | 0.4                            | N/A                            |                                |
|                                                      |                           | Frequency            | Low Frequency M                         | ode - LFM                | 0.1                            |                                |                                |
|                                                      | 4P+4 LP E core            | Max                  |                                         | P-Core                   | 3.3                            | - 30                           |                                |
|                                                      |                           | IA Core<br>Frequency | Assured Power<br>( cTDP Up )            | LP E-Core                | N/A                            | 30                             | 1,9,10,11,12,<br>15            |
|                                                      |                           |                      | Processor Base<br>power (TDP)           | P-Core                   | 2.2                            | - 17                           |                                |
| Intel <sup>®</sup> Core Ultra 7<br>Processor Support |                           |                      |                                         | LP E-Core                | 2.2                            |                                |                                |
| Fanned Thin and<br>Light/Fanless                     |                           |                      | Minimum<br>Assured Power<br>(cTDP Down) | P-Core                   | 1.6                            | - 8                            |                                |
| Clamshell or<br>Detachable                           |                           |                      |                                         | LP E-Core                | N/A                            |                                |                                |
|                                                      |                           |                      | Low Frequency Mode - LFM                |                          | 0.4                            | N/A                            | 1                              |
|                                                      |                           | Graphics<br>Core     | Graphics Frequer                        | ісу                      | 0.4                            | N/A                            |                                |
|                                                      |                           | Frequency            | Low Frequency M                         | ode - LFM                | 0.1                            |                                |                                |
|                                                      |                           |                      | Maximum<br>Assured Power                | P-Core                   | 3.1                            | 20                             |                                |
| Intel <sup>®</sup> Core Ultra 5                      |                           |                      | ( cTDP Up )                             | LP E-Core                | N/A                            | - 30                           |                                |
| Processor Support<br>Fanned Thin and                 | 4P+4 LP E core            | IA Core              | Processor Base                          | P-Core                   | 2.1                            | 17                             | 1,9,10,11,12,                  |
| Light/Fanless<br>Clamshell or                        | 4r+4 LP E Core            | Frequency            | power (TDP)                             | LP E-Core                | 2.1                            | 11/                            | 15                             |
| Detachable                                           |                           |                      | Minimum<br>Assured Power                | P-Core                   | 1 up to 1.2                    | 0                              |                                |
|                                                      |                           |                      | (cTDP Down)                             | LP E-Core                | N/A                            | 8                              |                                |
|                                                      |                           |                      |                                         | ·                        |                                |                                | continued                      |

intel

| Cores            | Configuration              | Core<br>Frequency | Base<br>Power [W] | <u>General</u><br><u>Notes</u> |
|------------------|----------------------------|-------------------|-------------------|--------------------------------|
|                  | Low Frequency Mode - LFM   | 0.4               | N/A               |                                |
| Graphics         | Graphics Frequency         | 0.4               | N/A               |                                |
| Core<br>Frequenc | / Low Frequency Mode - LFM | 0.1               | N/A               |                                |

Refer to General Notes

## **14.3 Processor Line Thermal and Power Specifications**

#### Table 48. Package Turbo Specifications

No Specifications for Min/Max PL1/PL2 values.

Hardware default of PL1 Tau=1s, By including the benefits available from power and thermal management features the recommended is to use PL1 Tau=28s.

PL2- processor opportunistic higher Average Power – Reactive, Limited Duration controlled by Tau\_PL1 setting.

PL1 Tau - PL1 average power is controlled via PID algorithm with this Tau, The larger the Tau, the longer the PL2 duration.

System cooling solution and designs found to not being able to support the Performance TauPL1, adjust the TauPL1 to cooling capability.

| Segment and<br>Package                               | Processor<br>P/LP E<br>cores,<br>Graphics,<br>Configuratio<br>n and<br>Processor<br>Base Power | Parameter                       | Minimu<br>m | Recommended<br>Value | Tau MSR<br>Max<br>Value | Units | <u>General</u><br><u>Notes</u> |  |
|------------------------------------------------------|------------------------------------------------------------------------------------------------|---------------------------------|-------------|----------------------|-------------------------|-------|--------------------------------|--|
| Intel <sup>®</sup> Core Ultra 9                      |                                                                                                | Power Limit 1<br>Time (PL1 Tau) | 0.1         | 28                   | 448                     | S     |                                |  |
| Fanned Thin and<br>Light                             | 4P+4 LP E<br>core                                                                              | Power Limit 1<br>(PL1)          | N/A         | 30                   | N/A                     | w     | 3,4,5,6,7,8,14<br>,16,17       |  |
|                                                      |                                                                                                | Power Limit 2<br>(PL2)          | N/A         | Note                 | N/A                     | w     |                                |  |
| Intel <sup>®</sup> Core Ultra 7<br>Processor Support | 4P+4 LP E<br>core                                                                              | Power Limit 1<br>Time (PL1 Tau) | 0.1         | 28                   | 448                     | S     | 3,4,5,6,7,8,14<br>,16,17       |  |
| Fanned Thin and<br>Light/ Fanless                    |                                                                                                | Power Limit 1<br>(PL1)          | N/A         | 17                   | N/A                     | W     |                                |  |
| Clamshell or<br>Detachable                           |                                                                                                | Power Limit 2<br>(PL2)          | N/A         | Note                 | N/A                     | w     |                                |  |
| Intel <sup>®</sup> Core Ultra 5                      | t 4P+4 LP E                                                                                    | Power Limit 1<br>Time (PL1 Tau) | 0.1         | 28                   | 448                     | S     |                                |  |
| Processor Support<br>Fanless Clamshell               |                                                                                                | Power Limit 1<br>(PL1)          | N/A         | 17                   | N/A                     | w     | 3,4,5,6,7,8,14<br>,16,17       |  |
| or Detachable                                        |                                                                                                | Power Limit 2<br>(PL2)          | N/A         | Note                 | N/A                     | w     |                                |  |
| Note: Refer to Gene                                  | ral Notes                                                                                      | 1                               | 1           |                      | 1                       | 1     | 1                              |  |

| Segment                                    | Package<br>Turbo                                                          | Temperature Range |                | Processor Base Power<br>Specification<br>Temperature Range |         | Units   | Notes |      |
|--------------------------------------------|---------------------------------------------------------------------------|-------------------|----------------|------------------------------------------------------------|---------|---------|-------|------|
|                                            | Parameter                                                                 |                   | Minimum        | Maximum                                                    | Minimum | Maximum |       |      |
| Intel <sup>®</sup> Core <sup>™</sup> Ultra | Onerting                                                                  | IA Tile           | 0              | 100                                                        | 35      | 100     |       |      |
| 200V Series<br>Processor                   |                                                                           | GT,SOC<br>Tiles   | 0              | 100                                                        | 35      | 100     | ٥C    | 1, 2 |
| 2. The process                             | l solution needs<br>n Temperature.<br>sor operating te<br>ital Thermal Se | mperature is m    | nonitored by E | ·                                                          |         |         |       |      |

#### Table 49. Operating Temperature Specifications

## **14.4 Error and Thermal Protection Signals**

| Signal Name             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                | Dir. | Buffer<br>Type | Link<br>Type |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|--------------|
| GPP_V13/ <b>CATERR#</b> | <b>Catastrophic Error:</b> This signal indicates that the system has<br>experienced a catastrophic error and cannot continue to<br>operate. The processor will set this signal for non-recoverable<br>machine check errors or other unrecoverable internal errors.<br>CATERR# is used for signaling the following types of errors:<br>Legacy MCERRs, CATERR# is asserted for 16 BCLKs. Legacy<br>IERRs, CATERR# remains asserted until warm or cold reset. | 0    | OD             | SE           |
| PROCHOT#                | <b>Processor Hot:</b> PROCHOT# goes active when the processor temperature monitoring sensor(s) detects that the processor has reached its maximum safe operating temperature. This indicates that the processor Thermal Control Circuit (TCC) has been activated, if enabled. This signal can also be driven to the processor to activate the TCC.                                                                                                         | I    | I:GTL          | SE           |
| THERMTRIP#              | <b>Thermal Trip:</b> The processor protects itself from catastrophic overheating by use of an internal thermal sensor. This sensor is set well above the normal operating temperature to ensure that there are no false trips. The processor will stop all executions when the operating temperature exceeds approximately 125 °C. This is signaled to the system by the THERMTRIP# pin.                                                                   | 0    | OD             | SE           |

#### Table 50. Error and Thermal Protection Signals

## **14.5** Thermal Sensor

The processor incorporates Digital Thermal Sensors for thermal management.

#### **14.5.1** Modes of Operation

The Thermal sensors have two usages when enabled:

- 1. One use is to provide the temperature of the processor in units of 1 °C. There is a 8 bit field for the temperature, with a theoretical range from -128 °C to +127 °C. Practically the operational range for the system is between -40 °C and 125 °C.
- 2. The second use is to allow programmed trip points to cause alerts to SW or in the extreme case shutdown. Temperature may be provided without having any SW alerts set.

There are two thermal alert capabilities. One is for the catastrophic event (thermal runaway) which results in an immediate system power down (S5 state). The other alert provides an indication to the platform that a particular temperature has been caused. This second alert needs to be routed to SMI or SCI based on SW programming.

### **14.5.2 Temperature Trip Point**

The internal thermal sensors reports three trip points: Cool, Hot, and Catastrophic trip points in the order of increasing temperature.

Crossing the cool trip point when going from higher to lower temperature may generate an interrupt. Crossing the hot trip point going from lower to higher temp may generate an interrupt. Each trip point has control register bits to select what type of interrupt is generated.

Crossing the cool trip point while going from low to higher temperature or crossing the hot trip point while going from high to lower temperature will not cause an interrupt.

When triggered, the catastrophic trip point will transition the system to S5 unconditionally.

#### **14.5.3** Thermal Reporting to EC

To support a platform EC that is managing the system thermals, the processor provides the ability for the EC to read the processor temperature over eSPI. If enabled, Power Management will drive the temperature directly to the eSPI units. The EC will issue an eSPI OOB Channel request and receives a single byte of data, indicating a temperature between 0°C and 127°C, where 255 (0xFF) indicates that the sensor isn't enabled yet. The EC must be connected to eSPI for thermal reporting support.

#### 14.5.4 Thermal Trip Signal (SOCHOT#)

The processor provides SOCHOT# signal to indicate that it has exceeded some temperature limit. The limit is set by BIOS. The temperature limit is compared to the present temperature. If the present temperature is greater than the programmed value then the pin is asserted.

SOCHOT# is an O/D output and requires a Pull-up on the motherboard.

The processor evaluates the temperature from the thermal sensor against the programmed temperature limit every 1 second.



## **15.0** System Clocks

## **15.1** Integrated Clock Controller (ICC)

#### Figure 14. ICC Diagram



## 15.1.1 Signal Descriptions

#### Table 51.Signal Descriptions

| CLKOUT_NO<br>CLKOUT_NO<br>O Yes 100 MHz                                                                                                                | Description                                                                                                        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| CLKOUT_P5                                                                                                                                              | <b>ress* Clock Output</b> : Serial Reference<br>PCIe* specification compliant<br>al output clocks to PCIe* devices |
| GPP_D04/IMGCLKOUT0/USB-C_GPP_D04<br>GPP_D00/IMGCLKOUT1/USB-C_GPP_D00<br>GPP_F07/RSVD/IMGCLKOUT2/USB-C_GPP_F07<br>GPP_F08/RSVD/IMGCLKOUT3/USB-C_GPP_F08 | J Clock : Clock for external camera                                                                                |
|                                                                                                                                                        | equest: Serial Reference Clock request<br>or PCIe* 100 MHz differential clocks<br>continued                        |

## intel.

| Signal Name                                                                                                                                                                                | Туре       | SSC<br>Capable | Description                                                                                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------|------------------------------------------------------------------------------------------------|
| GPP_C10/SRCCLKREQ1#/USB-C_GPP_C10<br>GPP_C11/SRCCLKREQ2#/USB-C_GPP_C11<br>GPP_C12/SRCCLKREQ3#/USB-C_GPP_C12<br>GPP_C13/SRCCLKREQ4#/USB-C_GPP_C13<br>GPP_D21/RSVD/SRCCLKREQ5#/USB-C_GPP_D21 |            |                |                                                                                                |
| XTAL_IN                                                                                                                                                                                    | I          |                | Crystal Input: Input connection for 38.4 MHz crystal to Processor                              |
| XTAL_OUT                                                                                                                                                                                   | 0          |                | Crystal Output: Output connection for 38.4<br>MHz crystal to Processor                         |
| CLK_S_RCOMP                                                                                                                                                                                | Analo<br>g |                | <b>Differential Clock Bias Reference</b> : Used to set BIAS reference for differential clocks. |
|                                                                                                                                                                                            |            |                |                                                                                                |

*Notes:* 1. SSC = Spread Spectrum Clocking. Intel does not recommend changing the Plan of Record and fully validated SSC default value set in BIOS Reference Code. The SSC level must only be adjusted for debugging or testing efforts and any Non POR configuration setting used are the sole responsibility of the customer.

2. The SRCCLKREQ# signals can be configured to map to any of the PCI Express\* Root Ports while using any of the CLKOUT differential pairs. If a particular SRCCLKREQ# is mapped to a different CLKOUT differential pair, make sure to map the SRCCLKREQ# of the re-mapped CLKOUT differential pair to a different value. Meaning, no two SRCCLKREQ# should have the same mapping.

## 15.2 I/O Signal Pin States

#### Table 52.I/O Signal Pin States

| Signal Name                                          | Power Plane | During Reset <sup>1</sup> | Immediately<br>After Reset <sup>1</sup> | S4/S5           |
|------------------------------------------------------|-------------|---------------------------|-----------------------------------------|-----------------|
| CLKOUT_P[0:5]<br>CLKOUT_N[0:5]                       | Primary     | Toggling                  | Toggling                                | OFF (Gated Low) |
| SRCCLKREQ[0:5]#                                      | Primary     | Un-driven                 | Un-driven                               | Un-driven       |
| 1. Reset reference for primary well pins is RSMRST#. |             |                           |                                         |                 |

## **15.3 Clock Topology**

The processor has three reference clocks that drive the various components within the processor:

- PCIe reference clock (PCTGLK). 100 MHz with SSC.
- Fixed clock. 38.4 MHz without SSC (crystal clock).

PCTGLK drives the following clock domains:

• PCIe Controller(s)

Fixed clock drives the following clock domains:

- Display
- SVID controller
- Time Stamp Counters (TSC)
- USB Type-C\* subsystem

### **15.3.1** Integrated Reference Clock PLL

The processor includes a phase lock loop (PLL) that generates the reference clock for the processor from a fixed crystal clock. The processor reference clock is also referred to as Base Clock or BCLK.

The BCLK PLL has controls for RFI/EMI mitigations as well as Overclocking capabilities.

## 16.0 Real Time Clock (RTC)

The Processor contains a real-time clock functionally compatible with the Motorola\* MC146818B. The real-time clock has 256 bytes of battery-backed RAM. The real-time clock performs two key functions

- keep track of the time of day
- store system data even when the system is powered down as long as the RTC power well is powered

The RTC operates on a 32.768 kHz oscillating source and a 1.5 V battery or system battery if configured by design as the source.

The RTC also supports two lockable memory ranges. By setting bits in the configuration space, two 8-byte ranges can be locked to read and write accesses. This prevents unauthorized reading of passwords or other system security information.

The RTC also supports a date alarm that allows for scheduling a wake up event up to month in advance.

| Acronyms | Description                                                                                                                                                                                                          |  |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BCD      | Binary Coded Decimal                                                                                                                                                                                                 |  |
| CMOS     | Complementary Metal Oxide Semiconductor. A manufacturing process used to produce electronics circuits, but in reference to RTC is used interchangeably as the RTC's RAM i.e. clearing CMOS meaning to clear RTC RAM. |  |
| ESR      | Equivalent Series Resistance. Resistive element in a circuit such as a clock crystal.                                                                                                                                |  |
| GPI      | General Purpose Input                                                                                                                                                                                                |  |
| РРМ      | Parts Per Million. Used to provide crystal accuracy or as a frequency variation indicator.                                                                                                                           |  |
| RAM      | Random Access Memory                                                                                                                                                                                                 |  |

#### Table 53. Acronyms

## **16.1** Signal Description

| Signal Name | Туре | Description                                                                                                                                                                                                                       |  |
|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| RTCX1       | I    | <b>Crystal Input 1:</b> This signal is connected to the 32.768 kHz crystal (max 50 kohm ESR). If no external crystal is used, then RTCX1 can be driven with the desired clock rate. Maximum voltage allowed on this pin is 1.5 V. |  |
| RTCX2       | 0    | <b>Crystal Input 2:</b> This signal is connected to the 32.768 kHz crystal (max 50 kohm ESR). If no external crystal is used, then RTCX2 must be left floating.                                                                   |  |
| RTCRST#     | I    | RTC Reset: When asserted, this signal resets register bits in the RTC well.                                                                                                                                                       |  |
|             |      | continued                                                                                                                                                                                                                         |  |

| Signal Name | Туре | Description                                                                                                                                                                |  |  |
|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|             |      | Note: 1. Unless CMOS is being cleared (only to be done in the G3 power state) with a jumper, the RTCRST# input must always be high when all other RTC power planes are on. |  |  |
|             |      | <b>Secondary RTC Reset</b> : This signal resets the manageability register bits in the RTC well when the RTC battery is removed.                                           |  |  |
| SRTCRST#    | I    | <ul><li>Notes: 1. The SRTCRST# input must always be high when all other RTC power planes are on.</li><li>2. SRTCRST# and RTCRST# should not be shorted together.</li></ul> |  |  |

## **16.2 I/O Signal Planes and States**

| Signal Name                                            | Power Plane | During Reset <sup>1</sup> | Immediately after<br>Reset <sup>1</sup> | S4/S5 |
|--------------------------------------------------------|-------------|---------------------------|-----------------------------------------|-------|
| RTCRST#                                                | RTC         | HIGH                      | HIGH                                    | HIGH  |
| SRTCRST#                                               | RTC         | HIGH                      | HIGH                                    | HIGH  |
| Note: 1. Reset reference for RTC well pins is RTCRST#. |             |                           |                                         |       |

#### 17.0 **Integrated System Memory**

Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor supports integrated LPDDR5x MOP (Memory on Package), no external DDR interface.

#### 17.1 Integrated LPDDR5x Memory

#### 17.1.1 **Integrated LPDDR5x**

#### Table 54. **Integrated LPDDR5x**

| Technology                                                                                                                                      | LPDDR5x                                                          |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--|--|
| Processor                                                                                                                                       | Intel <sup>®</sup> Core <sup>™</sup> Ultra 200V Series Processor |  |  |
| Maximum Frequency [MT/s]                                                                                                                        | 8533                                                             |  |  |
| Channels                                                                                                                                        | 8 channels of 16 bit                                             |  |  |
| Ranks                                                                                                                                           | 1 or 2                                                           |  |  |
| Die Density [Gb]                                                                                                                                | 16                                                               |  |  |
| DRAM Form Factor                                                                                                                                | x64                                                              |  |  |
| DRAM Capacity <sup>1</sup>                                                                                                                      | 8GB QDP, 16GB ODP                                                |  |  |
| System Capacity <sup>2</sup>                                                                                                                    | 16GB, 32GB                                                       |  |  |
| VDDQ [V]                                                                                                                                        | 0.3, 0.5                                                         |  |  |
| VDD2H [V]                                                                                                                                       | 1.05                                                             |  |  |
| VDD2L [V]                                                                                                                                       | 0.9                                                              |  |  |
| <ol> <li>QDP - Quad Die Package, ODP - Octal Die Package</li> <li>System capacity refers to system with all 8 sub-channels populated</li> </ol> |                                                                  |  |  |

#### 17.1.2 System Memory Timing Support

#### 17.1.2.1 **SAGV Points**

SAGV (System Agent Geyserville) is a way by which the processor can dynamically scale the work point (V/F), by applying DVFS (Dynamic Voltage Frequency Scaling) based on memory bandwidth utilization and/or the latency requirement of the various workloads for better energy efficiency at System-Agent. SAGV transitions controlled by Pcode Heuristics, periodically evaluating the utilization of memory and IA/GFx cores.



### Table 55. SA Speed Enhanced Speed Steps (SA-GV) and Gear Mode Frequencies

| Technology | DDR Maximum<br>Rate [MT/s]                                                                                                                                                                                                                                                                                                              | SAGV-LowBW                                                                                           | SAGV-MedBW | SAGV-HighBW | SAGV- High<br>Performance |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------------|-------------|---------------------------|
| LPDDR5x    | 8533                                                                                                                                                                                                                                                                                                                                    | 2400 G4                                                                                              | 4800 G4    | 6400 G4     | 8533 G4                   |
| Me<br>of   | Notes: 1. Intel <sup>®</sup> Core <sup>™</sup> Ultra 200V Series Processor supports dynamic gearing technology where the Memory Controller can run 1:4 (Gear-4 mode) ratio of DRAM speed. The gear ratio is the ratio of DRAM speed to Memory Controller Clock .<br>MC Channel Width equal to DDR Channel width multiply by Gear Ratio. |                                                                                                      |            |             |                           |
| 2. SA      | -GV modes:                                                                                                                                                                                                                                                                                                                              |                                                                                                      |            |             |                           |
| a.         | <b>LowBW-</b> Low frequency point, Minimum Power point. Characterized by low power, low BW, high latency. The system will stay at this point during low to moderate BW consumption.                                                                                                                                                     |                                                                                                      |            |             |                           |
| b.         | MedBW - Tuned for balance between power & performance.                                                                                                                                                                                                                                                                                  |                                                                                                      |            |             |                           |
| с.         | <b>HighBW</b> - Characteria<br>mitigation point.                                                                                                                                                                                                                                                                                        | <b>ghBW -</b> Characterized by high power, low latency, moderate BW also used as RFI tigation point. |            |             |                           |
| d.         | MaxBW/Lowest latency Lowest Latency point, low BW and highest power.                                                                                                                                                                                                                                                                    |                                                                                                      |            |             |                           |

### **DDR Frequency Shifting**

DDR interfaces emit electromagnetic radiation which can couple to the antennas of various radios that are integrated in the system, and cause radio frequency interference (RFI). The DDR Radio Frequency Interference Mitigation (DDR RFIM) feature is primarily aimed at resolving narrowband RFI from LPDDR5/x technologies for the Wi-Fi\* high and ultra-high bands (~5-7 GHz). By changing the DDR data rate, the harmonics of the clock can be shifted out of a radio band of interest, thus mitigating RFI to that radio. This feature is working with SAGV on, the 3rd SAGV point is used as RFI mitigation point

### **17.1.3** Memory Controller (MC)

The integrated memory controller is responsible for transferring data between the processor and the DRAM as well as the DRAM maintenance. There are two instances of MC, one per memory slice. Each controller is capable of supporting up to four channels of LPDDR5x.

The two controllers are independent and have no means of communicating with each other, they need to be configured separately.

### 17.1.4 Technology Enhancements of Intel<sup>®</sup> Fast Memory Access (Intel<sup>®</sup> FMA)

The following sections describe the Just-in-Time Scheduling, Command Overlap, and Out-of-Order Scheduling Intel<sup>®</sup> FMA technology enhancements.

### Just-in-Time Command Scheduling

The memory controller has an advanced command scheduler where all pending requests are examined simultaneously to determine the most efficient request to be issued next. The most efficient request is picked from all pending requests and issued to system memory Just-in-Time to make optimal use of Command Overlapping. Thus, instead of having all memory access requests go individually through an arbitration mechanism forcing requests to be executed one at a time, they can be started without interfering with the current request allowing for concurrent issuing of requests. This allows for optimized bandwidth and reduced latency while maintaining appropriate command spacing to meet system memory protocol.



### **Command Overlap**

Command Overlap allows the insertion of the DRAM commands between the Activate, Pre-charge, and Read/Write commands normally used, as long as the inserted commands do not affect the currently executing command. Multiple commands can be issued in an overlapping manner, increasing the efficiency of system memory protocol.

### **Out-of-Order Scheduling**

While leveraging the Just-in-Time Scheduling and Command Overlap enhancements, the IMC continuously monitors pending requests to system memory for the best use of bandwidth and reduction of latency. If there are multiple requests to the same open page, these requests would be launched in a back to back manner to make optimum use of the open memory page. This ability to reorder requests on the fly allows the IMC to further reduce latency and increase bandwidth efficiency.

### **17.1.5 Data Scrambling**

The system memory controller incorporates a Data Scrambling feature to minimize the impact of excessive di/dt on the platform system memory VRs due to successive 1s and 0s on the data bus. Past experience has demonstrated that traffic on the data bus is not random and can have energy concentrated at specific spectral harmonics creating high di/dt which is generally limited by data patterns that excite resonance between the package inductance and on tile capacitances. As a result, the system memory controller uses a data scrambling feature to create pseudo-random patterns on the system memory data bus to reduce the impact of any excessive di/dt.

### 17.1.6 DRAM Clock Generation

Each sub-channel has a differential clock pair for LPDDR5x.

### 17.1.7 DRAM Reference Voltage Generation

Read Vref is generated by the memory controller. Write Vref is generated by the LPDDR5x. Command Vref is generated by the LPDDR5x DRAM. In all cases, it has small step sizes and is trained by MRC.

### **17.1.8 Post Package Repair (PPR)**

PPR is supported according to JEDEC Spec.

BIOS can identify a single Row failure per Bank in DRAM and perform Post Package Repair (PPR) to exchange failing Row with spare Row.

### 17.1.9 Refresh Management (RFM)

RFM is supported according to JEDEC spec.

## **17.2** Integrated Memory Controller (IMC) Power Management

The main memory is power managed during normal operation and in low-power ACPI C-states.



### **17.2.1 DRAM Power Management and Initialization**

The processor implements extensive support for power management on the memory interface.

The DRAM Powerdown is one of the power-saving means. When DRAM is in Powerdown state, the internal DDR clock is disabled and the DDR power is reduced. The power-saving differs according to the selected mode.

The processor supports our different types of power-down modes in package C0 state. The different power-down modes can be enabled through BIOS configuration.

The different power-down modes supported are:

- No power-down
- Active Power-down (APD): This mode is entered if there are open pages entering power down state. In this mode the open pages are retained. Powersaving in this mode is the lowest. Power consumption of DDR is defined by IDD3P. Exiting this mode is fined by tXP.
- **Pre-charged Power-down (PPD):** This mode is entered if all banks in DDR are pre-charged when entering Powerdown state. Power-saving in this mode is intermediate better than APD. Power consumption is defined by IDD2P. Exiting this mode is defined by tXP. The difference from APD mode is that when waking-up, all page-buffers are empty.)

The Powerdown state is determined per rank, whenever it is inactive. Each rank has an idle counter. The idle-counter starts counting as soon as the rank has no accesses, and if it expires, the rank may enter power-down while no new transactions to the rank arrive to queues. It is important to understand that since the power-down decision is per rank, the IMC can find many opportunities to power down ranks, even while running memory intensive applications; the savings are significant. This is significant when each channel is populated with more ranks.

• **Opportunistic Self refresh (SR):** This mode is entered if all channels in the IMC are idle. The idle-counter begins counting at the last incoming transaction arrival and once the counter expires and the IMC completed all the transactions it will put the DRAM in self refresh state. Exiting this mode is defined by tXSR

### 17.2.1.1 Conditional Self-Refresh

During S0 idle state, system memory may be conditionally placed into self-refresh state when the processor is in package C6 or deeper power state. Refer to Intel<sup>®</sup> Rapid Memory Power Management (Intel<sup>®</sup> RMPM) on page 107 for more details on conditional self-refresh with Intel HD Graphics enabled.

The target behavior is to enter self-refresh for package C6 or deeper power states as long as there are no memory requests to service.

### 17.2.1.2 Dynamic Power-Down

Dynamic power-down of memory is employed during normal operation. Based on idle conditions, a given memory rank may be powered down. The IMC implements aggressive power down control to dynamically put the DRAM devices in a power-down state.



Pre-charge power-down provides greater power savings but has a bigger performance impact, since all pages will first be closed before putting the devices in power-down mode.

If dynamic power-down is enabled, all ranks are powered up before doing a refresh cycle and all ranks are powered down at the end of the refresh.

### 17.2.1.3 DRAM I/O Power Management

Unused signals should be disabled to save power and reduce electromagnetic interference. Clocks and CS signals are controlled per DIMM rank and will be powered down for unused ranks.

The I/O buffer for an unused signal should be tri-stated (output driver disabled), the input receiver (differential sense-amp) should be disabled. The input path should be gated to prevent spurious results due to noise on the unused signals (typically handled automatically when input receiver is disabled).

### **17.2.2 DDR Electrical Power Gating**

The DDR I/O of the processor supports Electrical Power Gating (DDR-EPG) while the processor is at C6 or deeper power state.

In C6 or deeper power state, the processor internally gates VDDQ and VDD2 for the majority of the logic to reduce idle power while keeping all critical DDR pins such as CKE in the appropriate state.

In C10 or deeper power state, the processor internally gates VCCSA for all non-critical state to reduce idle power.

In S3 or C-state transitions, the DDR does not go through training mode and will restore the previous training information.

### **17.2.3 Power Training**

BIOS MRC performing Power Training steps to reduce DDR I/O power while keeping reasonable operational margins still guaranteeing platform operation. The algorithms attempt to weaken ODT, driver strength and the related buffers parameters both on the MC and the DRAM side and find the best possible trade-off between the total I/O power and the operating margins using advanced mathematical models.

### **17.2.4** Dynamic Voltage and Frequency Scaling (DVFS)

Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor supports:

- **DVFSQ**: mode intended to reduce the LPDDR5x PHY energy consumption. When DVFSQ is enabled the memory DRAM interface shall operate at voltages : 0.3V at speed equal and below 3200MT/s and 0.5V above 3200MT/s.
- **E-DVFSC:**mode intended to reduce the LPDDR5x RAM energy consumption. When E- DVFSC is enabled the memory Processor PHY interface shall operate with VDD2L 0.9 V rail at speed equal and below 3200 MT/s and switch to VDDH 1.05 V rail in speed above 3200 MT/s.



## **17.3** Signal Description

### Table 56. LPDDR5x Memory Interface

| Signal Name                                      | Description                              | Dir. | Buffer Type | Link Type |
|--------------------------------------------------|------------------------------------------|------|-------------|-----------|
| DDR_RCOMP                                        | System Memory Resistance<br>Compensation | А    | А           | SE        |
| DDR_ZQ_A1<br>DDR_ZQ_A2<br>DDR_ZQ_B1<br>DDR_ZQ_B2 | ZQ calibration reference                 | N/A  |             |           |
| DRAM_RESET#                                      | Memory Reset                             | 0    | CMOS        | SE        |

## **18.0 USB Type-C\* Sub System**

USB Type-C\* is a cable and connector specification defined by USB-IF.

The USB Type-C sub-system supports USB 3.2, USB 4, DPoC (DisplayPort over Type-C) protocols. The USB Type-C sub-system can also be configured as native DisplayPort 1.4a/2.1 or HDMI 2.1 interfaces, for more information refer to Display on page 168.

Thunderbolt<sup>™</sup> 4 is a USB Type-C solution brand which requires the following elements:

- USB 2.0, USB 3.2 (2x10 Gb/s), USB 3.2/DP implemented at the connector.
- In additional, it requires USB 4 implemented up to 40 Gbps, including Thunderbolt 3 compatibility as defined by USB 4/USB-PD specs and 15 W of bus power
- Thunderbolt 4 solutions use (and prioritize) the USB 4 PD entry mode (while still supporting Thunderbolt 3 alt mode)
- This product has the ability to support these requirements

### NOTE

If USB 4 (20 Gb/s) only solutions are implemented, Thunderbolt 3 compatibility as defined by USB 4/USB-PD specs and 15 W of bus power are still recommended

### **18.1 General Capabilities**

- xHCI (USB 3.2 host controller) implemented in the processor.
- No support for USB Type-A on the processor side, For USB Type-A implementation and capabilities refer to Universal Serial Bus (USB) on page 154.
- Intel AMT/vPro over Thunderbolt docking.
- Support power saving when USB Type-C\* disconnected.
- Support up to three simultaneous ports.
- DbC Enhancement for Low Power Debug until Pkg C6
- Host
  - Aggregate BW through the controller at least 3 GB/s, direct connection or over USB 4.
  - Wake capable on each host port from S0i3, Sx: Wake on Connects, Disconnects, Device Wake.
- Device
  - Aggregate BW through xHCI controller of at least 3 GB/s
  - D0i2 and D0i3 power gating
  - Wake capable on host initiated wakes when the system is in S0i3, Sx Available on all ports
- USB-R device to host controller connection is over UTMI+ links.



### Table 57. USB Type-C\* Port Configuration

|         |                                                                                                                                    | Port                                                                                                  | Intel <sup>®</sup> Core <sup>™</sup> Ultra 200V Series<br>Processor         |  |  |  |
|---------|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--|--|--|
| Group A |                                                                                                                                    | TCP 0                                                                                                 | USB 4 <sup>4</sup> , DisplayPort <sup>1</sup> , USB 3.2 <sup>3</sup> , HDMI |  |  |  |
|         |                                                                                                                                    | TCP 1                                                                                                 |                                                                             |  |  |  |
| Group B |                                                                                                                                    | TCP 2                                                                                                 |                                                                             |  |  |  |
| Note: s |                                                                                                                                    |                                                                                                       |                                                                             |  |  |  |
| 1.      |                                                                                                                                    | t Supported on Type-C Retimer Less topolog<br>mer Topology up to UHBR20 link rate                     | y up to HBR3 link rate, Supported on                                        |  |  |  |
| 2.      | HDMI Port 9                                                                                                                        | Supported only on Native connector.                                                                   |                                                                             |  |  |  |
| 3.      | . USB 3.2 supported link rates:                                                                                                    |                                                                                                       |                                                                             |  |  |  |
|         | a. USB 3.2                                                                                                                         | USB 3.2 Gen 1x1 (5 Gbps)                                                                              |                                                                             |  |  |  |
|         | b. USB 3.2                                                                                                                         | b. USB 3.2 Gen 2x1 (10 Gbps)                                                                          |                                                                             |  |  |  |
|         | c. USB 3.2                                                                                                                         | c. USB 3.2 Gen 2x2 (2 x 10 Gbps)                                                                      |                                                                             |  |  |  |
| 4.      | <ol> <li>USB 4 operating link rates (including both rounded and non-rounded modes for Thunderbolt 3<br/>compatibility):</li> </ol> |                                                                                                       |                                                                             |  |  |  |
|         | a. USB 4 G                                                                                                                         | a. USB 4 Gen 2x2 (20 Gbps)                                                                            |                                                                             |  |  |  |
|         | b. USB 4 G                                                                                                                         | b. USB 4 Gen 3x2 (40 Gbps)                                                                            |                                                                             |  |  |  |
|         | c. 10.3125                                                                                                                         | 125 Gbps, 20.625 Gbps per lane - Compatible to Thunderbolt 3 non-rounded modes.                       |                                                                             |  |  |  |
| 5.      | USB 2.0 int                                                                                                                        | erface supported over Type-C connector.                                                               |                                                                             |  |  |  |
| 6.      |                                                                                                                                    | p is defined as two ports sharing the same USB 4 router, each router supports up to plays interfaces. |                                                                             |  |  |  |
| 7.      |                                                                                                                                    |                                                                                                       |                                                                             |  |  |  |

## Table 58. USB Type-C\* Lanes Configuration

| Lane1        | Lane2        | Comments                                                       |  |
|--------------|--------------|----------------------------------------------------------------|--|
| USB 4 / TBT3 | USB 4 / TBT3 | Both lanes operate at same speed, one of (20.6g/10.3g/20g/10g) |  |
| USB 4 / TBT3 | No connect   | 20.6a/10.2a/20a/10a                                            |  |
| No connect   | USB 4 / TBT3 | 20.6g/10.3g/20g/10g                                            |  |
| USB 3.2      | USB 3.2      | Multi-Lane USB 3.2 (Host Only), 2x10G = 20G                    |  |
| USB 3.2      | No connect   | Any combination of:                                            |  |
| No connect   | USB 3.2      | USB 3.2 Gen 1x1 (5Gb/s)<br>USB 3.2 Gen 2x1 (10Gb/s)            |  |
| USB 3.2      | DPx2         | Any of HBR3/HBR2/HBR1/HRBR for DP1.4a, DP2.1 UHBR10/20 and USB |  |
| DPx2         | USB 3.2      | 3.2 (10 Gbps)                                                  |  |
| DPx4         |              | Any of HBR3/HBR2/HBR1/HRBR for DP1.4a, DP2.1 UHBR10/20         |  |

### Table 59. USB Type-C\* Non-Supported Lane Configuration

| Lane1          | Lane2          | Comments                                      |
|----------------|----------------|-----------------------------------------------|
| #              | PCIe* Gen3/2/1 | No DCIož potivo support                       |
| PCIe* Gen3/2/1 | #              | No PCIe* native support                       |
| #              | USB 4          | No support for LICP 4 with any other protocol |
| USB 4          | #              | No support for USB 4 with any other protocol  |

## **18.2** USB<sup>™</sup> 4 Router

USB 4 is a Standard architecture (formerly known as CIO), but with the addition of USB 3.2 (10G) tunneling, and rounded frequencies. USB 4 adds a new USB 4 PD entry mode, but fully documents mode entry, and negotiation elements of Thunderbolt<sup>™</sup> 3.

USB 4 architecture (formerly known as Thunderbolt 3 protocol) is a transformational high-speed, dual protocol I/O, and it provides flexibility and simplicity by encapsulating both data (PCIe\* and USB 3.2) and video

(DisplayPort\*) on a single cable connection that can daisy-chain up to six devices. USB 4/Thunderbolt controllers act as a point of entry or a point of exit in the USB 4 domain. The USB 4 domain is built as a daisy chain of USB 4/Thunderbolt enabled products for the encapsulated protocols - PCIe, USB 3.2 and DisplayPort. These protocols are encapsulated into the USB 4 fabric and can be tunneled across the domain.

USB 4 controllers can be implemented in various systems such as PCs, laptops and tablets, or devices such as storage, docks, displays, home entertainment, cameras, computer peripherals, high end video editing systems, and any other PCIe based device that can be used to extend system capabilities outside of the system's box.

The integrated connection maximum data rate is 20.625 Gbps per lane but supports also 20.0 Gbps, 10.3125 Gbps, and 10.0 Gbps and is compatible with older Thunderbolt<sup>m</sup> device speeds.

### **18.2.1** USB 4 Host Router Implementation Capabilities

The integrated USB Type-C sub-system implements the following interfaces via USB 4:

- Up to two DisplayPort\* sink interfaces each one capable of:
  - DisplayPort 1.4 specification for tunneling
  - 1.62 Gbps or 2.7 Gbps or 5.4 Gbps or 8.1 Gbps link rates
  - x1, x2 or x4 lane operation
  - Support for DSC compression
- Up to two PCI Express\* Root Port interfaces each one capable of:
  - PCI Express\* 3.0 x4 compliant @ 8.0 GT/s
- Up to two xHCI Port interfaces each one capable of:
  - USB 3.2 Gen2x1 (10 Gbps)
  - USB 3.2 Gen2x2 (20 Gbps )
- USB 4 Host Interface:
  - PCI Express\* 3.0 x4 compliant endpoint
  - Supports simultaneous transmit and receive on 12 paths
  - Raw mode and frame mode operation configurable on a per-path basis
  - MSI and MSI-X support
  - Interrupt moderation support
- USB 4 Time Management Unit (TMU):
- Up to two Interfaces to USB Type-C\* connectors, each one supports:



- USB 4 PD entry mode, as well as TBT 3 compatibility mode, each supporting:
  - 20 paths per port
  - Each port support 20.625/20.0 Gbps or 10.3125/10.0 Gbps link rates.
  - 16 counters per port

### **18.3 xHCI Controllers**

The processor supports xHCI controllers. The native USB 3.2 path proceeds from the memory directly to PHY.

### **18.3.1 USB 3 Controllers**

### **18.3.1.1** Extensible Host Controller Interface (xHCI)

Extensible Host Controller Interface (xHCI) is an interface specification that defines Host Controller for a universal Serial Bus (USB 3.2), which is capable of interfacing with USB 1.x, 2.0, and 3.x compatible devices.

In case that a device (example, USB 3.2 Flash Drive) was connected to the computer, the computer will work as Host and the xHCI will be activated inside the processor.

The xHCI controller support link rate of up to USB 3.2 Gen 2x2 (20G).

### **18.3.1.2 PCIe Interface**

### Table 60.PCIe via USB4 Configuration

| USB4 IPs  | USB4_PCIe  | IOE-M USB Type-C* Ports |
|-----------|------------|-------------------------|
|           | USB4_PCIE0 | ТСР0                    |
| USB4_DMA0 | USB4_PCIE1 | TCP1                    |
| USB4_DMA1 | USB4_PCIE2 | TCP2                    |

### **18.4 Display Interface**

Refer Display on page 168.

### 18.5 USB Type-C Signals

| Signal Name                                  | Description                                              | Dir. | Link Type |
|----------------------------------------------|----------------------------------------------------------|------|-----------|
| TCP[2:0]_TX[1:0]_P<br>TCP[2:0]_TX[1:0]_N     | TX Data Lane.                                            | 0    | Diff      |
| TCP[2:0]_TXRX[1:0]_P<br>TCP[2:0]_TXRX[1:0]_N | RX Data Lane, also serves as the secondary TX data lane. | I/O  | Diff      |
| TCP[2:0]_AUX_P<br>TCP[2:0]_AUX_N             | Common Lane AUX-PAD.                                     | I/O  | Diff      |
| TCP_RCOMP                                    | Type-C Resistance Compensation.                          | А    |           |

# **19.0 Universal Serial Bus (USB)**

The xHCI USB 3.2 controller supports for up to 6 USB 2.0 signal pairs and 2 USB 3.2 signal pairs. The xHCI controller supports wake up from sleep states S1-S4. The xHCI controller supports up to 64 devices for a maximum number of 2048 Asynchronous endpoints (Control / Bulk) or maximum number of 128 Periodic endpoints (Interrupt / isochronous).

Each walk-up USB 3.2 capable port must include USB 3.2 and USB 2.0 signaling.

### Table 61.Acronyms

| Acronyms | Description                          |  |
|----------|--------------------------------------|--|
| xHCI     | eXtensible Host Controller Interface |  |

### Table 62. References

| Specification         | Location    |
|-----------------------|-------------|
| USB 4.0 Specification | www.usb.org |
| USB 3.2 Specification |             |
| USB 2.0 Specification |             |

## **19.1** Functional Description

### **19.1.1** eXtensible Host Controller Interface (xHCI) Controller

The eXtensible Host Controller Interface (xHCI) allows data transfer speed up to 10 Gb/s for USB 3.2 Gen 2x1 ports, and 5 Gb/s for USB 3.2 Gen 1x1 ports. The xHCI supports USB 10Gbps, USB 5Gbps, High-Speed (HS), Full-Speed (FS) and Low-Speed (LS) traffic on the bus. The xHCI supports USB Debug port on all the USB ports.

## **19.2** Signal Description

| Signal Name                  | Туре | Description                                                                                                                                                                                                        |
|------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| USB32_1_RX_N<br>USB32_1_RX_P | I    | <b>USB 3.2 Differential Receive Pair 1</b> : These are USB 3.2-based<br>high-speed differential signals for Port 1. The signal should be<br>mapped to a USB connector with one of the OC (overcurrent)<br>signals. |
| USB32_1_TX_N<br>USB32_1_TX_P | 0    | <b>USB 3.2 Differential Transmit Pair 1</b> : These are USB 3.2-based high-speed differential signals for Port 1. The signal should be mapped to a USB connector with one of the OC (overcurrent) signals.         |
|                              | 1    | continued                                                                                                                                                                                                          |

| Signal Name                                                       | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| USB32_2_RX_N<br>USB32_2_RX_P                                      | I    | <b>USB 3.2 Differential Receive Pair 2</b> : These are USB 3.2-based high-speed differential signals for Port 2. The signal should be mapped to a USB connector with one of the OC (overcurrent) signals.                                                                                                                                                                                                                                                                                                                                                      |
| USB32_2_TX_N<br>USB32_2_TX_P                                      | 0    | <b>USB 3.2 Differential Transmit Pair 2</b> : These are USB 3.2-based high-speed differential signals for Port 2. The signal should be mapped to a USB connector with one of the OC (overcurrent) signals.                                                                                                                                                                                                                                                                                                                                                     |
| USB2P_1<br>USB2N_1                                                | I/O  | <b>USB 2.0 Port 1 Transmit/Receive Differential Pair 1:</b> This USB 2.0 signal pair are routed to xHCI controller and should be mapped to a USB connector with one of the OC (overcurrent) signals.                                                                                                                                                                                                                                                                                                                                                           |
| USB2P_2<br>USB2N_2                                                | I/O  | <b>USB 2.0 Port 2 Transmit/Receive Differential Pair 2:</b> This USB 2.0 signal pair are routed to xHCI controller and should be mapped to a USB connector with one of the OC (overcurrent) signals.                                                                                                                                                                                                                                                                                                                                                           |
| USB2P_3<br>USB2N_3                                                | I/O  | <b>USB 2.0 Port 3Transmit/Receive Differential Pair 3:</b> This USB 2.0 signal pair are routed to xHCI controller and should be mapped to a USB connector with one of the OC (overcurrent) signals.                                                                                                                                                                                                                                                                                                                                                            |
| USB2P_4<br>USB2N_4                                                | I/O  | <b>USB 2.0 Port 4 Transmit/Receive Differential Pair 4:</b> This USB 2.0 signal pair are routed to xHCI controller and should be mapped to a USB connector with one of the OC (overcurrent) signals.                                                                                                                                                                                                                                                                                                                                                           |
| USB2P_5<br>USB2N_5                                                | I/O  | <b>USB 2.0 Port 5 Transmit/Receive Differential Pair 5:</b> This USB 2.0 signal pair are routed to xHCI controller and should be mapped to a USB connector with one of the OC (overcurrent) signals.                                                                                                                                                                                                                                                                                                                                                           |
| USB2P_6<br>USB2N_6                                                | I/O  | <b>USB 2.0 Port 6 Transmit/Receive Differential Pair 6:</b> This USB 2.0 signal pair are routed to xHCI controller and should be mapped to a USB connector with one of the OC (overcurrent) signals.                                                                                                                                                                                                                                                                                                                                                           |
| GPP_E09/ <b>USB_OC0#</b> /USB-C_GPP_E09                           | I    | <b>Overcurrent Indicators</b> : This signal set the corresponding bit in the xHCI controller to indicate that an overcurrent condition has occurred.<br>When configured as OC# pin, a 10 k $\Omega$ pull-up resistor is required to be connected to the power-rail. When this pin is configured as                                                                                                                                                                                                                                                             |
|                                                                   |      | <ul> <li>GPIO, no pull-up resistor is required.</li> <li>Notes: 1. OC# pins are not 5 V tolerant.</li> <li>2. OC# pins can be shared between USB ports.</li> <li>3. Each USB connector should only have one OC# pin protection</li> </ul>                                                                                                                                                                                                                                                                                                                      |
| GPP_B11/ <b>USB_OC1#</b> /DDSP_HPD2#/<br>DISP_MISC3/USB-C_GPP_B11 | I    | <b>Overcurrent Indicators</b> : This signal set the corresponding bit in the xHCI controller to indicate that an overcurrent condition has occurred.<br>When configured as OC# pin, a 10 k $\Omega$ pull-up resistor is required to be connected to the power-rail. When this pin is configured as                                                                                                                                                                                                                                                             |
|                                                                   |      | <ul> <li>GPIO, no pull-up resistor is required.</li> <li>Notes: 1. OC# pins are not 5 V tolerant.</li> <li>2. OC# pins can be shared between USB ports.</li> <li>3. Each USB connector should only have one OC# pin protection</li> </ul>                                                                                                                                                                                                                                                                                                                      |
| GPP_B14/ <b>USB_OC2#</b> /USB-C_GPP_B14                           | I    | <b>Overcurrent Indicators</b> : This signal set the corresponding bit in the xHCI controller to indicate that an overcurrent condition has occurred.<br>When configured as OC# pin, a 100 k $\Omega$ pull-up resistor is required to be connected to the power-rail. The USB_OC2# pin is multiplexed on the GPP_B14, which is a strap for Top Swap Override. A 100 k $\Omega$ pull-up ensures the strap functionality is not inadvertently asserted to enable the Top Swap mode Override.When this pin is configured as GPIO, no pull-up resistor is required. |
|                                                                   | 1    | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

| Signal Name | Туре | Description                                                                                                                                                                               |  |
|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|             |      | <ul> <li>Notes: 1. OC# pins are not 5 V tolerant.</li> <li>2. OC# pins can be shared between USB ports.</li> <li>3. Each USB connector should only have one OC# pin protection</li> </ul> |  |
| USB2_RCOMP  | А    | USB Resistor Bias, analog connection points for an external resist 200 $\Omega$ ± 1% connected to GND.                                                                                    |  |
| USB32_RCOMP | А    | USB Resistor Bias, analog connection points for an external resistor 200 $\Omega$ $\pm$ 1% connected to GND.                                                                              |  |

## **19.3** Integrated Pull-Ups and Pull-Downs

| Signal                                              | Resistor Type      | Value         | Notes |  |  |  |
|-----------------------------------------------------|--------------------|---------------|-------|--|--|--|
| USB2P_[6:1]                                         | Internal Pull-down | 14.25-24.8 kΩ | 1     |  |  |  |
| USB2N_[6:1]                                         | Internal Pull-down | 14.25-24.8 kΩ | 1     |  |  |  |
| <i>Note:</i> 1. Series resistors (45 $\Omega$ ±10%) |                    |               |       |  |  |  |

## **19.4** I/O Signal Planes and States

| Signal Name                                                | Power Plane | During Reset <sup>2</sup> | Immediately After<br>Reset <sup>2</sup> | S4/S5              |  |
|------------------------------------------------------------|-------------|---------------------------|-----------------------------------------|--------------------|--|
| USB32_[2:1]_RX_N<br>USB32_[2:1]_RX_P                       | Primary     | Internal Pull-down        | Internal Pull-down                      | Internal Pull-down |  |
| USB32_[2:1]_TX_N<br>USB32_[2:1]_TX_P                       | Primary     | Internal Pull-down        | Internal Pull-down                      | Internal Pull-down |  |
| USB2N_[6:1]                                                | DSW         | Internal Pull-down        | Internal Pull-down                      | Internal Pull-down |  |
| USB2P_[6:1]                                                | DSW         | Internal Pull-down        | Internal Pull-down                      | Internal Pull-down |  |
| USB2_RCOMP                                                 | Primary     | Undriven                  | Undriven                                | Undriven           |  |
| USB32_RCOMP                                                | Primary     | Undriven                  | Undriven                                | Undriven           |  |
| Note: 1. Reset reference for primary well pins is RSMRST#. |             |                           |                                         |                    |  |

# 20.0 PCI Express\* (PCIe\*)

### Table 63. Acronym

| Acronyms | Description                                               |
|----------|-----------------------------------------------------------|
| PCIe*    | PCI Express* (Peripheral Component Interconnect Express*) |

### Table 64.Reference Table

| Specification                                                                                          | Location            |
|--------------------------------------------------------------------------------------------------------|---------------------|
| PCI Express <sup>®</sup> Base Specification Revision 5.0 Version 1.0, 22 May 2019                      | https://pcisig.com/ |
| PCI Express M.2 Specification Revision 4.0, Version 1.1, April 14, 2022                                | https://pcisig.com/ |
| PCI Express <sup>®</sup> Card Electromechanical Specification, Revision 5.0, Version 1.0, June 9, 2021 | https://pcisig.com/ |

## 20.1 Functional Description

### Table 65. Features Supported

| PCIe Controller Feature                              |     | Jltra 200V Series<br>r Controllers |  |
|------------------------------------------------------|-----|------------------------------------|--|
|                                                      | 1   | 2                                  |  |
| L1 Sub-States (L1.0, L1.1, L1.2)                     | Yes | Yes                                |  |
| L0s Link State (RX/TX)                               | Yes | Yes                                |  |
| S4/S5 Sleep States (Sx)                              | Yes | Yes                                |  |
| Common Clock Mode                                    | Yes | Yes                                |  |
| Separate Reference Clock with Independent SSC (SRIS) | Yes | No                                 |  |
| Separate Reference Clock with No SSC (SRNS)          | Yes | No                                 |  |
| Precision Time Management (PTM)                      | Yes | Yes                                |  |
| Advanced Error Reporting (AER)                       | Yes | Yes                                |  |
| End-to-End Lane Reversal                             | Yes | Yes                                |  |
| Latency Tolerance Reporting (LTR)                    | Yes | Yes                                |  |
| PCIe TX Half Swing                                   | No  | No                                 |  |
| PCIe TX Full Swing                                   | Yes | Yes                                |  |
| Run Time D3 (RTD3)                                   | Yes | Yes                                |  |
| RTD3 through PFET_EN                                 | Yes | Yes                                |  |
| Access Control Services (ACS)                        | Yes | Yes                                |  |
| Alternative Routing-ID Interpretation (ARI)          | Yes | Yes                                |  |
|                                                      | •   | continued                          |  |

# intel.

| PCIe Controller Feature                                                         |     | tra 200V Series<br>Controllers                                         |  |
|---------------------------------------------------------------------------------|-----|------------------------------------------------------------------------|--|
|                                                                                 | 1   | 2                                                                      |  |
| Port 80h Decode                                                                 | Yes | Yes                                                                    |  |
| Lane Polarity Inversion                                                         | Yes | Yes                                                                    |  |
| PCIe Controller Root Port Hot-Plug<br>Connector Hot-Plug via CLKREQ#            | Yes | Yes                                                                    |  |
| Downstream Port Containment (DPC)                                               | No  | No                                                                     |  |
| Enhanced Downstream Port Containment (eDPC)                                     | No  | No                                                                     |  |
| Virtual Channel (VC)                                                            | VC0 | VC0                                                                    |  |
| NVMe Cycle Router                                                               | No  | No                                                                     |  |
| Volume Management Device (Intel <sup>®</sup> VMD)                               | No  | No                                                                     |  |
| RAID[0] and RAID[1] Mode Support <sup>1</sup>                                   | No  | No                                                                     |  |
| RAID[5] and RAID[10] Mode Support <sup>2</sup>                                  | No  | No                                                                     |  |
| Mammoth Glacier Discrete Device Support<br>(M.2 1px2, 1px4)                     | Yes | Yes                                                                    |  |
| Hybrid Dual Port Module Support (M.2 2px2)                                      | Yes | No                                                                     |  |
| PCIe Controller (PC) Root Port (RP)<br>Peer-2-Peer (P2P) Mem Write Transactions | Y   | RPs within PC1 or within PC2 =<br>Yes<br>RPs between PC1 and PC2 = Yes |  |
| PCIe Controller (PC) Root Port (RP)<br>Peer-2-Peer (P2P) Mem Read Transactions  | Л   | ١o                                                                     |  |
| PCIe Controller (PC) Root Port (RP)<br>Peer-2-Peer (P2P) MCTP VDM Transactions  | Y   | or within PC2 =<br>es<br>C1 and PC2 = Yes                              |  |
| PCIe Root Port Initiated Dynamic Width Change                                   | No  | No                                                                     |  |
| PCIe Root Port Initiated Dynamic Speed Change                                   | Yes | Yes                                                                    |  |
| End Point Device Initiated Dynamic Width Change                                 | Yes | Yes                                                                    |  |
| End Point Device Initiated Dynamic Speed Change                                 | Yes | Yes                                                                    |  |
| Flattening Portal Bridge (FPB)                                                  | No  | No                                                                     |  |

### NOTES

- 1. No restrictions on PCIe Controller. PCIe RAID is expected to work across all Root Ports within a PCIe Controller and between Root Ports from different PCIe Controllers.
- 2. The Intel<sup>®</sup> Rapid Storage Technology (RST) does not restrict RAID modes so if any unsupported RAID mode is enabled it is up to the motherboard designer to validate any non-supported RAID mode.



### 20.1.1 PCI Express\* Power Management

### S4/S5 Sleep State Support

Software initiates the transition to S4/S5 by performing an IO write to the Power Management Controller. After the IO write completion has been returned the Power Management Controller will signal each root port to send a PME\_Turn\_Off message on the downstream link. The device attached to the link will eventually respond with a PME\_TO\_Ack followed by sending a PM\_Enter\_L23 DLLP request to enter L23. The Express ports and Power Management Controller take no action upon receiving a PME\_TO\_Ack. When all the Express port links are in state L23, the Power Management Controller will proceed with the entry into S4/S5.

### Latency Tolerance Reporting (LTR)

The PCIe Controller Root Ports support the extended Latency Tolerance Reporting (LTR) capability. LTR provides a means for device endpoints to dynamically report their service latency requirements for memory reads and write access's to the Root Ports through the Latency Tolerance Reporting messages. Endpoint devices should transmit a new LTR message to the Root Ports initially during boot and each time its latency tolerance changes. This latency information allows the Power Management Controller (PMC) to make effective and accurate decisions to transition the platform to deeper power management states without the cost of making the wrong decision, since deeper power management states are usually associated with longer exit latency.

### 20.1.2 Port 80h Decode

The PCIe\* root ports will explicitly decode and claim I/O cycles within the 80h – 8Fh range when MPC.P8XDE is set. The claiming of these cycles are not subjected to standard PCI I/O Base/Limit and I/O Space Enable fields. This allows a POST-card to be connected to the Root Port either directly as a PCI Express\* device or through a PCI Express\* to PCI bridge as a PCI card.

Any I/O reads or writes will be forwarded to the link as it is. The device will need to be able to return the previously written value, on I/O read to these ranges. BIOS must ensure that at any one time, no more than one Root Port is enabled to claim Port 80h cycles.

### **20.1.3** Separate Reference Clock with Independent SSC (SRIS)

The current PCI - SIG "PCI Express\* External Cabling Specification" (**www.pcisig.com**) defines the reference clock as part of the signals delivered through the cable. Inclusion of the reference clock in the cable requires an expensive shielding solution to meet EMI requirements.

The need for an inexpensive PCIe\* cabling solution for PCIe\* SSDs requires a cabling form factor that supports non Common Clock Mode with spread spectrum enabled, such that the reference clock does not need to be part of the signals delivered through the cable. This clock mode requires the components on both sides of a link to tolerate a much higher ppm tolerance of ~5600 ppm compared to the PCIe\* Base Specification defined as 600 ppm.

Soft straps are needed as a method to configure the port statically to operate in this mode. This mode is only enabled if the SSD connector is present on the motherboard, where the SSD connector does not include the reference clock. No change is being made to PCIe\* add-in card form factors and solutions.



ASPM LOs is not supported in this form factor. The L1 exit latency advertised to software would be increased to 10 us. The root port does not support Lower SKP Ordered Set generation and reception feature defined in SRIS ECN.

### 20.1.4 Advanced Error Reporting

The PCI Express\* Controller Root Ports each provide basic error handling, as well as Advanced Error Reporting (AER) as described in the latest PCI Express\* Base Specification.

### 20.1.5 Single - Root I/O Virtualization (SR - IOV)

Alternative Routing ID Interpretation (ARI) and Access Control Services (ACS) are supported as part of the complementary technologies to enable SR - IOV capability.

### **Alternative Routing - ID Interpretation (ARI)**

Alternative Routing - ID Interpretation (ARI) is a mechanism that can be used to extend the number of functions supported by a multi - function ARI device connected to the Root Port, beyond the conventional eight functions.

### **Access Control Services (ACS)**

ACS is defined to control access between different Endpoints and between different Functions of a multi - function device. ACS defines a set of control points to determine whether a TLP should be routed normally, blocked, or redirected.

### 20.1.6 PCI Express\* Receiver Lane Polarity Inversion

The PCI Express\* Base Specification requires polarity inversion to be supported independently by all receivers across a Link where each differential pair within each Lane of a PCIe\* Link handles its own polarity inversion. Polarity inversion is applied, as needed, during the initial training sequence of a Lane. In other words, a Lane will still function correctly even if a positive (Tx+) signal from a transmitter is connected to the negative (Rx-) signal of the receiver. Polarity inversion eliminates the need to untangle a trace route to reverse a signal polarity difference within a differential pair and no special configuration settings are necessary in the PCIe\* Controllers to enable it.

### NOTE

The polarity inversion does not imply direction inversion or direction reversal; that is, the Tx differential pair from one device must still connect to the Rx differential pair on the receiving device, per the PCIe\* Base Specification. Polarity Inversion is not the same as "PCI Express\* Controller Lane Reversal".

### 20.1.7 **Precision Time Measurement (PTM)**

Hardware protocol for precise coordination of events and timing information across multiple upstream and downstream devices using Transaction Layer Protocol (TLP) Message Requests. Minimizes timing translation errors resulting in the increased coordination of events across multiple components with very fine precision.

All of the PCIe\* Controllers and their assigned Root Ports support PTM where each Root Port can have PTM enabled or disabled individually from one another.

### 20.2 **Signal Description**

| Signal Name                          | Туре | Description                                                                                                                                                                                                                                            |
|--------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCIE _[8:1]_TX_N<br>PCIE _[8:1]_TX_P | 0    | PCI Express* Differential Transmit Pairs<br>These are the PCI Express* based outbound high-speed differential signals                                                                                                                                  |
| PCIE_[8:1]_RX_N<br>PCIE_[8:1]_RX_P   | I    | PCI Express* Differential Receive Pairs<br>These are the PCI Express* based inbound high-speed differential signals                                                                                                                                    |
| PCIE4_RCOMP<br>PCIE5_RCOMP           | A    | PCI Express* PHY Impedance Compensation Inputs                                                                                                                                                                                                         |
| PCIE_LINK_DOWN                       | 0    | <b>PCI Express* Link Down Debug Signal</b><br>PCIe link failure debug signal. PCIe Root Port(s) will assert this signal<br>when a link down event occurs and is detected. For example when a link<br>fails to train during an L1 sub-state exit event. |

### 20.3 **I/O Signal Planes and States**

#### **Power Plane and States for PCI Express\* Signals** Table 66.

| Signal Name                                                                                       | Туре | Power<br>Plane | During<br>Reset <sup>2</sup> | Immediately<br>After Reset <sup>2</sup> | S4/S5              |
|---------------------------------------------------------------------------------------------------|------|----------------|------------------------------|-----------------------------------------|--------------------|
| PCIE_[8:1]_TX_P<br>PCIE_[8:1]_TX_N                                                                | 0    | Primary        | Internal Pull-<br>down       | Internal<br>Pull-down                   | Internal Pull-down |
| PCIE_[8:1]_RX_P<br>PCIE_[8:1]_RX_N                                                                | I    | Primary        | Internal Pull-<br>down       | Internal<br>Pull-down                   | Internal Pull-down |
| PCIE4_RCOMP<br>PCIE5_RCOMP                                                                        | I    | Primary        | Undriven                     | Undriven                                | Undriven           |
| Notes: 1. PCIE_[8:1]_RX_P/RX_N pins transition from un-driven to Internal Pull-down during Reset. |      |                |                              |                                         |                    |

2. Reset reference for primary well pins is RSMRST#.

### 20.4 **PCI Express\* Root Port Support Feature Details**

#### Max **Theoretical Max Bandwidth** Transfer Max PCIe Devices Max (GB/s) Product Transfer Gen Encoding Rate (Root Lanes Rate (MT/s) Type **x2** x4 **x1** Ports) 8b/10b 2500 0.25 0.50 1.00 1 Intel<sup>®</sup> Core™ 0.50 2.00 2 8b/10b 5000 1.00 Ultra 32 GT/s 3 128b/130b 8000 3.94 6 8 1.00 2.00 200V (Gen5) Series 4 128b/130b 16000 1.97 3.94 7.88 Processor 15.75 5 128b/130b 32000 3.94 7.88

### Table 67. **PCI Express\* Root Port Feature Details**

Notes: 1. Theoretical Maximum Bandwidth (GB/s) = ((Transfer Rate \* Encoding \* # PCIe Lanes) /8)/1000

• Gen5 with 4 PCIe Lanes Example: = ((32000 \* 128/130\* 4)/8)/1000 = 15.75 GB/s

2. When GbE is enabled on a PCIe\* Root Port, the Max. Device (Root Ports) value listed is reduced by a factor of 1

### Figure 15. Supported PCI Express\* Link Configurations

| tel <sup>®</sup> Core <sup>™</sup> Ultra 200V Series<br>Processors | FIA-2  |           |                | FIA-3     |     |     |               |     |
|--------------------------------------------------------------------|--------|-----------|----------------|-----------|-----|-----|---------------|-----|
| Flex I/O Lanes                                                     | 3      | 4         | 5              | 6         | 7   | 8   | 9             | 10  |
| PCIe Controller                                                    |        |           | 1              |           |     |     | 2             |     |
| PCIe Max Rate                                                      |        | G         | en4            |           |     | Ge  | en5⁴          |     |
| PCIe Lanes                                                         | 1      | 2         | 3              | 4         | 5   | 6   | 7             | 8   |
|                                                                    |        | 1µ        | ox4            |           |     | 1µ  | ox4           |     |
| PCle                                                               |        |           | 4(LR)          |           |     | -   | 4(LR)         |     |
| Configurations                                                     |        |           | )x2            |           |     |     | $\frac{2}{2}$ |     |
| -                                                                  |        |           | 2(LR)<br>+2px1 |           |     | Ζрх | 2(LR)         |     |
| (Bi-Furcation)                                                     |        |           | +1px2          |           |     |     |               |     |
|                                                                    |        |           | )x1            |           |     |     |               |     |
|                                                                    | 0      | 1         | 2              | 3         | 0   | 1   | 2             | 3   |
| Logical<br>Link Lanes                                              | 3      | 2         | 1              | 0         | 3   | 2   | 1             | 0   |
|                                                                    | 0      | 1         | 0              | 1         | 0   | 1   | 0             | 1   |
|                                                                    | 1      | 0         | 1              | 0         | 1   | 0   | 1             | 0   |
|                                                                    | 0<br>0 | 1<br>0    | 0<br>1         | 0<br>0    |     |     |               |     |
|                                                                    | 0      | 0         | 0              | 0         |     |     |               |     |
|                                                                    |        | R         | P1             |           |     | R   | Р5            |     |
|                                                                    |        | RP1       |                |           |     | R   | Р5            |     |
| Assigned                                                           |        | P1        | RP3            |           | RP5 |     | RP6           |     |
| Root Ports                                                         |        | P3        |                | P1        | R   | P6  | R             | P5  |
|                                                                    | RP4    | P1<br>RP3 | RP3<br>R       | RP4<br>P1 |     |     |               |     |
|                                                                    | RP1    | RP2       | RP3            | RP4       |     |     |               |     |
|                                                                    | RP     | Bus       | Dev            |           | RP  | Bus | Dev           | Fun |
| Bus - Dev - Func                                                   | 1      | 0h        | 1Ch            | 0h        | 5   | 0h  | 1Ch           | 4h  |
| (BDF)<br>Assignment <sup>1</sup>                                   | 2      | 0h        | 1Ch            | 1h        | 6   | 0h  | 1Ch           | 5h  |
|                                                                    | 3      | 0h        | 1Ch            | 2h        |     |     |               |     |
|                                                                    | 4      | 0h        | 1Ch            | 3h        |     |     |               |     |



### NOTES

- 1. Device (BDF) groupings have multiple functions, the lowest active Root Port within the Device (BDF) grouping will always be assigned Function 0 while any remaining active Root Port within the Device (BDF) grouping will be assigned their mapped Function # as shown.
- 2. 2px1+1px2 is based off selecting 1px2+2px1 with Lane Reversal Enabled
- 3. Reduced Root Port width configurations, within Bi-Furcation configurations, are supported (example: x2 PCIe End Point Device populated in a PCIe Controller set as 1px4 will result in a 1px2 PCIe Root Port configuration or x1 PCIe End Point Device populated in a PCIe Controller set as 1px4 will result in a 1px1 PCIe Root Port configuration).
- 4. PCIe Gen5 Controller hardware and Gen5 PHY's will be validated and certified by Intel. Full support is pending on PCIe Gen5 third party vendor ecosystem readiness, device availability, and interoperability testing.
- 5. FIA = Flex-IO Adapter
- 6. The PCIe\* Link Configuration support will vary depending on the SKU. Refer to the SKU details covered in the "Introduction" section
- 7. LR = Lane Reversal
- PCIe Configuration (#p) x (#) = (Number of PCIe Root Ports) x (Number of Data Lane Pairs per PCIe Root Port)
- RP# refers to a specific PCI Express\* Root Port #; for example RP3 = PCI Express\* Root Port 3
- 10. A PCIe\* Lane is composed of a single pair of Transmit (TX) and Receive (RX) differential pairs. A connection between two PCIe\* devices is known as a PCIe\* Link, and is built up from a collection of one or more PCIe\* Lanes which make up the width of the link (such as bundling 2 PCIe\* Lanes together would make a x2 PCIe\* Link). A PCIe\* Link is addressed by the lowest number PCIe\* Lane it connects to and is known as the PCIe\* Root Port (such as a x2 PCIe\* Link connected to PCIe\* Lanes 3 and 4 would be called x2 PCIe\* Root Port 3).
- 11. The PCIe\* Lanes can be configured independently from one another but the max number of configured Root Ports (Devices) must not be exceeded
- 12. Unidentified lanes within a PCIe\* Link Configuration are disabled but their physical lanes are used for the identified Root Port

# intel.

## **21.0 Graphics**

## 21.1 Processor Graphics

The processor graphics is based on Xe2 graphics core architecture that enables substantial gains in performance and lower-power consumption over prior generations. Xe2 architecture supports up to 8 Xe2-core depending on the processor SKU.

The processor graphics architecture delivers high dynamic range of scaling to address segments spanning low power to high power, increased performance per watt, support for next generation of APIs. Xe2 scalable architecture is partitioned by usage domains along Render/Geometry, Media, and Display. The architecture also delivers very low-power video playback and next generation analytics and filters for imaging related applications. The new Graphics Architecture includes 3D compute elements, Multi-format HW assisted decode/encode pipeline, and Mid-Level Cache (MLC) for superior high definition playback, video quality, and improved 3D performance and media.

# 21.1.1 Media Support (Intel<sup>®</sup> QuickSync and Clear Video Technology HD)

Xe2 implements multiple media video codecs in hardware as well as a rich set of image processing algorithms.

### 21.1.1.1 Hardware Accelerated Video Decode

Xe2 implements a high-performance and low-power HW acceleration for video decoding operations for multiple video codecs.

The HW decode is exposed by the graphics driver using the following APIs:

- Direct3D11 Video API
- Direct3D12 Video API
- Intel Media SDK
- MFT (Media Foundation Transform) filters<sup>1</sup>
- Intel VA API <sup>2</sup>
- Intel one VPL

### NOTES

- 1. Only for JPEG Decoder
- 2. Only for Linux\*

Xe2 supports full HW accelerated video decoding for MPEG2/AVC/HEVC/VP9/JPEG/ AV1.

| Codec      | Profile                                                        | Level                          | Maximum Resolution                                                               |
|------------|----------------------------------------------------------------|--------------------------------|----------------------------------------------------------------------------------|
| MPEG2      | Main                                                           | Main - 15Mbps<br>High - 40Mbps | FHD                                                                              |
| AVC/H264   | High<br>Main<br>Constrained Baseline                           | L5.2                           | 4К                                                                               |
|            | 4:2:0 8bit                                                     |                                | 4K @ 60                                                                          |
| JPEG/MJPEG | Baseline                                                       | Unified level                  | 16K x16K                                                                         |
| HEVC/H265  | Main12 420, 422, 444 -<br>8b/10b/12b<br>SCC 420, 444 - 8b/10b  | L6.1                           | 8K @ 60 (Decode Only)<br>8K@30 (Playback)<br>16K x 4K (Still Picture)            |
| VP9        | 0 (420 8b)<br>1 (444 8b)<br>2 (420 10b/12b)<br>3 (444 10b/12b) | Unified level                  | 8K @ 60 (Decode only)<br>8K@30 (Playback)<br>16K x 4K (Still Picture)            |
| AV1        | Main10 (420 8b/10b)                                            | L6.1                           | 8K @ 60 (Video, Decode<br>only)<br>8K@30 (Playback)<br>16K x 16K (Still Picture) |
| VCC/H266   | Main10 (420 8b/10b)                                            | L6.1                           | 8K @ 60<br>16K x 16K (Still Picture)                                             |

### Table 68. Hardware Accelerated Video Decoding

Expected performance: More than 16 simultaneous decode streams @ 1080p.

### NOTE

Actual performance depends on the processor SKU, content bit rate, and memory frequency. Hardware decode for H264 SVC is not supported.

### 21.1.1.2 Hardware Accelerated Video Encode

Xe2 implements a low-power low-latency fixed function encoder which supports AVC, HEVC, and AV1.

The HW encode is exposed by the graphics driver using the following APIs:

- Direct3D12 Video API
- Intel<sup>®</sup>one VPL
- MFT (Media Foundation Transform) filters [Only for AVC/HEVC/JPEG/AV1 Encoder]

Xe2 supports full HW accelerated video encoding for AVC/HEVC/JPEG/AV1.

### Table 69.Hardware Accelerated Video Encode

| Codec    | Profile      | Level | Maximum Resolution |
|----------|--------------|-------|--------------------|
| AVC/H264 | High<br>Main | L5.2  | 4K @ 60            |
|          |              |       | continued          |

# intel.

| Codec     | Profile                                                  | Level | Maximum Resolution       |
|-----------|----------------------------------------------------------|-------|--------------------------|
|           | Constrained Baseline                                     |       |                          |
| JPEG      |                                                          |       | 16Kx16K                  |
| HEVC/H265 | Main<br>Main10 420, 444 - 8b/10b<br>SCC 420 444 - 8b/10b | L6.1  | 4320p(8K) @60<br>16Kx12K |
| AV1       | Main (4:2:0 8b, 10b)                                     | L6    | 8K @ 30                  |

### NOTE

Hardware encode for H264 SVC is not supported.

### 21.1.1.3 Hardware Accelerated Video Processing

There is hardware support for image processing functions such as De-interlacing, Film cadence detection, detail enhancement, gamut compression, Adaptive contrast enhancement, skin tone enhancement, total color control, De-noise, SFC (Scalar and Format Conversion), memory compression, 16 bpc support for de-noise/de-mosaic, Facial filter, HDR10 and Dolby Vision Tone Mapping HW acceleration.

The HW video processing is exposed by the graphics driver using the following APIs:

- Direct3D\* 11 Video API.
- Intel<sup>®</sup> One VPL.
- Intel<sup>®</sup> Graphics Control Library
- Intel VA API

### NOTE

Not all features are supported by all the above APIs. Refer to the relevant documentation for more details.

### 21.1.1.4 Hardware Accelerated Transcoding

Transcoding is a combination of decode, video processing (optional) and encode. Using the above hardware capabilities can accomplish a high-performance transcode pipeline. There is not a dedicated API for transcoding.

The processor graphics supports the following transcoding features:

- High performance high quality flexible encoder for video editing, video archiving.
- Low-power low latency encoder for video conferencing, wireless display, and game streaming.
- Low power Scaler and Format Converter.

### 21.1.2 Graphics Core Cache

The Xe2 Graphics Core architecture has a hierarchy of caches, with first, second and third levels. All caches are multi-way, set-associative.



### First and Second Level Cache

The first and second level caches are implemented close to the Xe2/3D compute elements (for example, Instruction and Data caches) and media encode/decode pipelines. These cache units are not shared between the different units.

### Third Level Cache

The third level cache is shared and naturally coherent across all Xe2/3D compute elements, but not with media pipelines or other system elements such as the CPU.

### **21.2 Platform Graphics Hardware Feature**

### **21.2.1** Hybrid Graphics

Microsoft\* Windows\* 11 operating system enables the Windows\*11 Hybrid graphics framework wherein the GPUs and their drivers can be simultaneously utilized to provide users with the benefits of both performance capability of discrete GPU (dGPU) and low-power display capability of the processor GPU (iGPU). For instance, when there is a high-end 3D gaming workload in progress, the dGPU will process and render the game frames using its graphics performance, while iGPU continues to perform the display operations by compositing the frames rendered by dGPU. We recommend that OEMS should seek further guidance from Microsoft\* to confirm that the design fits all the latest criteria defined by Microsoft\* to support HG.

Microsoft\* Hybrid Graphics definition includes the following:

- 1. The system contains a single integrated GPU and a single discrete GPU.
- 2. It is a design assumption that the discrete GPU has a significantly higher performance than the integrated GPU.
- 3. Both GPUs shall be physically enclosed as part of the system.
  - a. Microsoft\* Hybrid DOES NOT support hot-plugging of GPUs
  - b. OEMS should seek further guidance from  ${\rm Microsoft}^*$  before designing systems with the concept of hot-plugging
- 4. Starting with Windows\*11 (WDDM 2.0), a previous restriction that the discrete GPU is a render-only device, with no displays connected to it, has been removed. A render-only configuration with NO outputs is still allowed, just NOT required.

# 22.0 Display

## **22.1 Display Technologies Support**

| Technology       | Standard                                                                                                                                |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|
| eDP* 1.4b        | VESA* Embedded DisplayPort* Standard 1.4b                                                                                               |  |  |
| eDP* 1.5         | VESA* Embedded DisplayPort* Standard 1.5<br>Note: For further details, refer also to Display Technical Advisory, Document ID:<br>781038 |  |  |
| DisplayPort* 2.1 | VESA* DisplayPort* Standard 2.1                                                                                                         |  |  |
| HDMI* 2.1        | High-Definition Multimedia Interface Specification Version 2.1                                                                          |  |  |

### Table 70. Display Ports Availability and Link Rate

| Port                                                                           | Intel <sup>®</sup> Core <sup>™</sup> Ultra 200V Series Processor |  |
|--------------------------------------------------------------------------------|------------------------------------------------------------------|--|
| DDI A                                                                          | eDP* up to HBR3                                                  |  |
| ТСР 0                                                                          |                                                                  |  |
| TCP 1                                                                          | DP* up to UHBR20<br>HDMI* up to 12 Gbps                          |  |
| TCP 2                                                                          |                                                                  |  |
| Note: 1. For non Type-C ports DisplayPort maximum supported link rate is HBR3. |                                                                  |  |

## 22.2 Display Interfaces

## **22.2.1 Digital Display Interface DDI Signals**

| Signal Name                      | Туре | Description                                                                                                                     |
|----------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------|
| DDIA_TX_P[3:0]<br>DDIA_TX_N[3:0] | 0    | Digital Display Interface A (DDIA): Digital Display Interface main link transmitter lanes.                                      |
| DDIA_AUX_P<br>DDIA_AUX_N         | I/O  | Digital Display Interface A (DDIA): DisplayPort Auxiliary: Half-duplex, bidirectional channel consist of one differential pair. |
| DDPA_CTRLDATA<br>DDPA_CTRLCLK    | I/O  | Digital Display Interface A (DDIA): HDMI Graphics Management Bus (GMBUS).                                                       |
| DDSP_HPDA                        | I    | Digital Display Interface A (DDIA): Hot Plug Detect (HPD).                                                                      |
| VDDEN                            | 0    | Digital Display Interface A (DDIA): eDP Panel power control enable signal.                                                      |
| BKLTEN                           | 0    | Digital Display Interface A (DDIA): eDP Panel back-light control enable signal.                                                 |
| BKLTCTL                          | 0    | Digital Display Interface A (DDIA): eDP Panel back-light control Pulse Wide Modulation (PWM) signal.                            |
| continued                        |      |                                                                                                                                 |

| Signal Name                                                                                                             | Туре | Description                    |
|-------------------------------------------------------------------------------------------------------------------------|------|--------------------------------|
| DDI_RCOMP Analog                                                                                                        |      | DDI IO Compensation resistors. |
| DISP_MISCA, DISP_MISC[3:1] O DDI Misc signals.                                                                          |      |                                |
| Notes: • Auxiliary Channel (AUX CH) is a half-duplex bidirectional channel used for link management and device control. |      |                                |

AUX CH is an AC coupled differential signal.

• GMBUS follows I2C Protocol.

## **22.2.2 Digital Display Interface TCP Signals**

| 0       | Digital Display Interface 0 (TCP0): Digital Display Interface main link transmitter lanes.                                                                                                                                                                                          |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I/O     | Digital Display Interface 0 (TCP0): DisplayPort Auxiliary:<br>Half-duplex, bidirectional channel consists of one differential<br>pair.                                                                                                                                              |
| I/O     | Digital Display Interface 0 (TCP0): HDMI Graphics<br>Management Bus (GMBUS).                                                                                                                                                                                                        |
| I       | Digital Display Interface 0 (TCP0): Hot Plug Detect (HPD).                                                                                                                                                                                                                          |
| 0       | Digital Display Interface 1 (TCP1): Digital Display Interface main link transmitter lanes.                                                                                                                                                                                          |
| I/O     | Digital Display Interface 1 (TCP1): DisplayPort Auxiliary:<br>Half-duplex, bidirectional channel consists of one differential<br>pair.                                                                                                                                              |
| I/O     | Digital Display Interface 1 (TCP1): HDMI Graphics<br>Management Bus (GMBUS).                                                                                                                                                                                                        |
| I       | Digital Display Interface 1 (TCP1): Hot Plug Detect (HPD).                                                                                                                                                                                                                          |
| 0       | Digital Display Interface 2 (TCP2): Digital Display Interface main link transmitter lanes.                                                                                                                                                                                          |
| I/O     | Digital Display Interface 2 (TCP2): DisplayPort Auxiliary:<br>Half-duplex, bidirectional channel consists of one differential<br>pair.                                                                                                                                              |
| I/O     | Digital Display Interface 2 (TCP2): HDMI Graphics<br>Management Bus (GMBUS).                                                                                                                                                                                                        |
| I       | Digital Display Interface 2 (TCP2): Hot Plug Detect (HPD).                                                                                                                                                                                                                          |
| Analog  | DDI IO Compensation resistors.                                                                                                                                                                                                                                                      |
| · · · · | I/O         I/O         I/O         I         O         I/O         I/O |

GMBUS follows I2C Protocol

# intel

## 22.3 Display Features

## 22.3.1 General Capabilities

### Figure 16. Processor Display Architecture



### NOTE

For port availability in each of the processor lines, refer to "Display Ports Availability and Link Rate" table.

- Up to three simultaneous displays, 4K60Hz Embedded panel concurrent with:
  - Up to 2x4K60Hz External panels
  - 4K60Hz Embedded panel concurrent with:
    - Single external panel up to 8K60Hz, supported by joining two pipes over single port.
    - Up to 2x4K60Hz External panels.
- Display interfaces supported:



- DDI interfaces supports eDP\*
- TCP interfaces supports DP\*, HDMI\*, Display Alt Mode over Type-C and DP\* tunneled.
- Up to two wireless display captures.
- End-To-End (E2E) compression, Unified memory compression across GT, media and display.
- Audio stream support on external ports.
- HDR (High Dynamic Range) support.
- Three Display Pipes Supporting blending, color adjustments, scaling and dithering.
- Transcoder Containing the Timing generators supporting eDP\*, DP\*, HDMI\* interfaces.
- Up to two Low Power optimized pipes supporting Embedded DisplayPort\*
  - 3D LUT power efficient pixel modification function for color processing.
  - FBC (Frame Buffer Compression) power saving feature.

### 22.3.2 Multiple Display Configurations

The following multiple display configuration modes are supported (with appropriate driver software):

- Single Display is a mode with one display port activated to display the output to one display device.
- Display Clone is a mode with up to three display ports activated to drive the display content of same color depth setting but potentially different refresh rate and resolution settings to all the active display devices connected.
- Extended Desktop is a mode with up to three display ports activated to drive the content with potentially different color depth, refresh rate, and resolution settings on each of the active display devices connected.

### **22.3.3** High-bandwidth Digital Content Protection (HDCP)

HDCP is the technology for protecting high-definition content against unauthorized copy or unreceptive between a source (computer, digital set top boxes, and so on) and the sink (panels, monitor, and TVs). The processor supports both HDCP 2.3 content protection over wired displays (HDMI\* and DisplayPort\*).

### 22.3.4 DisplayPort\*

The DisplayPort\* is a digital communication interface that uses differential signaling to achieve a high-bandwidth bus interface designed to support connections between PCs and monitors, projectors, and TV displays.

A DisplayPort\* consists of a Main Link (four lanes), Auxiliary channel, and a Hot-Plug Detect signal. The Main Link is a unidirectional, high-bandwidth, and low-latency channel used for transport of isochronous data streams such as uncompressed video and audio. The Auxiliary Channel (AUX CH) is a half-duplex bi-directional channel used for link management and device control. The Hot-Plug Detect (HPD) signal serves as an interrupt request from the sink device to the source device.



The processor is designed in accordance with VESA\* DisplayPort\* specification.

Figure 17. DisplayPort\* Overview



- Support main link of 1, 2, or 4 data lanes.
- Link rate support up to UHBR20 (UHBR13.5 is not supported)
- Aux channel for Link/Device management.
- Hot Plug Detect.
- Support up to 36 BPP (Bit Per Pixel).
- Support SSC.
- Support YCbCR 4:4:4, YCbCR 4:2:0, YCbCR 4:2:2, and RGB color format.
- Support MST (Multi-Stream Transport).
- Support VESA DSC 1.2b.
- Support panel replay.
- Adaptive Sync.

### 22.3.4.1 Multi-Stream Transport (MST)

- The processor supports Multi-Stream Transport (MST), enabling multiple monitors to be used via a single DisplayPort connector.
- Maximum MST DP supported resolution:

# Table 71.Display Resolutions and Link Bandwidth for Multi-Stream Transport<br/>Calculations

| Pixels per Line | Lines | Refresh Rate [Hz] | Pixel Clock<br>[MHz] | Link Bandwidth<br>[Gbps] |
|-----------------|-------|-------------------|----------------------|--------------------------|
| 1920            | 1080  | 60                | 148.5                | 4.46                     |
| 1920            | 1200  | 60                | 154                  | 4.62                     |
| 2048            | 1152  | 60                | 156.75               | 4.70                     |
| 2048            | 1280  | 60                | 174.25               | 5.23                     |
| 2048            | 1536  | 60                | 209.25               | 6.28                     |
|                 | •     | -                 | 1                    | continued                |

| Pixels per Line | Lines | Refresh Rate [Hz] | Pixel Clock<br>[MHz] | Link Bandwidth<br>[Gbps] |
|-----------------|-------|-------------------|----------------------|--------------------------|
| 2304            | 1440  | 60                | 218.75               | 6.56                     |
| 2560            | 1440  | 60                | 241.5                | 7.25                     |
| 3840            | 2160  | 30                | 262.75               | 7.88                     |
| 2560            | 1600  | 60                | 268.5                | 8.06                     |
| 2880            | 1800  | 60                | 337.5                | 10.13                    |
| 3200            | 2400  | 60                | 497.75               | 14.93                    |
| 3840            | 2160  | 60                | 533.25               | 16.00                    |
| 4096            | 2160  | 60                | 556.75               | 16.70                    |
| 4096            | 2304  | 60                | 605                  | 18.15                    |
| 5120            | 3200  | 60                | 1042.5               | 31.28                    |

Notes: 1. All the above is related to bit depth of 24.

- 2. The data rate for a given video mode can be calculated as
  - Data Rate = Pixel Frequency \* Bit Depth
- 3. The bandwidth requirements for a given video mode can be calculated as: Bandwidth = Data Rate \* 1.25 (for 8b/10b coding overhead).
- The link bandwidth depends on the standards is reduced blanking or not. If the standard is not reduced blanking - the expected bandwidth may be higher. For more details, refer to VESA and Industry Standards and Guidelines for Computer Display Monitor Timing (DMT). Version 1.0, Rev. 13 February 8, 2013
- 5. To calculate what are the resolutions that can be supported in MST configurations, follow the below guidelines:
  - a. Identify what is the link bandwidth column according to the requested display resolution.
  - b. Summarize the bandwidth for two of three displays accordingly, and make sure the final result is below 21.6 Gbps. (for example: 4 lanes HBR2 bit rate)
  - For example:
  - a. Docking two displays: 3840x2160@60 Hz + 1920x1200@60hz = 16 + 4.62 = 20.62 Gbps [Supported]
  - b. Docking three displays: 3840x2160@30~Hz + 3840x2160@30~Hz + 1920x1080@60~Hz = 7.88 + 7.88 + 4.16 = 19.92 Gbps [Supported].

### Table 72. DisplayPort Maximum Resolution

| Standard                       | Intel <sup>®</sup> Core <sup>™</sup> Ultra 200V Series Processor |  |
|--------------------------------|------------------------------------------------------------------|--|
| DP*                            | 8K60Hz compressed, 5K120Hz compressed                            |  |
| Notes: 1. bpp - bit per pixel. |                                                                  |  |

- 2. Resolution support is subject to memory BW availability.
- 3. High resolutions will consume two display pipes.

### 22.3.5 High-Definition Multimedia Interface (HDMI\*)

The High-Definition Multimedia Interface (HDMI\*) is provided for transmitting digital audio and video signals from DVD players, set-top boxes, and other audio-visual sources to television sets, projectors, and other video displays. It can carry high-quality multi-channel audio data and all standard and high-definition consumer electronics video formats. The HDMI display interface connecting the processor and display devices uses transition minimized differential signaling (TMDS) or Fixed Rate Link (FRL) to carry audiovisual information through the same HDMI cable.



HDMI\* includes three separate communications channels: TMDS or FRL, DDC/GMBUS, and the optional CEC (consumer electronics control). CEC is not supported on the processor. As shown in the following figure, the HDMI\* cable carries four differential pairs that make up the TMDS data and clock channels or FRL lanes. These channels are used to carry video, audio, and auxiliary data. In addition, HDMI carries a VESA DDC. The DDC/GMBUS is used by an HDMI\* Source to determine the capabilities and characteristics of the Sink.

Audio, video, and auxiliary (control/status) data is transmitted across the three TMDS data channels.

In TMDS mode, The video pixel data is transmitted via TMDS clock and data lanes and is used by the receiver for data recovery on the three data channels. However, in FRL mode, The video pixel data is transmitted via up to four FRL lanes and is used by the receiver for data recovery on the four data channels without any separate clock lane. In FRL mode, TMDS channel 0 to2 are redefined as FRL lane 0 to 2 and the TMDS clock is redefined as FRL lane 3 as show in below figure 29.

### Figure 18. HDMI\* Overview



- Support up to 6Gbps TMDS link rates on 3 lanes.
- Support up to 12Gbps FRL link rates on 4 lanes.
- Support YCbCR 4:4:4, YCbCR 4:2:0, YCbCR 4:2:2, and RGB color format.
- Support up to 36 BPP (Bit Per Pixel).
- Support VESA DSC 1.2a in FRL mode.
- Hot Plug Detect.
- Adaptive Sync supported in FRL mode.



#### Table 73. **HDMI Maximum Resolution**

| Standard                                                                                                                     | Intel <sup>®</sup> Core <sup>™</sup> Ultra 200V Series Processor |  |
|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--|
| HDMI 2.1 (Up to 6Gbps)                                                                                                       | 4K60 Hz 24 bpp                                                   |  |
| HDMI 2.1 (Up to 12 Gbps)                                                                                                     | 8K60Hz Compressed, 5K120Hz compressed                            |  |
| Notes: 1. bpp - bit per pixel.<br>2. Resolution support is subject to memory BW availability.<br>3. Compressed mean DSC only |                                                                  |  |

### 22.3.6 embedded DisplayPort\* (eDP\*)

The embedded DisplayPort\* (eDP\*) is an embedded version of the DisplayPort standard oriented towards applications such as notebook and All-In-One PCs. Like DisplayPort, embedded DisplayPort\* also consists of the Main Link, Auxiliary channel, and an optional Hot-Plug Detect signal.

- Support on Low power optimized pipes. •
- Support up to HBR3 link rate.
- Support Backlight PWM control and enable signals, and power enable.
- Support VESA DSC 1.2a.
- Support SSC.
- Panel Self Refresh 1.
- Panel Self Refresh 2.
- MSO 2x2, 4x1(Multi Segment Operation).
- Dedicated Aux channel.
- Adaptive Sync.

#### Table 74. **Embedded Display Port Maximum Resolution**

| Standard                                                                                      | Intel <sup>®</sup> Core <sup>™</sup> Ultra 200V Series Processor <sup>1</sup> |  |
|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--|
| eDP*                                                                                          | 4K60Hz HDR<br>5K60Hz SDR                                                      |  |
| eDP* with DSC <sup>5</sup>                                                                    | 5K120Hz Compressed                                                            |  |
| Notes: 1. Maximum resolution is based on the implementation of 4 lange at HBP3 link data rate |                                                                               |  |

Notes: 1. Maximum resolution is based on the implementation of 4 lanes at HBR3 link data rate. 2. PSR2 supported for P and U processor lines only and up to 5 K resolutions.

3. 5k120Hz cannot work with PSR\*.

4. Resolution support is subject to memory BW availability.

5. High resolution panels supporting Display Stream Compression (DSC) are supported, technology enablement may be limited due to low market availability.

### 22.3.7 **Integrated Audio**

- HDMI\* and DisplayPort interfaces can carry audio along with video.
- The processor supports up to four High Definition Audio streams on four digital ports simultaneously.

# intel.

### Table 75. Processor Supported Audio Formats over HDMI\* and DisplayPort\*

| Audio Formats                                                                                         | HDMI* | DisplayPort* |
|-------------------------------------------------------------------------------------------------------|-------|--------------|
| AC-3 Dolby* Digital                                                                                   | Yes   | Yes          |
| Dolby* Digital Plus                                                                                   | Yes   | Yes          |
| DTS-HD*                                                                                               | Yes   | Yes          |
| LPCM, 32 KHz, 44.1 KHz, 48 KHz, 88.2 KHz, 96 KHz, 176.4 KHz, and 192 KHz, 16/24 bit, 2/4/6/8 channels | Yes   | Yes          |
| Dolby* TrueHD, DTS-HD Master Audio*<br>(Lossless Blu-Ray Disc* Audio Format)                          | Yes   | Yes          |

The processor will continue to support Silent stream. A Silent stream is an integrated audio feature that enables short audio streams, such as system events to be heard over the HDMI\* and DisplayPort\* monitors. The processor supports silent streams over the HDMI and DisplayPort interfaces at 32 KHz, 44.1 KHz, 48 KHz, 88.2 KHz, 96 KHz, 176.4 KHz, and 192 KHz sampling rates and silent multi-stream support.

## 23.0 Processor Sideband Signals

The sideband signals are used for the communication between the interfaces within the processor.

## 23.1 Signal Description

| Туре | Description                                                                                                                                |  |
|------|--------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0    | Signal from the processor to indicate that a thermal overheating has occurred.                                                             |  |
| I/O  | Signal from the processor to indicate that the system has experienced a catastrophic error and cannot continue to operate.                 |  |
| Ι    | Signal from the processor to indicate the processor has reached its maximum safe operating temperature.                                    |  |
| I/O  | Signal from the processor to indicate the status of breakpoints<br>and programmable counters used for monitoring processor<br>performance. |  |
| I/O  | Signal used to transfer power management information between the processor and the voltage regulator controllers.                          |  |
| 0    | Signal used to transfer power management information between the processor and the voltage regulator controller                            |  |
| I    | Signal used to transfer power management information between the processor and the voltage regulator controllers.                          |  |
| I    | Power Good signal from Processor, needs to be shorted on the platform.                                                                     |  |
| 0    | Power Good signal from Processor, needs to be shorted on the platform.                                                                     |  |
| I    | Thermal management signal                                                                                                                  |  |
| I    | Thermal management signal                                                                                                                  |  |
| 0    | Thermal management signal                                                                                                                  |  |
| I    | Thermal management signal                                                                                                                  |  |
|      | 0<br>I/0<br>I/0<br>I/0<br>I/0<br>I/0<br>I<br>I<br>I<br>I<br>I<br>I<br>I<br>I<br>I                                                          |  |

### NOTE

If THRMTRIP# goes active, the processor is indicating an overheat condition. PROC\_GP can be used from external sensors for the thermal management.

## 23.2 Integrated Pull-Ups and Pull-Downs

None

## 23.3 I/O Signal Planes and States

| Signal Name                                                | Power Plane | During Reset <sup>1</sup> | Immediately after<br>Reset <sup>1</sup> | S4/S5    |  |
|------------------------------------------------------------|-------------|---------------------------|-----------------------------------------|----------|--|
| THERMTRIP#                                                 | Primary     | Undriven                  | Undriven                                | OFF      |  |
| PROC_GP[3:0]                                               | Primary     | Undriven                  | Undriven                                | Undriven |  |
| Note: 1. Reset reference for primary well pins is RSMRST#. |             |                           |                                         |          |  |

## 24.0 General Purpose Input and Output

The General Purpose Input/Output (GPIO) signals are grouped into multiple groups (such as GPP\_A, GPP\_B, and so on). All GPIO groups are powered by the Primary well.

The high level features of GPIO:

- 1.8 V operation (including the muxed functions on the pin).
- Integrated pull-up / pull-down.
- Configurable as GPIO input, GPIO output, or native function signal.
- Configurable GPIO pad ownership by host, CSME, or ISH.
- SCI (GPE) and IOAPIC interrupt capable on all GPIOs
- NMI and SMI capability capable (on selected GPIOs).
- PWM, Serial Blink capable (on selected GPIOs).

### Table 76.Acronyms

| Acronyms | Description                         |  |
|----------|-------------------------------------|--|
| GPI      | General Purpose Input               |  |
| GPO      | General Purpose Output              |  |
| GPP      | General Purpose I/O in Primary Well |  |

### 24.1 Functional Description

### 24.1.1 Interrupt / IRQ via GPIO Requirement

A GPIO, as an input, can be used to generate an interrupt / IRQ to the processor. In this case, it is required that the pulse width on the GPIO must be at least 100 us for the processor to recognize the interrupt.

### 24.1.2 Integrated Pull-ups and Pull-downs

All GPIOs have programmable internal pull-up/pull-down resistors. The internal pullup/pull-down for each GPIO can be statically enabled/disabled by BIOS programming the corresponding TERM field in PAD\_CFG\_DW1 register (refer to Volume 2 for more details on the register).

Note that, although most of the GPIOs have the internal pull-up/pull-down disabled by default, some of them have the internal pull-up/pull-down enabled by default. Refer to the GPIO Implementation Summary document for detailed info on default termination.

### 24.1.3 SCI / SMI# and NMI

SCI capability is available on all GPIOs, while SMI and NMI capability is available on only select GPIOs.





Below are the GPIOs that can be routed to generate SMI# or NMI:

- GPP\_B14, GPP\_B20, and GPP\_B23
- GPP\_D[04:00]
- GPP\_E[08:01] ; GPP\_E[16:13]

## 24.1.4 Timed GPIO

The processor supports two Timed GPIOs as native function (TIME\_SYNC) that is multiplexed on GPIO pins. The intent usage of the Timed GPIO function is for time synchronization purpose.

Timed GPIO can be an input or an output:

- As an input, a GPIO input event triggers the HW to capture the processor Always Running Timer (ART) time in the Time Capture register. The GPIO input event must be asserted for at least two crystal oscillator clocks period in order for the event to be recognized.
- As an output, a match between the ART time and the software programmed time value triggers the HW to generate a GPIO output event and capture the ART time in the Time Capture register. If periodic mode is enabled, HW generates the periodic GPIO events based on the programmed interval. The GPIO output event is asserted by HW for at least two crystal oscillator clock periods.

### NOTE

TIME\_SYNC can be set as input when both Direction (DIR) bit and Enable (EN) bit in Timed GPIO Control Register are set to 1 (refer to Datasheet Vol2 for the register info). When EN bit is set to 0, TIME\_SYNC will default to output low regardless of DIR bit setting.

Timed GPIO supports event counter. When Timed GPIO is configured as input, event counter increments by one for every input event triggered. When Timed GPIO is configured as output, event counter increments by one for every output event generated. The event counter provides the correlation to associate the Timed GPIO event (the nth event) with the captured ART time. The event counter value is captured when a read to the Time Capture Value register occurs.

### NOTE

When Timed GPIO is enabled, the crystal oscillator will not be shut down as crystal clock is needed for the Timed GPIO operation. As a result, SLP\_SO# will not be asserted. This has implication to platform power (such as IDLE or SOix power). Software should only enable Timed GPIO when needed and disable it when Timed GPIO functionality is not required.

## 24.1.5 GPIO Blink (BK) and Serial Blink (SBK)

Certain GPIOs are capable of supporting blink (BK) and serial blink (SBK). The BK and SBK are implemented as native functions muxed on selected GPIOs. To enable BK or SBK on a GPIO having the capability, BIOS needs to select the BK or SBK native function on the GPIO.



BK provides a programmable PWM wave. The Blink/PWM frequency and duty cycle is programmable through the PWM Control (PWMC) register. Refer to the Datasheet Volume 2 for more info.

SBK allows system software to serialize POST or other messages on GPIO to a serial monitor. The Serial Blink messages is programmed through the Serial Blink Command/ Status and Serial Blink Data registers. Refer to the Datasheet Volume 2 for more info.

# 24.1.6 GPIO Ownership

A GPIO can be owned by the host, the Intel<sup>®</sup> CSME, or ISH depending on how the pin ownership being programmed. The programmed agent will then own the pin exclusively. For example, when a GPIO pad ownership is programmed to Intel<sup>®</sup> CSME or ISH, the host software no longer has access to the pin programming.

# 24.1.7 Native Function and TERM Bit Setting

Certain native function signals that are muxed onto GPIO pins support dynamic termination override, which allows the native controller to dynamically control the integrated pull-up / pull-down resistors on the signals. For those native function signals, when used, software must program the TERM bit field in the corresponding GPIO's Pad Configuration DW1 to 1111b. Refer to Volume 2 for information on the PAD configuration DW1 register and the TERM bit field. The table below shows the native function signals that support dynamic termination override:

#### Table 77. Native Function Signals Supporting Dynamic Termination Override

| Native Function             | Signal With Dynamic Termination Override                           |  |
|-----------------------------|--------------------------------------------------------------------|--|
| Intel <sup>®</sup> HD Audio | HDA_SDI[0:1], HDA_SDO, HDA_SYNC,<br>DMIC_DATA[1:0], SNDW[3:0]_DATA |  |
| Power Management            | ACPRESENT, WAKE#, SOC_WAKE#                                        |  |
| Touch Host Controller (THC) | THC0_SPI1_IO[3:0],<br>THC0_SPI2_IO[3:0]<br>THC1_SPI2_IO[3:0]       |  |
| Thunderbolt / BSSB          | TBT_LSX[3:0], BSSB_LS0_RX, BSSB_LS0_TX                             |  |
| I3C                         | I3C[1:0]_SDA, I3C[1:0]_SCL; BPKI3C_SDA,<br>BPKI3C_SCL              |  |
| ISH                         | ISH_I3C0_SDA, ISH_I3C0_SCL                                         |  |

# 24.2 Signal Description

For GPIO pin implementation including multiplexed native functions, default values, signal states, and other characteristics, download the pdf, click *O* on the navigation pane and refer the spreadsheet, **829568-001\_GPIO.xlsx**.

# **25.0** Interrupt Timer Subsystem (ITSS)

#### Table 78. Acronyms

| Acronym  | Description                              |  |  |
|----------|------------------------------------------|--|--|
| ITSS     | Interrupt Timer Subsystem                |  |  |
| HPET     | High Precision Event Timer               |  |  |
| 8254 PIT | Legacy 8254 Programmable Interrupt Timer |  |  |
| INTR     | Interrupt                                |  |  |
| NMI      | Non-maskable Interrupt                   |  |  |
| INIT     | CPU Initialization                       |  |  |
| SERR     | System Error                             |  |  |

#### Table 79. References

| Specification                | Document Number/Location    |
|------------------------------|-----------------------------|
| ACPI Specification, Rev 5.0a | https://uefi.org/acpi/specs |

# 25.1 Feature Overview

ITSS supports following features:

- It houses the HPET, Legacy 8254 Timers and APIC Interrupt Controllers.
- Fully synchronous-based design adopted for 8254 PIT.
- Functions as a simple Internal Host Space Error Collector and Reporting Block.
- 8254 PIT Consists of 3 16-bit Timers capable of supporting up to 6 different modes.
- APIC Supports up to 120 IRQs.
- HPET Contains 8 Timer Blocks and a single always running 64-bit counter. Each Timer is interrupt capable, with option to route to APIC or directly to hose using MSI. Improved resolution, reduced overhead in comparison to Legacy 8254, IOxAPIC & RTC Timers.

# 25.2 Functional Description

The ITSS (Interrupt Timer Sub System) have below sub blocks:

• **ITSS** : Consists of the HPET, 8254 and APIC.

# 25.2.1 8254 Timers

There are three counters that have fixed uses. All registers and functions associated with these timers are in the Primary well. The 8254 unit is clocked by a 1.193 MHz periodic timer tick, which is functional only in S0 states. The 1.193 MHz periodic timer tick is generated off the XTAL clock.

#### Counter 0, System Timer

This counter functions as the system timer by controlling the state of IRQ0 and is typically programmed for Mode 3 operation. The counter produces a square wave with a period equal to the product of the counter period (838 ns) and the initial count value. The counter loads the initial count value 1 counter period after software writes the count value to the counter I/O address. The counter initially asserts IRQ0 and decrements the count value by two each counter period. The counter negates IRQ0 when the count value reaches 0. It then reloads the initial count value and again decrements the initial count value by two each counter period. The counter then asserts IRQ0 when the count value reaches 0, reloads the initial count value, and repeats the cycle, alternately asserting and negating IRQ0.

#### 25.2.1.1 Timer Programming

The counter/timers are programmed in the following fashion:

- 1. Write a control word to select a counter.
- 2. Write an initial count for that counter.
- Load the least and/or most significant bytes (as required by Control Word bits 5, 4) of the 16 bit counter.
- 4. Repeat with other counters.

Only two conventions need to be observed when programming the counters. First, for each counter, the control word must be written before the initial count is written. Second, the initial count must follow the count format specified in the control word (least significant Byte only, most significant Byte only, or least significant Byte, and then most significant Byte).

A new initial count may be written to a counter at any time without affecting the counter's programmed mode. Counting is affected as described in the mode definitions. The new count must follow the programmed count format.

If a counter is programmed to read/write 2-byte counts, the following precaution applies – a program must not transfer control between writing the first and second Byte to another routine, which also writes into that same counter. Otherwise, the counter will be loaded with an incorrect count.

The Control Word Register at port 43h controls the operation of counter. Several commands are available:

- **Control Word Command:** Specifies which counter to read or write, the operating mode, and the count format (binary or BCD).
- **Counter Latch Command:** Latches the current count so that it can be read by the system. The countdown process continues.
- **Read Back Command:** Reads the count value, programmed mode, the current state of the OUT pins, and the state of the Null Count Flag of the selected counter.



The table below lists the six operating modes for the interval counters:

| Mode | Function                             | Description                                                                                                                                                        |
|------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Out signal on end of count (=0)      | Output is 0. When count goes to 0, output goes to 1 and stays at 1 until counter is reprogrammed.                                                                  |
| 1    | Hardware retriggerable one-shot      | Output is 0. When count goes to 0, output goes to 1 for one clock time.                                                                                            |
| 2    | Rate generator (divide by n counter) | Output is 1. Output goes to 0 for one clock time, then back to 1 and counter is reloaded.                                                                          |
| 3    | Square wave output                   | Output is 1. Output goes to 0 when counter rolls over,<br>and counter is reloaded. Output goes to 1 when counter<br>rolls over, and counter is reloaded, and so on |
| 4    | Software triggered strobe            | Output is 1. Output goes to 0 when count expires for one clock time.                                                                                               |
| 5    | Hardware triggered strobe            | Output is 1. Output goes to 0 when count expires for one clock time.                                                                                               |

## Table 80. Counter Operating Modes

## 25.2.1.2 Reading from Interval Timer

It is often desirable to read the value of a counter without disturbing the count in progress. There are three methods for reading the counters—a simple read operation, counter Latch command, and the Read-Back command. Each one is explained below:

With the simple read and counter latch command methods, the count must be read according to the programmed format; specifically, if the counter is programmed for 2-byte counts, 2-bytes must be read. The2-bytes do not have to be read one right after the other. Read, write, or programming operations for other counters may be inserted between them.

#### **Simple Read**

The first method is to perform a simple read operation. The counter is selected through Port 40h (Counter 0).

#### NOTE

Performing a direct read from the counter does not return a determinate value, because the counting process is asynchronous to read operations.

#### **Counter Latch Command**

The Counter Latch command, written to Port 43h, latches the count of a specific counter at the time the command is received. This command is used to ensure that the count read from the counter is accurate, particularly when reading a 2-byte count. The count value is then read from each counter's Count register as was programmed by the Control register.

The count is held in the latch until it is read or the counter is reprogrammed. The count is then unlatched. This allows reading the contents of the counters on the fly without affecting counting in progress. Multiple Counter Latch Commands may be used to latch more than one counter. Counter Latch commands do not affect the programmed mode of the counter in any way.



If a Counter is latched and then, sometime later, latched again before the count is read, the second Counter Latch command is ignored. The count read is the count at the time the first Counter Latch command was issued.

#### **Read Back Command**

The Read Back command, written to Port 43h, latches the count value, programmed mode, and current states of the OUT pin and Null Count flag of the selected counter or counters. The value of the counter and its status may then be read by I/O access to the counter address.

The Read Back command may be used to latch multiple counter outputs at one time. This single command is functionally equivalent to several counter latch commands, one for each counter latched. Each counter's latched count is held until it is read or reprogrammed. Once read, a counter is unlatched. The other counters remain latched until they are read. If multiple count Read Back commands are issued to the same counter without reading the count, all but the first are ignored.

The Read Back command may additionally be used to latch status information of selected counters. The status of a counter is accessed by a read from that counter's I/O port address. If multiple counter status latch operations are performed without reading the status, all but the first are ignored.

Both the count and status of the selected counters may be latched simultaneously. This is functionally the same as issuing two consecutive, separate Read Back commands. If multiple count and/or status Read Back commands are issued to the same counters without any intervening reads, all but the first are ignored.

If both the count and status of a counter are latched, the first read operation from that counter returns the latched status, regardless of which was latched first. The next one or two reads, depending on whether the counter is programmed for one or two type counts, returns the latched count. Subsequent reads return unlatched count.

# 25.2.2 APIC Advanced Interrupt Controller

The APIC is accessed via an indirect addressing scheme. These registers are mapped into memory space. These are programmable through PCI Config IOAC register. Refer Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor Datasheet Vol.2 for more details.

# **25.2.3 High Precision Event Timer (HPET)**

This function provides a set of timers that can be used by the operating system. The timers are defined such that the operating system may assign specific timers to be used directly by specific applications. Each timer can be configured to cause a separate interrupt.

The processor provides eight timers. The timers are implemented as a single counter with a set of comparators. Each timer has its own comparator and value register. The counter increases monotonically. Each individual timer can generate an interrupt when the value in its value register matches the value in the main counter.

Timer 0 supports periodic interrupts.

The registers associated with these timers are mapped to a range in memory space (much like the I/O APIC). However, it is not implemented as a standard PCI function. The BIOS reports to the operating system the location of the register space using



ACPI. The hardware can support an assignable decode space; however, BIOS sets this space prior to handing it over to the operating system. It is not expected that the operating system will move the location of these timers once it is set by BIOS.

#### Table 81. References

| Specification                                                            | Location                                                                                                                             |
|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| IA-PC HPET (High Precision Event Timers)<br>Specification, Revision 1.0a | https://www.intel.com/content/dam/www/<br>public/us/en/documents/technical-specifications/<br>software-developers-hpet-spec-1-0a.pdf |

#### 25.2.3.1 Timer Accuracy

The timers are accurate over any 1 ms period to within 0.05% of the time specified in the timer resolution fields.

Within any 100 us period, the timer reports a time that is up to two ticks too early or too late. Each tick is less than or equal to 100 ns; thus, this represents an error of less than 0.2%.

The timer is monotonic. It does not return the same value on two consecutive reads (unless the counter has rolled over and reached the same value).

The main counter uses the XTAL as its clock. The accuracy of the main counter is as accurate as the crystal that is used in the system. The XTAL clock frequency is determined by the pin strap that is sampled on RSMRST#.

#### 25.2.3.2 Timer Off-load

The timer off-load feature allows the HPET timers to remain operational during very low power S0 operational modes when the XTAL clock is disabled. The clock source during this off-load is the Real Time Clock's 32.768 kHz clock. This clock is calibrated against the XTAL clock during boot time to an accuracy that ensures the error introduced by this off-load is less than 10 ppb (0.000001%).

When the XTAL clock is active, the 64 bit counter will increment by one each cycle of the XTAL clock when enabled. When the XTAL clock is disabled, the timer is maintained using the RTC clock. The long-term (> 1 ms) frequency drift allowed by the HPET specification is 500 ppm. The off-load mechanism ensures that it contributes < 1 ppm to this, which will allow this specification to be easily met given the clock crystal accuracies required for other reasons.

Timer off-load is prevented when there are HPET comparators active.

The HPET timer runs typically on the XTAL crystal clock and is off-loaded to the 32 kHz clock once the processor enters C10. This is the state where there are no C10 wake events pending and when the off-load calibrator is not running. HPET timer re-uses this 28 bit calibration value calculated by PMC when counting on the 32 kHz clock. During C10 entry, PMC sends an indication to HPET to off-load and keeps the indication active as long as the processor is in C10 on the 32 kHz clock. The HPET counter will be off-loaded to the 32 kHz clock domain to allow the XTAL clock to shut down when it has no active comparators.

#### Theory of Operation

The Off-loadable Timer Block consists of a 64 bit fast clock counter and an 82 bit slow clock counter. During fast clock mode the counter increments by one on every rising edge of the fast clock. During slow clock mode, the 82 bit slow clock counter will increment by the value provided by the Off-load Calibrator.

The Off-loadable Timer will accept an input to tell it when to switch to the slow RTC clock mode and provide an indication of when it is using the slow clock mode. The switch will only take place on the slow clock rising edge, so for the 32 kHz RTC clock the maximum delay is around 30 us to switch to or from slow clock mode. Both of these flags will be in the fast clock domain.

When transitioning from fast clock to slow clock, the fast clock value will be loaded into the upper 64 bits of the 82 bit counter, with the 18 LSBs set to zero. The actual transition though happens in two stages to avoid metastability. There is a fast clock sampling of the slow clock through a double flop synchronizer. Following a request to transition to the slow clock, the edge of the slow clock is detected and this causes the fast clock value to park. At this point the fast clock can be gated. On the next rising edge of the slow clock, the parked fast clock value (in the upper 64 bits of an 82 bit value) is added to the value from the Off-load Calibrator. On subsequent edges while in slow clock mode the slow clock counter increments its count by the value from the Off-load Calibrator.

When transitioning from slow clock to fast clock, the fast clock waits until it samples a rising edge of the slow clock through its synchronizer and then loads the upper 64 bits of the slow clock value as the fast count value. It then de-asserts the indication that slow clock mode is active. The 32 kHz clock counter no longer counts. The 64 bit MSB will be over-written when the 32 kHz counter is reloaded once conditions are met to enable the 32 kHz HPET counter but the 18 bit LSB is retained and it is not cleared out during the next reload cycle to avoid losing the fractional part of the counter.

After initiating a transition from fast clock to slow clock and parking the fast counter value, the fast counter no longer tracks. This means if a transition back to fast clock is requested before the entry into off-load slow clock mode completes, the Off-loadable Timer must wait until the next slow clock edge to restart. This case effectively performs the fast clock to slow clock and back to fast clock on the same slow clock edge.

#### 25.2.3.3 Periodic Versus Non-Periodic Modes

#### **Non-Periodic Mode**

This mode can be thought of as creating a one-shot timer.

When a timer is set up for non-periodic mode, it will generate an interrupt when the value in the main counter matches the value in the timer's comparator register. Another interrupt will be generated when the main counter matches the value in the timer's comparator register after a wrap around.

During run-time, the value in the timer's comparator value register will not be changed by the hardware. Software can of course change the value.

The Timer 0 Comparator Value register cannot be programmed reliably by a single 64 bit write in a 32 bit environment except if only the periodic rate is being changed during run-time. If the actual Timer 0 Comparator Value needs to be reinitialized, then the following software solution will always work regardless of the environment:





- Set TIMER0\_VAL\_SET\_CNF bit
- Set the lower 32 bits of the Timer0 Comparator Value register
- Set TIMER0\_VAL\_SET\_CNF bit
- Set the upper 32 bits of the Timer0 Comparator Value register

Timer 0 is configurable to 32 (default) or 64 bit mode, whereas Timers 1:7 only support 32 bit mode.

#### WARNING

Software must be careful when programming the comparator registers. If the value written to the register is not sufficiently far in the future, then the counter may pass the value before it reaches the register and the interrupt will be missed. The BIOS should pass a data structure to the operating system to indicate that the operating system should not attempt to program the periodic timer to a rate faster than 5 us.

All of the timers support non-periodic mode.

Refer to IA-PC HPET Specification for more details of this mode.

#### **Periodic Mode**

When a timer is set up for periodic mode, the software writes a value in the timer's comparator value register. When the main counter value matches the value in the timer's comparator value register, an interrupt can be generated. The hardware will then automatically increase the value in the comparator value register by the last value written to that register.

To make the periodic mode work properly, the main counter is typically written with a value of 0 so that the first interrupt occurs at the right point for the comparator. If the main counter is not set to 0, interrupts may not occur as expected.

During run-time, the value in the timer's comparator value register can be read by software to find out when the next periodic interrupt will be generated (not the rate at which it generates interrupts). Software is expected to remember the last value written to the comparator's value register (the rate at which interrupts are generated).

If software wants to change the periodic rate, it should write a new value to the comparator value register. At the point when the timer's comparator indicates a match, this new value will be added to derive the next matching point.

If the software resets the main counter, the value in the comparator's value register needs to reset as well. This can be done by setting the TIMERn\_VAL\_SET\_CNF bit. Again, to avoid race conditions, this should be done with the main counter halted. The following usage model is expected:

- 1. Software clears the ENABLE\_CNF bit to prevent any interrupts.
- 2. Software Clears the main counter by writing a value of 00h to it.
- 3. Software sets the TIMER0\_VAL\_SET\_CNF bit.
- 4. Software writes the new value in the TIMER0\_COMPARATOR\_VAL register.

Software sets the ENABLE\_CNF bit to enable interrupts.

#### NOTE

As the timer period approaches zero, the interrupts associated with the periodic timer may not get completely serviced before the next timer match occurs. Interrupts may get lost and/or system performance may be degraded in this case.

Each timer is NOT required to support the periodic mode of operation. A capabilities bit indicates if the particular timer supports periodic mode. The reason for this is that supporting the periodic mode adds a significant amount of gates.

Only timer 0 will support the periodic mode. This saves a substantial number of gates.

#### 25.2.3.4 Enabling the Timers

The BIOS or operating system PnP code should route the interrupts. This includes the Legacy Rout bit, Interrupt Rout bit (for each timer), and interrupt type (to select the edge or level type for each timer).

The Device Driver code should do the following for an available timer:

- 1. Set the Overall Enable bit (Offset 10h, bit 0).
- 2. Set the timer type field (selects one-shot or periodic).
- 3. Set the interrupt enable.
- 4. Set the comparator value.

#### 25.2.3.5 Interrupt Levels

Interrupts directed to the internal 8259s are active high. Refer to the **Advanced Programmable Interrupt Controller (APIC) (D31:F0)** for information regarding the polarity programming of the I/O APIC for detecting internal interrupts.

If the interrupts are mapped to the 8259 or I/O APIC and set for level-triggered mode, they can be shared with legacy interrupts. They may be shared although it is unlikely for the operating system to attempt to do this.

If more than one timer is configured to share the same IRQ (using the TIMERn\_INT\_ROUT\_CNF fields), then the software must configure the timers to level-triggered mode. Edge-triggered interrupts cannot be shared.

For handling interrupts and issues related to 64 bit timers with 32 bit processors, refer to IA-PC HPET Specification.

# 26.0 Intel<sup>®</sup> Serial I/O Inter-Integrated Circuit (I<sup>2</sup>C) Controllers

The Processor implements six I<sup>2</sup>C controllers for six independent I<sup>2</sup>C interfaces, I2C0-I2C5. Each interface is a two-wire serial interface consisting of a serial data line (SDA) and a serial clock (SCL).

I2C4 and I2C5 only implement the I<sup>2</sup>C host controllers and do not incorporate a DMA controller. Therefore, I2C4 and I2C5 are restricted to operate in PIO mode only.

The I<sup>2</sup>C interfaces support the following features:

- Speed: standard mode (up to 100 Kb/s), fast mode (up to 400 Kb/s), fast mode plus (up to 1 Mb/s) and High speed mode (up to 3.2 Mb/s) and I3C mode.
- Operate in 1.8 V only
- Host I<sup>2</sup>C operation only
- 7-bit or 10-bit addressing
- 7-bit or 10-bit combined format transfers
- Bulk transmit mode
- Ignoring CBUS addresses (an older ancestor of I<sup>2</sup>C used to share the I<sup>2</sup>C bus)
- Interrupt or polled-mode operation
- Bit and byte waiting at all bus speed
- Component parameters for configurable software driver support
- Programmable SDA hold time (tHD; DAT)
- DMA support with 64-byte DMA FIFO per channel (up to 32-byte burst)
- 64-byte Tx FIFO and 64-byte Rx FIFO
- SW controlled serial data line (SDA) and serial clock (SCL)

#### NOTES

- 1. The controllers must only be programmed to operate in Host mode only.  $\rm I^2C$  device mode is not supported.
- 2. I<sup>2</sup>C multi hosts is not supported.
- 3. Simultaneous configuration of Fast Mode and Fast Mode Plus/High speed mode is not supported.
- 4. I<sup>2</sup>C General Call is not supported.



#### Table 82.Acronyms

| Acronyms         | Description              |  |
|------------------|--------------------------|--|
| I <sup>2</sup> C | Inter-Integrated Circuit |  |
| PIO              | Programmed Input/Output  |  |
| SCL              | Serial Clock Line        |  |
| SDA              | Serial Data Line         |  |

#### Table 83. References

| Specification                                     | Location                                      |
|---------------------------------------------------|-----------------------------------------------|
| The I <sup>2</sup> C Bus Specification, Version 5 | www.nxp.com/documents/user_manual/UM10204.pdf |

# **26.1** Functional Description

## **26.1.1 Protocols Overview**

For more information on the  $I^2C$  protocols and command formats, refer to the industry  $I^2C$  specification. Below is a simplified description of  $I^2C$  bus operation:

- The host generates a START condition, signaling all devices on the bus to listen for data.
- The host writes a 7-bit address, followed by a read/write bit to select the target device and to define whether it is a transmitter or a receiver.
- The target device sends an acknowledge bit over the bus. The host must read this bit to determine whether the addressed target device is on the bus.
- Depending on the value of the read/write bit, any number of 8-bit messages can be transmitted or received by the host. These messages are specific to the I<sup>2</sup>C device used. After 8 message bits are written to the bus, the transmitter will receive an acknowledge bit. This message and acknowledge transfer continues until the entire message is transmitted.
- The message is terminated by the host with a STOP condition. This frees the bus for the next host to begin communications. When the bus is free, both data and clock lines are high.

#### Figure 19. Data Transfer on I<sup>2</sup>C Bus



## **Combined Formats**

The Processor  $I^2C$  controllers support mixed read and write combined format transactions in both 7-bit and 10-bit addressing modes.



The Processor controllers do not support mixed address and mixed address format (which means a 7-bit address transaction followed by a 10-bit address transaction or vice versa) combined format transaction.

To initiate combined format transfers, IC\_CON.IC\_RESTSART\_EN should be set to 1. With this value set and operating as a host, when the controller completes an  $I^2C$  transfer, it checks the transmit FIFO and executes the next transfer. If the direction of this transfer differs from the previous transfer, the combined format is used to issue the transfer. If the transmit FIFO is empty when the current  $I^2C$  transfer completes, a STOP is issued and the next transfer is issued following a START condition.

## **26.1.2 DMA Controller**

The I<sup>2</sup>C controllers 0 to 3 (I2C0 - I2C3) each has an integrated DMA controller. The I<sup>2</sup>C controller 4 and 5 (I2C4 and I2C5) only implement the I<sup>2</sup>C host controllers and do not incorporate a DMA. Therefore, I2C4 and I2C5 are restricted to operate in PIO mode only.

#### **DMA Transfer and Setup Modes**

The DMA can operate in the following modes:

- 1. Memory to peripheral transfers. This mode requires the peripheral to control the flow of the data to itself.
- 2. Peripheral to memory transfer. This mode requires the peripheral to control the flow of the data from itself.

The DMA supports the following modes for programming:

- 1. Direct programming. Direct register writes to DMA registers to configure and initiate the transfer.
- 2. Descriptor based linked list. The descriptors will be stored in memory (such as DDR or SRAM). The DMA will be informed with the location information of the descriptor. DMA initiates reads and programs its own register. The descriptors can form a linked list for multiple blocks to be programmed.
- 3. Scatter Gather mode.

#### **Channel Control**

- The source transfer width and destination transfer width is programmable. The width can be programmed to 1, 2, or 4 bytes.
- Burst size is configurable per channel for source and destination. The number is a power of 2 and can vary between 1,2,4,...,128. This number times the transaction width gives the number of bytes that will be transferred per burst.
- Individual channel enables. If the channel is not being used, then it should be clock gated.
- Programmable Block size and Packing/Unpacking. Block size of the transfer is programmable in bytes. Block size is not limited by the source or destination transfer widths.
- Address incrementing modes: The DMA has a configurable mechanism for computing the source and destination addresses for the next transfer within the current block. The DMA supports incrementing addresses and constant addresses.
- Flexibility to configure any hardware handshake sideband interface to any of the DMA channels.



• Early termination of a transfer on a particular channel.

## 26.1.3 Reset

Each host controller has an independent reset associated with it. Control of these resets is accessed through the Reset Register.

Each host controller and DMA will be in reset state once powered ON and require SW (BIOS or driver) to write into specific reset register to bring the controller from reset state into operational mode.

#### NOTE

To avoid a potential  $I^2C$  peripheral deadlock condition where the reset goes active in the middle of a transaction, the  $I^2C$  controller must be idle before a reset can be initiated.

# 26.1.4 Power Management

#### **Device Power Down Support**

To power down peripherals connected to Processor I<sup>2</sup>C bus, the idle configured state of the I/O signals is retained to avoid voltage transitions on the bus that can affect the connected powered peripheral. Connected devices are allowed to remain in the D0 active or D2 low power states when I<sup>2</sup>C bus is powered off (power gated). The Processor HW will prevent any transitions on the serial bus signals during a power gate event.

#### Latency Tolerance Reporting (LTR)

Latency Tolerance Reporting is used to allow the system to optimize internal power states based on dynamic data, comprehending the current platform activity and service latency requirements. The interface supports this by reporting its service latency requirements to the platform power management controller using LTR registers.

The controller's latency tolerance reporting can be managed by one of the two following schemes. The platform integrator must choose the correct scheme for managing latency tolerance reporting based on the platform, OS and usage.

- 1. Platform/HW Default Control. This scheme is used for usage models in which the controller's state correctly informs the platform of the current latency requirements.
- 2. Driver Control. This scheme is used for usage models in which the controller state does not inform the platform correctly of the current latency requirements. If the FIFOs of the connected device are much smaller than the controller FIFOs, or the connected device's end to end traffic assumptions are much smaller than the latency to restore the platform from low power state, driver control should be used.

## 26.1.5 Interrupts

 $\mathrm{I}^{2}\mathrm{C}$  interface has an interrupt line which is used to notify the driver that service is required.



When an interrupt occurs, the device driver needs to read the host controller, DMA interrupt status and TX completion interrupt registers to identify the interrupt source. Clearing the interrupt is done with the corresponding interrupt register in the host controller or DMA.

# 26.1.6 Error Handling

Errors that might occur on the external  $I^2C$  signals are comprehended by the  $I^2C$  host controller and reported to the  $I^2C$  bus driver through the MMIO registers.

# 26.1.7 **Programmable SDA Hold Time**

The Processor includes a software programmable register to enable dynamic adjustment of the SDA hold time, if needed.

# 26.2 Signal Description

| Signal Name                                                                | Туре | Description                                                                                                                                                                                                                             |  |
|----------------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| GPP_H19/ <b>I2C0_SDA</b> /I3C0_SDA/USB-<br>C_GPP_H19                       | I/OD | I <sup>2</sup> C Link 0 Serial Data Line<br>External Pull-up resistor may be required depending on Bus Capacitance.                                                                                                                     |  |
| GPP_H20/ <b>I2C0_SCL</b> /I3C0_SCL/USB-<br>C_GPP_H20                       | I/OD | I <sup>2</sup> C Link 0 Serial Clock Line<br>External Pull-up resistor may be required depending on Bus Capacitance.                                                                                                                    |  |
| GPP_H21/ <b>I2C1_SDA</b> /I3C1_SDA/USB-<br>C_GPP_H21                       | I/OD | I <sup>2</sup> C Link 1 Serial Data Line<br>External Pull-up resistor may be required depending on Bus Capacitance.                                                                                                                     |  |
| GPP_H22/ <b>I2C1_SCL</b> /I3C1_SCL/USB-<br>C_GPP_H22                       | I/OD | I <sup>2</sup> C Link 1 Serial Clock Line<br>External Pull-up resistor may be required depending on Bus Capacitance.                                                                                                                    |  |
| GPP_H04/ <b>I2C2_SDA</b> /<br>CNV_MFUART2_RXD/USB-C_GPP_H04                | I/OD | I <sup>2</sup> C Link 2 Serial Data Line<br>External Pull-up resistor may be required depending on Bus Capacitance.                                                                                                                     |  |
| GPP_H05/ <b>I2C2_SCL</b> /<br>CNV_MFUART2_TXD/USB-C_GPP_H05                | I/OD | I <sup>2</sup> C Link 2 Serial Clock Line<br>External Pull-up resistor may be required depending on Bus Capacitance.                                                                                                                    |  |
| GPP_B02/ISH_I2C0_SDA/<br>ISH_I3C0_SDA/ <b>I2C2A_SDA</b> /USB-<br>C_GPP_B02 | I/OD | I <sup>2</sup> C Link 2A Serial Data Line<br>External Pull-up resistor may be required depending on Bus Capacitance.<br>Note : Alternate interface from/to the same I2C2 controller, to support<br>touch device interface convergence.  |  |
| GPP_B03/ISH_I2C0_SCL/<br>ISH_I3C0_SCL/ <b>I2C2A_SCL</b> /USB-<br>C_GPP_B03 | I/OD | I <sup>2</sup> C Link 2A Serial Clock Line<br>External Pull-up resistor may be required depending on Bus Capacitance.<br>Note : Alternate interface from/to the same I2C2 controller, to support<br>touch device interface convergence. |  |
| GPP_H06/ <b>I2C3_SDA</b> /UART1_RXD/<br>ISH_UART1A_RXD/USB-C_GPP_H06       | I/OD | I <sup>2</sup> C Link 3 Serial Data Line<br>External Pull-up resistor may be required depending on Bus Capacitance.                                                                                                                     |  |
| GPP_H07/ <b>I2C3_SCL</b> /UART1_TXD/<br>ISH_UART1A_TXD/USB-C_GPP_H07       | I/OD | I <sup>2</sup> C Link 3 Serial Clock Line<br>External Pull-up resistor may be required depending on Bus Capacitance.                                                                                                                    |  |
| GPP_D01/ <b>I2C3A_SDA</b> /<br>ISH_I2C2A_SDA/USB-C_GPP_D01                 | I/OD | I <sup>2</sup> C Link 3A Serial Data Line<br>External Pull-up resistor may be required depending on Bus Capacitance.<br>Note : Alternate interface from/to the same I2C3 controller, to support<br>touch device interface convergence.  |  |
| GPP_D02/ <b>I2C3A_SCL</b> /<br>ISH_I2C2A_SCL/USB-C_GPP_D02                 | I/OD | I <sup>2</sup> C Link 3A Serial Clock Line<br>External Pull-up resistor may be required depending on Bus Capacitance.                                                                                                                   |  |
|                                                                            |      | continued                                                                                                                                                                                                                               |  |



| Signal Name                                                                                                      | Туре | Description                                                                                                                                                                                                                             |  |
|------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                  |      | Note : Alternate interface from/to the same I2C3 controller, to support touch device interface convergence.                                                                                                                             |  |
| GPP_E12/THC_I2C0_SCL/<br>THC0_SPI1_IO0/GSPI0_MOSI/<br>I2C4_SCL/USB-C_GPP_E12                                     | I/OD | I <sup>2</sup> C Link 4 Serial Data Line<br>External Pull-up resistor may be required depending on Bus Capacitance.                                                                                                                     |  |
| GPP_E13/THC_I2C0_SDA/<br>THC0_SPI1_I01/GSPI0_MISO/<br>I2C4_SDA/USB-C_GPP_E13                                     | I/OD | I <sup>2</sup> C Link 4 Serial Clock Line<br>External Pull-up resistor may be required depending on Bus Capacitance.                                                                                                                    |  |
| GPP_B18/ISH_I2C2_SDA/<br>I2C4A_SDA/USB-C_GPP_B18                                                                 | I/OD | I <sup>2</sup> C Link 4A Serial Data Line<br>External Pull-up resistor may be required depending on Bus Capacitance.<br>Note : Alternate interface from/to the same I2C4 controller, to support<br>touch device interface convergence.  |  |
| GPP_B19/ISH_I2C2_SCL/ <b>I2C4A_SCL</b> /<br>USB-C_GPP_B19                                                        | I/OD | I <sup>2</sup> C Link 4A Serial Clock Line<br>External Pull-up resistor may be required depending on Bus Capacitance.<br>Note : Alternate interface from/to the same I2C4 controller, to support<br>touch device interface convergence. |  |
| GPP_F13/THC_I2C1_SDA/I3C2_SDA/<br>THC1_SPI2_IO1/ISH_SPIA_MOSI/<br>GSPI1_MISO/ <b>I2C5_SDA</b> /USB-<br>C_GPP_F13 | I/OD | I <sup>2</sup> C Link 5 Serial Data Line<br>External Pull-up resistor may be required depending on Bus Capacitance.                                                                                                                     |  |
| GPP_F12/THC_I2C1_SCL/I3C2_SCL/<br>THC1_SPI2_IO0/ISH_SPIA_MISO/<br>GSPI1_MOSI/ <b>I2C5_SCL</b> /USB-<br>C_GPP_F12 | I/OD | I <sup>2</sup> C Link 5 Serial Clock Line<br>External Pull-up resistor may be required depending on Bus Capacitanc                                                                                                                      |  |
| GPP_B20/ <b>I2C5A_SDA</b> /ISH_GP8/USB-<br>C_GPP_B20                                                             | I/OD | I <sup>2</sup> C Link 5A Serial Data Line<br>External Pull-up resistor may be required depending on Bus Capacitance<br>Note : Alternate interface from/to the same I2C5 controller, to support<br>touch device interface convergence.   |  |
| GPP_B21/ <b>I2C5A_SCL</b> /ISH_GP9/USB-<br>C_GPP_B21                                                             | I/OD | I <sup>2</sup> C Link 5A Serial Clock Line<br>External Pull-up resistor may be required depending on Bus Capacitance.<br>Note : Alternate interface from/to the same I2C5 controller, to support<br>touch device interface convergence. |  |

# 26.3 Integrated Pull-Ups and Pull-Downs

None.

# 26.4 I/O Signal Planes and States

| Signal Name                                                    | Power Plane | During Reset <sup>1</sup> | Immediately after<br>Reset <sup>1</sup> | S4/S5    |
|----------------------------------------------------------------|-------------|---------------------------|-----------------------------------------|----------|
| I2C[5:0]_SDA ,<br>I2C[2:5]A_SDA                                | Primary     | Undriven                  | Undriven                                | Undriven |
| I2C[5:0]_SCL ,<br>I2C[2:5]A_SCLPrimaryUndrivenUndrivenUndriven |             |                           |                                         |          |
| Note: 1. Reset reference for primary well pins is RSMRST#.     |             |                           |                                         |          |

# 27.0 Intel<sup>®</sup> Serial I/O Improved Inter-Integrated Circuit (I<sup>3</sup>C) Controllers

I<sup>3</sup>C specification is backward compatible with I<sup>2</sup>C devices. The I<sup>3</sup>C enables dynamic address allocation and inband interrupts. The Spec also allows for hot-plug / hot-join of devices. The I<sup>3</sup>C Specification is backward compatible with legacy I<sup>2</sup>C devices and enables coexistence of legacy I<sup>2</sup>C and I<sup>3</sup>C devices on the same bus in Fast Mode, Fast Mode Plus modes, without clock stretching. The processor has two I<sup>3</sup>C controller compliant to MIPI I<sup>3</sup>C HCI Specification, that can support 3 I<sup>3</sup>C buses and up to 8 devices per bus (subject to meeting electrical/topology requirements).

#### The I<sup>3</sup>C interfaces support the following features:

- Support for MIPI I<sup>3</sup>C spec v1.0, and MIPI I<sup>3</sup>C HCI Specification.
- Speed: standard mode (up to 100 Kb/s), fast mode (up to 400 Kb/s), fast mode plus (up to 1 MB/s) and I3C Mode.
- Support clock loopback using dummy IO to meet ACIO timing.
- Maximum theoretical Baud rate is 12900 kbps
- Maximum validated Baud rate is 12500 kbps
- Operate in 1.8 V Only
- DMA support with 64-byte DMA FIFO per channel (up to 32-byte burst)
- 64-byte Tx FIFO and 64-byte Rx FIFO
- PME/wake support for IBI, when in S0ix
- PCI/ACPI enumeration support
- I<sup>3</sup>C static addressing and dynamic addressing support
- I<sup>3</sup>C in-band interrupt
- I<sup>3</sup>C transactions using SDR
- Error detection and recovery methods M0, M2
- For stalling Host clock on data buffering
- Host I<sup>3</sup>C operation only

#### NOTES

- 1. The controllers must only be programmed to operate in Host mode only.  $\rm I^3C$  Device mode is not supported.
- 2. I<sup>3</sup>C multi-host Mode is not supported.
- 3. Simultaneous configuration of Fast Mode and Fast Mode Plus is not supported.



#### Table 84.Acronyms

| Acronyms         | Description                       |  |
|------------------|-----------------------------------|--|
| I <sup>3</sup> C | Improved Inter-Integrated Circuit |  |
| SCL              | Serial Clock Line                 |  |
| SDA              | Serial Data Line                  |  |

# 27.1 Functional Description

## 27.1.1 Reset

Each host controller has an independent reset associated with it. Control of these resets is accessed through the Reset Register.

Each host controller and DMA will be in reset state once powered ON and require SW (BIOS or driver) to write into specific reset register to bring the controller from reset state into operational mode.

#### NOTE

To avoid a potential I<sup>3</sup>C peripheral deadlock condition where the reset goes active in the middle of a transaction, the I<sup>3</sup>C controller must be idle before a reset can be initiated.

# 27.1.2 Power Management

#### **Device Power Down Support**

To power down peripherals connected to Processor  $I^3C$  bus, the idle configured state of the I/O signals is retained to avoid voltage transitions on the bus that can affect the connected powered peripheral. Connected devices are allowed to remain in the D0 active or D2 low power states when  $I^3C$  bus is powered off (power gated). The Processor HW will prevent any transitions on the serial bus signals during a power gate event.

#### Latency Tolerance Reporting (LTR)

Latency Tolerance Reporting is used to allow the system to optimize internal power states based on dynamic data, comprehending the current platform activity and service latency requirements. The interface supports this by reporting its service latency requirements to the platform power management controller using LTR registers.

The controller's latency tolerance reporting can be managed by one of the two following schemes. The platform integrator must choose the correct scheme for managing latency tolerance reporting based on the platform, OS and usage.

1. Platform/HW Default Control. This scheme is used for usage models in which the controller's state correctly informs the platform of the current latency requirements.



2. Driver Control. This scheme is used for usage models in which the controller state does not inform the platform correctly of the current latency requirements. If the FIFOs of the connected device are much smaller than the controller FIFOs, or the connected device's end to end traffic assumptions are much smaller than the latency to restore the platform from low power state, driver control should be used.

# 27.1.3 Interrupts

I<sup>3</sup>C interface has an interrupt line which is used to notify the driver that service is required.

When an interrupt occurs, the device driver needs to read the host controller, DMA interrupt status and TX completion interrupt registers to identify the interrupt source. Clearing the interrupt is done with the corresponding interrupt register in the host controller or DMA.

# 27.2 Signal Description

| Signal Name                                                                                                      | Туре | Description                                                                                                                                                                                                                             |  |
|------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| GPP_H19/I2C0_SDA/ <b>I3C0_SDA</b> /USB-<br>C_GPP_H19                                                             | I/OD | I <sup>3</sup> C Link 0 Serial Data Line<br>External Pull-up resistor may be required depending on Bus Capacitance.                                                                                                                     |  |
| GPP_H20/I2C0_SCL/ <b>I3C0_SCL</b> /USB-<br>C_GPP_H20                                                             | I/OD | I <sup>3</sup> C Link 0 Serial Clock Line<br>External Pull-up resistor may be required depending on Bus Capacitance.                                                                                                                    |  |
| GPP_H21/I2C1_SDA/ <b>I3C1_SDA</b> /USB-<br>C_GPP_H21                                                             | I/OD | I <sup>3</sup> C Link 1 Serial Data Line<br>External Pull-up resistor may be required depending on Bus Capacitance.                                                                                                                     |  |
| GPP_H22/I2C1_SCL/ <b>I3C1_SCL</b> /USB-<br>C_GPP_H22                                                             | I/OD | I <sup>3</sup> C Link 1 Serial Clock Line<br>External Pull-up resistor may be required depending on Bus Capacitance.                                                                                                                    |  |
| GPP_H10/UART0_RTS#/ <b>I3C1A_SDA</b> /<br>ISH_GP10A/USB-C_GPP_H10                                                | I/OD | I <sup>3</sup> C Link 1A Serial Data Line<br>External Pull-up resistor may be required depending on Bus Capacitance.<br>Note : Alternate interface from/to the same I3C1 controller, to support<br>touch device interface convergence.  |  |
| GPP_H11/UART0_CTS#/ <b>I3C1A_SCL</b> /<br>ISH_GP11A/USB-C_GPP_H11                                                | I/OD | I <sup>3</sup> C Link 1A Serial Clock Line<br>External Pull-up resistor may be required depending on Bus Capacitance.<br>Note : Alternate interface from/to the same I3C1 controller, to support<br>touch device interface convergence. |  |
| GPP_F13/THC_I2C1_SDA/I3C2_SDA/<br>THC1_SPI2_I01/ISH_SPIA_MOSI/<br>GSPI1_MISO/I2C5_SDA/USB-<br>C_GPP_F13          | I/OD | I <sup>3</sup> C Link 2 Serial Data Line<br>External Pull-up resistor may be required depending on Bus Capacitance.                                                                                                                     |  |
| GPP_F12/THC_I2C1_SCL/ <b>I3C2_SCL</b> /<br>THC1_SPI2_IO0/ISH_SPIA_MISO/<br>GSPI1_MOSI/I2C5_SCL/USB-<br>C_GPP_F12 | I/OD | I <sup>3</sup> C Link 2 Serial Clock Line<br>External Pull-up resistor may be required depending on Bus Capacitance.                                                                                                                    |  |



Intel<sup>®</sup> Serial I/O Improved Inter-Integrated Circuit (I<sup>3</sup>C) Controllers—Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processors

# 27.3 Integrated Pull-Ups and Pull-Downs

| Signals                     | Resistor Type | Value  | Notes |
|-----------------------------|---------------|--------|-------|
| I3C [2:0]_SDA,<br>I3C1A_SDA | Pull-Up       | 5 kohm |       |
| I3C [2:0]_SCL,<br>I3C1A_SCL | Pull-Up       | 5 kohm |       |

# 27.4 I/O Signal Planes and States

| Signal Name                                                | Power Plane | During Reset <sup>1</sup> | Immediately after<br>Reset <sup>1</sup> | S4/S5    |
|------------------------------------------------------------|-------------|---------------------------|-----------------------------------------|----------|
| I3C[2:0]_SDA , I3C1A_SDA                                   | Primary     | Undriven                  | Undriven                                | Undriven |
| I3C[2:0]_SCL, I3C1A_SCL                                    | Primary     | Undriven                  | Undriven                                | Undriven |
| Note: 1. Reset reference for primary well pins is RSMRST#. |             |                           |                                         |          |

# **28.0 Gigabit Ethernet Controller**

The Gigabit Ethernet controller in conjunction with the Intel<sup>®</sup> Ethernet Connection I219 provides a complete LAN solution. This chapter describes the behavior of the Gigabit Ethernet Controller.

#### Table 85. Acronyms

| Acronyms | Description      |
|----------|------------------|
| GbE      | Gigabit Ethernet |

#### Table 86. References

| Specification                                         | Location                                |
|-------------------------------------------------------|-----------------------------------------|
| IEEE 802.3 Ethernet                                   | http://standards.ieee.org/getieee802/   |
| Intel <sup>®</sup> Ethernet Connection I219 Datasheet | http://www.intel.com/content/www/us/en/ |

# 28.1 Functional Description

The processor integrates a Gigabit Ethernet (GbE) controller. The integrated GbE controller is compatible with the Intel<sup>®</sup> Ethernet Connection I219. The integrated GbE controller provides two interfaces for 10/100/1000 Mbps and manageability operation:

- Data link based on PCI Express\* A high-speed interface that uses PCIe\* electrical signaling at half speed and custom logical protocol for active state operation mode.
- System Management Link (SMLink0)—A low speed connection for low power state mode for manageability communication only. The frequency of this connection can be configured to one of three different speeds (100 kHz, 400 kHz, or 1 MHz).

The Intel<sup>®</sup> Ethernet Connection I219 only runs at a speed of 1250 Mbps, which is 1/2 of the 2.5 GB/s PCI Express\* frequency. Each of the PCI Express\* root ports in the processor have the ability to run at the 1250-Mbps rate. There is no need to implement a mechanism to detect that the Platform LAN Device is connected. The port configuration (if any), attached to the Platform LAN Device, is pre-loaded from the NVM. The selected port adjusts the transmitter to run at the 1250-Mbps rate and does not need to be PCI Express\* compliant.

## NOTE

PCIe\* validation tools cannot be used for electrical validation of this interface—however, PCIe\* layout rules apply for on-board routing.

#### NOTE

Refer to Flexible High Speed I/O on page 28 for GbE lane allocation options.

The integrated GbE controller operates at full-duplex at all supported speeds or halfduplex at 10/100 Mbps. It also adheres to the *IEEE 802.3x Flow Control Specification*.

#### NOTE

GbE operation (1000 Mbps) is only supported in S0 mode. In Sx modes, the platform LAN Device may maintain 10/100 Mbps connectivity and use the SMLink interface to communicate with the processor.

The integrated GbE controller provides a system interface using a PCI function. A full memory-mapped or I/O-mapped interface is provided to the software, along with DMA mechanisms for high performance data transfer.

The integrated GbE controller features are:

- Network Features
  - Compliant with the 1 GB/s Ethernet 802.3, 802.3u, 802.3ab specifications
  - Multi-speed operation: 10/100/1000 Mbps
  - Full-duplex operation at 10/100/1000 Mbps: Half-duplex at 10/100 Mbps
  - Flow control support compliant with the 802.3X specification
  - VLAN support compliant with the 802.3q specification
  - MAC address filters: perfect match unicast filters; multicast hash filtering, broadcast filter and promiscuous mode
  - PCI Express\*/SMLink interface to GbE PHYs
- Host Interface Features
  - 64-bit address host support for systems using more than 4 GB of physical memory
  - Programmable host memory receive buffers (256 bytes to 16 KB)
  - Intelligent interrupt generation features to enhance driver performance
  - Descriptor ring management hardware for transmit and receive
  - Software controlled reset (resets everything except the configuration space)
  - Message Signaled Interrupts
- Performance Features
  - Configurable receive and transmit data FIFO, programmable in 1 KB increments
  - TCP segmentation off loading features
  - Fragmented UDP checksum off load for packet reassembly
  - IPv4 and IPv6 checksum off load support (receive, transmit, and large send)
  - Split header support to eliminate payload copy from user space to host space
  - Receive Side Scaling (RSS) with two hardware receive queues
  - Supports 9018 bytes of jumbo packets
  - Packet buffer size 32 KB
  - TimeSync off load compliant with 802.1as specification
  - Platform time synchronization



- Power Management Features
  - Magic Packet\* wake-up enable with unique MAC address
  - ACPI register set and power down functionality supporting D0 and D3 states
  - Full wake up support (APM, ACPI)
  - MAC power down at Sx, DM-Off with and without WoL
  - Auto connect battery saver at S0 no link and Sx no link
  - Energy Efficient Ethernet (EEE) support
  - Latency Tolerance Reporting (LTR)
  - ARP and ND proxy support through LAN Connected Device proxy

## 28.1.1 GbE PCI Bus Interface

The GbE controller has a PCI interface to the host processor and host memory. The following sections detail the bus transactions.

#### **Transaction Layer**

The upper layer of the host architecture is the transaction layer. The transaction layer connects to the device GbE controller using an implementation specific protocol. Through this GbE controller-to-transaction-layer protocol, the application-specific parts of the device interact with the subsystem and transmit and receive requests to or from the remote agent, respectively.

#### **Data Alignment**

#### • 4-KB Boundary

PCI requests must never specify an address/length combination that causes a memory space access to cross a 4-KB boundary. It is hardware's responsibility to break requests into 4-KB aligned requests (if needed). This does not pose any requirement on software. However, if software allocates a buffer across a 4-KB boundary, hardware issues multiple requests for the buffer. Software should consider aligning buffers to a 4-KB boundary in cases where it improves performance. The alignment to the 4-KB boundaries is done by the GbE controller. The transaction layer does not do any alignment according to these boundaries.

#### • PCI Request Size

PCI requests are 64 bytes or less and are aligned to make better use of memory controller resources.

#### **Configuration Request Retry Status**

The integrated GbE controller might have a delay in initialization due to an NVM read. If the NVM configuration read operation is not completed and the device receives a configuration request, the device responds with a configuration request retry completion status to terminate the request, and thus effectively stalls the configuration request until such time that the sub-system has completed local initialization and is ready to communicate with the host.



## 28.1.2 Error Events and Error Reporting

#### **Complete Abort Error Handling**

A received request that violates the LAN Controller programing model will be discarded, for non posted transactions an unsuccessful completion with CA completion status will be returned.

#### **Unsupported Request Error Handling**

A received unsupported request to the LAN Controller will be discarded, for non posted transactions an unsuccessful completion with UR completion status will be returned. The URD bit will be set in ECTL register.

## **28.1.3 Ethernet Interface**

The integrated GbE controller provides a complete CSMA/CD function supporting IEEE 802.3 (10 Mbps), 802.3u (100 Mbps) implementations. It also supports the IEEE 802.3z and 802.3ab (1000 Mbps) implementations. The device performs all of the functions required for transmission, reception, and collision handling called out in the standards.

The mode used to communicate between the processor and the  $Intel^{\text{®}}$  Ethernet Connection I219 supports 10/100/1000 Mbps operation, with both half- and full-duplex operation at 10/100 Mbps, and full-duplex operation at 1000 Mbps.

## Intel<sup>®</sup> Ethernet Connection I219

The integrated GbE controller and the Intel<sup>®</sup> Ethernet Connection I219 communicate through the PCIe\* and SMLink0 interfaces. All integrated GbE controller configuration is performed using device control registers mapped into system memory or I/O space. The Platform LAN Phy is configured using the PCI Express or SMLink0 interface.

The integrated GbE controller supports various modes as listed in below table.

#### Table 87.LAN Mode Support

| Mode                    | System State | Interface Active | Connections                 |
|-------------------------|--------------|------------------|-----------------------------|
| Normal 10/100/1000 Mbps | S0           | PCI Express*     |                             |
| Normal 10/100/1000 Mbps | S0ix         | SMLink0          | Intel <sup>®</sup> Ethernet |
| Wake-on-LAN             | S0ix / Sx    | SMLink0 / Wake#  | Connection I219             |
| Manageability           | S0ix / Sx    | SMLink0          |                             |

#### 28.1.4 PCI Power Management

The integrated GbE controller supports the Advanced Configuration and Power Interface (ACPI) specification as well as Advanced Power Management (APM). This enables the network-related activity (using an internal host wake signal) to wake up the host. For example, from S3 and S4 to S0.

The integrated GbE controller contains power management registers for PCI and supports D0 and D3 states. PCI transactions are only allowed in the D0 state, except for host accesses to the integrated GbE controller's PCI configuration registers.



The processor controls the voltage rails into the external LAN PHY using the SLP\_LAN# pin.

- The LAN PHY is always powered when the Host and  $\mathrm{Intel}^{\$}$  CSME systems are running.
  - SLP\_LAN#='1' whenever SLP\_S3#='1' or SLP\_A#='1'.
- If the LAN PHY is required by Intel<sup>®</sup> CSME in Sx/M-Off , Intel<sup>®</sup> CSME must configure SLP\_LAN#='1' irrespective of the power source and the destination power state. Intel<sup>®</sup> CSME must be powered at least once after G3 to configure this.
- If the LAN PHY is required after a G3 transition, the host BIOS must set AG3\_PP\_EN.
- If the LAN PHY is required in Sx/M-Off, the host BIOS must set SX\_PP\_EN.
- If the LAN PHY is not required if the source of power is battery, the host BIOS must set DC\_PP\_DIS.

# 28.2 Signal Description

#### Table 88.GbE LAN Signals

| Signal Name                                  | Туре | Description                                                                                                                                                                                                                                                                                                                                          |
|----------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCIE_1_TX_N/GbE_TX_N<br>PCIE_1_TX_P/GbE_TX_P | 0    | Differential transmit pairs to the Intel <sup>®</sup> Ethernet Connection<br>I219 based on the PCIe interface. Refer to PCI Express*<br>(PCIe*) for details on the PCI Express*transmit signals.                                                                                                                                                     |
| PCIE_1_RX_N/GbE_RX_N<br>PCIE_1_RX_P/GbE_RX_P | Ι    | Differential receive pairs to the Intel <sup>®</sup> Ethernet Connection<br>I219 based on the PCIe interface. Refer to PCI Express*<br>(PCIe*) for details on the PCI Express* transmit signals.                                                                                                                                                     |
| GPP_C04/SML0DATA/USB-C_GPP_C04               | I/OD | System Management Link data signal interface to Intel <sup>®</sup><br>Ethernet Connection I219. Refer to System Management<br>Interface and SMLink for details on the SML0DATA signal.<br><i>Note:</i> The Intel <sup>®</sup> Ethernet Connection I219 connects to<br>SML0DATA signal.                                                               |
| GPP_C03/ <b>SMLOCLK</b> /USB-C_GPP_C03       | I/OD | System Management Link data signal interface to Intel®<br>Ethernet Connection I219. Refer to System Management<br>Interface and SMLink for details on the SMLOCLK signal.<br><i>Note:</i> The Intel <sup>®</sup> Ethernet Connection I219 connects to<br>SMLOCLK signal.                                                                             |
| GPP_V10/ <b>LANPHYPC</b>                     | 0    | LAN PHY Power Control: LANPHYPC should be connected to<br>LAN_DISABLE_N on the PHY. Processor will drive LANPHYPC<br>low to put the PHY into a low power state when functionality is<br>not needed.<br>Note: LANPHYPC can only be driven low if SLP_LAN# is<br>de-asserted.                                                                          |
| GPP_V11/ <b>SLP_LAN#</b>                     | Ю    | LAN Sub-System Sleep Control: If the Gigabit Ethernet<br>Controller is enabled, when SLP_LAN# is de-asserted it<br>indicates that the PHY device must be powered. When<br>SLP_LAN# is asserted, power can be shut off to the PHY<br>device.<br>Note: If Gigabit Ethernet Controller is statically disabled<br>via BIOS, SLP_LAN# will be driven low. |
| GPP_V02/ <b>SOC_WAKE#</b>                    | Ι    | SOC_WAKE: LAN Wake Indicator from the GbE PHY.                                                                                                                                                                                                                                                                                                       |
| continued                                    |      |                                                                                                                                                                                                                                                                                                                                                      |

| Signal Name | Туре | Description                                                                                                                                                       |
|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |      | Note: SOC_WAKE# functionality is only supported with<br>Intel PHY I219. Connection of a third party LAN<br>device's wake signal to SOC_WAKE# is not<br>supported. |

# 28.3 Integrated Pull-Ups and Pull-Downs

| Signal    | Resistor Type              | Value           | Notes                                               |
|-----------|----------------------------|-----------------|-----------------------------------------------------|
| SOC_WAKE# | External Pull-up required. | 4.7 kohm +/- 5% | 10 kohm +/- 5% pull-up resistor is also acceptable. |

# **28.4** I/O Signal Planes and States

| Signal Name | Power Plane | During Reset | Immediately after<br>Reset | S3/S4/S5              |
|-------------|-------------|--------------|----------------------------|-----------------------|
| SOC_WAKE#   | Primary     | Undriven     | Undriven                   | Undriven <sup>1</sup> |
| SLP_LAN#    | Primary     | 0            | 0                          | 0/1 <sup>2</sup>      |
|             |             |              |                            |                       |

Notes: 1. Based on wake events and Intel<sup>®</sup> CSME state

 Configurable based on BIOS settings: '0' When LAN controller is configured as "Disabled" in BIOS, SLP\_LAN# will drive "Low"; '1' When LAN controller is configured as "Enabled" in BIOS, SLP\_LAN# will drive "High"

# 29.0 Connectivity Integrated (CNVi)

Connectivity Integrated (CNVi) is a general term referring to a family of connectivity solutions which are based on the Connectivity Controller family. The common component of all these solutions is the Connectivity Controller , which is embedded in the processor.

The Integrated Connectivity (CNVi) solution consists of the following entities:

- The containing chip (the processor which contains the Connectivity Controller)
- Buttress (as applicable to each platform, and coupled the Connectivity Controller)
- Companion RF chip that is in a pre-certified module (i.e., M.2-2230, M.2-1216) or soldered as chip on board.

The main blocks of the integrated Connectivity solution are partitioned according to the following:

#### Table 89. Acronyms

| Acronyms | Description                                                                                                                                                                              |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BRI      | Bluetooth* Radio Interface                                                                                                                                                               |
| CNVi     | Connectivity Integrated                                                                                                                                                                  |
| SCU      | System Controller Unit . It is the controller unit of CNVi.                                                                                                                              |
| RGI      | Radio Generic interface                                                                                                                                                                  |
| IP       | Literally, Intellectual Property. IP refers to architecture, design, validation, and software components collectively delivered to enable one or more specific to the processor features |
| MFUART   | Multifunction Universal Asynchronous Receiver/Transmitter                                                                                                                                |
| UART     | Universal Asynchronous Receiver/Transmitter                                                                                                                                              |
| STEP     | Serial Time Encoded Protocol                                                                                                                                                             |

#### Table 90. References

| Specification                                                                             | Location                                                        |
|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------|
| M.2 Specification                                                                         | https://pcisig.com/specifications/pciexpress/M.2_Specification/ |
| MIPI* Alliance specification for D-PHY v1.2                                               | http://www.mipi.org/specifications                              |
| Intel <sup>®</sup> Wi-Fi 7 BE201 (Fillmore Peak 2) 2D/3D 1216 Drawings and IGS file       | 767370                                                          |
| Intel <sup>®</sup> Wi-Fi 7 BE201 (Fillmore Peak 2) 2D/3D 2230 Drawings and IGS file (ZIP) | 766846                                                          |
| Intel <sup>®</sup> Wi-Fi 6E AX411 (Garfield Peak 4) 2D/3D 1625 Drawings and IGS file      | 638815                                                          |
| Intel <sup>®</sup> Wi-Fi 6E AX411 (Garfield Peak 4) 2D/3D 2230 Drawings and IGS file      | 638816                                                          |
|                                                                                           | continued                                                       |

| Specification                                                                       | Location |
|-------------------------------------------------------------------------------------|----------|
| Intel <sup>®</sup> Wi-Fi 6 AX203 (Johnson Peak 2) 2D/3D 2230 Drawings and IGS file  | 635090   |
| Intel <sup>®</sup> Wi-Fi 6 AX203 (Johnson Peak 2) 2D/3D 1216 Drawings and IGS file  | 635066   |
| Intel <sup>®</sup> Wi-Fi 6 AX101 (Harrison Peak 1) 2D/3D 2230 Drawings and IGS file | 655557   |
| Intel <sup>®</sup> Wi-Fi 6 AX101 (Harrison Peak 1) 2D/3D 1216 Drawings and IGS file | 655556   |

# 29.1 Functional Description

The main blocks of the integrated Connectivity solution are partitioned according to the following:

- Connectivity Controller IP contains:
  - Controller IP supports both CNVio2 and CNVio3 also called as STEP (Serial Time Encoded Protocol) interface for Wi-Fi\* 7 support. The CNVio3 uses the same clock signals of CNVio2 and does not use the CNVio2 data signals.
  - Interfaces to the processor.
  - Debug and testing interfaces
  - Power management and clock Interfaces
  - Interface to the Companion RF module (CRF)
  - Interface to physical I/O pins controlled by the processor
  - Interfaces to the LTE modem via processor GPIO
- **Companion RF (CRF)**: This is the integrated connectivity M.2 module. The CRF Top contains:
  - Debug and testing interfaces
  - Power and clock Interfaces
  - Interface to the Connectivity Controller chip
- **Physical I/O Pins**: The SCU units are responsible for generating and controlling the power and clock resources of Connectivity Controller and CRF. There are unique SCUs in Connectivity Controller and CRF and their operation is coordinated due to power and clock dependencies. This coordination is achieved by signaling over a control bus (AUX) connecting Connectivity Controller and CRF.

Both Connectivity Controller and CRF have a dedicated AUX bus and arbiter. These two AUX buses are connected by a special interface that connects over the RGI bus. Each of the Connectivity Controller and CRF cores is dedicated to handle a specific connectivity function (Wi-Fi, Bluetooth).

Only the digital part of the connectivity function is located in Connectivity Controller cores, while the CRF cores handle some digital, but mostly analog and RF functionality. Each core in the Connectivity Controller has an interface to the host and an interface to its counterpart in CRF. CRF cores include an analog part which is connected to board level RF circuitry and to an antenna.

# 29.2 Signal Description

| Signal Name                                                 | Туре   | Description                                                                                                                                                                                                                                                                                              |
|-------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIO fixed functions (Signals for Integrate                 | d Conn | ectivity (CNVi) and Discrete Connectivity (CNVd) functions                                                                                                                                                                                                                                               |
| GPP_F04/ <b>CNV_RF_RESET#</b> /USB-C_GPP_F04                | I/O    | For CNVi: RF companion (CRF) reset signal, active low. Require a 75 kohm Pull-Down on platform/motherboard level. It is recommended not to use it for bootstrapping during early Platform init flows.<br>For discrete connectivity with UART host support: Optional Bluetooth* I <sup>2</sup> S bus sync |
| GPP_F00/ <b>CNV_BRI_DT</b> /UART2_RTS#/USB-<br>C_GPP_F00    | 0      | For CNVi: BRI bus TX.<br>For discrete connectivity with UART host support: Bluetooth* UART<br>RTS#                                                                                                                                                                                                       |
| GPP_F01/ <b>CNV_BRI_RSP</b> /UART2_RXD/USB-<br>C_GPP_F01    | I      | For CNVi: BRI bus RX.<br>For discrete connectivity with UART host support: Bluetooth* UART<br>RXD                                                                                                                                                                                                        |
| GPP_F02/ <b>CNV_RGI_DT</b> /UART2_TXD/USB-<br>C_GPP_F02     | 0      | For CNVi: RGI bus TX. RGI_DT is used by the platform to strap<br>presence of the CRF. Requires weak pull up of 20Kohm on the<br>platform.<br>For discrete connectivity with UART host support: Bluetooth* UART<br>TXD                                                                                    |
| GPP_F03/ <b>CNV_RGI_RSP</b> /UART2_CTS#/USB-<br>C_GPP_F03   | I      | For CNVi: RGI bus RX.<br>For discrete connectivity with UART host support: Bluetooth* UART<br>CTS#                                                                                                                                                                                                       |
| GPP_F05/ <b>CRF_CLKREQ</b> /USB-C_GPP_F05                   | 0      | For CNVi: processor to CRF wake indication                                                                                                                                                                                                                                                               |
| GPP_F06/ <b>CNV_PA_BLANKING</b> /USB-<br>C_GPP_F06          | I/O    | For CNVi and discrete connectivity : Optional WLAN/Bluetooth*<br>WWAN co-existence signal. Used to be co-existence signal for<br>external GNSS solution                                                                                                                                                  |
| GPP_H04/I2C2_SDA/ <b>CNV_MFUART2_RXD</b> /<br>USB-C_GPP_H04 | I      | For CNVi and discrete connectivity: Optional WLAN/Bluetooth* WWAN co-existence signal (Input)                                                                                                                                                                                                            |
| GPP_H05/I2C2_SCL/ <b>CNV_MFUART2_TXD</b> /<br>USB-C_GPP_H05 | 0      | For CNVi and discrete connectivity : Optional WLAN/Bluetooth*<br>WWAN co-existence signal (Output)                                                                                                                                                                                                       |
| Fixed special purpose I/O                                   |        |                                                                                                                                                                                                                                                                                                          |
| CNV_WT_CLKP                                                 | 0      | CNVio bus TX CLK+                                                                                                                                                                                                                                                                                        |
| CNV_WT_CLKN                                                 | 0      | CNVio bus TX CLK-                                                                                                                                                                                                                                                                                        |
| CNV_WT_D0P                                                  | 0      | CNVio bus Lane 0 TX+                                                                                                                                                                                                                                                                                     |
| CNV_WT_DON                                                  | 0      | CNVio bus Lane 0 TX-                                                                                                                                                                                                                                                                                     |
| CNV_WT_D1P                                                  | 0      | CNVio bus Lane 1 TX+                                                                                                                                                                                                                                                                                     |
| CNV_WT_D1N                                                  | 0      | CNVio bus Lane 1 TX-                                                                                                                                                                                                                                                                                     |
| CNV_WR_CLKP                                                 | I      | CNVio bus RX CLK+                                                                                                                                                                                                                                                                                        |
| CNV_WR_CLKN                                                 | I      | CNVio bus RX CLK-                                                                                                                                                                                                                                                                                        |
| CNV_WR_DOP                                                  | I      | CNVio bus Lane 0 RX+                                                                                                                                                                                                                                                                                     |
| CNV_WR_DON                                                  | I      | CNVio bus Lane 0 RX-                                                                                                                                                                                                                                                                                     |
| CNV_WR_D1P                                                  | I      | CNVio bus Lane 1 RX+                                                                                                                                                                                                                                                                                     |
| CNV_WR_D1N                                                  | I      | CNVio bus Lane 1 RX-                                                                                                                                                                                                                                                                                     |
| Selectable special purpose I/O                              |        | •                                                                                                                                                                                                                                                                                                        |
|                                                             |        | continued                                                                                                                                                                                                                                                                                                |

| Signal Name | Туре       | Description                                                                                                                                                                                                                  |
|-------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| USB2P_6     | I/O        | Bluetooth* USB host bus (positive) for discrete connectivity. Optional to connect to a Bluetooth* USB+ pin on the Bluetooth* module. Other USB 2.0 ports can be selected for this function.                                  |
| USB2N_6     | I/O        | Bluetooth* USB host bus (negative) for discrete connectivity. Optional to connect to a Bluetooth* USB- pin on the Bluetooth* module. Other USB 2.0 ports can be selected for this function.                                  |
| PCIE_3_TX_P | 0          | Wi-Fi* PCIe* host bus TX (positive) for discrete connectivity. Optional to connect to a Wi-Fi* PCIe* PERp0 pin on the Wi-Fi* module. Other PCIe* ports can be selected for this function.                                    |
| PCIE_3_TX_N | 0          | Wi-Fi* PCIe* host bus TX (negative) for discrete connectivity.<br>Optional to connect to a Wi-Fi* PCIe* PERn0 pin on the Wi-Fi*<br>module. Other PCIe* ports can be selected for this function.                              |
| PCIE_3_RX_P | I          | Wi-Fi* PCIe* host bus RX (positive) for discrete connectivity. Optional to connect to a Wi-Fi* PCIe* PETp0 pin on the Wi-Fi* module. Other PCIe* ports can be selected for this function.                                    |
| PCIE_3_RX_N | I          | Wi-Fi* PCIe* host bus RX (negative) for discrete connectivity.<br>Optional to connect to a Wi-Fi* PCIe* PETn0 pin on the Wi-Fi*<br>module. Other PCIe* ports can be selected for this function.                              |
| CLKOUT_P1   | 0          | Wi-Fi* PCIe* host bus clock (positive) for discrete connectivity.<br>Optional to connect to a Wi-Fi* PCIe* REFCLKp pin on the Wi-Fi*<br>module. Other PCIe* clocks can be selected for this function.                        |
| CLKOUT_N1   | 0          | Wi-Fi* PCIe* host bus clock (negative) for discrete connectivity.<br>Optional to connect to a Wi-Fi* PCIe* REFCLKn pin on the Wi-Fi*<br>module. Other PCIe* clocks can be selected for this function.                        |
| CL_RST#     | 0          | Wi-Fi* CLINK host bus reset for discrete connectivity with CLINK support (Intel <sup>®</sup> vPro <sup>™</sup> ). Optional to connect to a Wi-Fi* CLINK reset pin on the Intel <sup>®</sup> vPro <sup>™</sup> Wi-Fi* module. |
| CL_DATA     | I/O        | Wi-Fi* CLINK host bus data for discrete connectivity with CLINK support (Intel <sup>®</sup> vPro <sup>™</sup> ). Optional to connect to a Wi-Fi* CLINK data pin on the Intel <sup>®</sup> vPro <sup>™</sup> Wi-Fi* module.   |
| CL_CLK      | I/O        | Wi-Fi* CLINK host bus clock for discrete connectivity with CLINK support (Intel <sup>®</sup> vPro <sup>™</sup> ). Optional to connect to a Wi-Fi* CLINK clock pin on the Intel <sup>®</sup> vPro <sup>™</sup> Wi-Fi* module. |
| CNV_RCOMP   | Anal<br>og | CNVi RCOMP is analog connection point for an external bias resistor(2000hms) to ground.                                                                                                                                      |

# 29.3 Integrated Pull-ups and Pull-downs

| Signal      | Resistor | Value   | Notes |
|-------------|----------|---------|-------|
| CNV_BRI_RSP | Pull up  | 20 kohm |       |
| CNV_RGI_RSP | Pull up  | 20 kohm |       |

# **29.4 I/O Signal Planes and States**

| Signal Name     | Power plane | During Reset <sup>1</sup> | Immediately After<br>Reset <sup>1</sup> | S4/S5     |
|-----------------|-------------|---------------------------|-----------------------------------------|-----------|
| CNV_RF_RESET#   | Primary     | Undriven                  | Driven Low                              | Undriven  |
| CNV_MFUART2_RXD | Primary     | Undriven                  | Undriven                                | Undriven  |
|                 |             |                           | •                                       | continued |

# intel.

| Signal Name                                                | Power plane | During Reset <sup>1</sup> | Immediately After<br>Reset <sup>1</sup> | S4/S5                  |
|------------------------------------------------------------|-------------|---------------------------|-----------------------------------------|------------------------|
| CNV_MFUART2_TXD                                            | Primary     | Undriven                  | Undriven                                | Undriven               |
| CNV_BRI_DT                                                 | Primary     | Driven High               | Driven High                             | Driven High            |
| CNV_BRI_RSP                                                | Primary     | Powered (input, PU)       | Powered (input, PU)                     | Powered (input,<br>PU) |
| CNV_RGI_DT                                                 | Primary     | Driven High               | Driven High                             | Driven High            |
| CNV_RGI_RSP                                                | Primary     | Powered (input, PU)       | Powered (input, PU)                     | Powered (input,<br>PU) |
| CNV_WT_CLKP                                                | Primary     | Undriven                  | Driven Low                              | Undriven               |
| CNV_WT_CLKN                                                | Primary     | Undriven                  | Driven Low                              | Undriven               |
| CNV_WT_D0P                                                 | Primary     | Undriven                  | Driven Low                              | Driven High            |
| CNV_WT_D0N                                                 | Primary     | Undriven                  | Driven Low                              | Driven High            |
| CNV_WT_D1P                                                 | Primary     | Undriven                  | Driven Low                              | Driven High            |
| CNV_WT_D1N                                                 | Primary     | Undriven                  | Driven Low                              | Driven High            |
| CNV_WR_CLKP                                                | Primary     | Undriven                  | Undriven                                | Powered (input)        |
| CNV_WR_CLKN                                                | Primary     | Undriven                  | Undriven                                | Powered (input)        |
| CNV_WR_D0P                                                 | Primary     | Undriven                  | Undriven                                | Powered (input)        |
| CNV_WR_D0N                                                 | Primary     | Undriven                  | Undriven                                | Powered (input)        |
| CNV_WR_D1P                                                 | Primary     | Undriven                  | Undriven                                | Powered (input)        |
| CNV_WR_D1N                                                 | Primary     | Undriven                  | Undriven                                | Powered (input)        |
| CNV_RCOMP                                                  | Primary     | Undriven                  | Undriven                                | Driven High            |
| Note: 1. Reset reference for primary well pins is RSMRST#. |             |                           |                                         |                        |



# **30.0** Controller Link

The controller link is used to manage the wireless devices supporting Intel<sup>®</sup> CSME Technology. Controller Link will transmit data at 60.0 Mbps on the Controller Link interface. The Controller Link clock frequency is 30.0 MHz. The Controller Link interface voltage supported is 1.25 V nominal.

#### NOTE

Refer to WNIC product datasheets for supported data rate and clock.

#### Table 91.Acronyms

| Acronyms | Description                     |  |
|----------|---------------------------------|--|
| CL       | Controller Link                 |  |
| WLAN     | Wireless Local Area Network     |  |
| WNIC     | Wireless Network Interface Card |  |

# **30.1 Signal Description**

| Signal Name | Туре | Description                                                                                                                                            |
|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| CL_DATA     | I/O  | <b>Controller Link Data:</b> Bi-directional data that connects to a Wireless LAN Device supporting Intel <sup>®</sup> Active Management Technology.    |
| CL_CLK      | I/O  | <b>Controller Link Clock</b> : Bi-directional clock that connects to a Wireless LAN Device supporting Intel <sup>®</sup> Active Management Technology. |
| CL_RST#     | 0    | <b>Controller Link Reset:</b> Controller Link reset that connects to a Wireless LAN Device supporting Intel <sup>®</sup> Active Management Technology. |

# 30.2 Integrated Pull-Ups and Pull-Downs

| Signal  | Resistor Type        | Value (Ohm)  | Notes                                       |
|---------|----------------------|--------------|---------------------------------------------|
| CL_DATA | Pull-up<br>Pull-down | 31.25<br>100 | I/O Signal Planes and<br>States on page 212 |
| CL_CLK  | Pull-up<br>Pull-down | 31.25<br>100 |                                             |

#### I/O Signal Planes and States 30.3

| Signal Name                                                                                                                                                                                                                                                                                 | Power Plane | During Reset <sup>3</sup> | Immediately After<br>Reset <sup>3</sup> | S4/S5              |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------|-----------------------------------------|--------------------|
| CL_DATA                                                                                                                                                                                                                                                                                     | Primary     | Refer to Notes            | Refer to Notes                          | Internal Pull-down |
| CL_CLK                                                                                                                                                                                                                                                                                      | Primary     | Refer to Notes            | Refer to Notes                          | Internal Pull-down |
| CL_RST#                                                                                                                                                                                                                                                                                     | Primary     | Driven Low                | Driven High                             | Driven High        |
| <ul> <li>Notes: 1. The Controller Link clock and data buffers use internal Pull-up or Pull-down resistors to drive a logical 1 or 0.</li> <li>2. The terminated state is when the I/O buffer Pull-down is enabled.</li> <li>3. Reset reference for primary well pins is RSMRST#.</li> </ul> |             |                           |                                         |                    |

#### External CL\_RST# Pin Driven/Open-drained Mode Support 30.4

The WLAN has transitioned to 1.8 V for external CL\_RST# pin and the processor controller Link I/O buffer drives 1.8 V only on this pin.

# **31.0** Integrated Sensor Hub (ISH)

The Integrated Sensor Hub (ISH) serves as the connection point for many of the sensors on a platform. The ISH is designed with the goal of "Always On, Always Sensing" and it provides the following functions to support this goal:

- Acquisition/sampling of sensor data.
- The ability to combine data from individual sensors to create a more complex virtual sensor that can be directly used by the firmware/OS.
- Low power operation through clock and power gating of the ISH blocks together with the ability to manage the power state of the external sensors.
- The ability to operate independently when the host platform is in a low power state (S0ix only).
- Ability to provide sensor-related data to other subsystems within the Processor, such as the Intel<sup>®</sup> CSME.

The ISH consists of the following key components:

- A combined cache for instructions and data.
  - ROM space intended for the bootloader.
  - SRAM space for code and data.
- Interfaces to sensor peripherals (I<sup>2</sup>C, I<sup>3</sup>C, UART, SPI, GPIO).
- An interface to main memory.
- Out of Band signals for clock and wake-up control.
- Inter Process Communications to the Host and Intel<sup>®</sup> CSME.
- Part of the PCI tree on the host.

#### Table 92. Acronyms

| Acronyms                | Description                                                 |
|-------------------------|-------------------------------------------------------------|
| Intel <sup>®</sup> CSME | Intel <sup>®</sup> Converged Security and Management Engine |
| I <sup>2</sup> C        | Inter-Integrated Circuit                                    |
| IPC                     | Inter Process Communication                                 |
| SPI                     | Serial Peripheral Interface                                 |
| ISH                     | Integrated Sensor Hub                                       |
| PMU                     | Power Management Unit                                       |
| SRAM                    | Static Random Access Memory                                 |
| UART                    | Universal Asynchronous Receiver/Transmitter                 |

# intel.

#### Table 93. References

| Specification                              | Location                                              |
|--------------------------------------------|-------------------------------------------------------|
| I <sup>2</sup> C Specification Version 6.0 | http://www.nxp.com/docs/en/user-guide/<br>UM10204.pdf |

# 31.1 Features

# 31.1.1 ISH I2C Controllers

The ISH supports three  $I^2C$  controllers capable of operating at speeds up to 3.4 Mbps each. The  $I^2C$  controllers are completely independent of each other: they do not share any pins, memory spaces, or interrupts.

The ISH's I<sup>2</sup>C host controllers share the same general specifications:

- Host I<sup>2</sup>C operation
- Support for the following operating speeds:
  - Standard mode: 100 kbps
  - Fast Mode: 400 kbps
  - Fast Mode Plus: 1000 kbps
  - High Speed Mode: 3400 kbps
- Support for both 7-bit and 10-bit addressing formats on the  $I^2C$  bus
- FIFO of 64 bytes with programmable watermarks/thresholds

# 31.1.2 ISH I<sup>3</sup>C Controllers

The ISH supports one  $I^3C$  controllers, two-Wire  $I^3C$  serial interface which consists of a Serial Data Line (SDA) and a Serial Clock (SCL).

The following are the ISH's I<sup>3</sup>C host controller specifications:

- Modes Supported
  - $-\ \mbox{I}^3\mbox{C}$  Controller (Single Controller) other modes are not supported
- In-band-interrupt (IBI) buffer depth of 16 bytes for command and status
- Supports Data transfer to legacy I<sup>2</sup>C devices
- Clock stalling support in Controller Mode
- Supports various Data rates, such as, FM, FM+, SDR, HDR/DDR Rate
- CRC/Parity Generation and Validation
- Support for broadcast and directed CCC transfers
- Detects arbitration loss due to incoming IBI and subsequently re-transmits the command.
- Use of Duty Cycle to achieve Lower Effective Speed for SDR transfers to work with slower I<sup>3</sup>C



# 31.1.3 ISH UART Controller

The ISH has two UART ports, each comprised of a four-wire, bi-directional point-topoint connection between the ISH and a peripheral.

The UART has the following capabilities:

- Support for operating speeds up to 4 Mbps
- Support for auto flow control using the RTS#/CTS# signals
- 64-byte FIFO
- DMA support to allow direct transfer to the ISH local SRAM without intervention by the controller. This saves interrupts on packets that are longer than the FIFO or when there are back-to-back packets to send or receive.

## **31.1.4 ISH GSPI Controller**

The ISH supports one SPI controller comprises of four-wired interface connecting the ISH to external sensor devices.

The SPI controller includes:

- Operate in Host mode only
- Single Chip Select
- Half Duplex operation only
- Programmable SPI clock frequency range with maximum rate of 24 Mbits/sec
- FIFO of 64 bytes with programmable thresholds
- Support Programmable character length (2 to 16 bits)

## 31.1.5 ISH GPIOs

The ISH supports eight dedicated GPIOs.

# **31.2 Functional Description**

This section provides the information about ISH Micro-Controller, SRAM, PCI Host Interface, Power Domains and Management, ISH IPC and ISH Interrupt Handling via IOAPIC (Interrupt Controller).

## 31.2.1 ISH Micro-Controller

The ISH is operated by a micro-controller. This core provides localized sensor aggregation and data processing, thus off loading the processor and lowering overall platform average power. The core supports an in-built local APIC that receives messages from the IOAPIC. A local boot ROM with FW for initialization is also part of the core.

### 31.2.2 SRAM

The local SRAM is used for ISH FW code storage and to read/write operational data. The local SRAM block includes both the physical SRAM as well as the controller logic. The SRAM is a total of 640 KB organized into banks of 32 KB each and is 32-bit wide.



To protect against memory errors, the SRAM includes ECC support. The ECC mechanism is able to detect multi-bit errors and correct for single bit errors. The ISH firmware has the ability to put unused SRAM banks into lower power states to reduce power consumption.

# 31.2.3 PCI Host Interface

The ISH provides access to PCI configuration space via a PCI Bridge. Type 0 Configuration Cycles from the host are directed to the PCI configuration space.

#### **MMIO Space**

A memory-mapped Base Address Register (BAR0) with a set of functional memorymapped registers is accessible to the host via the Bridge. These registers are owned by the driver running on the Host OS.

The bridge also supports a second BAR (BAR1) that is an alias of the PCI Con figuration space. It is used only in ACPI mode (that is, when the PCI con figuration space is hidden).

#### **DMA Controller**

The DMA controller supports up to 64-bit addressing.

#### **PCI Interrupts**

The PCI bridge supports standard PCI interrupts, delivered using IRQx to the system IOAPIC and not using an MSI to the host CPU.

#### **PCI Power Management**

ISH Supports Run-Time D3 operation and wake from D3 is supported via PCI PME

## 31.2.4 ISH IPC

The ISH has IPC channels for communication with the Host Processor and Intel<sup>®</sup> CSME. The functions supported by the ISH IPC block are listed below.

**Function 1:** Allows for messages and interrupts to be sent from an initiator (such as the ISH) and a target (such as the Intel<sup>®</sup> CSME). The supported initiator -> target flows using this mechanism are shown in the table below.

#### Table 94.IPC Initiator -> Target flows

| Initiator      | Target                  |
|----------------|-------------------------|
| ISH            | Host processor          |
| Host processor | ISH                     |
| ISH            | Intel <sup>®</sup> CSME |
|                | ISH                     |

**Function 2:** Provides status registers and remap registers that assist in the boot flow and debug. These are simple registers with dual access read/write support and cause no interrupts.



## 31.2.5 ISH Interrupt Handling via IOAPIC (Interrupt Controller)

The legacy IOAPIC is the interrupt controller for the ISH. It collects inputs from various internal blocks and sends interrupt messages to the ISH controller. When there is a change on one of its inputs, the IOAPIC sends an interrupt message to the ISH controller.

The IOAPIC allows each interrupt input to be active high or active low and edge or level triggered.

# **31.3** Signal Description

| Signal Name                                                                                   | Туре | Description                                                                          |
|-----------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------------|
| GPP_B02/ <b>ISH_I2C0_SDA/ISH_I3C0_SDA</b> /I2C2A_SDA/<br>USB-C_GPP_B02                        | I/OD | ISH I <sup>2</sup> C 0 Data<br>ISH I <sup>3</sup> C 0 Data                           |
| GPP_B03/ <b>ISH_I2C0_SCL/ISH_I3C0_SCL</b> /I2C2A_SCL/<br>USB-C_GPP_B03                        | I/OD | ISH I <sup>2</sup> C 0 Clk<br>ISH I <sup>3</sup> C 0 Clk                             |
| GPP_H14/ <b>ISH_UART1_RXD</b> /UART1A_RXD/<br><b>ISH_I2C1_SDA/ISH_I3C1_SDA</b> /USB-C_GPP_H14 | I/OD | ISH UART1 Receive Data<br>ISH I <sup>2</sup> C 1 Data<br>ISH I <sup>3</sup> C 1 Data |
| GPP_H15/ISH_UART1_TXD/UART1A_TXD/<br>ISH_I2C1_SCL/ISH_I3C1_SCL/USB-C_GPP_H15                  | I/OD | ISH UART1 Transmit Data<br>ISH I <sup>2</sup> C 1 Clk<br>ISH I <sup>3</sup> C 1 Clk  |
| GPP_B18/ISH_I2C2_SDA/I2C4A_SDA/USB-C_GPP_B18                                                  | I/OD | ISH I <sup>2</sup> C 2 Data                                                          |
| GPP_B19/ <b>ISH_I2C2_SCL</b> /I2C4A_SCL/USB-C_GPP_B19                                         | I/OD | ISH I <sup>2</sup> C 2 Clk                                                           |
| GPP_D01/I2C3A_SDA/ISH_I2C2A_SDA/USB-C_GPP_D01                                                 | I/OD | ISH I <sup>2</sup> C 2A Data                                                         |
| GPP_D02/I2C3A_SCL/ <b>ISH_I2C2A_SCL</b> /USB-C_GPP_D02                                        | I/OD | ISH I <sup>2</sup> C 2A Clk                                                          |
| GPP_B04/BK0/SBK0/ <b>ISH_GP0</b> /USB-C_GPP_B04                                               | I/O  | ISH GPIO 0                                                                           |
| GPP_B05/BK1/SBK1/ <b>ISH_GP1</b> /USB-C_GPP_B05                                               | I/O  | ISH GPIO 1                                                                           |
| GPP_B06/BK2/SBK2/ISH_GP2/USB-C_GPP_B06                                                        | I/O  | ISH GPIO 2                                                                           |
| GPP_B07/BK3/SBK3/ <b>ISH_GP3</b> /USB-C_GPP_B07                                               | I/O  | ISH GPIO 3                                                                           |
| GPP_B08/BK4/SBK4/ <b>ISH_GP4</b> /USB-C_GPP_B08                                               | I/O  | ISH GPIO 4                                                                           |
| GPP_B22/TIME_SYNC0/ <b>ISH_GP5</b> /USB-C_GPP_B22                                             | I/O  | ISH GPIO 5                                                                           |
| GPP_B23/TIME_SYNC1/ <b>ISH_GP6</b> /USB-C_GPP_B23                                             | I/O  | ISH GPIO 6                                                                           |
| GPP_E05/ <b>ISH_GP7</b> /USB-C_GPP_E05                                                        | I/O  | ISH GPIO 7                                                                           |
| GPP_B20/I2C5A_SDA/ISH_GP8/USB-C_GPP_B20                                                       | I/O  | ISH GPIO 8                                                                           |
| GPP_B21/I2C5A_SCL/ <b>ISH_GP9</b> /USB-C_GPP_B21                                              | I/O  | ISH GPIO 9                                                                           |
| GPP_E02/PROC_GP3/VRALERT#/ <b>ISH_GP10</b> /USB-<br>C_GPP_E02                                 | I/O  | ISH GPIO 10                                                                          |
| GPP_F09/SX_EXIT_HOLDOFF#/ <b>ISH_GP11</b> /USB-<br>C_GPP_F09                                  | I/O  | ISH GPIO 11                                                                          |
| GPP_E01/PROC_GP2/RSVD/ <b>ISH_GP5A</b> /USB-C_GPP_E01                                         | I/O  | ISH GPIO 5A                                                                          |
| GPP_F10/ <b>ISH_GP6A</b> /USB-C_GPP_F10                                                       | I/O  | ISH GPIO 6A                                                                          |
|                                                                                               |      | continued                                                                            |



| Signal Name                                                                                         | Туре | Description                                    |
|-----------------------------------------------------------------------------------------------------|------|------------------------------------------------|
| GPP_F22/THC1_SPI2_DSYNC/ <b>ISH_GP8A</b> /USB-C_GPP_F22                                             | I/O  | ISH GPIO 8A                                    |
| GPP_F23/ISH_GP9A/USB-C_GPP_F23                                                                      | I/O  | ISH GPIO 9A                                    |
| GPP_H10/UART0_RTS#/I3C1A_SDA/ <b>ISH_GP10A</b> /USB-<br>C_GPP_H10                                   | I/O  | ISH GPIO 10A                                   |
| GPP_H11/UART0_CTS#/I3C1A_SCL/ <b>ISH_GP11A</b> /USB-<br>C_GPP_H11                                   | I/O  | ISH GPIO 11A                                   |
| GPP_D06/ <b>ISH_UART0_TXD/ISH_SPI_CLK</b> /SML0BCLK/<br>USB-C_GPP_D06                               | 0    | ISH UART 0 Transmit Data<br>ISH SPI Clock      |
| GPP_D05/ <b>ISH_UART0_RXD/ISH_SPI_CS#</b> /SML0BDATA/<br>USB-C_GPP_D05                              | I    | ISH UART 0 Receive Data<br>ISH SPI Chip Select |
| GPP_D07/ <b>ISH_UART0_RTS#/ISH_SPI_MISO</b> /USB-<br>C_GPP_D07                                      | 0    | ISH UART 0 Request To Send<br>ISH SPI MISO     |
| GPP_D08/ <b>ISH_UART0_CTS#/ISH_SPI_MOSI</b> /<br>SML0BALERT#/USB-C_GPP_D08                          | I    | ISH UART 0 Clear to Send<br>ISH SPI MOSI       |
| GPP_H07/I2C3_SCL/UART1_TXD/ <b>ISH_UART1A_TXD</b> /<br>USB-C_GPP_H07                                | 0    | ISH UART 1A Transmit Data                      |
| GPP_H06/I2C3_SDA/UART1_RXD/ <b>ISH_UART1A_RXD</b> /<br>USB-C_GPP_H06                                | Ι    | ISH UART 1A Receive Data                       |
| GPP_F17/THC1_SPI2_CS#/ <b>ISH_SPIA_CS#</b> /GSPI1_CS0#/<br>USB-C_GPP_F17                            | 0    | ISH SPIA Chip Select                           |
| GPP_F11/THC1_SPI2_CLK/ <b>ISH_SPIA_CLK</b> /GSPI1_CLK/<br>USB-C_GPP_F11                             | 0    | ISH SPIA Clock                                 |
| GPP_F12/THC_I2C1_SCL/I3C2_SCL/THC1_SPI2_IO0/<br>ISH_SPIA_MISO/GSPI1_MOSI/I2C5_SCL/USB-<br>C_GPP_F12 | I    | ISH SPIA MISO                                  |
| GPP_F13/THC_I2C1_SDA/I3C2_SDA/THC1_SPI2_IO1/<br>ISH_SPIA_MOSI/GSPI1_MISO/I2C5_SDA/USB-<br>C_GPP_F13 | 0    | ISH SPIA MOSI                                  |

# **31.4** Integrated Pull-Ups and Pull-Down

# 31.5 I/O Signal Planes and States

| Signal Name  | Power Plane | During Reset <sup>1</sup> | Immediately<br>after Reset <sup>1</sup> | S4/S5     |
|--------------|-------------|---------------------------|-----------------------------------------|-----------|
| ISH_I2C0_SDA | Primary     | Undriven                  | Undriven                                | Undriven  |
| ISH_I2C0_SCL | Primary     | Undriven                  | Undriven                                | Undriven  |
| ISH_I2C1_SDA | Primary     | Undriven                  | Undriven                                | Undriven  |
| ISH_I2C1_SCL | Primary     | Undriven                  | Undriven                                | Undriven  |
| ISH_I2C2_SDA | Primary     | Undriven                  | Undriven                                | Undriven  |
| ISH_I2C2_SCL | Primary     | Undriven                  | Undriven                                | Undriven  |
| ISH_I3C0_SDA | Primary     | Undriven                  | Undriven                                | Undriven  |
|              | •           |                           |                                         | continued |

NA

| Signal Name                                                | Power Plane | During Reset <sup>1</sup> | Immediately<br>after Reset <sup>1</sup> | S4/S5    |
|------------------------------------------------------------|-------------|---------------------------|-----------------------------------------|----------|
| ISH_I3C0_SCL                                               | Primary     | Undriven                  | Undriven                                | Undriven |
| ISH_GP[11:0]                                               | Primary     | Undriven                  | Undriven                                | Undriven |
| ISH_GP[6:5]A<br>ISH_GP[11:8]A                              | Primary     | Undriven                  | Undriven                                | Undriven |
| ISH_UART0_TXD                                              | Primary     | Undriven                  | Undriven                                | Undriven |
| ISH_UART0_RXD                                              | Primary     | Undriven                  | Undriven                                | Undriven |
| ISH_UART0_RTS#                                             | Primary     | Undriven                  | Undriven                                | Undriven |
| ISH_UART0_CTS#                                             | Primary     | Undriven                  | Undriven                                | Undriven |
| ISH_UART1_TXD                                              | Primary     | Undriven                  | Undriven                                | Undriven |
| ISH_UART1_RXD                                              | Primary     | Undriven                  | Undriven                                | Undriven |
| ISH_UART1A_TXD                                             | Primary     | Undriven                  | Undriven                                | Undriven |
| ISH_UART1A_RXD                                             | Primary     | Undriven                  | Undriven                                | Undriven |
| ISH_SPI_CS#                                                | Primary     | Undriven                  | Undriven                                | Undriven |
| ISH_SPI_CLK                                                | Primary     | Undriven                  | Undriven                                | Undriven |
| ISH_SPI_MISO                                               | Primary     | Undriven                  | Undriven                                | Undriven |
| ISH_SPI_MOSI                                               | Primary     | Undriven                  | Undriven                                | Undriven |
| ISH_SPIA_CS#                                               | Primary     | Undriven                  | Undriven                                | Undriven |
| ISH_SPIA_CLK                                               | Primary     | Undriven                  | Undriven                                | Undriven |
| ISH_SPIA_MISO                                              | Primary     | Undriven                  | Undriven                                | Undriven |
| ISH_SPIA_MOSI                                              | Primary     | Undriven                  | Undriven                                | Undriven |
| Note: 1. Reset reference for primary well pins is RSMRST#. |             |                           |                                         |          |

# **32.0** System Management Interface and SMLink

The Processor provides two SMLink interfaces, SMLink0 and SMLink1. The interfaces are intended for system management and are controlled by the Intel<sup>®</sup> CSME.

#### Table 95. Acronyms

| Acronyms | Description                     |
|----------|---------------------------------|
| EC       | Embedded Controller             |
| ВМС      | Baseboard Management Controller |
| SPD      | Serial Presence Detect          |
| тсо      | Total Cost of Ownership         |

## 32.1 System Management

The Processor provides various functions to make a system easier to manage and to lower the Total Cost of Ownership (TCO) of the system. Features and functions can be augmented using external A/D converters and GPIOs, as well as an external micro controller.

The following features and functions are supported:

- First timer timeout to generate SMI# after programmable time:
  - The first timer timeout causes a SMI#, allowing SMM-based recovery from OS lock up
- Second hard-coded timer timeout to generate reboot:
  - This second timer is used only after the 1st timeout occurs
  - The second timeout allows for automatic system reset and reboot if a HW error is detected
  - Option to prevent reset the second timeout via HW strap
- Various Error detection (such as ECC Errors) indicated by host controller:
  - Can generate SMI#, SCI, SERR, SMI, or TCO interrupt
- Intruder Detect input:
  - Can generate TCO interrupt or SMI#.

## **32.1.1** Theory of Operation

The System Management functions are designed to allow the system to diagnose failing subsystems. The intent of this logic is that some of the system management functionality can be provided without the aid of an external microcontroller.

## 32.1.1.1 Handling an Intruder

The Processor has an input signal, INTRUDER#, that can be attached to a switch that is activated when the system's case is open. This input has a two RTC clock debounce. If INTRUDER# goes active (after the debouncer), this will set the INTRD\_DET bit in the TCO2\_STS register. The INTRD\_SEL bits in the TCO\_CNT register can enable the Processor to cause an SMI# or interrupt. The BIOS or interrupt handler can then cause a transition to the S5 state by writing to the SLP\_EN bit.

The software can also directly read the status of the INTRUDER# signal (high or low) by clearing and then reading the INTRD\_DET bit. This allows the signal to be used as a GPIO if the intruder function is not required.

If the INTRUDER# signal goes inactive some point after the INTRD\_DET bit is written as a 1, then the INTRD\_DET bit will go to a 0 when INTRUDER# input signal goes inactive.

## NOTE

This is slightly different than a classic sticky bit, since most sticky bits would remain active indefinitely when the signal goes active and would immediately go inactive when a 1 is written to the bit.

## 32.1.1.2 TCO Modes

## **TCO Compatible Mode**

In TCO Legacy/Compatible mode, only the host SMBus is used. The TCO target is connected to the host SMBus internally by default. In this mode, the Intel<sup>®</sup> Management Engine (Intel<sup>®</sup> CSME) SMBus controllers are not used and should be disabled by soft strap.



## Figure 20. TCO Compatible Mode SMBus Configuration

In TCO Legacy/Compatible mode the Processor can function directly with an external LAN controller or equivalent external LAN controller to report messages to a network management console. The table below includes a list of events that will report messages to the network management console.

## Table 96.Event Transitions that Cause Messages

| Event                     | Assertion? | Deassertion? | Comments                        |
|---------------------------|------------|--------------|---------------------------------|
| INTRUDER# pin             | Yes        | No           | System must hung in S0 state    |
| Watchdog Timer<br>Expired | Yes        | NA           | System will enter to hung state |
| SMBALERT# pin             | Yes        | Yes          | System must hung in S0 state    |
| BATLOW#                   | Yes        | Yes          | System must hung in S0 state    |
| SYSPWR_FLR                | Yes        | No           | System will enter to hung state |

## Advanced TCO Mode

The Processor supports the Advanced TCO mode in which SMLink0 and SMLink1 are used in addition to the host SMBus.

In this mode, the Intel<sup>®</sup> CSME SMBus controllers must be enabled by soft strap in the flash descriptor. Refer to figure below for more details.



In advanced TCO mode, the TCO target can either be connected to the host SMBus or the SMLink0.

SMLink0 is targeted for integrated LAN. When an Intel LAN PHY is connected to SMLink0, a soft strap must be set to indicate that the PHY is connected to SMLink0. When the Fast Mode is enabled using a soft strap, the interface will be running at the frequency of up to 1 MHz depending on different factors such as board routing or bus loading.

SMLink1 can be connected to an Embedded Controller (EC) or Baseboard Management Controller (BMC) use. In the case where a BMC is connected to SMLink1, the BMC communicates with the Intel Management Engine through the Intel<sup>®</sup> CSME SMBus connected to SMLink1. The host and TCO target communicate with BMC through SMBus.

## Figure 21. Advanced TCO Mode



## 32.2 Functional Description

The SMLink interfaces are controlled by the Intel<sup>®</sup> CSME.

SMLink0 is mainly used for integrated LAN. When an Intel LAN PHY is connected to SMLink0, a SMT3\_EN soft strap must be set to indicate that the PHY is connected to SMLink0. The interface will be running at the frequency of up to 1 MHz depending on different factors such as board routing or bus loading when the Fast Mode is enabled using a soft strap.



SMLink1 can be used with an Embedded Controller (EC) or Baseboard Management Controller (BMC).

Both SMLink0 and SMLink1 support up to 1 MHz.

## 32.2.1 Integrated USB-C\* Usage

USBC\_SML\* is used to communicate with USB-C\* PD Controller on the platform to configure different modes such as USB, DP, Thunderbolt etc. When used for Integrated USB-C\* purposes, a soft strap must be set to indicate that integrated USB-C ports from Processor are being used.

USBC\_SML uses controller mode and gets an alert signal from PMCALERT#.

Based on capabilities of different PD Controllers, re-timers needed for USB-C\* connector on the platform may need to be controlled by the Processor also.

Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor SKU supports three integrated USB-C\* ports. Due to this, there could be maximum of two PD Controller and three re-timers.

USB-C\* connectors are present at one side or both side of the system, so (USBC\_SML, PMCAlert) could be routed to long distance on the motherboard provided total bus capacitance specification is met.

USB-C\* Re-timer control (like Firmware Load, USB-C configuration) handling depends on the number of  $I^2C$  ports available on the PD controller.

If the PD controller has two  $I^2C$  ports then Processor PMC will handle the Re-timer and PD controller, but if the PD controller has three or more  $I^2C$  ports then Processor PMC will handle only PD controller. Re-timers can be handled by PD controller.

## ΝΟΤΕ

SMLink1 and SMLink0 should not be connected to USB Type-C PD Controllers.

# 32.3 Signal Description

| Signal Name                                 | Туре | Description                                                                                                                                      |
|---------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| GPP_C04/ <b>SML0DATA</b> /<br>USB-C_GPP_C04 | I/OD | System Management Link 0 Data: SMBus link to external PHY.<br>External Pull-up resistor required.                                                |
| GPP_C03/ <b>SMLOCLK</b> /<br>USB-C_GPP_C03  | I/OD | System Management Link 0 Clock<br>External Pull-up resistor required.                                                                            |
| GPP_C05/<br>SMLOALERT#/USB-<br>C_GPP_C05    | I/OD | <b>System Management 0 Alert</b> : Alert for the SMBus controller to optional Embedded Controller or BMC.<br>External Pull-up resistor required. |
| GPP_C06/ <b>SML1CLK</b> /<br>USB-C_GPP_C06  | I/OD | System Management Link 1 Clock: SMBus link to optional Embedded Controller or BMC. External Pull-up resistor required.                           |
| GPP_C07/ <b>SML1DATA</b> /<br>USB-C_GPP_C07 | I/OD | System Management Link 1 Data: SMBus link to optional Embedded Controller or BMC. External Pull-up resistor required.                            |
|                                             |      | continued                                                                                                                                        |

| Signal Name                                                                           | Туре | Description                                                                                                                                                                                                                                                                                          |
|---------------------------------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPP_C08/<br>SML1ALERT#/<br>SOCHOT#/USB-<br>C_GPP_C08                                  | I/OD | <b>System Management 1 Alert</b> : Alert for the SMBus controller to optional Embedded Controller or BMC. A soft-strap determines the native function SML1ALERT# or SOCHOT# usage.<br>This is <b>NOT</b> the right Alert pin for USB-C* usage.<br>External Pull-up resistor is required on this pin. |
| GPP_D06/<br>ISH_UART0_TXD/<br>ISH_SPI_CLK/<br><b>SML0BCLK</b> /USB-<br>C_GPP_D06      | I/OD | System Management Link 0 B Clock<br>External Pull-up resistor required.<br>Note: Alternate interface from/to same SML0 controller                                                                                                                                                                    |
| GPP_D05/<br>ISH_UART0_RXD/<br>ISH_SPI_CS#/<br><b>SML0BDATA</b> /USB-<br>C_GPP_D05     | I/OD | System Management Link 0 B Data<br>External Pull-up resistor required.<br>Note: Alternate interface from/to same SML0 controller                                                                                                                                                                     |
| GPP_D08/<br>ISH_UART0_CTS#/<br>ISH_SPI_MOSI/<br><b>SML0BALERT#</b> /USB-<br>C_GPP_D08 | I/OD | System Management 0 Alert: Alert for the SMBus controller to optional Embedded<br>Controller or BMC.<br>External Pull-up resistor required.<br>Note: Alternate interface from/to same SML0 controller                                                                                                |
| GPP_B00/ <b>USB-</b><br>C_SMLCLK/USB-<br>C_GPP_B00                                    | I/OD | System Management bus over Sideband 2 Core Clock External Pull-up resistor required.                                                                                                                                                                                                                 |
| GPP_B01/ <b>USB-</b><br>C_SMLDATA/USB-<br>C_GPP_B01                                   | I/OD | System Management bus over Sideband 2 Core Clock External Pull-up resistor required.                                                                                                                                                                                                                 |
| INTRUDER#                                                                             | I    | Intruder Detect.                                                                                                                                                                                                                                                                                     |

# **32.4** Integrated Pull-Ups and Pull-Downs

| Signal         | Resistor Type | Value         | Notes                                                                        |
|----------------|---------------|---------------|------------------------------------------------------------------------------|
| SML[1:0]ALERT# | Pull-down     | 20 kohm ± 30% | The internal pull-down resistor is disable after RSMRST# de-asserted.        |
| SOCHOT#        | Pull-down     | 20 kohm ± 30% | The internal pull-down resistor<br>is disable after RSMRST# de-<br>asserted. |

# 32.5 I/O Signal Planes and States

| Signal Name                                                                           | Power Plane | During Reset <sup>1</sup> | Immediately after<br>Reset <sup>1</sup> | S4/S5                |
|---------------------------------------------------------------------------------------|-------------|---------------------------|-----------------------------------------|----------------------|
| INTRUDER#                                                                             | RTC         | Undriven                  | Undriven                                | Undriven             |
| SML[1:0]DATA                                                                          | Primary     | Undriven                  | Undriven                                | Undriven             |
| SML[1:0]CLK                                                                           | Primary     | Undriven                  | Undriven                                | Undriven             |
| SML[1:0]ALERT#                                                                        | Primary     | Pull-down (Internal)      | Driven Low                              | Pull-down (Internal) |
| SOCHOT#                                                                               | Primary     | Pull-down (Internal)      | Driven Low                              | Pull-down (Internal) |
| Note: 1. Reset reference for primary well pin is RSMRST# and RTC well pin is RTCRST#. |             |                           |                                         |                      |

# **33.0** Serial Peripheral Interface (SPI)

The processor provides Serial Peripheral Interfaces (SPI) to connect up to two flash devices. The SPI0 interface consists of three Chip Select signals. SPI0 interface can allow two flash memory devices (SPI0\_CS0# and SPI0\_CS1#) and one TPM device (SPI0\_CS2#) to be connected to the processor. The SPI0 interface supports 1.8 V.

| Acronyms | Description                                                                         |
|----------|-------------------------------------------------------------------------------------|
| CLK      | Clock                                                                               |
| CS       | Chip Select                                                                         |
| FCBA     | Flash Component Base Address                                                        |
| FIBA     | Flash Initialization Base Address                                                   |
| FLA      | Flash Linear Address                                                                |
| FMBA     | Flash Controller Base Address                                                       |
| FPSBA    | Flash Processor Strap Base Address                                                  |
| FRBA     | Flash Region Base Address                                                           |
| MDTBA    | MIP Descriptor Table Base Address                                                   |
| MISO     | Terminology to indicate signal direction: input to the host, output from the device |
| MOSI     | Terminology to indicate signal direction: output from the host, input to the device |
| ТРМ      | Trusted Platform Module                                                             |

## Table 97.Acronyms

# 33.1 Functional Description

## 33.1.1 SPI0 for Flash

The Serial Peripheral Interface (SPI0) supports two SPI flash devices via two chips select (SPI0\_CS0# and SPI0\_CS1#). The maximum size of flash supported is determined by the SFDP-discovered addressing capability of each device. Each component can be up to 16 MB (32 MB total addressable) using 3-byte addressing. Each component can be up to 64 MB (128 MB total addressable) using 4-byte addressing. Another chips select (SPI0\_CS2#) is also available and only used for TPM on SPI support. The processor drives the SPI0 interface clock at either 14 MHz, 25 MHz, 33 MHz, 50 MHz and 100 MHz and will function with SPI flash/TPM devices that support at least one of these frequencies. The SPI interface supports 1.8 V only.

A SPI0 flash device supporting SFDP (Serial Flash Discovery Parameter) is required for all design. A SPI0 flash device on SPI0\_CS0# with a valid descriptor must be attached directly to the processor.

The processor supports fast read which consist of:



- 1. Dual Output Fast Read (Single Input Dual Output)
- 2. Dual I/O Fast Read (Dual Input Dual Output)
- 3. Quad Output Fast Read (Single Input Quad Output)
- 4. Quad I/O Fast Read (Quad Input Quad Output)

The processor SPI0 has a third chip select SPI0\_CS2# for TPM support over SPI. The TPM on SPI0 will use SPI0\_CLK, SPI0\_MISO, SPI0\_MOSI and SPI0\_CS2# SPI signals.

#### **SPI0 Supported Features**

#### • Descriptor Mode

Descriptor Mode is required for all SKUs of the processor. Non-Descriptor Mode is not supported.

#### • SPI0 Flash Regions

In Descriptor Mode the Flash is divided into five separate regions.

## Table 98. SPI0 Flash Regions

| Region | Content                                                    |
|--------|------------------------------------------------------------|
| 0      | Flash Descriptor                                           |
| 1      | BIOS                                                       |
| 2      | Intel <sup>®</sup> CSME                                    |
| 3      | GbE - Location for Integrated LAN firmware and MAC address |
| 4      | PDR - Platform Data Region                                 |
| 8      | EC - Embedded Controller                                   |
| 10     | Intel <sup>®</sup> Silicon Security Engine                 |

Only four controllers can access the regions: Host processor running BIOS code, Integrated Gigabit Ethernet and Host processor running Gigabit Ethernet Software, Intel Converged Security and Management Engine, and the EC.

The Flash Descriptor and Intel<sup>®</sup> CSME region are the only required regions. The Flash Descriptor has to be in region 0 and region 0 must be located in the first sector of Device 0 (Offset 0). All other regions can be organized in any order.

Regions can extend across multiple components, but must be contiguous.

#### **Flash Region Sizes**

SPI0 flash space requirements differ by platform and configuration. The Flash Descriptor requires one 4 KB or larger block. GbE requires two 4 KB or larger blocks. The amount of flash space consumed is dependent on the erase granularity of the flash part and the platform requirements for the Intel<sup>®</sup> CSME and BIOS regions. The Intel<sup>®</sup> CSME region contains firmware to support Intel Active Management Technology and other Intel<sup>®</sup> CSME capabilities.

#### Table 99. Region Size Versus Erase Granularity of Flash Components

| Region     | Size with 4 KB Blocks | Size with 8 KB Blocks | Size with 64 KB Blocks |
|------------|-----------------------|-----------------------|------------------------|
| Descriptor | 4 KB                  | 8 KB                  | 64 KB                  |
| GbE        | 8 KB                  | 16 KB                 | 128 KB                 |
|            |                       |                       | continued              |

| Region                       | Size with 4 KB Blocks | Size with 8 KB Blocks | Size with 64 KB Blocks |
|------------------------------|-----------------------|-----------------------|------------------------|
| BIOS                         | Varies by Platform    | Varies by Platform    | Varies by Platform     |
| Intel <sup>®</sup> CSME      | Varies by Platform    | Varies by Platform    | Varies by Platform     |
| EC                           | Varies by Platform    | Varies by Platform    | Varies by Platform     |
| PDR                          | Varies by Platform    | Varies by Platform    | Varies by Platform     |
| Intel <sup>®</sup> CSME Data | Varies by Platform    | Varies by Platform    | Varies by Platform     |

## **Flash Descriptor**

The bottom sector of the flash component 0 contains the Flash Descriptor. The maximum size of the Flash Descriptor is 4 KB. If the block/sector size of the SPI0 flash device is greater than 4 KB, the flash descriptor will only use the first 4 KB of the first block. It requires its own discrete erase block, so it may need greater than 4 KB of flash space depending on the flash architecture that is on the target system. Beginning with Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor two additional redundant back-ups of the Flash Descriptor have been added for data resilience .The information stored in the Flash Descriptor can only be written during the manufacturing process as its read/write permissions must be set to read only when the computer leaves the manufacturing floor.

The Flash Descriptor is made up of eleven sections as shown in the figure below:





#### Figure 22. Flash Descriptor Regions

- EC Firmware Pointer is located in the first 16 bytes of the Descriptor and contains the address location for EC flash region. The format for the EC Firmware Pointer address is dependent on EC vendors/OEM implementation of this field.
- The Flash signature at the bottom of the flash (offset 10h) must be 0FF0A55Ah in order to be in Descriptor mode.
- The Descriptor map has pointers to the lower five descriptor sections as well as the size of each.
- The Component section has information about the SPI flash part(s) the system. It
  includes the number of components, density of each component, read, write and
  erase frequencies and invalid instructions.
- The Region section defines the base and the limit of the BIOS, IFWI, GbE, PDR (Optional), Embedded and Controller (EC) regions as well as their size.
- The processor soft strap sections contain configurable parameters.



- The Reserved region is for future chipset usage.
- The Descriptor Upper Map determines the length and base address of the Intel <sup>®</sup> CSME VSCC Table.
- The Intel <sup>®</sup> CSME VSCC Table holds the JEDEC ID and the ME VSCC information for all the SPI Flash part(s) supported by the NVM image. BIOS and GbE write and erase capabilities depend on VSCC0 and VSCC1 registers in SPIBAR memory space.
- OEM Section is 256 bytes reserved at the top of the Flash Descriptor for use by OEM.

## **Descriptor Controller Region**

The controller region defines read and write access setting for each region of the SPIO device. The controller region recognizes four controllers: BIOS, Gigabit Ethernet, Management Engine, and EC. Each controller is only allowed to do direct reads of its primary regions.

|                                   | Controller Read/Write Access                                                         |                                                                                    |                                                                 |                                                       |  |  |
|-----------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------|--|--|
| Region                            | Processor and BIOS                                                                   | Intel <sup>®</sup> CSME                                                            | GbE Controller                                                  | EC                                                    |  |  |
| Descriptor (0)                    | Read Only                                                                            | Read Only                                                                          | Not Accessible                                                  | Not Accessible                                        |  |  |
| BIOS (1)                          | Processor / BIOS can<br>always read from and<br>write to BIOS region<br>prior to EOP | Not Accessible                                                                     | Not Accessible                                                  | Not Accessible                                        |  |  |
| Intel <sup>®</sup> CSME (2)       | Read/Write (BIOS Only)                                                               | Intel <sup>®</sup> CSME can<br>always read from and<br>write to firmware<br>region | Not Accessible                                                  | Not Accessible                                        |  |  |
| Gigabit Ethernet (3)              | Not Accessible                                                                       | Read/Write                                                                         | GbE software can<br>always read from and<br>write to GbE region | Not Accessible                                        |  |  |
| PDR (4)                           | Not Accessible                                                                       | Not Accessible                                                                     | Not Accessible                                                  | Not Accessible                                        |  |  |
| EC (8)                            | Read/Write                                                                           | Not Accessible                                                                     | Not Accessible                                                  | EC can always read<br>from and write to EC<br>region. |  |  |
| Intel <sup>®</sup> CSME Data (15) | Not Accessible                                                                       | Read/Write                                                                         | Not Accessible                                                  | Not Accessible                                        |  |  |

#### Table 100. Region Access Control Table

Note:

• The Region Access values listed above represent post manufacturing configuration only.

• Descriptor and PDR region is not a controller, so they will not have Controller R/W access.

• Descriptor should NOT have write access by any controller in production systems.

• PDR region should only have read and/or write access by processor/Host. GbE and ME should NOT have access to PDR region.

## Table 101. Flash Descriptor Processor Complex Soft Strap

| Region Name    | Starting Address |
|----------------|------------------|
| Signature      | 10h              |
| Component FCBA | 30h              |
| Regions FRBA   | 40h              |
|                | continued        |

| Region Name                    | Starting Address |
|--------------------------------|------------------|
| Controllers FMBA               | 80h              |
| SOC Straps FPSBA               | 100h             |
| Desc Redundancy & Recovery     | 320h             |
| MDTBA                          | C00h             |
| PMC Straps                     | C14h             |
| Processor Straps               | CECh<br>D8Ch     |
| Intel <sup>®</sup> CSME Straps | D9Ch             |

#### Flash Access

There are two types of accesses: Direct Access and Program Register Accesses.

- Direct Access
  - Controllers are allowed to do direct read only of their primary region optionally performs
    - Gigabit Ethernet region can only be directly accessed by the Gigabit Ethernet controller. Gigabit Ethernet software must use Program Registers to access the Gigabit Ethernet region.
  - Controller's Host or Management Engine virtual read address is converted into the SPI0 Flash Linear Address (FLA) using the Flash Descriptor Region Base/ Limit registers

Direct Access Security

- $-\,$  Requester ID of the device must match that of the primary Requester ID in the Controller Section
- Calculated Flash Linear Address must fall between primary region base/limit
- Direct Write not allowed
- Direct Read Cache contents are reset to 0's on a read from a different controller
- Program Register Access
  - Program Register Accesses are not allowed to cross a 4 KB boundary and cannot issue a command that might extend across two components
  - Software programs the FLA corresponding to the region desired
    - Software must read the devices Primary Region Base/Limit address to create a FLA.

Register Access Security

- Only primary region controllers can access the registers

## Flash Descriptor Redundancy and Recovery

In order to provide descriptor redundancy and recovery, SPI flash controller uses two 4KB spaces or regions as the backup descriptor regions. Each backup descriptor region size is 4KB. A pin strap sampled at RSMRST# rising edge is used to select which back up descriptor SPI controller use for recovery. Refer .

The Flash Descriptor is made up of eleven sections as shown in the figure below:

# intel.



## Figure 23. Flash Descriptor Regions

In the main and backup descriptor regions, the following fields are defined for the descriptor integrity check and recovery. Before SPI controller reads the descriptor, it

- Reads Main Descriptor Region and calculates SHA-256 hash.
- Reads Active Backup Descriptor Region and calculates hash.
- Compares each hash result with the hash in that region.
- Takes action based on result and policy byte (in Main Descriptor).

## **RPMC Configuration**

Intel Replay Protection Monotonic Counter (RPMC) is a capability providing Anti-Replay Protection using Monotonic Counters inside SPI Flash. Intel RPMC is a critical security feature designed to protect the SPI part of Intel platforms from unauthorized write operations. This innovative technology acts as a robust defense mechanism, ensuring that only authorized write operations are permitted, thus preventing any unauthorized access to the SPI.

RPMC protection relies on:

- Special RPMC HW and logic inside the SPI Flash.
- Intel CSME FW support that utilizes RPMC capabilities within Flash.

At the core of RPMC's functionality lies the concept of the session key.

The session key is a cryptographic key derived from several factors residing on the processor. These factors are carefully selected and stored upon provisioning RPMC to the SPI part. The session key serves as a means of authenticating each incoming write message to the SPI. When an authorized operation is initiated, the session key is used to verify the legitimacy of the request. If the session key does not match the expected value, the SPI part will reject the request, effectively blocking malicious or unauthorized write operations.

Furthermore, the session key also extends its protective shield to cover a specific set of sensitive read messages. This holistic approach ensures that not only write operations but also read operations involving sensitive data are monitored and authenticated, enhancing the overall security of the system.

Two features of RPMC can be enabled:

- RPMC will be enabled on platforms with RPMC SPI. During Intel End of Manufacturing the processor will be bound with RPMC SPI
- When SPI is replaced, re-binding between the new RPMC SPI and theprocessor will happen automatically on first boot.

#### **Monotonic Counters**

Monotonic counters are counters on the SPI Flash maintained by Intel CSME FW. SPI Flash has a set of four 32-bit monotonic counters, where Intel CSME FW uses two of these counters. Intel CSME FW ensures FW write operations will not exceed SPI RPMC monotonic counter increment rate specified by RPMC HW during platform lifetime supported by Intel. Reading and incrementing the counters in the Flash is done using authenticated commands with a key known to both: SPI Flash and Intel<sup>®</sup> CSME FW. **Binding at End of Manufacturing (EOM)** 

RPMC Binding pairs between SPI Flash and the processor by provisioning the Binding key produced by the processor into SPI Flash. This pairing is done as part of the EOM flow which usually takes place at the manufacturing line.

In conclusion, Intel RPMC, with its Replay Monotonic Counter and session key mechanism, stands as a powerful safeguard against unauthorized write operations and unauthorized access to sensitive data in the SPI part. This robust security feature, derived from the session key, adds an additional layer of protection to Intel platforms, making them more resilient against potential threats and ensuring the integrity and confidentiality of the data stored in the SPI.

# **33.1.2 SPI0 Support for TPM**

The processor SPI0 flash controller supports a discrete TPM on the platform via its dedicated SPI0\_CS2# signal. The platform must have no more than 1 TPM.

SPI0 controller supports accesses to SPI0 TPM at approximately 17 MHz, 33 MHz and 48 MHz depending on the soft strap. 20 MHz is the reset default, a valid soft strap setting overrides the requirement for the 20 MHz. SPI0 TPM device must support a clock of 20 MHz, and thus should handle 15-20 MHz. It may but is not required to support a frequency greater than 20 MHz.

TPM requires the support for the interrupt routing. However, the TPM's interrupt pin is routed to the processor's a interrupt configurable GPIO pin. Thus, TPM interrupt is completely independent from the SPIO controller.

# **33.2 Signal Description**

| Signal Name | Туре | Description                                                                                                                                                                                                                                                                 |
|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPI0_CLK    | 0    | <b>SPI0 Clock</b> : SPI clock signal for the common flash/TPM interface. Supports 20 MHz, 33 MHz and 50 MHz.                                                                                                                                                                |
| SPI0_CS0#   | 0    | <b>SPI0 Chip Select 0</b> : Used to select the primary SPI0 Flash device.<br><i>Note:</i> This signal cannot be used for any other type of device than SPI Flash.                                                                                                           |
| SPI0_CS1#   | 0    | <b>SPI0 Chip Select 1</b> : Used to select an optional secondary SPI0 Flash device. <i>Note:</i> This signal cannot be used for any other type of device than SPI Flash.                                                                                                    |
| SPI0_CS2#   | 0    | <b>SPI0 Chip Select 2</b> : Used to select the TPM device if it is connected to the SPI0 interface. It cannot be used for any other type of device.                                                                                                                         |
| SPI0_MOSI   | I/O  | <b>SPIO Host OUT Device IN</b> : Defaults as a data output pin for Processor in Dual Output Fast Read mode. Can be configured with a Soft Strap as a bidirectional signal (SPI0_IO0) to support the Dual I/O Fast Read, Quad I/O Fast Read and Quad Output Fast Read modes. |
| SPI0_MISO   | I/O  | <b>SPIO Host IN Device OUT</b> : Defaults as a data input pin for Processor in Dual Output Fast Read mode. Can be configured with a Soft Strap as a bidirectional signal (SPI0_IO1) to support the Dual I/O Fast Read, Quad I/O Fast Read and Quad Output Fast Read modes.  |
| SPI0_I02    | I/O  | <b>SPI0 Data I/O</b> : A bidirectional signal used to support Dual I/O Fast Read, Quad I/O Fast Read and Quad Output Fast Read modes. This signal is not used in Dual Output Fast Read mode.                                                                                |
| SPI0_I03    | I/O  | <b>SPI0 Data I/O</b> : A bidirectional signal used to support Dual I/O Fast Read, Quad I/O Fast Read and Quad Output Fast Read modes. This signal is not used in Dual Output Fast Read mode.                                                                                |

# **33.3 Integrated Pull-Ups and Pull-Downs**

| Signal        | Resistor Type | Value         | Notes |
|---------------|---------------|---------------|-------|
| SPI0_CLK      | Pull-down     | 20 kohm ± 30% |       |
| SPI0_MOSI     | Pull-up       | 20 kohm ± 30% | Note  |
| SPI0_MISO     | Pull-up       | 20 kohm ± 30% | Note  |
| SPI0_CS[2:0]# | Pull-down     | 20 kohm ± 30% |       |
| SPI0_I0[2:3]  | Pull-up       | 20 kohm ± 30% | Note  |

## NOTE

The internal pull-up is disabled when RSMRST# is asserted (during reset) and only enabled after RSMRST# de-assertion.

# 33.4 I/O Signal Planes and States

| Signal Name  | Power Plane | During Reset <sup>1</sup>        | Immediately after<br>Reset <sup>1</sup> | S4/S5       |
|--------------|-------------|----------------------------------|-----------------------------------------|-------------|
| SPI0_CLK     | Primary     | Internal Pull-down               | Driven Low                              | Driven Low  |
| SPI0_MOSI    | Primary     | Internal Pull-down               | Driven Low                              | Driven Low  |
| SPI0_MISO    | Primary     | Internal Pull-up                 | Driven High                             | Driven High |
| SPI0_CS0#    | Primary     | Driven High                      | Driven High                             | Driven High |
| SPI0_CS1#    | Primary     | Internal Pull-up                 | Driven High                             | Driven High |
| SPI0_CS2#    | Primary     | Driven High                      | Driven High                             | Driven High |
| SPI0_I0[3:2] | Primary     | Driven High<br>(Refer to Note 2) | Driven High                             | Driven High |

Notes: 1. During reset refers to when RSMRST# is asserted.

 SPI0\_MOSI, SPI0\_IO[3:2] also function as strap pins. The actual pin state during Reset is dependent on the platform Pull-up/Pull-down resistor.

# **34.0 Enhanced Serial Peripheral Interface (eSPI)**

The processor provides the Enhanced Serial Peripheral Interface (eSPI) to support connection of an EC (typically used in mobile platform) or an SIO (typically used in desktop platform) to the platform. Below are the key features of the interface:

- 1.8 V support only
- Support for Controller Attached Flash and Device Attached Flash.
- Support for up to 50 MHz (configured by soft straps)
- Up to quad mode support
- Support for PECI over eSPI
- Support for Multiple OOB Controller (dedicated OOB channel for different OOB controllers in the Processor such as PMC and CSME)
- Transmitting RTC time/date to the device upon request
- In-band messages for communication between the Processor and device to eliminate side-band signals.
- Real time SPI flash sharing, allowing real time operational access by the processor and device.

#### Table 102.Acronyms

| Acronyms        | Description                                    |  |
|-----------------|------------------------------------------------|--|
| EC              | Embedded Controller                            |  |
| MAFCC           | Host Attached Flash Channel Controller (MAFCC) |  |
| OOB Out-of-Band |                                                |  |
| TAR             | Turn-around cycle                              |  |

#### Table 103. References

| Specification                                              | Document Number/Location                             |  |
|------------------------------------------------------------|------------------------------------------------------|--|
| Enhanced Serial Peripheral Interface (eSPI) Specifications | https://downloadcenter.intel.com/download/27055/eSPI |  |

## **34.1 Functional Description**

## 34.1.1 Operating Frequency

The eSPI controller supports 20 MHz, 25 MHz, 33 MHz, and 50 MHz. A eSPI device can support frequencies lower than the recommended maximum frequency (50 MHz). In addition, the device must support a minimum frequency of 20 MHz for default (reset) communication between the Host and Device.

## 34.1.2 Protocols

Below is an overview of the basic eSPI protocol. Refer to the latest eSPI Specification and corresponding platform eSPI Compatibility Specification for more details (Refer to Table 103 on page 236).

#### Figure 24. Basic eSPI Protocol



An eSPI transaction consists of a Command phase driven by the host, a turn-around phase (TAR), and a Response phase driven by the device.

A transaction is initiated by the processor through the assertion of CS#, starting the clock and driving the command onto the data bus. The clock remains toggling until the complete response phase has been received from the device.

The serial clock must be low at the assertion edge of the CS# while ESPI\_RESET# has been de-asserted. The first data is driven out from the processor while the serial clock is still low and sampled on the rising edge of the clock by the device. Subsequent data is driven on the falling edge of the clock from the processor and sampled on the rising edge of the clock by the device. Data from the device is driven out on the falling edge of the clock and is sampled on a falling edge of the clock by the processor.

All transactions on eSPI are in multiple of 8 bits (one byte).

## 34.1.3 WAIT States from eSPI Device

There are situations when the device cannot predict the length of the command packet from the controller. For non-posted transactions, the device is allowed to respond with a limited number of WAIT states.

A WAIT state is a 1-byte response code. They must be the first set of response byte from the device after the TAR cycles.

## 34.1.4 In-Band Link Reset

In case the eSPI link may end up in an undefined state (for example when a CRC error is received from the device in a response to a Set\_Configuration command), the processor issues an In-Band Reset command that resets the eSPI link to the default configuration. This allows the controller to re-initialize the link and reconfigure the device.



## **34.1.5 Device Discovery**

The eSPI interface is enabled using a hard pin strap.

If eSPI interface is disabled via Hardware strap , the eSPI controller will gate all its clocks and put itself to sleep.

## 34.1.6 Flash Sharing Mode

eSPI supports both Host and Device Attached Flash sharing (abbreviated in this as MAFS and SAFS, respectively). The Flash sharing mode selected for a specific platform is dependent on strap settings.

In order for SAFS to work, the Device must support the Flash Access channel.

## 34.1.7 **PECI Over eSPI**

When PECI Over eSPI is enabled, the eSPI device (i.e. EC) can access the processor PECI via eSPI controller. The support improves the PECI commands responsiveness via PECI Over eSPI.

PECI over eSPI is not supported in Sx state. EC/BMC is not allowed to send the PECI command to eSPI in Sx states. More specifically, EC can only send PECI requests after VW PLT\_RST# de-assertion.

In S0ix, upon receiving a PECI command, the PMC will wake up the Processor from Cx and respond back once the data is available from Processor.

## 34.1.8 Multiple OOB Processes

The processor typically have multiple technology (Intel <sup>®</sup>CSME, PMC, ISH, etc.). From an eSPI perspective, these are all classified as Out-of-Band (OOB) processes (as distinct from the Host processor). Since any of these OOB processes may need to communicate with the embedded controller on the platform (example, EC. BMC), the eSPI controller implements dedicated OOB channel for each OOB processes including PMC and Intel <sup>®</sup>CSME to improve the interface performance and potentially enable new usage models.

## 34.1.9 Channels and Supported Transactions

An eSPI channel provides a means to allow multiple independent flows of traffic to share the same physical bus. Refer to the eSPI specification for more detail.

Each of the channels has its dedicated resources such as queue and flow control. There is no ordering requirement between traffic from different channels.

The number of types of channels supported by a particular eSPI device is discovered through the GET\_CONFIGURATION command issued by the processor to the eSPI device during initialization.

Table below summarizes the eSPI channels and supported transactions.



#### Table 104. eSPI Channels and Supported Transactions

| CH # | Channel             | Posted Cycles Supported   | Non-Posted Cycles Supported |
|------|---------------------|---------------------------|-----------------------------|
| 0    | Peripheral          | Memory Write, Completions | Memory Read, I/O Read/Write |
| 1    | Virtual Wire        | Virtual Wire GET/PUT      | N/A                         |
| 2    | Out-of-Band Message | SMBus Packet GET/PUT      | N/A                         |
| 3    | Flash Access        | N/A                       | Flash Read, Write, Erase    |
| N/A  | General             | Register Accesses         | N/A                         |

#### **Peripheral Channel (Channel 0) Overview**

The Peripheral channel performs the following functions:

- **Target for PCI Device D31:F0**: The eSPI controller duplicates the legacy LPC PCI Configuration space registers. These registers are mostly accessed via the BIOS, though some are accessed via the OS as well.
- **Tunnel all Host to eSPI Device (EC/SIO) Debug Device Accesses**: These are the accesses that used to go over the LPC bus. These include various programmable and fixed I/O ranges as well as programmable Memory ranges. The programmable ranges and their enables reside in the PCI Configuration space.
- **Tunnel all Accesses from the eSPI Device to the Host**: These include Memory Reads and Writes.

## Virtual Wire Channel (Channel 1) Overview

The Virtual Wire channel uses a standard message format to communicate several types of signals between the components on the platform.

- **Sideband and GPIO Pins**: System events and other dedicated signals between the processor and eSPI device. These signals are tunneled between the 2 components over eSPI.
- **Serial IRQ Interrupts**: Interrupts are tunneled from the eSPI device to the processor. Both edge and triggered interrupts are supported.
- eSPI Virtual Wires (VW)

Table below summarizes the processor virtual wires in eSPI mode.

## Table 105. eSPI Virtual Wires (VW)

| Virtual Wire               | Processor Pin Direction | Reset Control | Pin Retained in the<br>Processor (For Use by<br>Other Components) |
|----------------------------|-------------------------|---------------|-------------------------------------------------------------------|
| SUS_STAT#                  | Output                  | ESPI_RESET#   | No                                                                |
| SUSWARN#                   | Output                  | ESPI_RESET#   | No                                                                |
| SUS_ACK                    | Input                   | ESPI_RESET#   | No                                                                |
| PRIMPWRDNACK               | Output                  | ESPI_RESET#   | No                                                                |
| PLTRST#                    | Output                  | ESPI_RESET#   | Yes                                                               |
| PME# (eSPI Peripheral PME) | Input                   | ESPI_RESET#   | N/A                                                               |
| WAKE#                      | Input                   | ESPI_RESET#   | No                                                                |
| SMI#                       | Input                   | PLTRST#       | N/A                                                               |
|                            | •                       | •             | continued                                                         |

| Virtual Wire                                   | Processor Pin Direction | Reset Control | Pin Retained in the<br>Processor (For Use by<br>Other Components) |
|------------------------------------------------|-------------------------|---------------|-------------------------------------------------------------------|
| SCI#                                           | Input                   | PLTRST#       | N/A                                                               |
| RCIN#                                          | Input                   | PLTRST#       | No                                                                |
| SLP_A#                                         | Output                  | ESPI_RESET#   | Yes                                                               |
| SLP_S3#/SLP_S4#/SLP_S5#/<br>SLP_LAN#/SLP_WLAN# | Output                  | DSW_PWROK     | Yes                                                               |
| SLAVE_BOOT_LOAD_DONE                           | Input                   | ESPI_RESET#   | N/A                                                               |
| SLAVE_BOOT_LOAD_STATUS                         | Input                   | ESPI_RESET#   | N/A                                                               |
| HOST_RST_WARN                                  | Output                  | PLTRST#       | N/A                                                               |
| HOST_RST_ACK                                   | Input                   | PLTRST#       | N/A                                                               |
| OOB_RST_WARN                                   | Output                  | ESPI_RESET#   | N/A                                                               |
| OOB_RST_ACK                                    | Input                   | ESPI_RESET#   | N/A                                                               |
| HOST_C10                                       | Output                  | PLTRST#       | N/A                                                               |
| ERROR_NONFATAL                                 | Input                   | ESPI_RESET#   | N/A                                                               |
| ERROR_FATAL                                    | Input                   | ESPI_RESET#   | N/A                                                               |

#### • Interrupt Events

eSPI supports both level and edge-triggered interrupts. Refer to the eSPI Specification for details on the theory of operation for interrupts over eSPI.

The processor eSPI controller will issue a message to the interrupt controller when it receives an IRQ group in its VW packet, indicating a state change for that IRQ line number.

The eSPI device can send multiple VW IRQ index groups in a single eSPI packet, up to the Operating Maximum VW Count programmed in its Virtual Wire Capabilities and Configuration Channel.

The eSPI controller acts only as a transport for all interrupt events generated from the device. It does not maintain interrupt state, polarity or enable for any of the interrupt events.

## **Out-of-Band Channel (Channel 2) Overview**

The Out-of-Band channel performs the following functions:

- **Tunnel MCTP Packets between the Intel<sup>®</sup> CSME and eSPI Device Device**: The Intel<sup>®</sup> CSME communicates MCTP messages to/from the device by embedding those packets over the eSPI protocol. This eliminates the SMBus connection between the processor and the device which was used to communicate the MCTP messages in prior platform generations. The eSPI controller simply acts as a message transport and forwards the packets between the Intel CSME and eSPI device.
- **Tunnel Processor Temperature Data to the eSPI Device**: The eSPI controller stores the SOC temperature data internally and sends it to the device using a posted OOB message when a request is made to a specific destination address.



Tunnel Processor RTC Time and Date Bytes to the eSPI Device: the eSPI controller captures this data internally at periodic intervals from the processor RTC controller and sends it to the device using a posted OOB message when a request is made to a specific destination address.

#### • SOC Temperature Data Over eSPI OOB Channel

eSPI controller supports the transmitting of SOC thermal data to the eSPI device. The thermal data consists of 1 byte of SOC temperature data that is transmitted periodically ( $\sim 1$  ms) from the thermal sensor unit.

The packet formats for the temperature request from the eSPI device and the SOC response back are shown in the two figures below.

#### Figure 25. eSPI Device Request to SOC for SOC Temperature



#### Figure 26. SOC Response to eSPI Device with SOC Temperature



#### • SOC RTC Time/Date to EC Over eSPI OOB Channel

The SOC eSPI controller supports the transmitting of SOC RTC time/date to the eSPI device. This allows the eSPI device to synchronize with the SOC RTC system time. Moreover, using the OOB message channel allows reading of the internal time when the system is in Sx states.

The RTC time consists of 7 bytes: seconds, minutes, hours, day of week, day of month, month and year. The controller provides all the time/date bytes together in a single OOB message packet. This avoids the boundary condition of possible roll over on the RTC time bytes if each of the hours, minutes, and seconds bytes is read separately.



The packet formats for the RTC time/date request from the eSPI device and the SOC response back to the device are shown in the two figures below.

## Figure 27. eSPI Device Request to SOC for SOC RTC Time



#### Figure 28. SOC Response to eSPI Device with RTC Time

| Byte # | 7 6 5 4                           | 3 2                | 1         | 0  |
|--------|-----------------------------------|--------------------|-----------|----|
| 0      | eSPI Cycle Type: O                | DB Message = 21    | h         |    |
| 1      | Tag[3:0]                          | Length[1           | 1:8] = 0h |    |
| 2      | Length[7                          | :0]= 0Ch           |           |    |
| 3      | Dest Device Addr. [7:0] = 0Eh     | i (eSPI Device 0/I | EC)       | 0  |
| 4      | Common code = 02h (               | Get_SOC_RTC_T      | ime)      |    |
| 5      | Byte Count = 09h                  |                    |           |    |
| 6 9    | Source Device Address [7:1] = 01h | I (SOC OOB HW H    | landler)  | 1  |
| 7      | Reserved                          | DM                 | HF        | DS |
| 8      | SOC RTC Time: Seconds             |                    |           |    |
| 9      | SOC RTC Time: Minutes             |                    |           |    |
| 10     | SOC RTC Time: Hours               |                    |           |    |
| 11     | SOC RTC Time: Day of Week         |                    |           |    |
| 12     | SOC RTC Time: Day of Month        |                    |           |    |
| 13     | SOC RTC Time: Month               |                    |           |    |
| 14     | SOC RTC Time: Year                |                    |           |    |

## NOTES

- 1. **DS**: Daylight Savings. A 1 indicates that Daylight Saving has been comprehended in the RTC time bytes. A 0 indicates that the RTC time bytes do not comprehend the Daylight Savings.
- 2. **HF**: Hour Format. A 1 indicates that the Hours byte is in the 24-hr format. A 0 indicates that the Hours byte is in the 12-hr format. In 12-hr format, the seventh bit represents AM when it is a 0 and PM when it is a 1.
- 3. **DM**: Data Mode. A 1 indicates that the time byte are specified in binary. A 0 indicates that the time bytes are in the Binary Coded Decimal (BCD) format.

## Flash Access Channel (Channel 3) Overview

The Flash Access channel supports the Host Attached Flash (MAF) configuration, where the flash device is directly attached to the processor. This configuration allows the eSPI device to access the flash device attached to the processor through a set of flash access commands. These commands are routed to the flash controller and the return data is sent back to the eSPI device.

The Host Attached Flash Channel controller (MAFCC) tunnels flash accesses from eSPI device to the processor flash controller. The MAFCC simply provides Flash Cycle Type, Address, Length, Payload (for writes) to the flash controller. The flash controller is responsible for all the low level flash operations to perform the requested command and provides a return data/status back to the MAFCC, which then tunnels it back to the eSPI device in a separate completion packet.

#### • Host Attached Flash Channel Controller (MAFCC) Flash Operations and Addressing

The EC is allocated a dedicated region within the eSPI Host-Attached flash device. The EC has default read, write, and erase access to this region.

The EC can also access any other flash region as permitted by the Flash Descriptor settings. As such, the EC uses linear addresses, valid up to the maximum supported flash size, to access the flash.

The MAFCC supports flash read, write, and erase operations only.

#### • Device Attached Flash Channel Controller (SAFCC) Flash Operation and Addressing

The processor is allocated dedicated regions (for each of the supported controllers) within the eSPI SAFCC. The processor has read, write, and erase access to these regions, as well as any other regions that maybe permitted by the region protections set in the Flash Descriptor.

The Device will optionally perform additional checking on the processor provided address. In case of an error due to incorrect address or any other issues it will synthesize an unsuccessful completion back to the eSPI Host.

The SAFCC supports Flash Read, Write and Erase operations. It also supports Read SFDP and Read JEDEC ID commands as specified in the eSPI Specification for Server platforms.

## 34.2 Signal Description

| Signal Name                                              | Туре | Description                                                                                                |
|----------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------|
| GPP_A00/ <b>ESPI_IO0</b> /USB-C_GPP_A00                  | I/O  | <b>eSPI Data Signal 0:</b> Bi-directional pin used to transfer data between the Processor and eSPI device. |
| GPP_A01/ <b>ESPI_IO1</b> /USB-C_GPP_A01                  | I/O  | <b>eSPI Data Signal 1:</b> Bi-directional pin used to transfer data between the Processor and eSPI device  |
| GPP_A02/ <b>ESPI_IO2</b> /PRIMPWRDNACK/USB-<br>C_GPP_A02 | I/O  | <b>eSPI Data Signal 2:</b> Bi-directional pin used to transfer data between the Processor and eSPI device  |
| GPP_A03/ <b>ESPI_IO3</b> /USB-C_GPP_A03                  | I/O  | <b>eSPI Data Signal 3:</b> Bi-directional pin used to transfer data between the Processor and eSPI device  |
|                                                          | 1    | continued                                                                                                  |

| Signal Name                                | Туре | Description                                                                                  |
|--------------------------------------------|------|----------------------------------------------------------------------------------------------|
| GPP_A04/ <b>ESPI_CS0#</b> /USB-C_GPP_A04   | 0    | <b>eSPI Chip Select 0:</b> Driving CS# signal low to select eSPI device for the transaction. |
| GPP_A05/ <b>ESPI_CLK</b> /USB-C_GPP_A05    | 0    | <b>eSPI Clock:</b> eSPI clock output from the Processor to device.                           |
| GPP_A06/ <b>ESPI_RESET#</b> /USB-C_GPP_A06 | 0    | <b>eSPI Reset:</b> Reset signal from the Processor to eSPI device.                           |

# 34.3 Integrated Pull-Ups and Pull-Downs

| Signal       | Resistor Type | Value           | Notes |
|--------------|---------------|-----------------|-------|
| ESPI_IO[3:0] | Pull-up       | 20 kohm +/- 30% |       |
| ESPI_CLK     | Pull-down     | 20 kohm+/- 30%  |       |
| ESPI_ CS0#   | Pull-up       | 20 kohm +/- 30% |       |

# 34.4 I/O Signal Planes and States

| Signal Name                                             | Power Plane | During<br>Reset <sup>1</sup> | Immediately after<br>Reset <sup>1</sup> | S4/S5            |
|---------------------------------------------------------|-------------|------------------------------|-----------------------------------------|------------------|
| ESPI_IO [3:0]                                           | Primary     | Internal Pull-<br>up         | Internal Pull-up                        | Internal Pull-up |
| ESPI_CLK                                                | Primary     | Internal Pull-<br>down       | Driven Low                              | Driven Low       |
| ESPI_ CS0#                                              | Primary     | Internal Pull-<br>up         | Driven High                             | Driven High      |
| ESPI_RESET#                                             | Primary     | Driven Low                   | Driven High                             | Driven High      |
| Note: Reset reference for primary well pins is RSMRST#. |             |                              |                                         |                  |



# **35.0** Intel<sup>®</sup> Serial IO Generic SPI (GSPI) Controllers

The Processor implements three generic SPI interfaces to support devices that uses serial protocol for transferring data.

Each interface consists of a clock (CLK), one chip selects (CS) and two data lines (MOSI and MISO).

The GSPI interfaces support the following features:

- Support bit rates up to 20 Mbits/s
- Support data size from 4 to 32 bits in length and FIFO depths of 64 entries
- Support DMA with 128-byte FIFO per channel (up to 64-byte burst)
- Full duplex synchronous serial interface
- Support the Motorola's\* SPI protocol
- Operate in Host mode only

## NOTE

Device mode is not supported.

#### Table 106. Acronyms

| Acronyms | Description                         |
|----------|-------------------------------------|
| GSPI     | Generic Serial Peripheral Interface |
| LTR      | Latency Tolerance Reporting         |

## **35.1** Functional Description

#### 35.1.1 Controller Overview

The generic SPI controllers can only be set to operate as a Host.

The processor or DMA accesses data through the GSPI port's transmit and receive FIFOs.

A processor access takes the form of programmed I/O, transferring one FIFO entry per access. Processor accesses must always be 32 bits wide. Processor writes to the FIFOs are 32 bits wide, but the Processor will ignore all bits beyond the programmed FIFO data size. Processor reads to the FIFOs are also 32 bits wide, but the receive data written into the Receive FIFO is stored with '0' in the most significant bits (MSB) down to the programmed data size.

The FIFOs can also be accessed by DMA, which must be in multiples of 1, 2, or 4 bytes, depending upon the EDSS value, and must also transfer one FIFO entry per access.

For writes, the Enhanced SPI takes the data from the transmit FIFO, serializes it, and sends it over the serial wire to the external peripheral. Receive data from the external peripheral on the serial wire is converted to parallel words and stored in the receive FIFO.

A programmable FIFO trigger threshold, when exceeded, generates an interrupt or DMA service request that, if enabled, signals the processor or DMA respectively to empty the Receive FIFO or to refill the Transmit FIFO.

The GSPI controller, as a host, provides the clock signal and controls the chip select line. Commands codes as well as data values are serially transferred on the data signals. The Processor asserts a chip select line to select the corresponding peripheral device with which it wants to communicate. The clock line is brought to the device whether it is selected or not. The clock serves as synchronization of the data communication.

## **35.1.2 DMA Controller**

The GSPI controllers have an integrated DMA controller.

#### **DMA Transfer and Setup Modes**

The DMA can operate in the following modes:

- 1. Memory to peripheral transfers. This mode requires that the peripheral control the flow of the data to itself.
- 2. Peripheral to memory transfer. This mode requires that the peripheral control the flow of the data from itself.

The DMA supports the following modes for programming:

- 1. Direct programming. Direct register writes to DMA registers to configure and initiate the transfer.
- Descriptor based linked list. The descriptors will be stored in memory. The DMA will be informed with the location information of the descriptor. DMA initiates reads and programs its own register. The descriptors can form a linked list for multiple blocks to be programmed.
- 3. Scatter Gather mode.

#### **Channel Control**

- The source transfer width and destination transfer width are programmable. The width can be programmed to 1, 2, or 4 bytes.
- Burst size is configurable per channel for source and destination. The number is a power of 2 and can vary between 1,2,4,...,128. this number times the transaction width gives the number of bytes that will be transferred per burst.
- Individual Channel enables. If the channel is not being used, then it should be clock gated.
- Programmable Block size and Packing/Unpacking. Block size of the transfer is programmable in bytes. the block size is not limited by the source or destination transfer widths.
- Address incrementing modes: The DMA has a configurable mechanism for computing the source and destination addresses for the next transfer within the current block. The DMA supports incrementing addresses and constant addresses.



- Flexibility to configure any hardware handshake sideband interface to any of the DMA channels.
- Early termination of a transfer on a particular channel.

## 35.1.3 Reset

Each host controller has an independent rest associated with it. Control of these resets is accessed through the Reset Register.

Each host controller and DMA will be in reset state once powered ON and require SW (BIOS or driver) to write into the corresponding reset register to bring the controller from reset state into operational mode.

## 35.1.4 Power Management

#### **Device Power Down Support**

In order to power down peripherals connected to the Processor GSPI bus, the idle configured state of the I/O signals must be retained to avoid transitions on the bus that can affect the connected powered peripheral. Connected devices are allowed to remain in the D0 active or D2 low power states when the bus is powered off (power gated). The Processor HW will prevent any transitions on the serial bus signals during a power gate event.

## Latency Tolerance Reporting (LTR)

Latency Tolerance Reporting is used to allow the system to optimize internal power states based on dynamic data, comprehending the current platform activity and service latency requirements. However, the GSPI bus architecture does not provide the architectural means to define dynamic latency tolerance messaging. Therefore, the interface supports this by reporting its service latency requirements to the platform power management controller via LTR registers.

The controller's latency tolerance reporting can be managed by one of the two following schemes. The platform integrator must choose the correct scheme for managing latency tolerance reporting based on the platform, OS and usage.

- Platform/HW Default Control. This scheme is used for usage models in which the controller's state correctly informs the platform of the current latency requirements. In this scheme, the latency requirement is a function of the controller state. The latency for transmitting data to/from its connected device at a given rate while the controller is active is representative of the active latency requirements. On the other hand if the device is not transmitting or receiving data and idle, there is no expectation for end to end latency.
- 2. Driver Control. This scheme is used for usage models in which the controller state does not inform the platform correctly of the current latency requirements. If the FIFOs of the connected device are much smaller than the controller FIFOs, or the connected device's end-to-end traffic assumptions are much smaller than the latency to restore the platform from low power state, driver control should be used.

## 35.1.5 Interrupts

Each interface has the ability to interrupt and notify the driver that service is required

When an interrupt occurs, the device driver needs to read both the host controller and DMA interrupt status and transmit completion interrupt registers to identify the interrupt source. Clearing the interrupt is done with the corresponding interrupt register in the host controller or DMA.

## 35.1.6 Error Handling

Errors that might occur on the external GSPI signals are comprehended by the host controller and reported to the interface host controller driver through the MMIO registers.

# 35.2 Signal Description

| Signal Name                                                                                                      | Туре | Description                                                                                                                   |
|------------------------------------------------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------|
| GPP_E17/THC0_SPI1_CS#/<br>GSPI0_CS0#/USB-C_GPP_E17                                                               | 0    | Generic SPI 0 Chip Select                                                                                                     |
| GPP_E11/THC0_SPI1_CLK/<br>GSPI0_CLK/USB-C_GPP_E11                                                                | 0    | Generic SPI 0 Clock                                                                                                           |
| GPP_E13/THC_I2C0_SDA/<br>THC0_SPI1_I01/ <b>GSPI0_MISO</b> /<br>I2C4_SDA/USB-C_GPP_E13                            | I    | Generic SPI 0 MISO                                                                                                            |
| GPP_E12/THC_I2C0_SCL/<br>THC0_SPI1_IO0/ <b>GSPI0_MOSI</b> /<br>I2C4_SCL/USB-C_GPP_E12                            | 0    | Generic SPI 0 MOSI<br>Note: This signal is also utilized as a strap. Refer to the pin strap section<br>for more information.  |
| GPP_F17/THC1_SPI2_CS#/<br>ISH_SPIA_CS#/ <b>GSP11_CS0#</b> /<br>USB-C_GPP_F17                                     | 0    | Generic SPI 1 Chip Select 0                                                                                                   |
| GPP_F11/THC1_SPI2_CLK/<br>ISH_SPIA_CLK/ <b>GSPI1_CLK</b> /<br>USB-C_GPP_F11                                      | 0    | Generic SPI 1 Clock                                                                                                           |
| GPP_F13/THC_I2C1_SDA/<br>I3C2_SDA/THC1_SPI2_I01/<br>ISH_SPIA_MOSI/ <b>GSPI1_MISO</b> /<br>I2C5_SDA/USB-C_GPP_F13 | I    | Generic SPI 1 MISO                                                                                                            |
| GPP_F12/THC_I2C1_SCL/<br>I3C2_SCL/THC1_SPI2_IO0/<br>ISH_SPIA_MISO/ <b>GSPI1_MOSI</b> /<br>I2C5_SCL/USB-C_GPP_F12 | 0    | Generic SPI 1 MOSI<br>Note: This signal is also utilized as a strap. Refer to the pin strap section<br>for more information.  |
| GPP_F18/THC1_SPI2_INT#/<br>GSPI0A_CSO#/USB-C_GPP_F18                                                             | 0    | Generic SPI 0A Chip Select                                                                                                    |
| GPP_F16/THC1_SPI2_RST#/<br>GSPI0A_CLK/USB-C_GPP_F16                                                              | 0    | Generic SPI 0A Clock                                                                                                          |
| GPP_F15/THC1_SPI2_IO3/<br>GSPIOA_MISO/USB-<br>C_GPP_F15                                                          | I    | Generic SPI 0A MISO                                                                                                           |
| GPP_F14/THC1_SPI2_IO2/<br>GSPI0A_MOSI/USB-<br>C_GPP_F14                                                          | 0    | Generic SPI 0A MOSI<br>Note: This signal is also utilized as a strap. Refer to the pin strap section<br>for more information. |

# 35.3 Integrated Pull-Ups and Pull-Downs

| Signal     | Resistor Type | Value         | Notes                                                              |
|------------|---------------|---------------|--------------------------------------------------------------------|
| GSPI0_MOSI | Pull Down     | 20 kohm± 30%  | The integrated pull down is disabled after<br>PROC_PWROK assertion |
| GSPI1_MOSI | Pull Down     | 20 kohm ± 30% | The integrated pull down is disabled after PROC_PWROK assertion    |
| GSPI0_MISO | Pull Down     | 20 kohm ± 30% |                                                                    |
| GSPI1_MISO | Pull Down     | 20 kohm ± 30% |                                                                    |

# **35.4** I/O Signal Planes and States

| Signal Name                                                | Power Plane | During Reset <sup>1</sup> | Immediately after<br>Reset <sup>1</sup> | S4/S5              |
|------------------------------------------------------------|-------------|---------------------------|-----------------------------------------|--------------------|
| GSPI1_CS0#,<br>GSPI0_CS0#,<br>GSPI0A_CS0#                  | Primary     | Undriven                  | Undriven                                | Undriven           |
| GSPI1_CLK,<br>GSPI0_CLK,<br>GSPI0A_CLK                     | Primary     | Undriven                  | Undriven                                | Undriven           |
| GSPI1_MISO,<br>GSPI0_MISO,<br>GSPI0A_MISO                  | Primary     | Undriven                  | Undriven                                | Undriven           |
| GSPI1_MOSI,<br>GSPI0_MOSI,<br>GSPI0A_MOSI                  | Primary     | Internal Pull-down        | Driven Low                              | Internal Pull-down |
| Note: 1. Reset reference for primary well pins is RSMRST#. |             |                           |                                         |                    |

# **36.0** Touch Host Controller (THC)

Touch Host Controller provides accelerated interface for SoC to connect to HIDI2C protocol or HIDSPI (upto quad I/O) protocol complaint peripherals (e.g. Touchpad, touchscreen).

THC also supports the GPIO based interrupt from touch IC, and supports hardware autonomous power management scheme within the SOC.

## Table 107. Acronyms

| Acronyms | Description |
|----------|-------------|
| CLK      | Clock       |
| CS       | Chip Select |

## **36.1** Functional Description

The Touch Host Controller (THC) supports a host controller interface to the touch IC for high bandwidth touch data transfer from SPI and I2C based touch ICs. THC provides low latency DMA services to the system memory for OS input stack.

There are Two THC controllers available in Intel<sup>®</sup> Core<sup>™</sup> Ultra 200V Series Processor Platform. Each can be configured to either I2C or SPI interface for the device connection. THC0 is the primary controller. If only one THC is used, THC0 is the preferred choice for ease of system FW/OS image integration.

- THC Controller
  - Touch Host controller supports SPI(upto Quad IO) and I2C interface for touch ICs connection.
  - 1.8 V IO's supported for SPI and I2C interface
  - $-\,$  The THC-SPI supported frequency are are 8 MHz, 15 MHz, 17 MHz, 20 MHz, 25 MHz, 32 MHz, and 42 MHz.
  - Maximum frequency supported THC-I2C is 3.4 MHz.
  - Input for display sync signal for touch scroll smoothing

## NOTE

Due to current THC panel availability, Intel validated up to 32 MHz Touch panels for THC-SPI interface even though the Maximum frequency supported is 42 MHz.





# **36.2** Signal Description

| Signal Name                                                                          | Туре | Description                                                                                                                              |
|--------------------------------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------|
| GPP_E11/<br>THC0_SPI1_CLK/<br>GSPI0_CLK/USB-<br>C_GPP_E11                            | 0    | THC0_SPI1 Clock: THC SPI1 clock output from Processor.                                                                                   |
| GPP_F11/<br>THC1_SPI2_CLK/<br>ISH_SPIA_CLK/GSPI1_CLK/<br>USB-C_GPP_F11               | 0    | THC1_SPI2 Clock: THC SPI2 clock output from Processor.                                                                                   |
| GPP_E17/<br>THC0_SPI1_CS#/<br>GSPI0_CS0#/USB-<br>C_GPP_E17                           | 0    | <b>THC0_SPI1 Chip Select</b> : Used to select the touch devices if it is connected to THC0_SPI1 interface.                               |
| GPP_F17/<br>THC1_SPI2_CS#/<br>ISH_SPIA_CS#/<br>GSPI1_CS0#/USB-<br>C_GPP_F17          | 0    | <b>THC1_SPI2 Chip Select</b> : Used to select the touch devices if it is connected to THC1_SPI2 interface.                               |
| GPP_E12/THC_I2C0_SCL/<br>THC0_SPI1_I00/<br>GSPI0_MOSI/I2C4_SCL/<br>USB-C_GPP_E12     | I/O  | THC_I2C0_SCL: THC I2C Link 0 Clock<br>THC0_SPI1_IO0: A bidirectional signal used to support single, dual and quad mode<br>data transfer. |
| GPP_E13/<br>THC_I2C0_SDA/<br>THC0_SPI1_I01/<br>GSPI0_MISO/I2C4_SDA/<br>USB-C_GPP_E13 | I/O  | THC_I2C0_SDA: THC I2C Link 0 Data<br>THC0_SPI1_I01: A bidirectional signal used to support single, dual and quad mode<br>data transfer.  |
|                                                                                      |      | continued                                                                                                                                |



| Signal Name                                                                                                                      | Туре | Description                                                                                                                             |  |  |
|----------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|
| GPP_E14/<br>THCO_SPI1_IO2/USB-<br>C_GPP_E14                                                                                      | I/O  | <b>THC0_SPI1_IO2</b> : A bidirectional signal used to support single, dual and quad mode data transfer.                                 |  |  |
| GPP_E15/<br>THC0_SPI1_IO3/USB-<br>C_GPP_E15                                                                                      | I/O  | <b>THC0_SPI1_IO3</b> : A bidirectional signal used to support single, dual and quad mode data transfer.                                 |  |  |
| GPP_F12/THC_I2C1_SCL/<br>I3C2_SCL/<br>THC1_SPI2_IOO/<br>ISH_SPIA_MISO/<br>GSPI1_MOSI/I2C5_SCL/<br>USB-C_GPP_F12                  | I/O  | THC_I2C1_SCL: THC I2C Link 1 Clock<br>THC1_SPI2_IOO: A bidirectional signal used to support single, dual and quad mode data transfer.   |  |  |
| GPP_F13/ <b>THC_I2C1_SDA</b> /<br>I3C2_SDA/<br><b>THC1_SPI2_I01</b> /<br>ISH_SPIA_MOSI/<br>GSPI1_MISO/I2C5_SDA/<br>USB-C_GPP_F13 | I/O  | THC_I2C1_SDA: THC I2C Link 1 Data<br>THC1_SPI2_IO1: A bidirectional signal used to support single, dual and quad mode<br>data transfer. |  |  |
| GPP_F14/<br><b>THC1_SPI2_IO2</b> /<br>GSPI0A_MOSI/USB-<br>C_GPP_F14                                                              | I/O  | <b>THC1_SPI2_IO2</b> : A bidirectional signal used to support single, dual and quad mode data transfer.                                 |  |  |
| GPP_F15/<br><b>THC1_SPI2_IO3</b> /<br>GSPI0A_MISO/USB-<br>C_GPP_F15                                                              | I/O  | <b>THC1_SPI2_IO3</b> : A bidirectional signal used to support single, dual and quad mode data transfer.                                 |  |  |
| GPP_E16/ <b>THC0_RST#</b> /<br>USB-C_GPP_E16                                                                                     | 0    | THC0_Reset: THC0_SPI1 Reset signal from Touch host controller.                                                                          |  |  |
| GPP_F16/ <b>THC1_RST#</b> /<br>GSPI0A_CLK/USB-<br>C_GPP_F16                                                                      | 0    | THC1_Reset: THC1_SPI2 Reset signal from Touch host controller.                                                                          |  |  |
| GPP_E18/ <b>THC0_INT#</b> /<br>USB-C_GPP_E18                                                                                     | Ι    | THC0_interrupt: THC0_SPI1 Interrupt signal.                                                                                             |  |  |
| GPP_F18/ <b>THC1_INT#</b> /<br>GSPI0A_CS0#/USB-<br>C_GPP_F18                                                                     | I    | THC1_interrupt: THC1_SPI2 Interrupt signal.                                                                                             |  |  |
| GPP_E22/ <b>THC0_DSYNC</b> /<br>USB-C_GPP_E22                                                                                    | I    | THC0_DSYNC: TTHC0-SPI Port1 External Display Frame Sync                                                                                 |  |  |
| GPP_F22/ <b>THC1_DSYNC</b> /<br>ISH_GP8A/USB-C_GPP_F22                                                                           | I    | THC1_DSYNC: THC1-SPI Port2 External Display Frame Sync                                                                                  |  |  |

# **36.3** Integrated Pull-Ups and Pull-Downs

None

# **36.4 I/O Signal Planes and States**

| Signal Name   | Power Plane | During Reset <sup>1</sup> | Immediately after<br>Reset <sup>1</sup> | S4/S5    |  |  |
|---------------|-------------|---------------------------|-----------------------------------------|----------|--|--|
| THC0_SPI1_CLK | Primary     | Undriven                  | Undriven                                | Undriven |  |  |
| THC1_SPI2_CLK | Primary     | Undriven                  | Undriven                                | Undriven |  |  |
| continued     |             |                           |                                         |          |  |  |

# intel.

| Signal Name                                               | Power Plane | During Reset <sup>1</sup> | Immediately after<br>Reset <sup>1</sup> | S4/S5    |  |
|-----------------------------------------------------------|-------------|---------------------------|-----------------------------------------|----------|--|
| THC0_SPI1_CS#                                             | Primary     | Undriven                  | Undriven                                | Undriven |  |
| THC1_SPI2_CS#                                             | Primary     | Undriven                  | Undriven                                | Undriven |  |
| THC0_SPI1_IO[0:3]                                         | Primary     | Undriven                  | Undriven                                | Undriven |  |
| THC1_SPI2_IO[0:3]                                         | Primary     | Undriven                  | Undriven                                | Undriven |  |
| THC0_SPI1_RST#                                            | Primary     | Undriven                  | Undriven                                | Undriven |  |
| THC1_SPI2_RST#                                            | Primary     | Undriven                  | Undriven                                | Undriven |  |
| THC0_SPI1_INT#                                            | Primary     | Undriven                  | Undriven                                | Undriven |  |
| THC1_SPI2_INT#                                            | Primary     | Undriven                  | Undriven                                | Undriven |  |
| THC0_SPI1_DSYNC                                           | Primary     | Undriven                  | Undriven                                | Undriven |  |
| THC1_SPI2_DSYNC                                           | Primary     | Undriven                  | Undriven                                | Undriven |  |
| THC_I2C0_SCL                                              | Primary     | Undriven                  | Undriven                                | Undriven |  |
| THC_I2C0_SDA                                              | Primary     | Undriven                  | Undriven                                | Undriven |  |
| THC_I2C1_SCL                                              | Primary     | Undriven                  | Undriven                                | Undriven |  |
| THC_I2C1_SDA                                              | Primary     | Undriven                  | Undriven                                | Undriven |  |
| Note: 1. During reset refers to when RSMRST# is asserted. |             |                           |                                         |          |  |

# 37.0 Intel<sup>®</sup> Serial I/O Universal Asynchronous Receiver/Transmitter (UART) Controllers

The Processor implements three independent UART interfaces, UART0, UART1 and UART2. Each UART interface is a 4-wire interface supporting up to 6.25 Mbit/s.

The interfaces can be used in the low-speed, full-speed, and high-speed modes. The UART communicates with serial data ports that conform to the RS-232 interface protocol.

UART2 only implements the UART Host controller and does not incorporate a DMA controller which is implemented for UART0 and UART1. Therefore, UART2 is restricted to operate in PIO mode only.

The UART interfaces support the following features:

- Up to 6.25 Mbit/s Auto Flow Control mode as specified in the 16750 standards
- Transmitter Holding Register Empty (THRE) interrupt mode
- 64-byte TX and 64-byte RX host controller FIFOs
- DMA support with 64-byte DMA FIFO per channel (up to 32-byte burst)
- Functionality based on the 16550 industry standards
- Programmable character properties, such as number of data bits per character (5-8), optional parity bit (with odd or even select) and number of stop bits (1, 1.5, or 2)
- Line break generation and detection
- DMA signaling with two programmable modes
- Prioritized interrupt identification
- Programmable FIFO enable/disable
- Programmable serial data baud rate
- Modem and status lines are independently controlled
- Programmable BAUD RATE supported (baud rate = (serial clock frequency)/ (16xdivisor))

### NOTES

- 1. SIR mode is not supported.
- 2. External read enable signal for RAM wake up when using external RAMs is not supported.



### Table 108.Acronyms

| Acronyms | Description                                 |
|----------|---------------------------------------------|
| DMA      | Direct Memory Access                        |
| UART     | Universal Asynchronous Receiver/Transmitter |
| LSx      | Low speed IO Controller                     |

# 37.1 Functional Description

# **37.1.1 UART Serial (RS-232) Protocols Overview**

Because the serial communication between the UART host controller and the selected device is asynchronous, Start and Stop bits are used on the serial data to synchronize the two devices. The structure of serial data accompanied by Start and Stop bits is referred to as a character.

An additional parity bit may be added to the serial character. This bit appears after the last data bit and before the stop bit(s) in the character structure to provide the UART Host Controller with the ability to perform simple error checking on the received data.

### Figure 30. UART Serial Protocol



The UART Host Controller Line Control Register (LCR) is used to control the serial character characteristics. The individual bits of the data word are sent after the Start bit, starting with the least significant bit (LSB). These are followed by the optional parity bit, followed by the Stop bit(s), which can be 1, 1.5, or 2.

The Stop bit duration implemented by UART host controller may appear longer due to idle time inserted between characters for some configurations and baud clock divisor values in the transmit direction.

All bit in the transmission (with exception to the half stop bit when 1.5 stop bits are used) are transmitted for exactly the same time duration (which is referred to as Bit Period or Bit Time). One Bit Time equals to 16 baud clocks.

To ensure stability on the line, the receiver samples the serial input data at approximately the midpoint of the Bit Time once the start bit has been detected.



### Figure 31. UART Receiver Serial Data Sample Points



# 37.1.2 16550 8-bit Addressing - Debug Driver Compatibility

### NOTE

The Processor UART host controller is not compatible with legacy UART 16550 debugport drivers. The UART host controller operates in 32-bit addressing mode only. UART 16550 legacy drivers only operate with 8-bit addressing. In order to provide compatibility with standard in-box legacy UART drivers a 16550 Legacy Driver mode has been implemented in the UART controller that will convert 8-bit addressed accesses from the 16550 legacy driver to the 32-bit addressing that the UART host controller supports. The UART 16550 8-bit Legacy mode only operates with PIO transactions. DMA transactions are not supported in this mode.

# **37.1.3 DMA Controller**

The UART controllers 0 and 1 (UART0 and UART1) have an integrated DMA controller. Each channel contains a 64-byte FIFO. Max. burst size supported is 32 bytes.

UART controller 2 (UART2) only implements the host controllers and does not incorporat is not bee a DMA. Therefore, UART2 is restricted to operate in PIO mode only.

### **DMA Transfer and Setup Modes**

The DMA can operate in the following modes:

- 1. Memory to peripheral transfers. This mode requires that the peripheral control the flow of the data to itself.
- 2. Peripheral to memory transfer. This mode requires that the peripheral control the flow of the data from itself.

The DMA supports the following modes for programming:

- 1. Direct programming. Direct register writes to DMA registers to configure and initiate the transfer.
- 2. Descriptor based linked list. The descriptors will be stored in memory (such as DDR or SRAM). The DMA will be informed with the location information of the descriptor. DMA initiates reads and programs its own register. The descriptors can form a linked list for multiple blocks to be programmed.
- 3. Scatter Gather mode





### Channel Control

- The source transfer width and destination transfer width are programmable. It can vary to 1 byte, 2 bytes, and 4 bytes.
- Burst size is configurable per channel for source and destination. The number is a power of 2 and can vary between 1,2,4,...,128. this number times the transaction width gives the number of bytes that will be transferred per burst.
- Individual Channel enables. If the channel is not being used, then it should be clock gated.
- Programmable Block size and Packing/Unpacking. Block size of the transfer is programmable in bytes. Block size is not limited by the source or destination transfer widths.
- Address incrementing modes: The DMA has a configurable mechanism for computing the source and destination addresses for the next transfer within the current block. The DMA supports incrementing addresses and constant addresses.
- Flexibility to configure any hardware handshake sideband interface to any of the DMA channels.
- Early termination of a transfer on a particular channel.

## 37.1.4 Reset

Each host controller has an independent rest associated with it. Control of these resets is accessed through the Reset Register.

Each host controller and DMA will be in reset state once powered off and require SW (BIOS or driver) to write into specific reset register to bring the controller from reset state into operational mode.

# **37.1.5 Power Management**

### **Device Power Down Support**

In order to power down peripherals connected to the processorUART bus, the idle, configured state of the I/O signals must be retained to avoid transitions on the bus that can affect the connected powered peripheral. Connected devices are allowed to remain in the D0 active or D2 low power states when the bus is powered off (power gated). The processor HW will prevent any transitions on the serial bus signals during a power gate event.

### Latency Tolerance Reporting (LTR)

Latency Tolerance Reporting is used to allow the system to optimize internal power states based on dynamic data, comprehending the current platform activity and service latency requirements. The UART bus architecture, however, does not provide the architectural means to define dynamic latency tolerance messaging. Therefore, the interface supports this by reporting its service latency requirements to the platform power management controller via LTR registers.

The controller's latency tolerance reporting can be managed by one of the two following schemes. The platform integrator must choose the correct scheme for managing latency tolerance reporting based on the platform, OS and usage.



- Platform/HW Default Control. This scheme is used for usage models in which the controller's state correctly informs the platform of the current latency requirements. In this scheme, the latency requirement is a function of the controller state. The latency for transmitting data to/from its connected device at a given rate while the controller is active is representative of the active latency requirements. On the other hand if the device is not transmitting or receiving data and idle, there is no expectation for end to end latency.
- 2. Driver Control. This scheme is used for usage models in which the controller state does not inform the platform correctly of the current latency requirements. If the FIFOs of the connected device are much smaller than the controller FIFOs, or the connected device's end to end traffic assumptions are much smaller than the latency to restore the platform from low power state, driver control should be used.

# 37.1.6 Interrupts

UART interface has the ability to interrupt and notify the driver that service is required

When an interrupt occurs, the device driver needs to read both the host controller and DMA status and TX completion interrupt registers to identify the interrupt source. Clearing the interrupt is done with the corresponding interrupt register in the host controller or DMA.

# **37.1.7 Error Handling**

Errors that might occur on the external UART signals are comprehended by the host controller and reported to the interface host controller driver through the MMIO registers.

# **37.2 Signal Description**

| Signal Name                                                           | Туре | Description            |
|-----------------------------------------------------------------------|------|------------------------|
| GPP_H08/ <b>UART0_RXD</b> /<br>USB-C_GPP_H08                          | Ι    | UART 0 Receive Data    |
| GPP_H09/ <b>UART0_TXD</b> /<br>USB-C_GPP_H09                          | 0    | UART 0 Transmit Data   |
| GPP_H10/ <b>UART0_RTS#</b> /<br>I3C1A_SDA/ISH_GP10A/<br>USB-C_GPP_H10 | 0    | UART 0 Request to Send |
| GPP_H11/ <b>UART0_CTS#</b> /<br>I3C1A_SCL/ISH_GP11A/<br>USB-C_GPP_H11 | Ι    | UART 0 Clear to Send   |
| GPP_H06/I2C3_SDA/<br>UART1_RXD/<br>ISH_UART1A_RXD/USB-<br>C_GPP_H06   | I    | UART 1 Receive Data    |
| GPP_H07/I2C3_SCL/<br>UART1_TXD/<br>ISH_UART1A_TXD/USB-<br>C_GPP_H07   | 0    | UART 1 Transmit Data   |
| GPP_H14/<br>ISH_UART1_RXD/<br><b>UART1A_RXD</b> /                     | 0    | UART 1A Receive Data   |
|                                                                       |      | continued              |



| Signal Name                                                                                  | Туре | Description            |
|----------------------------------------------------------------------------------------------|------|------------------------|
| ISH_I2C1_SDA/<br>ISH_I3C1_SDA/USB-<br>C_GPP_H14                                              |      |                        |
| GPP_H15/<br>ISH_UART1_TXD/<br>UART1A_TXD/<br>ISH_12C1_SCL/<br>ISH_13C1_SCL/USB-<br>C_GPP_H15 | I    | UART 1A Transmit Data  |
| GPP_F01/CNV_BRI_RSP/<br>UART2_RXD/USB-<br>C_GPP_F01                                          | I    | UART 2 Receive Data    |
| GPP_F02/CNV_RGI_DT/<br>UART2_TXD/USB-<br>C_GPP_F02                                           | 0    | UART 2 Transmit Data   |
| GPP_F00/CNV_BRI_DT/<br>UART2_RTS#/USB-<br>C_GPP_F00                                          | 0    | UART 2 Request to Send |
| GPP_F03/CNV_RGI_RSP/<br>UART2_CTS#/USB-<br>C_GPP_F03                                         | I    | UART 2 Clear to Send   |

#### **Integrated Pull-Ups and Pull-Downs** 37.3

None.

#### I/O Signal Planes and States 37.4

| Primary                                       | Undriven           |                  |                                                                           |  |  |
|-----------------------------------------------|--------------------|------------------|---------------------------------------------------------------------------|--|--|
|                                               | Undriven           | Undriven         | Undriven                                                                  |  |  |
| Primary                                       | Undriven           | Undriven         | Undriven                                                                  |  |  |
| Primary                                       | Undriven           | Undriven         | Undriven                                                                  |  |  |
| UART2_CTS# Primary Undriven Undriven Undriven |                    |                  |                                                                           |  |  |
|                                               | Primary<br>Primary | Primary Undriven | Primary     Undriven     Undriven       Primary     Undriven     Undriven |  |  |

Note: 1. Reset reference for primary well pins is RSMRST#.

#### 37.5 LSx

LSx interface supports Four ports. Each port of the LSx controller has two bidirectional signals configured either as Tx (Output) or Rx (Input). Operating voltage of the LSx interface is 1.8 V. LSx controller is responsible for link initialization/ management of HSIO in the Thunderbolt subsystem.

# 37.5.1 LSx Signal Description

| Signal Name                                                          | Туре | Description                                                                                                      |
|----------------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------|
| GPP_C17/<br><b>TBT_LSX0_RXD</b> /<br>DDP0_CTRLDATA/USB-<br>C_GPP_C17 | I    | LSx 0 Receive Data                                                                                               |
| GPP_C16/<br>TBT_LSX0_TXD/<br>DDP0_CTRLCLK/USB-<br>C_GPP_C16          | 0    | LSx 0 Transmit Data                                                                                              |
| GPP_B17/<br><b>TBT_LSX0_OE</b> /USB-<br>C_GPP_B17                    | 0    | Controls the direction of external level shifter to support TBT3 active cables with bidirectional communication. |
| GPP_C19/<br>TBT_LSX1_RXD/<br>DDP1_CTRLDATA/USB-<br>C_GPP_C19         | I    | LSx 1 Receive Data                                                                                               |
| GPP_C18/<br>TBT_LSX1_TXD/<br>DDP1_CTRLCLK/USB-<br>C_GPP_C18          | 0    | LSx 1 Transmit Data                                                                                              |
| GPP_H03/<br>TBT_LSX1_OE/USB-<br>C_GPP_H03                            | 0    | Controls the direction of external level shifter to support TBT3 active cables with bidirectional communication. |
| GPP_C21/<br>TBT_LSX2_RXD/<br>DDP2_CTRLDATA/USB-<br>C_GPP_C21         | I    | LSx 2 Receive Data                                                                                               |
| GPP_C20/<br>TBT_LSX2_TXD/<br>DDP2_CTRLCLK/USB-<br>C_GPP_C20          | 0    | LSx 2 Transmit Data                                                                                              |
| GPP_H16/<br><b>TBT_LSX2_OE</b> /<br>PCIE_LINK_DOWN/USB-<br>C_GPP_H16 | 0    | Controls the direction of external level shifter to support TBT3 active cables with bidirectional communication. |

# 37.5.2 Integrated Pull-Ups and Pull-Downs

None.

# 37.5.3 I/O Signal Planes and States

| Signal Name                                                | Power Plane | During Reset <sup>1</sup> | Immediately after<br>Reset <sup>1</sup> | S4/S5    |  |
|------------------------------------------------------------|-------------|---------------------------|-----------------------------------------|----------|--|
| TBT_LSX[0:1]_RXD                                           | Primary     | Undriven                  | Undriven                                | Undriven |  |
| TBT_LSX[0:1]_TXD                                           | Primary     | Undriven                  | Undriven                                | Undriven |  |
| Note: 1. Reset reference for primary well pins is RSMRST#. |             |                           |                                         |          |  |

# **38.0 Private Configuration Space Port ID**

The Processor incorporates a wide variety of devices and functions. The registers within these devices are mainly accessed through the primary interface, such as PCI configuration space and IO/MMIO space. Some devices also have registers that are distributed within the Processor Private Configuration Space at individual endpoints (Target Port IDs) which are only accessible through the Processor Sideband Interface. These Processor Private Configuration Space Registers can be addressed via SBREG\_BAR or through SBI Index Data pair programming.

### Table 109. Private Configuration Space Register Target Port IDs

| Processor Device/Function Type         | Target Port ID (hex) |
|----------------------------------------|----------------------|
| General Purpose I/O (GPIO) Community 0 | 70                   |
| General Purpose I/O (GPIO) Community 1 | 71                   |
| General Purpose I/O (GPIO) Community 3 | 73                   |
| General Purpose I/O (GPIO) Community 4 | 74                   |
| General Purpose I/O (GPIO) Community 5 | 75                   |
| PCIe Controller #1 (SPA)               | 01                   |
| PCIe Controller #2 (SPB)               | 02                   |
| eSPI / SPI                             | 6D                   |
| CNVi                                   | 2A                   |
| ISH Controller                         | D0                   |
| USB                                    | 09                   |
| UART, I <sup>2</sup> C, GSPI           | 33                   |
| Integrated Clock Controller (ICC)      | 62                   |
| GbE                                    | 2D                   |
| Real Time Clock (Host)                 | 6C                   |

# **39.0** Testability and Monitoring

This section contains information regarding the testability signals that provides access to JTAG, run control, system control, and observation resources.

| Acronyms                | Description                                       |  |  |
|-------------------------|---------------------------------------------------|--|--|
| ВРК                     | Baltic Peak                                       |  |  |
| BSDL                    | Boundary Scan Description Language                |  |  |
| DCI                     | Direct Connect Interface                          |  |  |
| DbC                     | Debug Class Devices                               |  |  |
| DFP                     | Downward Facing Port, USB Type-C term             |  |  |
| IEEE                    | Institute of Electrical and Electronics Engineers |  |  |
| I/O                     | Input/Output                                      |  |  |
| I/OD                    | Input/Output Open Drain                           |  |  |
| Intel <sup>®</sup> MFIT | Intel <sup>®</sup> Flash Image Tool, Intel Tool   |  |  |
| Intel <sup>®</sup> TH   | Intel <sup>®</sup> Trace Hub                      |  |  |
| JTAG                    | Joint Test Action Group                           |  |  |
| КМД                     | Kernel* Mode Debug                                |  |  |
| UFP                     | Upstream Facing Port, USB Type-C term             |  |  |
| 2W                      | 2-Wire                                            |  |  |

### Table 110. Acronyms

# **39.1** Signal Description

# Table 111. Testability Signals

| Signal Name      | Туре | Description                                                                                                               |  |
|------------------|------|---------------------------------------------------------------------------------------------------------------------------|--|
| DBG_PMODE        | 0    | ITP Power Mode Indicator. This signal is used to transmit processor and power/reset information to the Debugger.          |  |
| PRDY# IOD        |      | <b>Probe Mode Ready:</b> PRDY# is a processor output used by debug tools to determine processor debug readiness           |  |
| PREQ# IOD        |      | <b>Probe Mode Request:</b> PREQ# is used by debug tools to request debug operation of the processor.                      |  |
| SOC JTAG Signals |      |                                                                                                                           |  |
| SOC_JTAG_TCK I/O |      | <b>Test Clock Input (TCK):</b> The test clock input provides the clock for the JTAG test logic.                           |  |
| SOC_JTAG_TMS     | IOD  | <b>Test Mode Select (TMS):</b> The signal is decoded by the Test Access Port (TAP) controller to control test operations. |  |
| SOC_JTAG_TDI     | IOD  | Test Data Input (TDI): Serial test instructions and data are received by the test logic a                                 |  |
|                  | 1    | continued                                                                                                                 |  |

| Signal Name                              | Туре      | Description                                                                                                                                                                                     |  |
|------------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                          |           | TDI.                                                                                                                                                                                            |  |
| SOC_JTAG_TDO                             | IOD       | <b>Test Data Output (TDO):</b> TDO is the serial output for test instructions and data from the test logic defined in this standard.                                                            |  |
| SOC_JTAG_TRST#                           | I/O       | <b>Test Reset(TRST):</b> Resets the Test Access Port (TAP) logic. This signal should be driven low during power on Reset.                                                                       |  |
| Debug for I3C                            |           |                                                                                                                                                                                                 |  |
| GPP_D23/<br>BPKI3C_SCL/USB-<br>C_GPP_D23 | I/O       | BPKI3C_SCL: Clock line for Debug over I3C interface.<br>Debug over I3C feature is not supported.                                                                                                |  |
| GPP_D22/<br>BPKI3C_SDA/USB-<br>C_GPP_D22 | I/O       | <b>BPKI3C_SDA:</b> Data line for Debug over I3C interface.<br>Debug over I3C feature is not supported.                                                                                          |  |
| Breakpoint and Perf                      | ormance M | Ionitor Signals                                                                                                                                                                                 |  |
| BPM[0]                                   | I/O       | <b>Breakpoint and Performance Monitor Signals(BPM):</b> Outputs from the processor that indicate the status of breakpoints and programmable counters used for monitoring processor performance. |  |
| BPM[1]                                   | I/O       | Breakpoint and Performance Monitor Signals(BPM): Outputs from the processor that indicate the status of breakpoints and programmable counters used for monitoring processor performance.        |  |
| BPM[2]                                   | I/O       | <b>Breakpoint and Performance Monitor Signals(BPM):</b> Outputs from the processor tha indicate the status of breakpoints and programmable counters used for monitoring processor performance.  |  |
| BPM[3]                                   | I/O       | Breakpoint and Performance Monitor Signals(BPM): Outputs from the processor that indicate the status of breakpoints and programmable counters used for monitoring processor performance.        |  |
| Boot Halt Signal                         |           |                                                                                                                                                                                                 |  |
| BOOTHALT#                                | IOD       | Boot Halt : This signal is used for platform boot halt.                                                                                                                                         |  |

# **39.2** I/O Signal Planes and States

# Table 112. Power Planes and States for Testability Signals

| Signal<br>Name    | Power<br>Plane <sup>2</sup> | Resistors <sup>2 3</sup> | During Reset <sup>1</sup> | Immediately after<br>Reset <sup>1</sup> | S4/S5       |
|-------------------|-----------------------------|--------------------------|---------------------------|-----------------------------------------|-------------|
| DBG_PMODE         | VCCPRIM_IO                  | Internal Pull-Up         | Driven High               | Driven High                             | Driven High |
| SOC_JTAG_T<br>CK  | Primary                     | Internal Pull-down       | Driven Low                | Driven Low                              | Driven Low  |
| SOC_JTAG_T<br>MS  | Primary                     | Internal Pull-Up         | Driven High               | Driven High                             | Driven High |
| SOC_JTAG_T<br>DI  | Primary                     | Internal Pull-Up         | Driven High               | Driven High                             | Driven High |
| SOC_JTAG_T<br>DO  | Primary                     | External Pull-Up         | Undriven                  | Undriven                                | Undriven    |
| SOC_JTAG_T<br>RST | Primary                     | Internal Pull-down       | Driven Low                | Driven Low                              | Driven Low  |
| PRDY#             | Primary                     | External Pull-Up         | Driven High               | Driven High                             | Undriven    |
| continued         |                             |                          |                           |                                         |             |

| Signal<br>Name                                                                                                                                                                               | Power<br>Plane <sup>2</sup> | Resistors <sup>2 3</sup> | During Reset <sup>1</sup> | Immediately after<br>Reset <sup>1</sup> | S4/S5    |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------------------|---------------------------|-----------------------------------------|----------|--|--|
| PREQ#                                                                                                                                                                                        | Primary                     | External Pull-Up         | Driven High               | Driven High                             | Undriven |  |  |
| BPM[3:0]                                                                                                                                                                                     | Primary                     | External Pull-Up         | Undriven                  | Undriven                                | Undriven |  |  |
| <ul><li>Notes: 1. Reset reference for primary well pins is RSMRST#.</li><li>2. It is strongly recommended to reserve pads for PU\PD resistor in parallel to the internal resistor.</li></ul> |                             |                          |                           |                                         |          |  |  |

# 40.0 Miscellaneous Signals

# 40.1 Signal Description

# Table 113. Signal Descriptions

| Signal Name                                                                   | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPP_B04/ <b>BK0</b> /SBK0/ISH_GP0/<br>USB-C_GPP_B04                           | OD   | <b>Blink BK 0:</b> This function provides the blink (or PWM) capability. The blink/PWM frequency and duty cycle is programmable through the PWM Control register. Refer to Volume 2 for details.                                                                                                                                                                                                                                                                                                                                  |
| GPP_B05/ <b>BK1</b> /SBK1/ISH_GP1/ OD<br>USB-C_GPP_B05                        |      | <b>Blink BK 1:</b> This function provides the blink (or PWM) capability. The blink/PWM frequency and duty cycle is programmable through the PWM Control register. Refer to Volume 2 for details.                                                                                                                                                                                                                                                                                                                                  |
| GPP_B06/ <b>BK2</b> /SBK2/ISH_GP2/<br>USB-C_GPP_B06                           | OD   | <b>Blink BK 2:</b> This function provides the blink (or PWM) capability. The blink/PWM frequency and duty cycle is programmable through the PWM Control register. Refer to Volume 2 for details.                                                                                                                                                                                                                                                                                                                                  |
| GPP_B07/ <b>BK3</b> /SBK3/ISH_GP3/<br>USB-C_GPP_B07                           | OD   | <b>Blink BK 3:</b> This function provides the blink (or PWM) capability. The blink/PWM frequency and duty cycle is programmable through the PWM Control register. Refer to Volume 2 for details.                                                                                                                                                                                                                                                                                                                                  |
| GPP_B08/ <b>BK4</b> /SBK4/ISH_GP4/<br>USB-C_GPP_B08                           | OD   | <b>Blink BK 4:</b> This function provides the blink (or PWM) capability. The blink/PWM frequency and duty cycle is programmable through the PWM Control register. Refer to Volume 2 for details.                                                                                                                                                                                                                                                                                                                                  |
| GPP_A15/<br>DNX_FORCE_RELOAD/USB-<br>C_GPP_A15                                | I    | <ul> <li>Download and Execute (DnX): Intel<sup>®</sup> CSME ROM samples this pin any time ROM begins execution. This includes the following conditions:</li> <li>G3 Exit.</li> <li>Sx, Moff Exit.</li> <li>Cold Reset (Host Reset with Power Cycle) Exit.</li> <li>Warm Reset (Host Reset without Power Cycle) Exit if Intel<sup>®</sup> CSME was shutdown in Warm Reset.</li> <li>0 =&gt; No DnX; 1 =&gt; Enter DnX Mode.</li> <li>Note: This pin must not be sampled high at the sampling time for normal operation.</li> </ul> |
| GPP_B04/BK0/ <b>SBK0</b> /ISH_GP0/<br>USB-C_GPP_B04                           | OD   | <b>Serial Blink SBK 0:</b> This function provides the capability to serialize POST or other messages on the pin to a serial monitor. The Serial Blink message is programmed through the Serial Blink Command/Status and Serial Blink Data registers. Refer to Volume 2 for details.                                                                                                                                                                                                                                               |
| GPP_B05/BK1/ <b>SBK1</b> /ISH_GP1/<br>USB-C_GPP_B05                           | OD   | <b>Serial Blink SBK 1:</b> This function provides the capability to serialize POST or other messages on the pin to a serial monitor. The Serial Blink message is programmed through the Serial Blink Command/Status and Serial Blink Data registers. Refer to Volume 2 for details.                                                                                                                                                                                                                                               |
| USB-C_GPP_B06 other messages on the pin to a serial monitor. The Serial Blink |      | <b>Serial Blink SBK 2:</b> This function provides the capability to serialize POST or other messages on the pin to a serial monitor. The Serial Blink message is programmed through the Serial Blink Command/Status and Serial Blink Data registers. Refer to Volume 2 for details.                                                                                                                                                                                                                                               |
| GPP_B07/BK3/ <b>SBK3</b> /ISH_GP3/<br>USB-C_GPP_B07                           | OD   | <b>Serial Blink SBK 3:</b> This function provides the capability to serialize POST or other messages on the pin to a serial monitor. The Serial Blink message is programmed through the Serial Blink Command/Status and Serial Blink Data registers. Refer to Volume 2 for details.                                                                                                                                                                                                                                               |
|                                                                               |      | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

| Signal Name                                           | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPP_B08/BK4/ <b>SBK4</b> /ISH_GP4/<br>USB-C_GPP_B08   | OD   | <b>Serial Blink SBK 4:</b> This function provides the capability to serialize POST or other messages on the pin to a serial monitor. The Serial Blink message is programmed through the Serial Blink Command/Status and Serial Blink Data registers. Refer to Volume 2 for details.                                                                                                                                       |
| GPP_B22/ <b>TIME_SYNC0</b> /<br>ISH_GP5/USB-C_GPP_B22 | Ι    | <b>Time Synchronization GPIO 0</b> : Timed GPIO event for time synchronization for interfaces that do not support time synchronization natively.                                                                                                                                                                                                                                                                          |
| GPP_B23/ <b>TIME_SYNC1</b> /<br>ISH_GP6/USB-C_GPP_B23 | I    | <b>Time Synchronization GPIO 1</b> : Timed GPIO event for time synchronization for interfaces that do not support time synchronization natively.                                                                                                                                                                                                                                                                          |
| SKTOCC#                                               | N/A  | <b>Socket Occupied</b> : Pulled down directly in the processor package to the ground. System board designers may use this signal to determine if the processor is present for safety purposes, it helps to avoid accidentally applying power to the socket while nothing is installed into the socket. If the customers do not want to use or do not need to use the pin(PKG without socket), they can leave it floating. |

# 40.2 Integrated Pull-Ups and Pull-Downs

None

# 40.3 Ground and Reserved Signals

The following are the general types of reserved (RSVD) signals and connection guidelines:

- RSVD These signals should not be connected
- RSVD\_TP These signals should be routed to a test point
- RSVD\_PULLDOWN These signals should be pull down with resistor.
- RSVD\_PULLUP These signals should be pull UP with resistor.

Arbitrary connection of these signals to VCC, VDD2, VSS, or to any other signal (including each other) may result in component malfunction or incompatibility with future processors. Refer to the table below.

For reliable operation, always connect unused inputs or bi-directional signals to an appropriate signal level. Unused active high inputs should be connected through a resistor to ground (VSS). Unused outputs may be left unconnected however, this may interfere with some Test Access Port (TAP) functions, complicate debug probing and prevent boundary scan testing. A resistor should be used when tying bi-directional signals to power or ground. When tying any signal to power or ground the resistor can also be used for system testability. Resistor values should be within  $\pm 20\%$  of the impedance of the baseboard trace, unless otherwise noted in the appropriate platform design guidelines.

### Table 114. GND, RSVD, and NCTF Signals

| Signal Name | Description                                                                                                                         |  |  |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|
| VSS         | Ground: Processor ground node                                                                                                       |  |  |
| VSS_NCTF    | <b>Non-Critical To Function</b> : These signals are for package mechanical reliability and should be connected to VSS on the board. |  |  |
| RSVD        | <b>Reserved</b> : All signals that are RSVD should not be connected on the board.                                                   |  |  |
| continued   |                                                                                                                                     |  |  |

| Signal Name   | Description                                                                                                                                                                                                                |  |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| RSVD_TP       | <b>Test Point:</b> Intel recommends to route each RSVD_TP to an accessible test point. Intel may require these test points for platform specific debug. Leaving these test points inaccessible could delay debug by Intel. |  |
| RSVD_PULLDOWN | All signals that are RSVD_PULLDOWN should be connected on the board to the ground with a resistor                                                                                                                          |  |
| RSVD_PULLUP   | All signals that are RSVD_PULLUP should be connected on the board to specified power rail with a resistor.                                                                                                                 |  |